Merge tag 'v3.10.103' into update
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / powerpc / kernel / process.c
CommitLineData
14cf11af 1/*
14cf11af
PM
2 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
14cf11af
PM
17#include <linux/errno.h>
18#include <linux/sched.h>
19#include <linux/kernel.h>
20#include <linux/mm.h>
21#include <linux/smp.h>
14cf11af
PM
22#include <linux/stddef.h>
23#include <linux/unistd.h>
24#include <linux/ptrace.h>
25#include <linux/slab.h>
26#include <linux/user.h>
27#include <linux/elf.h>
28#include <linux/init.h>
29#include <linux/prctl.h>
30#include <linux/init_task.h>
4b16f8e2 31#include <linux/export.h>
14cf11af
PM
32#include <linux/kallsyms.h>
33#include <linux/mqueue.h>
34#include <linux/hardirq.h>
06d67d54 35#include <linux/utsname.h>
6794c782 36#include <linux/ftrace.h>
79741dd3 37#include <linux/kernel_stat.h>
d839088c
AB
38#include <linux/personality.h>
39#include <linux/random.h>
5aae8a53 40#include <linux/hw_breakpoint.h>
14cf11af
PM
41
42#include <asm/pgtable.h>
43#include <asm/uaccess.h>
14cf11af
PM
44#include <asm/io.h>
45#include <asm/processor.h>
46#include <asm/mmu.h>
47#include <asm/prom.h>
76032de8 48#include <asm/machdep.h>
c6622f63 49#include <asm/time.h>
ae3a197e 50#include <asm/runlatch.h>
a7f31841 51#include <asm/syscalls.h>
ae3a197e 52#include <asm/switch_to.h>
fb09692e 53#include <asm/tm.h>
ae3a197e 54#include <asm/debug.h>
06d67d54
PM
55#ifdef CONFIG_PPC64
56#include <asm/firmware.h>
06d67d54 57#endif
d6a61bfc
LM
58#include <linux/kprobes.h>
59#include <linux/kdebug.h>
14cf11af 60
8b3c34cf
MN
61/* Transactional Memory debug */
62#ifdef TM_DEBUG_SW
63#define TM_DEBUG(x...) printk(KERN_INFO x)
64#else
65#define TM_DEBUG(x...) do { } while(0)
66#endif
67
14cf11af
PM
68extern unsigned long _get_SP(void);
69
70#ifndef CONFIG_SMP
71struct task_struct *last_task_used_math = NULL;
72struct task_struct *last_task_used_altivec = NULL;
ce48b210 73struct task_struct *last_task_used_vsx = NULL;
14cf11af
PM
74struct task_struct *last_task_used_spe = NULL;
75#endif
76
14cf11af
PM
77/*
78 * Make sure the floating-point register state in the
79 * the thread_struct is up to date for task tsk.
80 */
81void flush_fp_to_thread(struct task_struct *tsk)
82{
83 if (tsk->thread.regs) {
84 /*
85 * We need to disable preemption here because if we didn't,
86 * another process could get scheduled after the regs->msr
87 * test but before we have finished saving the FP registers
88 * to the thread_struct. That process could take over the
89 * FPU, and then when we get scheduled again we would store
90 * bogus values for the remaining FP registers.
91 */
92 preempt_disable();
93 if (tsk->thread.regs->msr & MSR_FP) {
94#ifdef CONFIG_SMP
95 /*
96 * This should only ever be called for current or
97 * for a stopped child process. Since we save away
98 * the FP register state on context switch on SMP,
99 * there is something wrong if a stopped child appears
100 * to still have its FP state in the CPU registers.
101 */
102 BUG_ON(tsk != current);
103#endif
0ee6c15e 104 giveup_fpu(tsk);
14cf11af
PM
105 }
106 preempt_enable();
107 }
108}
de56a948 109EXPORT_SYMBOL_GPL(flush_fp_to_thread);
14cf11af
PM
110
111void enable_kernel_fp(void)
112{
113 WARN_ON(preemptible());
114
115#ifdef CONFIG_SMP
116 if (current->thread.regs && (current->thread.regs->msr & MSR_FP))
117 giveup_fpu(current);
118 else
119 giveup_fpu(NULL); /* just enables FP for kernel */
120#else
121 giveup_fpu(last_task_used_math);
122#endif /* CONFIG_SMP */
123}
124EXPORT_SYMBOL(enable_kernel_fp);
125
14cf11af
PM
126#ifdef CONFIG_ALTIVEC
127void enable_kernel_altivec(void)
128{
129 WARN_ON(preemptible());
130
131#ifdef CONFIG_SMP
132 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC))
133 giveup_altivec(current);
134 else
35000870 135 giveup_altivec_notask();
14cf11af
PM
136#else
137 giveup_altivec(last_task_used_altivec);
138#endif /* CONFIG_SMP */
139}
140EXPORT_SYMBOL(enable_kernel_altivec);
141
142/*
143 * Make sure the VMX/Altivec register state in the
144 * the thread_struct is up to date for task tsk.
145 */
146void flush_altivec_to_thread(struct task_struct *tsk)
147{
148 if (tsk->thread.regs) {
149 preempt_disable();
150 if (tsk->thread.regs->msr & MSR_VEC) {
151#ifdef CONFIG_SMP
152 BUG_ON(tsk != current);
153#endif
0ee6c15e 154 giveup_altivec(tsk);
14cf11af
PM
155 }
156 preempt_enable();
157 }
158}
de56a948 159EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
14cf11af
PM
160#endif /* CONFIG_ALTIVEC */
161
ce48b210
MN
162#ifdef CONFIG_VSX
163#if 0
164/* not currently used, but some crazy RAID module might want to later */
165void enable_kernel_vsx(void)
166{
167 WARN_ON(preemptible());
168
169#ifdef CONFIG_SMP
170 if (current->thread.regs && (current->thread.regs->msr & MSR_VSX))
171 giveup_vsx(current);
172 else
173 giveup_vsx(NULL); /* just enable vsx for kernel - force */
174#else
175 giveup_vsx(last_task_used_vsx);
176#endif /* CONFIG_SMP */
177}
178EXPORT_SYMBOL(enable_kernel_vsx);
179#endif
180
7c292170
MN
181void giveup_vsx(struct task_struct *tsk)
182{
183 giveup_fpu(tsk);
184 giveup_altivec(tsk);
185 __giveup_vsx(tsk);
186}
187
ce48b210
MN
188void flush_vsx_to_thread(struct task_struct *tsk)
189{
190 if (tsk->thread.regs) {
191 preempt_disable();
192 if (tsk->thread.regs->msr & MSR_VSX) {
193#ifdef CONFIG_SMP
194 BUG_ON(tsk != current);
195#endif
196 giveup_vsx(tsk);
197 }
198 preempt_enable();
199 }
200}
de56a948 201EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
ce48b210
MN
202#endif /* CONFIG_VSX */
203
14cf11af
PM
204#ifdef CONFIG_SPE
205
206void enable_kernel_spe(void)
207{
208 WARN_ON(preemptible());
209
210#ifdef CONFIG_SMP
211 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE))
212 giveup_spe(current);
213 else
214 giveup_spe(NULL); /* just enable SPE for kernel - force */
215#else
216 giveup_spe(last_task_used_spe);
217#endif /* __SMP __ */
218}
219EXPORT_SYMBOL(enable_kernel_spe);
220
221void flush_spe_to_thread(struct task_struct *tsk)
222{
223 if (tsk->thread.regs) {
224 preempt_disable();
225 if (tsk->thread.regs->msr & MSR_SPE) {
226#ifdef CONFIG_SMP
227 BUG_ON(tsk != current);
228#endif
685659ee 229 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
0ee6c15e 230 giveup_spe(tsk);
14cf11af
PM
231 }
232 preempt_enable();
233 }
234}
14cf11af
PM
235#endif /* CONFIG_SPE */
236
5388fb10 237#ifndef CONFIG_SMP
48abec07
PM
238/*
239 * If we are doing lazy switching of CPU state (FP, altivec or SPE),
240 * and the current task has some state, discard it.
241 */
5388fb10 242void discard_lazy_cpu_state(void)
48abec07 243{
48abec07
PM
244 preempt_disable();
245 if (last_task_used_math == current)
246 last_task_used_math = NULL;
247#ifdef CONFIG_ALTIVEC
248 if (last_task_used_altivec == current)
249 last_task_used_altivec = NULL;
250#endif /* CONFIG_ALTIVEC */
ce48b210
MN
251#ifdef CONFIG_VSX
252 if (last_task_used_vsx == current)
253 last_task_used_vsx = NULL;
254#endif /* CONFIG_VSX */
48abec07
PM
255#ifdef CONFIG_SPE
256 if (last_task_used_spe == current)
257 last_task_used_spe = NULL;
258#endif
259 preempt_enable();
48abec07 260}
5388fb10 261#endif /* CONFIG_SMP */
48abec07 262
3bffb652
DK
263#ifdef CONFIG_PPC_ADV_DEBUG_REGS
264void do_send_trap(struct pt_regs *regs, unsigned long address,
265 unsigned long error_code, int signal_code, int breakpt)
266{
267 siginfo_t info;
268
41ab5266 269 current->thread.trap_nr = signal_code;
3bffb652
DK
270 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
271 11, SIGSEGV) == NOTIFY_STOP)
272 return;
273
274 /* Deliver the signal to userspace */
275 info.si_signo = SIGTRAP;
276 info.si_errno = breakpt; /* breakpoint or watchpoint id */
277 info.si_code = signal_code;
278 info.si_addr = (void __user *)address;
279 force_sig_info(SIGTRAP, &info, current);
280}
281#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
9422de3e 282void do_break (struct pt_regs *regs, unsigned long address,
d6a61bfc
LM
283 unsigned long error_code)
284{
285 siginfo_t info;
286
41ab5266 287 current->thread.trap_nr = TRAP_HWBKPT;
d6a61bfc
LM
288 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
289 11, SIGSEGV) == NOTIFY_STOP)
290 return;
291
9422de3e 292 if (debugger_break_match(regs))
d6a61bfc
LM
293 return;
294
9422de3e
MN
295 /* Clear the breakpoint */
296 hw_breakpoint_disable();
d6a61bfc
LM
297
298 /* Deliver the signal to userspace */
299 info.si_signo = SIGTRAP;
300 info.si_errno = 0;
301 info.si_code = TRAP_HWBKPT;
302 info.si_addr = (void __user *)address;
303 force_sig_info(SIGTRAP, &info, current);
304}
3bffb652 305#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
d6a61bfc 306
9422de3e 307static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
a2ceff5e 308
3bffb652
DK
309#ifdef CONFIG_PPC_ADV_DEBUG_REGS
310/*
311 * Set the debug registers back to their default "safe" values.
312 */
313static void set_debug_reg_defaults(struct thread_struct *thread)
314{
315 thread->iac1 = thread->iac2 = 0;
316#if CONFIG_PPC_ADV_DEBUG_IACS > 2
317 thread->iac3 = thread->iac4 = 0;
318#endif
319 thread->dac1 = thread->dac2 = 0;
320#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
321 thread->dvc1 = thread->dvc2 = 0;
322#endif
323 thread->dbcr0 = 0;
324#ifdef CONFIG_BOOKE
325 /*
326 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
327 */
328 thread->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | \
329 DBCR1_IAC3US | DBCR1_IAC4US;
330 /*
331 * Force Data Address Compare User/Supervisor bits to be User-only
332 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
333 */
334 thread->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
335#else
336 thread->dbcr1 = 0;
337#endif
338}
339
340static void prime_debug_regs(struct thread_struct *thread)
341{
6cecf76b
SW
342 /*
343 * We could have inherited MSR_DE from userspace, since
344 * it doesn't get cleared on exception entry. Make sure
345 * MSR_DE is clear before we enable any debug events.
346 */
347 mtmsr(mfmsr() & ~MSR_DE);
348
3bffb652
DK
349 mtspr(SPRN_IAC1, thread->iac1);
350 mtspr(SPRN_IAC2, thread->iac2);
351#if CONFIG_PPC_ADV_DEBUG_IACS > 2
352 mtspr(SPRN_IAC3, thread->iac3);
353 mtspr(SPRN_IAC4, thread->iac4);
354#endif
355 mtspr(SPRN_DAC1, thread->dac1);
356 mtspr(SPRN_DAC2, thread->dac2);
357#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
358 mtspr(SPRN_DVC1, thread->dvc1);
359 mtspr(SPRN_DVC2, thread->dvc2);
360#endif
361 mtspr(SPRN_DBCR0, thread->dbcr0);
362 mtspr(SPRN_DBCR1, thread->dbcr1);
363#ifdef CONFIG_BOOKE
364 mtspr(SPRN_DBCR2, thread->dbcr2);
365#endif
366}
367/*
368 * Unless neither the old or new thread are making use of the
369 * debug registers, set the debug registers from the values
370 * stored in the new thread.
371 */
372static void switch_booke_debug_regs(struct thread_struct *new_thread)
373{
374 if ((current->thread.dbcr0 & DBCR0_IDM)
375 || (new_thread->dbcr0 & DBCR0_IDM))
376 prime_debug_regs(new_thread);
377}
378#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
e0780b72 379#ifndef CONFIG_HAVE_HW_BREAKPOINT
3bffb652
DK
380static void set_debug_reg_defaults(struct thread_struct *thread)
381{
9422de3e
MN
382 thread->hw_brk.address = 0;
383 thread->hw_brk.type = 0;
b9818c33 384 set_breakpoint(&thread->hw_brk);
3bffb652 385}
e0780b72 386#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
3bffb652
DK
387#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
388
172ae2e7 389#ifdef CONFIG_PPC_ADV_DEBUG_REGS
9422de3e
MN
390static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
391{
d6a61bfc 392 mtspr(SPRN_DAC1, dabr);
221c185d
DK
393#ifdef CONFIG_PPC_47x
394 isync();
395#endif
9422de3e
MN
396 return 0;
397}
c6c9eace 398#elif defined(CONFIG_PPC_BOOK3S)
9422de3e
MN
399static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
400{
c6c9eace 401 mtspr(SPRN_DABR, dabr);
82a9f16a
MN
402 if (cpu_has_feature(CPU_FTR_DABRX))
403 mtspr(SPRN_DABRX, dabrx);
cab0af98 404 return 0;
14cf11af 405}
9422de3e
MN
406#else
407static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
408{
409 return -EINVAL;
410}
411#endif
412
413static inline int set_dabr(struct arch_hw_breakpoint *brk)
414{
415 unsigned long dabr, dabrx;
416
417 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
418 dabrx = ((brk->type >> 3) & 0x7);
419
420 if (ppc_md.set_dabr)
421 return ppc_md.set_dabr(dabr, dabrx);
422
423 return __set_dabr(dabr, dabrx);
424}
425
bf99de36
MN
426static inline int set_dawr(struct arch_hw_breakpoint *brk)
427{
05d694ea 428 unsigned long dawr, dawrx, mrd;
bf99de36
MN
429
430 dawr = brk->address;
431
432 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
433 << (63 - 58); //* read/write bits */
434 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
435 << (63 - 59); //* translate */
436 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
437 >> 3; //* PRIM bits */
05d694ea
MN
438 /* dawr length is stored in field MDR bits 48:53. Matches range in
439 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
440 0b111111=64DW.
441 brk->len is in bytes.
442 This aligns up to double word size, shifts and does the bias.
443 */
444 mrd = ((brk->len + 7) >> 3) - 1;
445 dawrx |= (mrd & 0x3f) << (63 - 53);
bf99de36
MN
446
447 if (ppc_md.set_dawr)
448 return ppc_md.set_dawr(dawr, dawrx);
449 mtspr(SPRN_DAWR, dawr);
450 mtspr(SPRN_DAWRX, dawrx);
451 return 0;
452}
453
b9818c33 454int set_breakpoint(struct arch_hw_breakpoint *brk)
9422de3e
MN
455{
456 __get_cpu_var(current_brk) = *brk;
457
bf99de36
MN
458 if (cpu_has_feature(CPU_FTR_DAWR))
459 return set_dawr(brk);
460
9422de3e
MN
461 return set_dabr(brk);
462}
14cf11af 463
06d67d54
PM
464#ifdef CONFIG_PPC64
465DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array);
06d67d54 466#endif
14cf11af 467
9422de3e
MN
468static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
469 struct arch_hw_breakpoint *b)
470{
471 if (a->address != b->address)
472 return false;
473 if (a->type != b->type)
474 return false;
475 if (a->len != b->len)
476 return false;
477 return true;
478}
fb09692e
MN
479#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
480static inline void tm_reclaim_task(struct task_struct *tsk)
481{
482 /* We have to work out if we're switching from/to a task that's in the
483 * middle of a transaction.
484 *
485 * In switching we need to maintain a 2nd register state as
486 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
487 * checkpointed (tbegin) state in ckpt_regs and saves the transactional
488 * (current) FPRs into oldtask->thread.transact_fpr[].
489 *
490 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
491 */
492 struct thread_struct *thr = &tsk->thread;
493
494 if (!thr->regs)
495 return;
496
497 if (!MSR_TM_ACTIVE(thr->regs->msr))
498 goto out_and_saveregs;
499
500 /* Stash the original thread MSR, as giveup_fpu et al will
501 * modify it. We hold onto it to see whether the task used
502 * FP & vector regs.
503 */
504 thr->tm_orig_msr = thr->regs->msr;
505
506 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
507 "ccr=%lx, msr=%lx, trap=%lx)\n",
508 tsk->pid, thr->regs->nip,
509 thr->regs->ccr, thr->regs->msr,
510 thr->regs->trap);
511
512 tm_reclaim(thr, thr->regs->msr, TM_CAUSE_RESCHED);
513
514 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
515 tsk->pid);
516
517out_and_saveregs:
518 /* Always save the regs here, even if a transaction's not active.
519 * This context-switches a thread's TM info SPRs. We do it here to
520 * be consistent with the restore path (in recheckpoint) which
521 * cannot happen later in _switch().
522 */
523 tm_save_sprs(thr);
524}
525
b2b708cf
MN
526extern void __tm_recheckpoint(struct thread_struct *thread,
527 unsigned long orig_msr);
528
529void tm_recheckpoint(struct thread_struct *thread,
530 unsigned long orig_msr)
531{
532 unsigned long flags;
533
534 /* We really can't be interrupted here as the TEXASR registers can't
535 * change and later in the trecheckpoint code, we have a userspace R1.
536 * So let's hard disable over this region.
537 */
538 local_irq_save(flags);
539 hard_irq_disable();
540
541 /* The TM SPRs are restored here, so that TEXASR.FS can be set
542 * before the trecheckpoint and no explosion occurs.
543 */
544 tm_restore_sprs(thread);
545
546 __tm_recheckpoint(thread, orig_msr);
547
548 local_irq_restore(flags);
549}
550
bc2a9408 551static inline void tm_recheckpoint_new_task(struct task_struct *new)
fb09692e
MN
552{
553 unsigned long msr;
554
555 if (!cpu_has_feature(CPU_FTR_TM))
556 return;
557
558 /* Recheckpoint the registers of the thread we're about to switch to.
559 *
560 * If the task was using FP, we non-lazily reload both the original and
561 * the speculative FP register states. This is because the kernel
562 * doesn't see if/when a TM rollback occurs, so if we take an FP
563 * unavoidable later, we are unable to determine which set of FP regs
564 * need to be restored.
565 */
566 if (!new->thread.regs)
567 return;
568
b2b708cf
MN
569 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
570 tm_restore_sprs(&new->thread);
fb09692e 571 return;
b2b708cf 572 }
fb09692e
MN
573 msr = new->thread.tm_orig_msr;
574 /* Recheckpoint to restore original checkpointed register state. */
575 TM_DEBUG("*** tm_recheckpoint of pid %d "
576 "(new->msr 0x%lx, new->origmsr 0x%lx)\n",
577 new->pid, new->thread.regs->msr, msr);
578
579 /* This loads the checkpointed FP/VEC state, if used */
580 tm_recheckpoint(&new->thread, msr);
581
582 /* This loads the speculative FP/VEC state, if used */
583 if (msr & MSR_FP) {
584 do_load_up_transact_fpu(&new->thread);
585 new->thread.regs->msr |=
586 (MSR_FP | new->thread.fpexc_mode);
587 }
f110c0c1 588#ifdef CONFIG_ALTIVEC
fb09692e
MN
589 if (msr & MSR_VEC) {
590 do_load_up_transact_altivec(&new->thread);
591 new->thread.regs->msr |= MSR_VEC;
592 }
f110c0c1 593#endif
fb09692e
MN
594 /* We may as well turn on VSX too since all the state is restored now */
595 if (msr & MSR_VSX)
596 new->thread.regs->msr |= MSR_VSX;
597
598 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
599 "(kernel msr 0x%lx)\n",
600 new->pid, mfmsr());
601}
602
603static inline void __switch_to_tm(struct task_struct *prev)
604{
605 if (cpu_has_feature(CPU_FTR_TM)) {
606 tm_enable();
607 tm_reclaim_task(prev);
608 }
609}
610#else
611#define tm_recheckpoint_new_task(new)
612#define __switch_to_tm(prev)
613#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
9422de3e 614
14cf11af
PM
615struct task_struct *__switch_to(struct task_struct *prev,
616 struct task_struct *new)
617{
618 struct thread_struct *new_thread, *old_thread;
619 unsigned long flags;
620 struct task_struct *last;
d6bf29b4
PZ
621#ifdef CONFIG_PPC_BOOK3S_64
622 struct ppc64_tlb_batch *batch;
623#endif
14cf11af 624
80737512
MN
625 /* Back up the TAR across context switches.
626 * Note that the TAR is not available for use in the kernel. (To
627 * provide this, the TAR should be backed up/restored on exception
628 * entry/exit instead, and be in pt_regs. FIXME, this should be in
629 * pt_regs anyway (for debug).)
630 * Save the TAR here before we do treclaim/trecheckpoint as these
631 * will change the TAR.
632 */
633 save_tar(&prev->thread);
634
bc2a9408
MN
635 __switch_to_tm(prev);
636
14cf11af
PM
637#ifdef CONFIG_SMP
638 /* avoid complexity of lazy save/restore of fpu
639 * by just saving it every time we switch out if
640 * this task used the fpu during the last quantum.
641 *
642 * If it tries to use the fpu again, it'll trap and
643 * reload its fp regs. So we don't have to do a restore
644 * every switch, just a save.
645 * -- Cort
646 */
647 if (prev->thread.regs && (prev->thread.regs->msr & MSR_FP))
648 giveup_fpu(prev);
649#ifdef CONFIG_ALTIVEC
650 /*
651 * If the previous thread used altivec in the last quantum
652 * (thus changing altivec regs) then save them.
653 * We used to check the VRSAVE register but not all apps
654 * set it, so we don't rely on it now (and in fact we need
655 * to save & restore VSCR even if VRSAVE == 0). -- paulus
656 *
657 * On SMP we always save/restore altivec regs just to avoid the
658 * complexity of changing processors.
659 * -- Cort
660 */
661 if (prev->thread.regs && (prev->thread.regs->msr & MSR_VEC))
662 giveup_altivec(prev);
14cf11af 663#endif /* CONFIG_ALTIVEC */
ce48b210
MN
664#ifdef CONFIG_VSX
665 if (prev->thread.regs && (prev->thread.regs->msr & MSR_VSX))
7c292170
MN
666 /* VMX and FPU registers are already save here */
667 __giveup_vsx(prev);
ce48b210 668#endif /* CONFIG_VSX */
14cf11af
PM
669#ifdef CONFIG_SPE
670 /*
671 * If the previous thread used spe in the last quantum
672 * (thus changing spe regs) then save them.
673 *
674 * On SMP we always save/restore spe regs just to avoid the
675 * complexity of changing processors.
676 */
677 if ((prev->thread.regs && (prev->thread.regs->msr & MSR_SPE)))
678 giveup_spe(prev);
c0c0d996
PM
679#endif /* CONFIG_SPE */
680
681#else /* CONFIG_SMP */
682#ifdef CONFIG_ALTIVEC
683 /* Avoid the trap. On smp this this never happens since
684 * we don't set last_task_used_altivec -- Cort
685 */
686 if (new->thread.regs && last_task_used_altivec == new)
687 new->thread.regs->msr |= MSR_VEC;
688#endif /* CONFIG_ALTIVEC */
ce48b210
MN
689#ifdef CONFIG_VSX
690 if (new->thread.regs && last_task_used_vsx == new)
691 new->thread.regs->msr |= MSR_VSX;
692#endif /* CONFIG_VSX */
c0c0d996 693#ifdef CONFIG_SPE
14cf11af
PM
694 /* Avoid the trap. On smp this this never happens since
695 * we don't set last_task_used_spe
696 */
697 if (new->thread.regs && last_task_used_spe == new)
698 new->thread.regs->msr |= MSR_SPE;
699#endif /* CONFIG_SPE */
c0c0d996 700
14cf11af
PM
701#endif /* CONFIG_SMP */
702
172ae2e7 703#ifdef CONFIG_PPC_ADV_DEBUG_REGS
3bffb652 704 switch_booke_debug_regs(&new->thread);
c6c9eace 705#else
5aae8a53
P
706/*
707 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
708 * schedule DABR
709 */
710#ifndef CONFIG_HAVE_HW_BREAKPOINT
9422de3e 711 if (unlikely(hw_brk_match(&__get_cpu_var(current_brk), &new->thread.hw_brk)))
b9818c33 712 set_breakpoint(&new->thread.hw_brk);
5aae8a53 713#endif /* CONFIG_HAVE_HW_BREAKPOINT */
d6a61bfc
LM
714#endif
715
c6c9eace 716
14cf11af
PM
717 new_thread = &new->thread;
718 old_thread = &current->thread;
06d67d54
PM
719
720#ifdef CONFIG_PPC64
721 /*
722 * Collect processor utilization data per process
723 */
724 if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
725 struct cpu_usage *cu = &__get_cpu_var(cpu_usage_array);
726 long unsigned start_tb, current_tb;
727 start_tb = old_thread->start_tb;
728 cu->current_tb = current_tb = mfspr(SPRN_PURR);
729 old_thread->accum_tb += (current_tb - start_tb);
730 new_thread->start_tb = current_tb;
731 }
d6bf29b4
PZ
732#endif /* CONFIG_PPC64 */
733
734#ifdef CONFIG_PPC_BOOK3S_64
735 batch = &__get_cpu_var(ppc64_tlb_batch);
736 if (batch->active) {
737 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
738 if (batch->index)
739 __flush_tlb_pending(batch);
740 batch->active = 0;
741 }
742#endif /* CONFIG_PPC_BOOK3S_64 */
06d67d54 743
14cf11af 744 local_irq_save(flags);
c6622f63 745
44387e9f
AB
746 /*
747 * We can't take a PMU exception inside _switch() since there is a
748 * window where the kernel stack SLB and the kernel stack are out
749 * of sync. Hard disable here.
750 */
751 hard_irq_disable();
bc2a9408
MN
752
753 tm_recheckpoint_new_task(new);
754
14cf11af
PM
755 last = _switch(old_thread, new_thread);
756
d6bf29b4
PZ
757#ifdef CONFIG_PPC_BOOK3S_64
758 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
759 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
760 batch = &__get_cpu_var(ppc64_tlb_batch);
761 batch->active = 1;
762 }
763#endif /* CONFIG_PPC_BOOK3S_64 */
764
14cf11af
PM
765 local_irq_restore(flags);
766
767 return last;
768}
769
06d67d54
PM
770static int instructions_to_print = 16;
771
06d67d54
PM
772static void show_instructions(struct pt_regs *regs)
773{
774 int i;
775 unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
776 sizeof(int));
777
778 printk("Instruction dump:");
779
780 for (i = 0; i < instructions_to_print; i++) {
781 int instr;
782
783 if (!(i % 8))
784 printk("\n");
785
0de2d820
SW
786#if !defined(CONFIG_BOOKE)
787 /* If executing with the IMMU off, adjust pc rather
788 * than print XXXXXXXX.
789 */
790 if (!(regs->msr & MSR_IR))
791 pc = (unsigned long)phys_to_virt(pc);
792#endif
793
af308377
SR
794 /* We use __get_user here *only* to avoid an OOPS on a
795 * bad address because the pc *should* only be a
796 * kernel address.
797 */
00ae36de
AB
798 if (!__kernel_text_address(pc) ||
799 __get_user(instr, (unsigned int __user *)pc)) {
40c8cefa 800 printk(KERN_CONT "XXXXXXXX ");
06d67d54
PM
801 } else {
802 if (regs->nip == pc)
40c8cefa 803 printk(KERN_CONT "<%08x> ", instr);
06d67d54 804 else
40c8cefa 805 printk(KERN_CONT "%08x ", instr);
06d67d54
PM
806 }
807
808 pc += sizeof(int);
809 }
810
811 printk("\n");
812}
813
814static struct regbit {
815 unsigned long bit;
816 const char *name;
817} msr_bits[] = {
3bfd0c9c
AB
818#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
819 {MSR_SF, "SF"},
820 {MSR_HV, "HV"},
821#endif
822 {MSR_VEC, "VEC"},
823 {MSR_VSX, "VSX"},
824#ifdef CONFIG_BOOKE
825 {MSR_CE, "CE"},
826#endif
06d67d54
PM
827 {MSR_EE, "EE"},
828 {MSR_PR, "PR"},
829 {MSR_FP, "FP"},
830 {MSR_ME, "ME"},
3bfd0c9c 831#ifdef CONFIG_BOOKE
1b98326b 832 {MSR_DE, "DE"},
3bfd0c9c
AB
833#else
834 {MSR_SE, "SE"},
835 {MSR_BE, "BE"},
836#endif
06d67d54
PM
837 {MSR_IR, "IR"},
838 {MSR_DR, "DR"},
3bfd0c9c
AB
839 {MSR_PMM, "PMM"},
840#ifndef CONFIG_BOOKE
841 {MSR_RI, "RI"},
842 {MSR_LE, "LE"},
843#endif
06d67d54
PM
844 {0, NULL}
845};
846
847static void printbits(unsigned long val, struct regbit *bits)
848{
849 const char *sep = "";
850
851 printk("<");
852 for (; bits->bit; ++bits)
853 if (val & bits->bit) {
854 printk("%s%s", sep, bits->name);
855 sep = ",";
856 }
857 printk(">");
858}
859
860#ifdef CONFIG_PPC64
f6f7dde3 861#define REG "%016lx"
06d67d54
PM
862#define REGS_PER_LINE 4
863#define LAST_VOLATILE 13
864#else
f6f7dde3 865#define REG "%08lx"
06d67d54
PM
866#define REGS_PER_LINE 8
867#define LAST_VOLATILE 12
868#endif
869
14cf11af
PM
870void show_regs(struct pt_regs * regs)
871{
872 int i, trap;
873
a43cb95d
TH
874 show_regs_print_info(KERN_DEFAULT);
875
06d67d54
PM
876 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
877 regs->nip, regs->link, regs->ctr);
878 printk("REGS: %p TRAP: %04lx %s (%s)\n",
96b644bd 879 regs, regs->trap, print_tainted(), init_utsname()->release);
06d67d54
PM
880 printk("MSR: "REG" ", regs->msr);
881 printbits(regs->msr, msr_bits);
f6f7dde3 882 printk(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
7230c564
BH
883#ifdef CONFIG_PPC64
884 printk("SOFTE: %ld\n", regs->softe);
885#endif
14cf11af 886 trap = TRAP(regs);
5115a026
MN
887 if ((regs->trap != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
888 printk("CFAR: "REG"\n", regs->orig_gpr3);
14cf11af 889 if (trap == 0x300 || trap == 0x600)
ba28c9aa 890#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
14170789
KG
891 printk("DEAR: "REG", ESR: "REG"\n", regs->dar, regs->dsisr);
892#else
7071854b 893 printk("DAR: "REG", DSISR: %08lx\n", regs->dar, regs->dsisr);
14170789 894#endif
14cf11af
PM
895
896 for (i = 0; i < 32; i++) {
06d67d54 897 if ((i % REGS_PER_LINE) == 0)
a2367194 898 printk("\nGPR%02d: ", i);
06d67d54
PM
899 printk(REG " ", regs->gpr[i]);
900 if (i == LAST_VOLATILE && !FULL_REGS(regs))
14cf11af
PM
901 break;
902 }
903 printk("\n");
904#ifdef CONFIG_KALLSYMS
905 /*
906 * Lookup NIP late so we have the best change of getting the
907 * above info out without failing
908 */
058c78f4
BH
909 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
910 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
14cf11af 911#endif
afc07701
MN
912#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
913 printk("PACATMSCRATCH [%llx]\n", get_paca()->tm_scratch);
914#endif
14cf11af 915 show_stack(current, (unsigned long *) regs->gpr[1]);
06d67d54
PM
916 if (!user_mode(regs))
917 show_instructions(regs);
14cf11af
PM
918}
919
920void exit_thread(void)
921{
48abec07 922 discard_lazy_cpu_state();
14cf11af
PM
923}
924
925void flush_thread(void)
926{
48abec07 927 discard_lazy_cpu_state();
14cf11af 928
e0780b72 929#ifdef CONFIG_HAVE_HW_BREAKPOINT
5aae8a53 930 flush_ptrace_hw_breakpoint(current);
e0780b72 931#else /* CONFIG_HAVE_HW_BREAKPOINT */
3bffb652 932 set_debug_reg_defaults(&current->thread);
e0780b72 933#endif /* CONFIG_HAVE_HW_BREAKPOINT */
14cf11af
PM
934}
935
936void
937release_thread(struct task_struct *t)
938{
939}
940
941/*
55ccf3fe
SS
942 * this gets called so that we can store coprocessor state into memory and
943 * copy the current task into the new thread.
14cf11af 944 */
55ccf3fe 945int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
14cf11af 946{
55ccf3fe
SS
947 flush_fp_to_thread(src);
948 flush_altivec_to_thread(src);
949 flush_vsx_to_thread(src);
950 flush_spe_to_thread(src);
aece4fa7
MN
951 /*
952 * Flush TM state out so we can copy it. __switch_to_tm() does this
953 * flush but it removes the checkpointed state from the current CPU and
954 * transitions the CPU out of TM mode. Hence we need to call
955 * tm_recheckpoint_new_task() (on the same task) to restore the
956 * checkpointed state back and the TM mode.
957 */
958 __switch_to_tm(src);
959 tm_recheckpoint_new_task(src);
960
55ccf3fe
SS
961 *dst = *src;
962 return 0;
14cf11af
PM
963}
964
965/*
966 * Copy a thread..
967 */
efcac658
AK
968extern unsigned long dscr_default; /* defined in arch/powerpc/kernel/sysfs.c */
969
6f2c55b8 970int copy_thread(unsigned long clone_flags, unsigned long usp,
afa86fc4 971 unsigned long arg, struct task_struct *p)
14cf11af
PM
972{
973 struct pt_regs *childregs, *kregs;
974 extern void ret_from_fork(void);
58254e10
AV
975 extern void ret_from_kernel_thread(void);
976 void (*f)(void);
0cec6fd1 977 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
14cf11af 978
14cf11af
PM
979 /* Copy registers */
980 sp -= sizeof(struct pt_regs);
981 childregs = (struct pt_regs *) sp;
ab75819d 982 if (unlikely(p->flags & PF_KTHREAD)) {
138d1ce8 983 struct thread_info *ti = (void *)task_stack_page(p);
58254e10 984 memset(childregs, 0, sizeof(struct pt_regs));
14cf11af 985 childregs->gpr[1] = sp + sizeof(struct pt_regs);
53b50f94 986 childregs->gpr[14] = usp; /* function */
58254e10 987#ifdef CONFIG_PPC64
b5e2fc1c 988 clear_tsk_thread_flag(p, TIF_32BIT);
138d1ce8 989 childregs->softe = 1;
06d67d54 990#endif
58254e10 991 childregs->gpr[15] = arg;
14cf11af 992 p->thread.regs = NULL; /* no user register state */
138d1ce8 993 ti->flags |= _TIF_RESTOREALL;
58254e10 994 f = ret_from_kernel_thread;
14cf11af 995 } else {
afa86fc4 996 struct pt_regs *regs = current_pt_regs();
58254e10
AV
997 CHECK_FULL_REGS(regs);
998 *childregs = *regs;
ea516b11
AV
999 if (usp)
1000 childregs->gpr[1] = usp;
14cf11af 1001 p->thread.regs = childregs;
58254e10 1002 childregs->gpr[3] = 0; /* Result from fork() */
06d67d54
PM
1003 if (clone_flags & CLONE_SETTLS) {
1004#ifdef CONFIG_PPC64
9904b005 1005 if (!is_32bit_task())
06d67d54
PM
1006 childregs->gpr[13] = childregs->gpr[6];
1007 else
1008#endif
1009 childregs->gpr[2] = childregs->gpr[6];
1010 }
58254e10
AV
1011
1012 f = ret_from_fork;
14cf11af 1013 }
14cf11af 1014 sp -= STACK_FRAME_OVERHEAD;
14cf11af
PM
1015
1016 /*
1017 * The way this works is that at some point in the future
1018 * some task will call _switch to switch to the new task.
1019 * That will pop off the stack frame created below and start
1020 * the new task running at ret_from_fork. The new task will
1021 * do some house keeping and then return from the fork or clone
1022 * system call, using the stack frame created above.
1023 */
af945cf4 1024 ((unsigned long *)sp)[0] = 0;
14cf11af
PM
1025 sp -= sizeof(struct pt_regs);
1026 kregs = (struct pt_regs *) sp;
1027 sp -= STACK_FRAME_OVERHEAD;
1028 p->thread.ksp = sp;
85218827
KG
1029 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1030 _ALIGN_UP(sizeof(struct thread_info), 16);
14cf11af 1031
28d170ab
ON
1032#ifdef CONFIG_HAVE_HW_BREAKPOINT
1033 p->thread.ptrace_bps[0] = NULL;
1034#endif
1035
94491685 1036#ifdef CONFIG_PPC_STD_MMU_64
44ae3ab3 1037 if (mmu_has_feature(MMU_FTR_SLB)) {
1189be65 1038 unsigned long sp_vsid;
3c726f8d 1039 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
06d67d54 1040
44ae3ab3 1041 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1189be65
PM
1042 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1043 << SLB_VSID_SHIFT_1T;
1044 else
1045 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1046 << SLB_VSID_SHIFT;
3c726f8d 1047 sp_vsid |= SLB_VSID_KERNEL | llp;
06d67d54
PM
1048 p->thread.ksp_vsid = sp_vsid;
1049 }
747bea91 1050#endif /* CONFIG_PPC_STD_MMU_64 */
efcac658
AK
1051#ifdef CONFIG_PPC64
1052 if (cpu_has_feature(CPU_FTR_DSCR)) {
1021cb26
AB
1053 p->thread.dscr_inherit = current->thread.dscr_inherit;
1054 p->thread.dscr = current->thread.dscr;
efcac658 1055 }
92779245
HM
1056 if (cpu_has_feature(CPU_FTR_HAS_PPR))
1057 p->thread.ppr = INIT_PPR;
efcac658 1058#endif
06d67d54
PM
1059 /*
1060 * The PPC64 ABI makes use of a TOC to contain function
1061 * pointers. The function (ret_from_except) is actually a pointer
1062 * to the TOC entry. The first entry is a pointer to the actual
1063 * function.
58254e10 1064 */
747bea91 1065#ifdef CONFIG_PPC64
58254e10 1066 kregs->nip = *((unsigned long *)f);
06d67d54 1067#else
58254e10 1068 kregs->nip = (unsigned long)f;
06d67d54 1069#endif
14cf11af
PM
1070 return 0;
1071}
1072
1073/*
1074 * Set up a thread for executing a new program
1075 */
06d67d54 1076void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
14cf11af 1077{
90eac727
ME
1078#ifdef CONFIG_PPC64
1079 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
1080#endif
1081
06d67d54
PM
1082 /*
1083 * If we exec out of a kernel thread then thread.regs will not be
1084 * set. Do it now.
1085 */
1086 if (!current->thread.regs) {
0cec6fd1
AV
1087 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1088 current->thread.regs = regs - 1;
06d67d54
PM
1089 }
1090
8110080d
CB
1091#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1092 /*
1093 * Clear any transactional state, we're exec()ing. The cause is
1094 * not important as there will never be a recheckpoint so it's not
1095 * user visible.
1096 */
1097 if (MSR_TM_SUSPENDED(mfmsr()))
1098 tm_reclaim_current(0);
1099#endif
1100
14cf11af
PM
1101 memset(regs->gpr, 0, sizeof(regs->gpr));
1102 regs->ctr = 0;
1103 regs->link = 0;
1104 regs->xer = 0;
1105 regs->ccr = 0;
14cf11af 1106 regs->gpr[1] = sp;
06d67d54 1107
474f8196
RM
1108 /*
1109 * We have just cleared all the nonvolatile GPRs, so make
1110 * FULL_REGS(regs) return true. This is necessary to allow
1111 * ptrace to examine the thread immediately after exec.
1112 */
1113 regs->trap &= ~1UL;
1114
06d67d54
PM
1115#ifdef CONFIG_PPC32
1116 regs->mq = 0;
1117 regs->nip = start;
14cf11af 1118 regs->msr = MSR_USER;
06d67d54 1119#else
9904b005 1120 if (!is_32bit_task()) {
90eac727 1121 unsigned long entry, toc;
06d67d54
PM
1122
1123 /* start is a relocated pointer to the function descriptor for
1124 * the elf _start routine. The first entry in the function
1125 * descriptor is the entry address of _start and the second
1126 * entry is the TOC value we need to use.
1127 */
1128 __get_user(entry, (unsigned long __user *)start);
1129 __get_user(toc, (unsigned long __user *)start+1);
1130
1131 /* Check whether the e_entry function descriptor entries
1132 * need to be relocated before we can use them.
1133 */
1134 if (load_addr != 0) {
1135 entry += load_addr;
1136 toc += load_addr;
1137 }
1138 regs->nip = entry;
1139 regs->gpr[2] = toc;
1140 regs->msr = MSR_USER64;
d4bf9a78
SR
1141 } else {
1142 regs->nip = start;
1143 regs->gpr[2] = 0;
1144 regs->msr = MSR_USER32;
06d67d54
PM
1145 }
1146#endif
48abec07 1147 discard_lazy_cpu_state();
ce48b210
MN
1148#ifdef CONFIG_VSX
1149 current->thread.used_vsr = 0;
1150#endif
14cf11af 1151 memset(current->thread.fpr, 0, sizeof(current->thread.fpr));
25c8a78b 1152 current->thread.fpscr.val = 0;
14cf11af
PM
1153#ifdef CONFIG_ALTIVEC
1154 memset(current->thread.vr, 0, sizeof(current->thread.vr));
1155 memset(&current->thread.vscr, 0, sizeof(current->thread.vscr));
06d67d54 1156 current->thread.vscr.u[3] = 0x00010000; /* Java mode disabled */
14cf11af
PM
1157 current->thread.vrsave = 0;
1158 current->thread.used_vr = 0;
1159#endif /* CONFIG_ALTIVEC */
1160#ifdef CONFIG_SPE
1161 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1162 current->thread.acc = 0;
1163 current->thread.spefscr = 0;
1164 current->thread.used_spe = 0;
1165#endif /* CONFIG_SPE */
bc2a9408
MN
1166#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1167 if (cpu_has_feature(CPU_FTR_TM))
1168 regs->msr |= MSR_TM;
1169 current->thread.tm_tfhar = 0;
1170 current->thread.tm_texasr = 0;
1171 current->thread.tm_tfiar = 0;
1172#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
14cf11af
PM
1173}
1174
1175#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1176 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1177
1178int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1179{
1180 struct pt_regs *regs = tsk->thread.regs;
1181
1182 /* This is a bit hairy. If we are an SPE enabled processor
1183 * (have embedded fp) we store the IEEE exception enable flags in
1184 * fpexc_mode. fpexc_mode is also used for setting FP exception
1185 * mode (asyn, precise, disabled) for 'Classic' FP. */
1186 if (val & PR_FP_EXC_SW_ENABLE) {
1187#ifdef CONFIG_SPE
5e14d21e
KG
1188 if (cpu_has_feature(CPU_FTR_SPE)) {
1189 tsk->thread.fpexc_mode = val &
1190 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1191 return 0;
1192 } else {
1193 return -EINVAL;
1194 }
14cf11af
PM
1195#else
1196 return -EINVAL;
1197#endif
14cf11af 1198 }
06d67d54
PM
1199
1200 /* on a CONFIG_SPE this does not hurt us. The bits that
1201 * __pack_fe01 use do not overlap with bits used for
1202 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1203 * on CONFIG_SPE implementations are reserved so writing to
1204 * them does not change anything */
1205 if (val > PR_FP_EXC_PRECISE)
1206 return -EINVAL;
1207 tsk->thread.fpexc_mode = __pack_fe01(val);
1208 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1209 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1210 | tsk->thread.fpexc_mode;
14cf11af
PM
1211 return 0;
1212}
1213
1214int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1215{
1216 unsigned int val;
1217
1218 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1219#ifdef CONFIG_SPE
5e14d21e
KG
1220 if (cpu_has_feature(CPU_FTR_SPE))
1221 val = tsk->thread.fpexc_mode;
1222 else
1223 return -EINVAL;
14cf11af
PM
1224#else
1225 return -EINVAL;
1226#endif
1227 else
1228 val = __unpack_fe01(tsk->thread.fpexc_mode);
1229 return put_user(val, (unsigned int __user *) adr);
1230}
1231
fab5db97
PM
1232int set_endian(struct task_struct *tsk, unsigned int val)
1233{
1234 struct pt_regs *regs = tsk->thread.regs;
1235
1236 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1237 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1238 return -EINVAL;
1239
1240 if (regs == NULL)
1241 return -EINVAL;
1242
1243 if (val == PR_ENDIAN_BIG)
1244 regs->msr &= ~MSR_LE;
1245 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1246 regs->msr |= MSR_LE;
1247 else
1248 return -EINVAL;
1249
1250 return 0;
1251}
1252
1253int get_endian(struct task_struct *tsk, unsigned long adr)
1254{
1255 struct pt_regs *regs = tsk->thread.regs;
1256 unsigned int val;
1257
1258 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1259 !cpu_has_feature(CPU_FTR_REAL_LE))
1260 return -EINVAL;
1261
1262 if (regs == NULL)
1263 return -EINVAL;
1264
1265 if (regs->msr & MSR_LE) {
1266 if (cpu_has_feature(CPU_FTR_REAL_LE))
1267 val = PR_ENDIAN_LITTLE;
1268 else
1269 val = PR_ENDIAN_PPC_LITTLE;
1270 } else
1271 val = PR_ENDIAN_BIG;
1272
1273 return put_user(val, (unsigned int __user *)adr);
1274}
1275
e9370ae1
PM
1276int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
1277{
1278 tsk->thread.align_ctl = val;
1279 return 0;
1280}
1281
1282int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
1283{
1284 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
1285}
1286
bb72c481
PM
1287static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1288 unsigned long nbytes)
1289{
1290 unsigned long stack_page;
1291 unsigned long cpu = task_cpu(p);
1292
1293 /*
1294 * Avoid crashing if the stack has overflowed and corrupted
1295 * task_cpu(p), which is in the thread_info struct.
1296 */
1297 if (cpu < NR_CPUS && cpu_possible(cpu)) {
1298 stack_page = (unsigned long) hardirq_ctx[cpu];
1299 if (sp >= stack_page + sizeof(struct thread_struct)
1300 && sp <= stack_page + THREAD_SIZE - nbytes)
1301 return 1;
1302
1303 stack_page = (unsigned long) softirq_ctx[cpu];
1304 if (sp >= stack_page + sizeof(struct thread_struct)
1305 && sp <= stack_page + THREAD_SIZE - nbytes)
1306 return 1;
1307 }
1308 return 0;
1309}
1310
2f25194d 1311int validate_sp(unsigned long sp, struct task_struct *p,
14cf11af
PM
1312 unsigned long nbytes)
1313{
0cec6fd1 1314 unsigned long stack_page = (unsigned long)task_stack_page(p);
14cf11af
PM
1315
1316 if (sp >= stack_page + sizeof(struct thread_struct)
1317 && sp <= stack_page + THREAD_SIZE - nbytes)
1318 return 1;
1319
bb72c481 1320 return valid_irq_stack(sp, p, nbytes);
14cf11af
PM
1321}
1322
2f25194d
AB
1323EXPORT_SYMBOL(validate_sp);
1324
14cf11af
PM
1325unsigned long get_wchan(struct task_struct *p)
1326{
1327 unsigned long ip, sp;
1328 int count = 0;
1329
1330 if (!p || p == current || p->state == TASK_RUNNING)
1331 return 0;
1332
1333 sp = p->thread.ksp;
ec2b36b9 1334 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
14cf11af
PM
1335 return 0;
1336
1337 do {
1338 sp = *(unsigned long *)sp;
ec2b36b9 1339 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
14cf11af
PM
1340 return 0;
1341 if (count > 0) {
ec2b36b9 1342 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
14cf11af
PM
1343 if (!in_sched_functions(ip))
1344 return ip;
1345 }
1346 } while (count++ < 16);
1347 return 0;
1348}
06d67d54 1349
c4d04be1 1350static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
06d67d54
PM
1351
1352void show_stack(struct task_struct *tsk, unsigned long *stack)
1353{
1354 unsigned long sp, ip, lr, newsp;
1355 int count = 0;
1356 int firstframe = 1;
6794c782
SR
1357#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1358 int curr_frame = current->curr_ret_stack;
1359 extern void return_to_handler(void);
9135c3cc
SR
1360 unsigned long rth = (unsigned long)return_to_handler;
1361 unsigned long mrth = -1;
6794c782 1362#ifdef CONFIG_PPC64
9135c3cc
SR
1363 extern void mod_return_to_handler(void);
1364 rth = *(unsigned long *)rth;
1365 mrth = (unsigned long)mod_return_to_handler;
1366 mrth = *(unsigned long *)mrth;
6794c782
SR
1367#endif
1368#endif
06d67d54
PM
1369
1370 sp = (unsigned long) stack;
1371 if (tsk == NULL)
1372 tsk = current;
1373 if (sp == 0) {
1374 if (tsk == current)
1375 asm("mr %0,1" : "=r" (sp));
1376 else
1377 sp = tsk->thread.ksp;
1378 }
1379
1380 lr = 0;
1381 printk("Call Trace:\n");
1382 do {
ec2b36b9 1383 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
06d67d54
PM
1384 return;
1385
1386 stack = (unsigned long *) sp;
1387 newsp = stack[0];
ec2b36b9 1388 ip = stack[STACK_FRAME_LR_SAVE];
06d67d54 1389 if (!firstframe || ip != lr) {
058c78f4 1390 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
6794c782 1391#ifdef CONFIG_FUNCTION_GRAPH_TRACER
9135c3cc 1392 if ((ip == rth || ip == mrth) && curr_frame >= 0) {
6794c782
SR
1393 printk(" (%pS)",
1394 (void *)current->ret_stack[curr_frame].ret);
1395 curr_frame--;
1396 }
1397#endif
06d67d54
PM
1398 if (firstframe)
1399 printk(" (unreliable)");
1400 printk("\n");
1401 }
1402 firstframe = 0;
1403
1404 /*
1405 * See if this is an exception frame.
1406 * We look for the "regshere" marker in the current frame.
1407 */
ec2b36b9
BH
1408 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
1409 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
06d67d54
PM
1410 struct pt_regs *regs = (struct pt_regs *)
1411 (sp + STACK_FRAME_OVERHEAD);
06d67d54 1412 lr = regs->link;
058c78f4
BH
1413 printk("--- Exception: %lx at %pS\n LR = %pS\n",
1414 regs->trap, (void *)regs->nip, (void *)lr);
06d67d54
PM
1415 firstframe = 1;
1416 }
1417
1418 sp = newsp;
1419 } while (count++ < kstack_depth_to_print);
1420}
1421
cb2c9b27 1422#ifdef CONFIG_PPC64
fe1952fc 1423/* Called with hard IRQs off */
0e37739b 1424void notrace __ppc64_runlatch_on(void)
cb2c9b27 1425{
fe1952fc 1426 struct thread_info *ti = current_thread_info();
cb2c9b27
AB
1427 unsigned long ctrl;
1428
fe1952fc
BH
1429 ctrl = mfspr(SPRN_CTRLF);
1430 ctrl |= CTRL_RUNLATCH;
1431 mtspr(SPRN_CTRLT, ctrl);
cb2c9b27 1432
fae2e0fb 1433 ti->local_flags |= _TLF_RUNLATCH;
cb2c9b27
AB
1434}
1435
fe1952fc 1436/* Called with hard IRQs off */
0e37739b 1437void notrace __ppc64_runlatch_off(void)
cb2c9b27 1438{
fe1952fc 1439 struct thread_info *ti = current_thread_info();
cb2c9b27
AB
1440 unsigned long ctrl;
1441
fae2e0fb 1442 ti->local_flags &= ~_TLF_RUNLATCH;
cb2c9b27 1443
4138d653
AB
1444 ctrl = mfspr(SPRN_CTRLF);
1445 ctrl &= ~CTRL_RUNLATCH;
1446 mtspr(SPRN_CTRLT, ctrl);
cb2c9b27 1447}
fe1952fc 1448#endif /* CONFIG_PPC64 */
f6a61680 1449
d839088c
AB
1450unsigned long arch_align_stack(unsigned long sp)
1451{
1452 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
1453 sp -= get_random_int() & ~PAGE_MASK;
1454 return sp & ~0xf;
1455}
912f9ee2
AB
1456
1457static inline unsigned long brk_rnd(void)
1458{
1459 unsigned long rnd = 0;
1460
1461 /* 8MB for 32bit, 1GB for 64bit */
1462 if (is_32bit_task())
1463 rnd = (long)(get_random_int() % (1<<(23-PAGE_SHIFT)));
1464 else
1465 rnd = (long)(get_random_int() % (1<<(30-PAGE_SHIFT)));
1466
1467 return rnd << PAGE_SHIFT;
1468}
1469
1470unsigned long arch_randomize_brk(struct mm_struct *mm)
1471{
8bbde7a7
AB
1472 unsigned long base = mm->brk;
1473 unsigned long ret;
1474
ce7a35c7 1475#ifdef CONFIG_PPC_STD_MMU_64
8bbde7a7
AB
1476 /*
1477 * If we are using 1TB segments and we are allowed to randomise
1478 * the heap, we can put it above 1TB so it is backed by a 1TB
1479 * segment. Otherwise the heap will be in the bottom 1TB
1480 * which always uses 256MB segments and this may result in a
1481 * performance penalty.
1482 */
1483 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
1484 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
1485#endif
1486
1487 ret = PAGE_ALIGN(base + brk_rnd());
912f9ee2
AB
1488
1489 if (ret < mm->brk)
1490 return mm->brk;
1491
1492 return ret;
1493}
501cb16d
AB
1494
1495unsigned long randomize_et_dyn(unsigned long base)
1496{
1497 unsigned long ret = PAGE_ALIGN(base + brk_rnd());
1498
1499 if (ret < base)
1500 return base;
1501
1502 return ret;
1503}