powerpc: Add additional state needed for transactional memory to thread struct
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / powerpc / kernel / process.c
CommitLineData
14cf11af 1/*
14cf11af
PM
2 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
14cf11af
PM
17#include <linux/errno.h>
18#include <linux/sched.h>
19#include <linux/kernel.h>
20#include <linux/mm.h>
21#include <linux/smp.h>
14cf11af
PM
22#include <linux/stddef.h>
23#include <linux/unistd.h>
24#include <linux/ptrace.h>
25#include <linux/slab.h>
26#include <linux/user.h>
27#include <linux/elf.h>
28#include <linux/init.h>
29#include <linux/prctl.h>
30#include <linux/init_task.h>
4b16f8e2 31#include <linux/export.h>
14cf11af
PM
32#include <linux/kallsyms.h>
33#include <linux/mqueue.h>
34#include <linux/hardirq.h>
06d67d54 35#include <linux/utsname.h>
6794c782 36#include <linux/ftrace.h>
79741dd3 37#include <linux/kernel_stat.h>
d839088c
AB
38#include <linux/personality.h>
39#include <linux/random.h>
5aae8a53 40#include <linux/hw_breakpoint.h>
14cf11af
PM
41
42#include <asm/pgtable.h>
43#include <asm/uaccess.h>
14cf11af
PM
44#include <asm/io.h>
45#include <asm/processor.h>
46#include <asm/mmu.h>
47#include <asm/prom.h>
76032de8 48#include <asm/machdep.h>
c6622f63 49#include <asm/time.h>
ae3a197e 50#include <asm/runlatch.h>
a7f31841 51#include <asm/syscalls.h>
ae3a197e
DH
52#include <asm/switch_to.h>
53#include <asm/debug.h>
06d67d54
PM
54#ifdef CONFIG_PPC64
55#include <asm/firmware.h>
06d67d54 56#endif
d6a61bfc
LM
57#include <linux/kprobes.h>
58#include <linux/kdebug.h>
14cf11af
PM
59
60extern unsigned long _get_SP(void);
61
62#ifndef CONFIG_SMP
63struct task_struct *last_task_used_math = NULL;
64struct task_struct *last_task_used_altivec = NULL;
ce48b210 65struct task_struct *last_task_used_vsx = NULL;
14cf11af
PM
66struct task_struct *last_task_used_spe = NULL;
67#endif
68
14cf11af
PM
69/*
70 * Make sure the floating-point register state in the
71 * the thread_struct is up to date for task tsk.
72 */
73void flush_fp_to_thread(struct task_struct *tsk)
74{
75 if (tsk->thread.regs) {
76 /*
77 * We need to disable preemption here because if we didn't,
78 * another process could get scheduled after the regs->msr
79 * test but before we have finished saving the FP registers
80 * to the thread_struct. That process could take over the
81 * FPU, and then when we get scheduled again we would store
82 * bogus values for the remaining FP registers.
83 */
84 preempt_disable();
85 if (tsk->thread.regs->msr & MSR_FP) {
86#ifdef CONFIG_SMP
87 /*
88 * This should only ever be called for current or
89 * for a stopped child process. Since we save away
90 * the FP register state on context switch on SMP,
91 * there is something wrong if a stopped child appears
92 * to still have its FP state in the CPU registers.
93 */
94 BUG_ON(tsk != current);
95#endif
0ee6c15e 96 giveup_fpu(tsk);
14cf11af
PM
97 }
98 preempt_enable();
99 }
100}
de56a948 101EXPORT_SYMBOL_GPL(flush_fp_to_thread);
14cf11af
PM
102
103void enable_kernel_fp(void)
104{
105 WARN_ON(preemptible());
106
107#ifdef CONFIG_SMP
108 if (current->thread.regs && (current->thread.regs->msr & MSR_FP))
109 giveup_fpu(current);
110 else
111 giveup_fpu(NULL); /* just enables FP for kernel */
112#else
113 giveup_fpu(last_task_used_math);
114#endif /* CONFIG_SMP */
115}
116EXPORT_SYMBOL(enable_kernel_fp);
117
14cf11af
PM
118#ifdef CONFIG_ALTIVEC
119void enable_kernel_altivec(void)
120{
121 WARN_ON(preemptible());
122
123#ifdef CONFIG_SMP
124 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC))
125 giveup_altivec(current);
126 else
35000870 127 giveup_altivec_notask();
14cf11af
PM
128#else
129 giveup_altivec(last_task_used_altivec);
130#endif /* CONFIG_SMP */
131}
132EXPORT_SYMBOL(enable_kernel_altivec);
133
134/*
135 * Make sure the VMX/Altivec register state in the
136 * the thread_struct is up to date for task tsk.
137 */
138void flush_altivec_to_thread(struct task_struct *tsk)
139{
140 if (tsk->thread.regs) {
141 preempt_disable();
142 if (tsk->thread.regs->msr & MSR_VEC) {
143#ifdef CONFIG_SMP
144 BUG_ON(tsk != current);
145#endif
0ee6c15e 146 giveup_altivec(tsk);
14cf11af
PM
147 }
148 preempt_enable();
149 }
150}
de56a948 151EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
14cf11af
PM
152#endif /* CONFIG_ALTIVEC */
153
ce48b210
MN
154#ifdef CONFIG_VSX
155#if 0
156/* not currently used, but some crazy RAID module might want to later */
157void enable_kernel_vsx(void)
158{
159 WARN_ON(preemptible());
160
161#ifdef CONFIG_SMP
162 if (current->thread.regs && (current->thread.regs->msr & MSR_VSX))
163 giveup_vsx(current);
164 else
165 giveup_vsx(NULL); /* just enable vsx for kernel - force */
166#else
167 giveup_vsx(last_task_used_vsx);
168#endif /* CONFIG_SMP */
169}
170EXPORT_SYMBOL(enable_kernel_vsx);
171#endif
172
7c292170
MN
173void giveup_vsx(struct task_struct *tsk)
174{
175 giveup_fpu(tsk);
176 giveup_altivec(tsk);
177 __giveup_vsx(tsk);
178}
179
ce48b210
MN
180void flush_vsx_to_thread(struct task_struct *tsk)
181{
182 if (tsk->thread.regs) {
183 preempt_disable();
184 if (tsk->thread.regs->msr & MSR_VSX) {
185#ifdef CONFIG_SMP
186 BUG_ON(tsk != current);
187#endif
188 giveup_vsx(tsk);
189 }
190 preempt_enable();
191 }
192}
de56a948 193EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
ce48b210
MN
194#endif /* CONFIG_VSX */
195
14cf11af
PM
196#ifdef CONFIG_SPE
197
198void enable_kernel_spe(void)
199{
200 WARN_ON(preemptible());
201
202#ifdef CONFIG_SMP
203 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE))
204 giveup_spe(current);
205 else
206 giveup_spe(NULL); /* just enable SPE for kernel - force */
207#else
208 giveup_spe(last_task_used_spe);
209#endif /* __SMP __ */
210}
211EXPORT_SYMBOL(enable_kernel_spe);
212
213void flush_spe_to_thread(struct task_struct *tsk)
214{
215 if (tsk->thread.regs) {
216 preempt_disable();
217 if (tsk->thread.regs->msr & MSR_SPE) {
218#ifdef CONFIG_SMP
219 BUG_ON(tsk != current);
220#endif
685659ee 221 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
0ee6c15e 222 giveup_spe(tsk);
14cf11af
PM
223 }
224 preempt_enable();
225 }
226}
14cf11af
PM
227#endif /* CONFIG_SPE */
228
5388fb10 229#ifndef CONFIG_SMP
48abec07
PM
230/*
231 * If we are doing lazy switching of CPU state (FP, altivec or SPE),
232 * and the current task has some state, discard it.
233 */
5388fb10 234void discard_lazy_cpu_state(void)
48abec07 235{
48abec07
PM
236 preempt_disable();
237 if (last_task_used_math == current)
238 last_task_used_math = NULL;
239#ifdef CONFIG_ALTIVEC
240 if (last_task_used_altivec == current)
241 last_task_used_altivec = NULL;
242#endif /* CONFIG_ALTIVEC */
ce48b210
MN
243#ifdef CONFIG_VSX
244 if (last_task_used_vsx == current)
245 last_task_used_vsx = NULL;
246#endif /* CONFIG_VSX */
48abec07
PM
247#ifdef CONFIG_SPE
248 if (last_task_used_spe == current)
249 last_task_used_spe = NULL;
250#endif
251 preempt_enable();
48abec07 252}
5388fb10 253#endif /* CONFIG_SMP */
48abec07 254
3bffb652
DK
255#ifdef CONFIG_PPC_ADV_DEBUG_REGS
256void do_send_trap(struct pt_regs *regs, unsigned long address,
257 unsigned long error_code, int signal_code, int breakpt)
258{
259 siginfo_t info;
260
41ab5266 261 current->thread.trap_nr = signal_code;
3bffb652
DK
262 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
263 11, SIGSEGV) == NOTIFY_STOP)
264 return;
265
266 /* Deliver the signal to userspace */
267 info.si_signo = SIGTRAP;
268 info.si_errno = breakpt; /* breakpoint or watchpoint id */
269 info.si_code = signal_code;
270 info.si_addr = (void __user *)address;
271 force_sig_info(SIGTRAP, &info, current);
272}
273#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
9422de3e 274void do_break (struct pt_regs *regs, unsigned long address,
d6a61bfc
LM
275 unsigned long error_code)
276{
277 siginfo_t info;
278
41ab5266 279 current->thread.trap_nr = TRAP_HWBKPT;
d6a61bfc
LM
280 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
281 11, SIGSEGV) == NOTIFY_STOP)
282 return;
283
9422de3e 284 if (debugger_break_match(regs))
d6a61bfc
LM
285 return;
286
9422de3e
MN
287 /* Clear the breakpoint */
288 hw_breakpoint_disable();
d6a61bfc
LM
289
290 /* Deliver the signal to userspace */
291 info.si_signo = SIGTRAP;
292 info.si_errno = 0;
293 info.si_code = TRAP_HWBKPT;
294 info.si_addr = (void __user *)address;
295 force_sig_info(SIGTRAP, &info, current);
296}
3bffb652 297#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
d6a61bfc 298
9422de3e 299static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
a2ceff5e 300
3bffb652
DK
301#ifdef CONFIG_PPC_ADV_DEBUG_REGS
302/*
303 * Set the debug registers back to their default "safe" values.
304 */
305static void set_debug_reg_defaults(struct thread_struct *thread)
306{
307 thread->iac1 = thread->iac2 = 0;
308#if CONFIG_PPC_ADV_DEBUG_IACS > 2
309 thread->iac3 = thread->iac4 = 0;
310#endif
311 thread->dac1 = thread->dac2 = 0;
312#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
313 thread->dvc1 = thread->dvc2 = 0;
314#endif
315 thread->dbcr0 = 0;
316#ifdef CONFIG_BOOKE
317 /*
318 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
319 */
320 thread->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | \
321 DBCR1_IAC3US | DBCR1_IAC4US;
322 /*
323 * Force Data Address Compare User/Supervisor bits to be User-only
324 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
325 */
326 thread->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
327#else
328 thread->dbcr1 = 0;
329#endif
330}
331
332static void prime_debug_regs(struct thread_struct *thread)
333{
334 mtspr(SPRN_IAC1, thread->iac1);
335 mtspr(SPRN_IAC2, thread->iac2);
336#if CONFIG_PPC_ADV_DEBUG_IACS > 2
337 mtspr(SPRN_IAC3, thread->iac3);
338 mtspr(SPRN_IAC4, thread->iac4);
339#endif
340 mtspr(SPRN_DAC1, thread->dac1);
341 mtspr(SPRN_DAC2, thread->dac2);
342#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
343 mtspr(SPRN_DVC1, thread->dvc1);
344 mtspr(SPRN_DVC2, thread->dvc2);
345#endif
346 mtspr(SPRN_DBCR0, thread->dbcr0);
347 mtspr(SPRN_DBCR1, thread->dbcr1);
348#ifdef CONFIG_BOOKE
349 mtspr(SPRN_DBCR2, thread->dbcr2);
350#endif
351}
352/*
353 * Unless neither the old or new thread are making use of the
354 * debug registers, set the debug registers from the values
355 * stored in the new thread.
356 */
357static void switch_booke_debug_regs(struct thread_struct *new_thread)
358{
359 if ((current->thread.dbcr0 & DBCR0_IDM)
360 || (new_thread->dbcr0 & DBCR0_IDM))
361 prime_debug_regs(new_thread);
362}
363#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
e0780b72 364#ifndef CONFIG_HAVE_HW_BREAKPOINT
3bffb652
DK
365static void set_debug_reg_defaults(struct thread_struct *thread)
366{
9422de3e
MN
367 thread->hw_brk.address = 0;
368 thread->hw_brk.type = 0;
b9818c33 369 set_breakpoint(&thread->hw_brk);
3bffb652 370}
e0780b72 371#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
3bffb652
DK
372#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
373
172ae2e7 374#ifdef CONFIG_PPC_ADV_DEBUG_REGS
9422de3e
MN
375static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
376{
d6a61bfc 377 mtspr(SPRN_DAC1, dabr);
221c185d
DK
378#ifdef CONFIG_PPC_47x
379 isync();
380#endif
9422de3e
MN
381 return 0;
382}
c6c9eace 383#elif defined(CONFIG_PPC_BOOK3S)
9422de3e
MN
384static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
385{
c6c9eace 386 mtspr(SPRN_DABR, dabr);
4474ef05 387 mtspr(SPRN_DABRX, dabrx);
cab0af98 388 return 0;
14cf11af 389}
9422de3e
MN
390#else
391static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
392{
393 return -EINVAL;
394}
395#endif
396
397static inline int set_dabr(struct arch_hw_breakpoint *brk)
398{
399 unsigned long dabr, dabrx;
400
401 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
402 dabrx = ((brk->type >> 3) & 0x7);
403
404 if (ppc_md.set_dabr)
405 return ppc_md.set_dabr(dabr, dabrx);
406
407 return __set_dabr(dabr, dabrx);
408}
409
bf99de36
MN
410static inline int set_dawr(struct arch_hw_breakpoint *brk)
411{
05d694ea 412 unsigned long dawr, dawrx, mrd;
bf99de36
MN
413
414 dawr = brk->address;
415
416 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
417 << (63 - 58); //* read/write bits */
418 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
419 << (63 - 59); //* translate */
420 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
421 >> 3; //* PRIM bits */
05d694ea
MN
422 /* dawr length is stored in field MDR bits 48:53. Matches range in
423 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
424 0b111111=64DW.
425 brk->len is in bytes.
426 This aligns up to double word size, shifts and does the bias.
427 */
428 mrd = ((brk->len + 7) >> 3) - 1;
429 dawrx |= (mrd & 0x3f) << (63 - 53);
bf99de36
MN
430
431 if (ppc_md.set_dawr)
432 return ppc_md.set_dawr(dawr, dawrx);
433 mtspr(SPRN_DAWR, dawr);
434 mtspr(SPRN_DAWRX, dawrx);
435 return 0;
436}
437
b9818c33 438int set_breakpoint(struct arch_hw_breakpoint *brk)
9422de3e
MN
439{
440 __get_cpu_var(current_brk) = *brk;
441
bf99de36
MN
442 if (cpu_has_feature(CPU_FTR_DAWR))
443 return set_dawr(brk);
444
9422de3e
MN
445 return set_dabr(brk);
446}
14cf11af 447
06d67d54
PM
448#ifdef CONFIG_PPC64
449DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array);
06d67d54 450#endif
14cf11af 451
9422de3e
MN
452static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
453 struct arch_hw_breakpoint *b)
454{
455 if (a->address != b->address)
456 return false;
457 if (a->type != b->type)
458 return false;
459 if (a->len != b->len)
460 return false;
461 return true;
462}
463
14cf11af
PM
464struct task_struct *__switch_to(struct task_struct *prev,
465 struct task_struct *new)
466{
467 struct thread_struct *new_thread, *old_thread;
468 unsigned long flags;
469 struct task_struct *last;
d6bf29b4
PZ
470#ifdef CONFIG_PPC_BOOK3S_64
471 struct ppc64_tlb_batch *batch;
472#endif
14cf11af
PM
473
474#ifdef CONFIG_SMP
475 /* avoid complexity of lazy save/restore of fpu
476 * by just saving it every time we switch out if
477 * this task used the fpu during the last quantum.
478 *
479 * If it tries to use the fpu again, it'll trap and
480 * reload its fp regs. So we don't have to do a restore
481 * every switch, just a save.
482 * -- Cort
483 */
484 if (prev->thread.regs && (prev->thread.regs->msr & MSR_FP))
485 giveup_fpu(prev);
486#ifdef CONFIG_ALTIVEC
487 /*
488 * If the previous thread used altivec in the last quantum
489 * (thus changing altivec regs) then save them.
490 * We used to check the VRSAVE register but not all apps
491 * set it, so we don't rely on it now (and in fact we need
492 * to save & restore VSCR even if VRSAVE == 0). -- paulus
493 *
494 * On SMP we always save/restore altivec regs just to avoid the
495 * complexity of changing processors.
496 * -- Cort
497 */
498 if (prev->thread.regs && (prev->thread.regs->msr & MSR_VEC))
499 giveup_altivec(prev);
14cf11af 500#endif /* CONFIG_ALTIVEC */
ce48b210
MN
501#ifdef CONFIG_VSX
502 if (prev->thread.regs && (prev->thread.regs->msr & MSR_VSX))
7c292170
MN
503 /* VMX and FPU registers are already save here */
504 __giveup_vsx(prev);
ce48b210 505#endif /* CONFIG_VSX */
14cf11af
PM
506#ifdef CONFIG_SPE
507 /*
508 * If the previous thread used spe in the last quantum
509 * (thus changing spe regs) then save them.
510 *
511 * On SMP we always save/restore spe regs just to avoid the
512 * complexity of changing processors.
513 */
514 if ((prev->thread.regs && (prev->thread.regs->msr & MSR_SPE)))
515 giveup_spe(prev);
c0c0d996
PM
516#endif /* CONFIG_SPE */
517
518#else /* CONFIG_SMP */
519#ifdef CONFIG_ALTIVEC
520 /* Avoid the trap. On smp this this never happens since
521 * we don't set last_task_used_altivec -- Cort
522 */
523 if (new->thread.regs && last_task_used_altivec == new)
524 new->thread.regs->msr |= MSR_VEC;
525#endif /* CONFIG_ALTIVEC */
ce48b210
MN
526#ifdef CONFIG_VSX
527 if (new->thread.regs && last_task_used_vsx == new)
528 new->thread.regs->msr |= MSR_VSX;
529#endif /* CONFIG_VSX */
c0c0d996 530#ifdef CONFIG_SPE
14cf11af
PM
531 /* Avoid the trap. On smp this this never happens since
532 * we don't set last_task_used_spe
533 */
534 if (new->thread.regs && last_task_used_spe == new)
535 new->thread.regs->msr |= MSR_SPE;
536#endif /* CONFIG_SPE */
c0c0d996 537
14cf11af
PM
538#endif /* CONFIG_SMP */
539
172ae2e7 540#ifdef CONFIG_PPC_ADV_DEBUG_REGS
3bffb652 541 switch_booke_debug_regs(&new->thread);
c6c9eace 542#else
5aae8a53
P
543/*
544 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
545 * schedule DABR
546 */
547#ifndef CONFIG_HAVE_HW_BREAKPOINT
9422de3e 548 if (unlikely(hw_brk_match(&__get_cpu_var(current_brk), &new->thread.hw_brk)))
b9818c33 549 set_breakpoint(&new->thread.hw_brk);
5aae8a53 550#endif /* CONFIG_HAVE_HW_BREAKPOINT */
d6a61bfc
LM
551#endif
552
c6c9eace 553
14cf11af
PM
554 new_thread = &new->thread;
555 old_thread = &current->thread;
06d67d54
PM
556
557#ifdef CONFIG_PPC64
558 /*
559 * Collect processor utilization data per process
560 */
561 if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
562 struct cpu_usage *cu = &__get_cpu_var(cpu_usage_array);
563 long unsigned start_tb, current_tb;
564 start_tb = old_thread->start_tb;
565 cu->current_tb = current_tb = mfspr(SPRN_PURR);
566 old_thread->accum_tb += (current_tb - start_tb);
567 new_thread->start_tb = current_tb;
568 }
d6bf29b4
PZ
569#endif /* CONFIG_PPC64 */
570
571#ifdef CONFIG_PPC_BOOK3S_64
572 batch = &__get_cpu_var(ppc64_tlb_batch);
573 if (batch->active) {
574 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
575 if (batch->index)
576 __flush_tlb_pending(batch);
577 batch->active = 0;
578 }
579#endif /* CONFIG_PPC_BOOK3S_64 */
06d67d54 580
14cf11af 581 local_irq_save(flags);
c6622f63 582
44387e9f
AB
583 /*
584 * We can't take a PMU exception inside _switch() since there is a
585 * window where the kernel stack SLB and the kernel stack are out
586 * of sync. Hard disable here.
587 */
588 hard_irq_disable();
14cf11af
PM
589 last = _switch(old_thread, new_thread);
590
d6bf29b4
PZ
591#ifdef CONFIG_PPC_BOOK3S_64
592 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
593 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
594 batch = &__get_cpu_var(ppc64_tlb_batch);
595 batch->active = 1;
596 }
597#endif /* CONFIG_PPC_BOOK3S_64 */
598
14cf11af
PM
599 local_irq_restore(flags);
600
601 return last;
602}
603
06d67d54
PM
604static int instructions_to_print = 16;
605
06d67d54
PM
606static void show_instructions(struct pt_regs *regs)
607{
608 int i;
609 unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
610 sizeof(int));
611
612 printk("Instruction dump:");
613
614 for (i = 0; i < instructions_to_print; i++) {
615 int instr;
616
617 if (!(i % 8))
618 printk("\n");
619
0de2d820
SW
620#if !defined(CONFIG_BOOKE)
621 /* If executing with the IMMU off, adjust pc rather
622 * than print XXXXXXXX.
623 */
624 if (!(regs->msr & MSR_IR))
625 pc = (unsigned long)phys_to_virt(pc);
626#endif
627
af308377
SR
628 /* We use __get_user here *only* to avoid an OOPS on a
629 * bad address because the pc *should* only be a
630 * kernel address.
631 */
00ae36de
AB
632 if (!__kernel_text_address(pc) ||
633 __get_user(instr, (unsigned int __user *)pc)) {
40c8cefa 634 printk(KERN_CONT "XXXXXXXX ");
06d67d54
PM
635 } else {
636 if (regs->nip == pc)
40c8cefa 637 printk(KERN_CONT "<%08x> ", instr);
06d67d54 638 else
40c8cefa 639 printk(KERN_CONT "%08x ", instr);
06d67d54
PM
640 }
641
642 pc += sizeof(int);
643 }
644
645 printk("\n");
646}
647
648static struct regbit {
649 unsigned long bit;
650 const char *name;
651} msr_bits[] = {
3bfd0c9c
AB
652#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
653 {MSR_SF, "SF"},
654 {MSR_HV, "HV"},
655#endif
656 {MSR_VEC, "VEC"},
657 {MSR_VSX, "VSX"},
658#ifdef CONFIG_BOOKE
659 {MSR_CE, "CE"},
660#endif
06d67d54
PM
661 {MSR_EE, "EE"},
662 {MSR_PR, "PR"},
663 {MSR_FP, "FP"},
664 {MSR_ME, "ME"},
3bfd0c9c 665#ifdef CONFIG_BOOKE
1b98326b 666 {MSR_DE, "DE"},
3bfd0c9c
AB
667#else
668 {MSR_SE, "SE"},
669 {MSR_BE, "BE"},
670#endif
06d67d54
PM
671 {MSR_IR, "IR"},
672 {MSR_DR, "DR"},
3bfd0c9c
AB
673 {MSR_PMM, "PMM"},
674#ifndef CONFIG_BOOKE
675 {MSR_RI, "RI"},
676 {MSR_LE, "LE"},
677#endif
06d67d54
PM
678 {0, NULL}
679};
680
681static void printbits(unsigned long val, struct regbit *bits)
682{
683 const char *sep = "";
684
685 printk("<");
686 for (; bits->bit; ++bits)
687 if (val & bits->bit) {
688 printk("%s%s", sep, bits->name);
689 sep = ",";
690 }
691 printk(">");
692}
693
694#ifdef CONFIG_PPC64
f6f7dde3 695#define REG "%016lx"
06d67d54
PM
696#define REGS_PER_LINE 4
697#define LAST_VOLATILE 13
698#else
f6f7dde3 699#define REG "%08lx"
06d67d54
PM
700#define REGS_PER_LINE 8
701#define LAST_VOLATILE 12
702#endif
703
14cf11af
PM
704void show_regs(struct pt_regs * regs)
705{
706 int i, trap;
707
06d67d54
PM
708 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
709 regs->nip, regs->link, regs->ctr);
710 printk("REGS: %p TRAP: %04lx %s (%s)\n",
96b644bd 711 regs, regs->trap, print_tainted(), init_utsname()->release);
06d67d54
PM
712 printk("MSR: "REG" ", regs->msr);
713 printbits(regs->msr, msr_bits);
f6f7dde3 714 printk(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
7230c564
BH
715#ifdef CONFIG_PPC64
716 printk("SOFTE: %ld\n", regs->softe);
717#endif
14cf11af 718 trap = TRAP(regs);
5115a026
MN
719 if ((regs->trap != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
720 printk("CFAR: "REG"\n", regs->orig_gpr3);
14cf11af 721 if (trap == 0x300 || trap == 0x600)
ba28c9aa 722#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
14170789
KG
723 printk("DEAR: "REG", ESR: "REG"\n", regs->dar, regs->dsisr);
724#else
7071854b 725 printk("DAR: "REG", DSISR: %08lx\n", regs->dar, regs->dsisr);
14170789 726#endif
06d67d54 727 printk("TASK = %p[%d] '%s' THREAD: %p",
19c5870c 728 current, task_pid_nr(current), current->comm, task_thread_info(current));
14cf11af
PM
729
730#ifdef CONFIG_SMP
79ccd1be 731 printk(" CPU: %d", raw_smp_processor_id());
14cf11af
PM
732#endif /* CONFIG_SMP */
733
734 for (i = 0; i < 32; i++) {
06d67d54 735 if ((i % REGS_PER_LINE) == 0)
a2367194 736 printk("\nGPR%02d: ", i);
06d67d54
PM
737 printk(REG " ", regs->gpr[i]);
738 if (i == LAST_VOLATILE && !FULL_REGS(regs))
14cf11af
PM
739 break;
740 }
741 printk("\n");
742#ifdef CONFIG_KALLSYMS
743 /*
744 * Lookup NIP late so we have the best change of getting the
745 * above info out without failing
746 */
058c78f4
BH
747 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
748 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
14cf11af
PM
749#endif
750 show_stack(current, (unsigned long *) regs->gpr[1]);
06d67d54
PM
751 if (!user_mode(regs))
752 show_instructions(regs);
14cf11af
PM
753}
754
755void exit_thread(void)
756{
48abec07 757 discard_lazy_cpu_state();
14cf11af
PM
758}
759
760void flush_thread(void)
761{
48abec07 762 discard_lazy_cpu_state();
14cf11af 763
e0780b72 764#ifdef CONFIG_HAVE_HW_BREAKPOINT
5aae8a53 765 flush_ptrace_hw_breakpoint(current);
e0780b72 766#else /* CONFIG_HAVE_HW_BREAKPOINT */
3bffb652 767 set_debug_reg_defaults(&current->thread);
e0780b72 768#endif /* CONFIG_HAVE_HW_BREAKPOINT */
14cf11af
PM
769}
770
771void
772release_thread(struct task_struct *t)
773{
774}
775
776/*
55ccf3fe
SS
777 * this gets called so that we can store coprocessor state into memory and
778 * copy the current task into the new thread.
14cf11af 779 */
55ccf3fe 780int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
14cf11af 781{
55ccf3fe
SS
782 flush_fp_to_thread(src);
783 flush_altivec_to_thread(src);
784 flush_vsx_to_thread(src);
785 flush_spe_to_thread(src);
5aae8a53 786#ifdef CONFIG_HAVE_HW_BREAKPOINT
55ccf3fe 787 flush_ptrace_hw_breakpoint(src);
5aae8a53 788#endif /* CONFIG_HAVE_HW_BREAKPOINT */
55ccf3fe
SS
789
790 *dst = *src;
791 return 0;
14cf11af
PM
792}
793
794/*
795 * Copy a thread..
796 */
efcac658
AK
797extern unsigned long dscr_default; /* defined in arch/powerpc/kernel/sysfs.c */
798
6f2c55b8 799int copy_thread(unsigned long clone_flags, unsigned long usp,
afa86fc4 800 unsigned long arg, struct task_struct *p)
14cf11af
PM
801{
802 struct pt_regs *childregs, *kregs;
803 extern void ret_from_fork(void);
58254e10
AV
804 extern void ret_from_kernel_thread(void);
805 void (*f)(void);
0cec6fd1 806 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
14cf11af 807
14cf11af
PM
808 /* Copy registers */
809 sp -= sizeof(struct pt_regs);
810 childregs = (struct pt_regs *) sp;
ab75819d 811 if (unlikely(p->flags & PF_KTHREAD)) {
138d1ce8 812 struct thread_info *ti = (void *)task_stack_page(p);
58254e10 813 memset(childregs, 0, sizeof(struct pt_regs));
14cf11af 814 childregs->gpr[1] = sp + sizeof(struct pt_regs);
53b50f94 815 childregs->gpr[14] = usp; /* function */
58254e10 816#ifdef CONFIG_PPC64
b5e2fc1c 817 clear_tsk_thread_flag(p, TIF_32BIT);
138d1ce8 818 childregs->softe = 1;
06d67d54 819#endif
58254e10 820 childregs->gpr[15] = arg;
14cf11af 821 p->thread.regs = NULL; /* no user register state */
138d1ce8 822 ti->flags |= _TIF_RESTOREALL;
58254e10 823 f = ret_from_kernel_thread;
14cf11af 824 } else {
afa86fc4 825 struct pt_regs *regs = current_pt_regs();
58254e10
AV
826 CHECK_FULL_REGS(regs);
827 *childregs = *regs;
ea516b11
AV
828 if (usp)
829 childregs->gpr[1] = usp;
14cf11af 830 p->thread.regs = childregs;
58254e10 831 childregs->gpr[3] = 0; /* Result from fork() */
06d67d54
PM
832 if (clone_flags & CLONE_SETTLS) {
833#ifdef CONFIG_PPC64
9904b005 834 if (!is_32bit_task())
06d67d54
PM
835 childregs->gpr[13] = childregs->gpr[6];
836 else
837#endif
838 childregs->gpr[2] = childregs->gpr[6];
839 }
58254e10
AV
840
841 f = ret_from_fork;
14cf11af 842 }
14cf11af 843 sp -= STACK_FRAME_OVERHEAD;
14cf11af
PM
844
845 /*
846 * The way this works is that at some point in the future
847 * some task will call _switch to switch to the new task.
848 * That will pop off the stack frame created below and start
849 * the new task running at ret_from_fork. The new task will
850 * do some house keeping and then return from the fork or clone
851 * system call, using the stack frame created above.
852 */
853 sp -= sizeof(struct pt_regs);
854 kregs = (struct pt_regs *) sp;
855 sp -= STACK_FRAME_OVERHEAD;
856 p->thread.ksp = sp;
85218827
KG
857 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
858 _ALIGN_UP(sizeof(struct thread_info), 16);
14cf11af 859
94491685 860#ifdef CONFIG_PPC_STD_MMU_64
44ae3ab3 861 if (mmu_has_feature(MMU_FTR_SLB)) {
1189be65 862 unsigned long sp_vsid;
3c726f8d 863 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
06d67d54 864
44ae3ab3 865 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1189be65
PM
866 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
867 << SLB_VSID_SHIFT_1T;
868 else
869 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
870 << SLB_VSID_SHIFT;
3c726f8d 871 sp_vsid |= SLB_VSID_KERNEL | llp;
06d67d54
PM
872 p->thread.ksp_vsid = sp_vsid;
873 }
747bea91 874#endif /* CONFIG_PPC_STD_MMU_64 */
efcac658
AK
875#ifdef CONFIG_PPC64
876 if (cpu_has_feature(CPU_FTR_DSCR)) {
1021cb26
AB
877 p->thread.dscr_inherit = current->thread.dscr_inherit;
878 p->thread.dscr = current->thread.dscr;
efcac658 879 }
92779245
HM
880 if (cpu_has_feature(CPU_FTR_HAS_PPR))
881 p->thread.ppr = INIT_PPR;
efcac658 882#endif
06d67d54
PM
883 /*
884 * The PPC64 ABI makes use of a TOC to contain function
885 * pointers. The function (ret_from_except) is actually a pointer
886 * to the TOC entry. The first entry is a pointer to the actual
887 * function.
58254e10 888 */
747bea91 889#ifdef CONFIG_PPC64
58254e10 890 kregs->nip = *((unsigned long *)f);
06d67d54 891#else
58254e10 892 kregs->nip = (unsigned long)f;
06d67d54 893#endif
14cf11af
PM
894 return 0;
895}
896
897/*
898 * Set up a thread for executing a new program
899 */
06d67d54 900void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
14cf11af 901{
90eac727
ME
902#ifdef CONFIG_PPC64
903 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
904#endif
905
06d67d54
PM
906 /*
907 * If we exec out of a kernel thread then thread.regs will not be
908 * set. Do it now.
909 */
910 if (!current->thread.regs) {
0cec6fd1
AV
911 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
912 current->thread.regs = regs - 1;
06d67d54
PM
913 }
914
14cf11af
PM
915 memset(regs->gpr, 0, sizeof(regs->gpr));
916 regs->ctr = 0;
917 regs->link = 0;
918 regs->xer = 0;
919 regs->ccr = 0;
14cf11af 920 regs->gpr[1] = sp;
06d67d54 921
474f8196
RM
922 /*
923 * We have just cleared all the nonvolatile GPRs, so make
924 * FULL_REGS(regs) return true. This is necessary to allow
925 * ptrace to examine the thread immediately after exec.
926 */
927 regs->trap &= ~1UL;
928
06d67d54
PM
929#ifdef CONFIG_PPC32
930 regs->mq = 0;
931 regs->nip = start;
14cf11af 932 regs->msr = MSR_USER;
06d67d54 933#else
9904b005 934 if (!is_32bit_task()) {
90eac727 935 unsigned long entry, toc;
06d67d54
PM
936
937 /* start is a relocated pointer to the function descriptor for
938 * the elf _start routine. The first entry in the function
939 * descriptor is the entry address of _start and the second
940 * entry is the TOC value we need to use.
941 */
942 __get_user(entry, (unsigned long __user *)start);
943 __get_user(toc, (unsigned long __user *)start+1);
944
945 /* Check whether the e_entry function descriptor entries
946 * need to be relocated before we can use them.
947 */
948 if (load_addr != 0) {
949 entry += load_addr;
950 toc += load_addr;
951 }
952 regs->nip = entry;
953 regs->gpr[2] = toc;
954 regs->msr = MSR_USER64;
d4bf9a78
SR
955 } else {
956 regs->nip = start;
957 regs->gpr[2] = 0;
958 regs->msr = MSR_USER32;
06d67d54
PM
959 }
960#endif
961
48abec07 962 discard_lazy_cpu_state();
ce48b210
MN
963#ifdef CONFIG_VSX
964 current->thread.used_vsr = 0;
965#endif
14cf11af 966 memset(current->thread.fpr, 0, sizeof(current->thread.fpr));
25c8a78b 967 current->thread.fpscr.val = 0;
14cf11af
PM
968#ifdef CONFIG_ALTIVEC
969 memset(current->thread.vr, 0, sizeof(current->thread.vr));
970 memset(&current->thread.vscr, 0, sizeof(current->thread.vscr));
06d67d54 971 current->thread.vscr.u[3] = 0x00010000; /* Java mode disabled */
14cf11af
PM
972 current->thread.vrsave = 0;
973 current->thread.used_vr = 0;
974#endif /* CONFIG_ALTIVEC */
975#ifdef CONFIG_SPE
976 memset(current->thread.evr, 0, sizeof(current->thread.evr));
977 current->thread.acc = 0;
978 current->thread.spefscr = 0;
979 current->thread.used_spe = 0;
980#endif /* CONFIG_SPE */
981}
982
983#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
984 | PR_FP_EXC_RES | PR_FP_EXC_INV)
985
986int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
987{
988 struct pt_regs *regs = tsk->thread.regs;
989
990 /* This is a bit hairy. If we are an SPE enabled processor
991 * (have embedded fp) we store the IEEE exception enable flags in
992 * fpexc_mode. fpexc_mode is also used for setting FP exception
993 * mode (asyn, precise, disabled) for 'Classic' FP. */
994 if (val & PR_FP_EXC_SW_ENABLE) {
995#ifdef CONFIG_SPE
5e14d21e
KG
996 if (cpu_has_feature(CPU_FTR_SPE)) {
997 tsk->thread.fpexc_mode = val &
998 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
999 return 0;
1000 } else {
1001 return -EINVAL;
1002 }
14cf11af
PM
1003#else
1004 return -EINVAL;
1005#endif
14cf11af 1006 }
06d67d54
PM
1007
1008 /* on a CONFIG_SPE this does not hurt us. The bits that
1009 * __pack_fe01 use do not overlap with bits used for
1010 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1011 * on CONFIG_SPE implementations are reserved so writing to
1012 * them does not change anything */
1013 if (val > PR_FP_EXC_PRECISE)
1014 return -EINVAL;
1015 tsk->thread.fpexc_mode = __pack_fe01(val);
1016 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1017 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1018 | tsk->thread.fpexc_mode;
14cf11af
PM
1019 return 0;
1020}
1021
1022int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1023{
1024 unsigned int val;
1025
1026 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1027#ifdef CONFIG_SPE
5e14d21e
KG
1028 if (cpu_has_feature(CPU_FTR_SPE))
1029 val = tsk->thread.fpexc_mode;
1030 else
1031 return -EINVAL;
14cf11af
PM
1032#else
1033 return -EINVAL;
1034#endif
1035 else
1036 val = __unpack_fe01(tsk->thread.fpexc_mode);
1037 return put_user(val, (unsigned int __user *) adr);
1038}
1039
fab5db97
PM
1040int set_endian(struct task_struct *tsk, unsigned int val)
1041{
1042 struct pt_regs *regs = tsk->thread.regs;
1043
1044 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1045 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1046 return -EINVAL;
1047
1048 if (regs == NULL)
1049 return -EINVAL;
1050
1051 if (val == PR_ENDIAN_BIG)
1052 regs->msr &= ~MSR_LE;
1053 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1054 regs->msr |= MSR_LE;
1055 else
1056 return -EINVAL;
1057
1058 return 0;
1059}
1060
1061int get_endian(struct task_struct *tsk, unsigned long adr)
1062{
1063 struct pt_regs *regs = tsk->thread.regs;
1064 unsigned int val;
1065
1066 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1067 !cpu_has_feature(CPU_FTR_REAL_LE))
1068 return -EINVAL;
1069
1070 if (regs == NULL)
1071 return -EINVAL;
1072
1073 if (regs->msr & MSR_LE) {
1074 if (cpu_has_feature(CPU_FTR_REAL_LE))
1075 val = PR_ENDIAN_LITTLE;
1076 else
1077 val = PR_ENDIAN_PPC_LITTLE;
1078 } else
1079 val = PR_ENDIAN_BIG;
1080
1081 return put_user(val, (unsigned int __user *)adr);
1082}
1083
e9370ae1
PM
1084int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
1085{
1086 tsk->thread.align_ctl = val;
1087 return 0;
1088}
1089
1090int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
1091{
1092 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
1093}
1094
bb72c481
PM
1095static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1096 unsigned long nbytes)
1097{
1098 unsigned long stack_page;
1099 unsigned long cpu = task_cpu(p);
1100
1101 /*
1102 * Avoid crashing if the stack has overflowed and corrupted
1103 * task_cpu(p), which is in the thread_info struct.
1104 */
1105 if (cpu < NR_CPUS && cpu_possible(cpu)) {
1106 stack_page = (unsigned long) hardirq_ctx[cpu];
1107 if (sp >= stack_page + sizeof(struct thread_struct)
1108 && sp <= stack_page + THREAD_SIZE - nbytes)
1109 return 1;
1110
1111 stack_page = (unsigned long) softirq_ctx[cpu];
1112 if (sp >= stack_page + sizeof(struct thread_struct)
1113 && sp <= stack_page + THREAD_SIZE - nbytes)
1114 return 1;
1115 }
1116 return 0;
1117}
1118
2f25194d 1119int validate_sp(unsigned long sp, struct task_struct *p,
14cf11af
PM
1120 unsigned long nbytes)
1121{
0cec6fd1 1122 unsigned long stack_page = (unsigned long)task_stack_page(p);
14cf11af
PM
1123
1124 if (sp >= stack_page + sizeof(struct thread_struct)
1125 && sp <= stack_page + THREAD_SIZE - nbytes)
1126 return 1;
1127
bb72c481 1128 return valid_irq_stack(sp, p, nbytes);
14cf11af
PM
1129}
1130
2f25194d
AB
1131EXPORT_SYMBOL(validate_sp);
1132
14cf11af
PM
1133unsigned long get_wchan(struct task_struct *p)
1134{
1135 unsigned long ip, sp;
1136 int count = 0;
1137
1138 if (!p || p == current || p->state == TASK_RUNNING)
1139 return 0;
1140
1141 sp = p->thread.ksp;
ec2b36b9 1142 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
14cf11af
PM
1143 return 0;
1144
1145 do {
1146 sp = *(unsigned long *)sp;
ec2b36b9 1147 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
14cf11af
PM
1148 return 0;
1149 if (count > 0) {
ec2b36b9 1150 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
14cf11af
PM
1151 if (!in_sched_functions(ip))
1152 return ip;
1153 }
1154 } while (count++ < 16);
1155 return 0;
1156}
06d67d54 1157
c4d04be1 1158static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
06d67d54
PM
1159
1160void show_stack(struct task_struct *tsk, unsigned long *stack)
1161{
1162 unsigned long sp, ip, lr, newsp;
1163 int count = 0;
1164 int firstframe = 1;
6794c782
SR
1165#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1166 int curr_frame = current->curr_ret_stack;
1167 extern void return_to_handler(void);
9135c3cc
SR
1168 unsigned long rth = (unsigned long)return_to_handler;
1169 unsigned long mrth = -1;
6794c782 1170#ifdef CONFIG_PPC64
9135c3cc
SR
1171 extern void mod_return_to_handler(void);
1172 rth = *(unsigned long *)rth;
1173 mrth = (unsigned long)mod_return_to_handler;
1174 mrth = *(unsigned long *)mrth;
6794c782
SR
1175#endif
1176#endif
06d67d54
PM
1177
1178 sp = (unsigned long) stack;
1179 if (tsk == NULL)
1180 tsk = current;
1181 if (sp == 0) {
1182 if (tsk == current)
1183 asm("mr %0,1" : "=r" (sp));
1184 else
1185 sp = tsk->thread.ksp;
1186 }
1187
1188 lr = 0;
1189 printk("Call Trace:\n");
1190 do {
ec2b36b9 1191 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
06d67d54
PM
1192 return;
1193
1194 stack = (unsigned long *) sp;
1195 newsp = stack[0];
ec2b36b9 1196 ip = stack[STACK_FRAME_LR_SAVE];
06d67d54 1197 if (!firstframe || ip != lr) {
058c78f4 1198 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
6794c782 1199#ifdef CONFIG_FUNCTION_GRAPH_TRACER
9135c3cc 1200 if ((ip == rth || ip == mrth) && curr_frame >= 0) {
6794c782
SR
1201 printk(" (%pS)",
1202 (void *)current->ret_stack[curr_frame].ret);
1203 curr_frame--;
1204 }
1205#endif
06d67d54
PM
1206 if (firstframe)
1207 printk(" (unreliable)");
1208 printk("\n");
1209 }
1210 firstframe = 0;
1211
1212 /*
1213 * See if this is an exception frame.
1214 * We look for the "regshere" marker in the current frame.
1215 */
ec2b36b9
BH
1216 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
1217 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
06d67d54
PM
1218 struct pt_regs *regs = (struct pt_regs *)
1219 (sp + STACK_FRAME_OVERHEAD);
06d67d54 1220 lr = regs->link;
058c78f4
BH
1221 printk("--- Exception: %lx at %pS\n LR = %pS\n",
1222 regs->trap, (void *)regs->nip, (void *)lr);
06d67d54
PM
1223 firstframe = 1;
1224 }
1225
1226 sp = newsp;
1227 } while (count++ < kstack_depth_to_print);
1228}
1229
1230void dump_stack(void)
1231{
1232 show_stack(current, NULL);
1233}
1234EXPORT_SYMBOL(dump_stack);
cb2c9b27
AB
1235
1236#ifdef CONFIG_PPC64
fe1952fc
BH
1237/* Called with hard IRQs off */
1238void __ppc64_runlatch_on(void)
cb2c9b27 1239{
fe1952fc 1240 struct thread_info *ti = current_thread_info();
cb2c9b27
AB
1241 unsigned long ctrl;
1242
fe1952fc
BH
1243 ctrl = mfspr(SPRN_CTRLF);
1244 ctrl |= CTRL_RUNLATCH;
1245 mtspr(SPRN_CTRLT, ctrl);
cb2c9b27 1246
fae2e0fb 1247 ti->local_flags |= _TLF_RUNLATCH;
cb2c9b27
AB
1248}
1249
fe1952fc 1250/* Called with hard IRQs off */
4138d653 1251void __ppc64_runlatch_off(void)
cb2c9b27 1252{
fe1952fc 1253 struct thread_info *ti = current_thread_info();
cb2c9b27
AB
1254 unsigned long ctrl;
1255
fae2e0fb 1256 ti->local_flags &= ~_TLF_RUNLATCH;
cb2c9b27 1257
4138d653
AB
1258 ctrl = mfspr(SPRN_CTRLF);
1259 ctrl &= ~CTRL_RUNLATCH;
1260 mtspr(SPRN_CTRLT, ctrl);
cb2c9b27 1261}
fe1952fc 1262#endif /* CONFIG_PPC64 */
f6a61680 1263
d839088c
AB
1264unsigned long arch_align_stack(unsigned long sp)
1265{
1266 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
1267 sp -= get_random_int() & ~PAGE_MASK;
1268 return sp & ~0xf;
1269}
912f9ee2
AB
1270
1271static inline unsigned long brk_rnd(void)
1272{
1273 unsigned long rnd = 0;
1274
1275 /* 8MB for 32bit, 1GB for 64bit */
1276 if (is_32bit_task())
1277 rnd = (long)(get_random_int() % (1<<(23-PAGE_SHIFT)));
1278 else
1279 rnd = (long)(get_random_int() % (1<<(30-PAGE_SHIFT)));
1280
1281 return rnd << PAGE_SHIFT;
1282}
1283
1284unsigned long arch_randomize_brk(struct mm_struct *mm)
1285{
8bbde7a7
AB
1286 unsigned long base = mm->brk;
1287 unsigned long ret;
1288
ce7a35c7 1289#ifdef CONFIG_PPC_STD_MMU_64
8bbde7a7
AB
1290 /*
1291 * If we are using 1TB segments and we are allowed to randomise
1292 * the heap, we can put it above 1TB so it is backed by a 1TB
1293 * segment. Otherwise the heap will be in the bottom 1TB
1294 * which always uses 256MB segments and this may result in a
1295 * performance penalty.
1296 */
1297 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
1298 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
1299#endif
1300
1301 ret = PAGE_ALIGN(base + brk_rnd());
912f9ee2
AB
1302
1303 if (ret < mm->brk)
1304 return mm->brk;
1305
1306 return ret;
1307}
501cb16d
AB
1308
1309unsigned long randomize_et_dyn(unsigned long base)
1310{
1311 unsigned long ret = PAGE_ALIGN(base + brk_rnd());
1312
1313 if (ret < base)
1314 return base;
1315
1316 return ret;
1317}