powerpc: Export memstart_addr and kernstart_addr on ppc64
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / powerpc / kernel / process.c
CommitLineData
14cf11af 1/*
14cf11af
PM
2 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
14cf11af
PM
17#include <linux/errno.h>
18#include <linux/sched.h>
19#include <linux/kernel.h>
20#include <linux/mm.h>
21#include <linux/smp.h>
14cf11af
PM
22#include <linux/stddef.h>
23#include <linux/unistd.h>
24#include <linux/ptrace.h>
25#include <linux/slab.h>
26#include <linux/user.h>
27#include <linux/elf.h>
28#include <linux/init.h>
29#include <linux/prctl.h>
30#include <linux/init_task.h>
31#include <linux/module.h>
32#include <linux/kallsyms.h>
33#include <linux/mqueue.h>
34#include <linux/hardirq.h>
06d67d54 35#include <linux/utsname.h>
6794c782 36#include <linux/ftrace.h>
79741dd3 37#include <linux/kernel_stat.h>
d839088c
AB
38#include <linux/personality.h>
39#include <linux/random.h>
5aae8a53 40#include <linux/hw_breakpoint.h>
14cf11af
PM
41
42#include <asm/pgtable.h>
43#include <asm/uaccess.h>
44#include <asm/system.h>
45#include <asm/io.h>
46#include <asm/processor.h>
47#include <asm/mmu.h>
48#include <asm/prom.h>
76032de8 49#include <asm/machdep.h>
c6622f63 50#include <asm/time.h>
a7f31841 51#include <asm/syscalls.h>
06d67d54
PM
52#ifdef CONFIG_PPC64
53#include <asm/firmware.h>
06d67d54 54#endif
d6a61bfc
LM
55#include <linux/kprobes.h>
56#include <linux/kdebug.h>
14cf11af
PM
57
58extern unsigned long _get_SP(void);
59
60#ifndef CONFIG_SMP
61struct task_struct *last_task_used_math = NULL;
62struct task_struct *last_task_used_altivec = NULL;
ce48b210 63struct task_struct *last_task_used_vsx = NULL;
14cf11af
PM
64struct task_struct *last_task_used_spe = NULL;
65#endif
66
14cf11af
PM
67/*
68 * Make sure the floating-point register state in the
69 * the thread_struct is up to date for task tsk.
70 */
71void flush_fp_to_thread(struct task_struct *tsk)
72{
73 if (tsk->thread.regs) {
74 /*
75 * We need to disable preemption here because if we didn't,
76 * another process could get scheduled after the regs->msr
77 * test but before we have finished saving the FP registers
78 * to the thread_struct. That process could take over the
79 * FPU, and then when we get scheduled again we would store
80 * bogus values for the remaining FP registers.
81 */
82 preempt_disable();
83 if (tsk->thread.regs->msr & MSR_FP) {
84#ifdef CONFIG_SMP
85 /*
86 * This should only ever be called for current or
87 * for a stopped child process. Since we save away
88 * the FP register state on context switch on SMP,
89 * there is something wrong if a stopped child appears
90 * to still have its FP state in the CPU registers.
91 */
92 BUG_ON(tsk != current);
93#endif
0ee6c15e 94 giveup_fpu(tsk);
14cf11af
PM
95 }
96 preempt_enable();
97 }
98}
99
100void enable_kernel_fp(void)
101{
102 WARN_ON(preemptible());
103
104#ifdef CONFIG_SMP
105 if (current->thread.regs && (current->thread.regs->msr & MSR_FP))
106 giveup_fpu(current);
107 else
108 giveup_fpu(NULL); /* just enables FP for kernel */
109#else
110 giveup_fpu(last_task_used_math);
111#endif /* CONFIG_SMP */
112}
113EXPORT_SYMBOL(enable_kernel_fp);
114
14cf11af
PM
115#ifdef CONFIG_ALTIVEC
116void enable_kernel_altivec(void)
117{
118 WARN_ON(preemptible());
119
120#ifdef CONFIG_SMP
121 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC))
122 giveup_altivec(current);
123 else
124 giveup_altivec(NULL); /* just enable AltiVec for kernel - force */
125#else
126 giveup_altivec(last_task_used_altivec);
127#endif /* CONFIG_SMP */
128}
129EXPORT_SYMBOL(enable_kernel_altivec);
130
131/*
132 * Make sure the VMX/Altivec register state in the
133 * the thread_struct is up to date for task tsk.
134 */
135void flush_altivec_to_thread(struct task_struct *tsk)
136{
137 if (tsk->thread.regs) {
138 preempt_disable();
139 if (tsk->thread.regs->msr & MSR_VEC) {
140#ifdef CONFIG_SMP
141 BUG_ON(tsk != current);
142#endif
0ee6c15e 143 giveup_altivec(tsk);
14cf11af
PM
144 }
145 preempt_enable();
146 }
147}
14cf11af
PM
148#endif /* CONFIG_ALTIVEC */
149
ce48b210
MN
150#ifdef CONFIG_VSX
151#if 0
152/* not currently used, but some crazy RAID module might want to later */
153void enable_kernel_vsx(void)
154{
155 WARN_ON(preemptible());
156
157#ifdef CONFIG_SMP
158 if (current->thread.regs && (current->thread.regs->msr & MSR_VSX))
159 giveup_vsx(current);
160 else
161 giveup_vsx(NULL); /* just enable vsx for kernel - force */
162#else
163 giveup_vsx(last_task_used_vsx);
164#endif /* CONFIG_SMP */
165}
166EXPORT_SYMBOL(enable_kernel_vsx);
167#endif
168
7c292170
MN
169void giveup_vsx(struct task_struct *tsk)
170{
171 giveup_fpu(tsk);
172 giveup_altivec(tsk);
173 __giveup_vsx(tsk);
174}
175
ce48b210
MN
176void flush_vsx_to_thread(struct task_struct *tsk)
177{
178 if (tsk->thread.regs) {
179 preempt_disable();
180 if (tsk->thread.regs->msr & MSR_VSX) {
181#ifdef CONFIG_SMP
182 BUG_ON(tsk != current);
183#endif
184 giveup_vsx(tsk);
185 }
186 preempt_enable();
187 }
188}
ce48b210
MN
189#endif /* CONFIG_VSX */
190
14cf11af
PM
191#ifdef CONFIG_SPE
192
193void enable_kernel_spe(void)
194{
195 WARN_ON(preemptible());
196
197#ifdef CONFIG_SMP
198 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE))
199 giveup_spe(current);
200 else
201 giveup_spe(NULL); /* just enable SPE for kernel - force */
202#else
203 giveup_spe(last_task_used_spe);
204#endif /* __SMP __ */
205}
206EXPORT_SYMBOL(enable_kernel_spe);
207
208void flush_spe_to_thread(struct task_struct *tsk)
209{
210 if (tsk->thread.regs) {
211 preempt_disable();
212 if (tsk->thread.regs->msr & MSR_SPE) {
213#ifdef CONFIG_SMP
214 BUG_ON(tsk != current);
215#endif
0ee6c15e 216 giveup_spe(tsk);
14cf11af
PM
217 }
218 preempt_enable();
219 }
220}
14cf11af
PM
221#endif /* CONFIG_SPE */
222
5388fb10 223#ifndef CONFIG_SMP
48abec07
PM
224/*
225 * If we are doing lazy switching of CPU state (FP, altivec or SPE),
226 * and the current task has some state, discard it.
227 */
5388fb10 228void discard_lazy_cpu_state(void)
48abec07 229{
48abec07
PM
230 preempt_disable();
231 if (last_task_used_math == current)
232 last_task_used_math = NULL;
233#ifdef CONFIG_ALTIVEC
234 if (last_task_used_altivec == current)
235 last_task_used_altivec = NULL;
236#endif /* CONFIG_ALTIVEC */
ce48b210
MN
237#ifdef CONFIG_VSX
238 if (last_task_used_vsx == current)
239 last_task_used_vsx = NULL;
240#endif /* CONFIG_VSX */
48abec07
PM
241#ifdef CONFIG_SPE
242 if (last_task_used_spe == current)
243 last_task_used_spe = NULL;
244#endif
245 preempt_enable();
48abec07 246}
5388fb10 247#endif /* CONFIG_SMP */
48abec07 248
3bffb652
DK
249#ifdef CONFIG_PPC_ADV_DEBUG_REGS
250void do_send_trap(struct pt_regs *regs, unsigned long address,
251 unsigned long error_code, int signal_code, int breakpt)
252{
253 siginfo_t info;
254
255 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
256 11, SIGSEGV) == NOTIFY_STOP)
257 return;
258
259 /* Deliver the signal to userspace */
260 info.si_signo = SIGTRAP;
261 info.si_errno = breakpt; /* breakpoint or watchpoint id */
262 info.si_code = signal_code;
263 info.si_addr = (void __user *)address;
264 force_sig_info(SIGTRAP, &info, current);
265}
266#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
d6a61bfc
LM
267void do_dabr(struct pt_regs *regs, unsigned long address,
268 unsigned long error_code)
269{
270 siginfo_t info;
271
272 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
273 11, SIGSEGV) == NOTIFY_STOP)
274 return;
275
276 if (debugger_dabr_match(regs))
277 return;
278
d6a61bfc
LM
279 /* Clear the DABR */
280 set_dabr(0);
281
282 /* Deliver the signal to userspace */
283 info.si_signo = SIGTRAP;
284 info.si_errno = 0;
285 info.si_code = TRAP_HWBKPT;
286 info.si_addr = (void __user *)address;
287 force_sig_info(SIGTRAP, &info, current);
288}
3bffb652 289#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
d6a61bfc 290
a2ceff5e
ME
291static DEFINE_PER_CPU(unsigned long, current_dabr);
292
3bffb652
DK
293#ifdef CONFIG_PPC_ADV_DEBUG_REGS
294/*
295 * Set the debug registers back to their default "safe" values.
296 */
297static void set_debug_reg_defaults(struct thread_struct *thread)
298{
299 thread->iac1 = thread->iac2 = 0;
300#if CONFIG_PPC_ADV_DEBUG_IACS > 2
301 thread->iac3 = thread->iac4 = 0;
302#endif
303 thread->dac1 = thread->dac2 = 0;
304#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
305 thread->dvc1 = thread->dvc2 = 0;
306#endif
307 thread->dbcr0 = 0;
308#ifdef CONFIG_BOOKE
309 /*
310 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
311 */
312 thread->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | \
313 DBCR1_IAC3US | DBCR1_IAC4US;
314 /*
315 * Force Data Address Compare User/Supervisor bits to be User-only
316 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
317 */
318 thread->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
319#else
320 thread->dbcr1 = 0;
321#endif
322}
323
324static void prime_debug_regs(struct thread_struct *thread)
325{
326 mtspr(SPRN_IAC1, thread->iac1);
327 mtspr(SPRN_IAC2, thread->iac2);
328#if CONFIG_PPC_ADV_DEBUG_IACS > 2
329 mtspr(SPRN_IAC3, thread->iac3);
330 mtspr(SPRN_IAC4, thread->iac4);
331#endif
332 mtspr(SPRN_DAC1, thread->dac1);
333 mtspr(SPRN_DAC2, thread->dac2);
334#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
335 mtspr(SPRN_DVC1, thread->dvc1);
336 mtspr(SPRN_DVC2, thread->dvc2);
337#endif
338 mtspr(SPRN_DBCR0, thread->dbcr0);
339 mtspr(SPRN_DBCR1, thread->dbcr1);
340#ifdef CONFIG_BOOKE
341 mtspr(SPRN_DBCR2, thread->dbcr2);
342#endif
343}
344/*
345 * Unless neither the old or new thread are making use of the
346 * debug registers, set the debug registers from the values
347 * stored in the new thread.
348 */
349static void switch_booke_debug_regs(struct thread_struct *new_thread)
350{
351 if ((current->thread.dbcr0 & DBCR0_IDM)
352 || (new_thread->dbcr0 & DBCR0_IDM))
353 prime_debug_regs(new_thread);
354}
355#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
356static void set_debug_reg_defaults(struct thread_struct *thread)
357{
358 if (thread->dabr) {
359 thread->dabr = 0;
360 set_dabr(0);
361 }
362}
363#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
364
14cf11af
PM
365int set_dabr(unsigned long dabr)
366{
a2ceff5e
ME
367 __get_cpu_var(current_dabr) = dabr;
368
cab0af98
ME
369 if (ppc_md.set_dabr)
370 return ppc_md.set_dabr(dabr);
14cf11af 371
791cc501 372 /* XXX should we have a CPU_FTR_HAS_DABR ? */
172ae2e7 373#ifdef CONFIG_PPC_ADV_DEBUG_REGS
d6a61bfc 374 mtspr(SPRN_DAC1, dabr);
221c185d
DK
375#ifdef CONFIG_PPC_47x
376 isync();
377#endif
c6c9eace
BH
378#elif defined(CONFIG_PPC_BOOK3S)
379 mtspr(SPRN_DABR, dabr);
d6a61bfc
LM
380#endif
381
c6c9eace 382
cab0af98 383 return 0;
14cf11af
PM
384}
385
06d67d54
PM
386#ifdef CONFIG_PPC64
387DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array);
06d67d54 388#endif
14cf11af
PM
389
390struct task_struct *__switch_to(struct task_struct *prev,
391 struct task_struct *new)
392{
393 struct thread_struct *new_thread, *old_thread;
394 unsigned long flags;
395 struct task_struct *last;
396
397#ifdef CONFIG_SMP
398 /* avoid complexity of lazy save/restore of fpu
399 * by just saving it every time we switch out if
400 * this task used the fpu during the last quantum.
401 *
402 * If it tries to use the fpu again, it'll trap and
403 * reload its fp regs. So we don't have to do a restore
404 * every switch, just a save.
405 * -- Cort
406 */
407 if (prev->thread.regs && (prev->thread.regs->msr & MSR_FP))
408 giveup_fpu(prev);
409#ifdef CONFIG_ALTIVEC
410 /*
411 * If the previous thread used altivec in the last quantum
412 * (thus changing altivec regs) then save them.
413 * We used to check the VRSAVE register but not all apps
414 * set it, so we don't rely on it now (and in fact we need
415 * to save & restore VSCR even if VRSAVE == 0). -- paulus
416 *
417 * On SMP we always save/restore altivec regs just to avoid the
418 * complexity of changing processors.
419 * -- Cort
420 */
421 if (prev->thread.regs && (prev->thread.regs->msr & MSR_VEC))
422 giveup_altivec(prev);
14cf11af 423#endif /* CONFIG_ALTIVEC */
ce48b210
MN
424#ifdef CONFIG_VSX
425 if (prev->thread.regs && (prev->thread.regs->msr & MSR_VSX))
7c292170
MN
426 /* VMX and FPU registers are already save here */
427 __giveup_vsx(prev);
ce48b210 428#endif /* CONFIG_VSX */
14cf11af
PM
429#ifdef CONFIG_SPE
430 /*
431 * If the previous thread used spe in the last quantum
432 * (thus changing spe regs) then save them.
433 *
434 * On SMP we always save/restore spe regs just to avoid the
435 * complexity of changing processors.
436 */
437 if ((prev->thread.regs && (prev->thread.regs->msr & MSR_SPE)))
438 giveup_spe(prev);
c0c0d996
PM
439#endif /* CONFIG_SPE */
440
441#else /* CONFIG_SMP */
442#ifdef CONFIG_ALTIVEC
443 /* Avoid the trap. On smp this this never happens since
444 * we don't set last_task_used_altivec -- Cort
445 */
446 if (new->thread.regs && last_task_used_altivec == new)
447 new->thread.regs->msr |= MSR_VEC;
448#endif /* CONFIG_ALTIVEC */
ce48b210
MN
449#ifdef CONFIG_VSX
450 if (new->thread.regs && last_task_used_vsx == new)
451 new->thread.regs->msr |= MSR_VSX;
452#endif /* CONFIG_VSX */
c0c0d996 453#ifdef CONFIG_SPE
14cf11af
PM
454 /* Avoid the trap. On smp this this never happens since
455 * we don't set last_task_used_spe
456 */
457 if (new->thread.regs && last_task_used_spe == new)
458 new->thread.regs->msr |= MSR_SPE;
459#endif /* CONFIG_SPE */
c0c0d996 460
14cf11af
PM
461#endif /* CONFIG_SMP */
462
172ae2e7 463#ifdef CONFIG_PPC_ADV_DEBUG_REGS
3bffb652 464 switch_booke_debug_regs(&new->thread);
c6c9eace 465#else
5aae8a53
P
466/*
467 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
468 * schedule DABR
469 */
470#ifndef CONFIG_HAVE_HW_BREAKPOINT
c6c9eace
BH
471 if (unlikely(__get_cpu_var(current_dabr) != new->thread.dabr))
472 set_dabr(new->thread.dabr);
5aae8a53 473#endif /* CONFIG_HAVE_HW_BREAKPOINT */
d6a61bfc
LM
474#endif
475
c6c9eace 476
14cf11af
PM
477 new_thread = &new->thread;
478 old_thread = &current->thread;
06d67d54 479
a2e19811
BH
480#if defined(CONFIG_PPC_BOOK3E_64)
481 /* XXX Current Book3E code doesn't deal with kernel side DBCR0,
482 * we always hold the user values, so we set it now.
483 *
484 * However, we ensure the kernel MSR:DE is appropriately cleared too
485 * to avoid spurrious single step exceptions in the kernel.
486 *
487 * This will have to change to merge with the ppc32 code at some point,
488 * but I don't like much what ppc32 is doing today so there's some
489 * thinking needed there
490 */
491 if ((new_thread->dbcr0 | old_thread->dbcr0) & DBCR0_IDM) {
492 u32 dbcr0;
493
494 mtmsr(mfmsr() & ~MSR_DE);
495 isync();
496 dbcr0 = mfspr(SPRN_DBCR0);
497 dbcr0 = (dbcr0 & DBCR0_EDM) | new_thread->dbcr0;
498 mtspr(SPRN_DBCR0, dbcr0);
499 }
500#endif /* CONFIG_PPC64_BOOK3E */
501
06d67d54
PM
502#ifdef CONFIG_PPC64
503 /*
504 * Collect processor utilization data per process
505 */
506 if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
507 struct cpu_usage *cu = &__get_cpu_var(cpu_usage_array);
508 long unsigned start_tb, current_tb;
509 start_tb = old_thread->start_tb;
510 cu->current_tb = current_tb = mfspr(SPRN_PURR);
511 old_thread->accum_tb += (current_tb - start_tb);
512 new_thread->start_tb = current_tb;
513 }
514#endif
515
14cf11af 516 local_irq_save(flags);
c6622f63
PM
517
518 account_system_vtime(current);
81a3843f 519 account_process_vtime(current);
c6622f63
PM
520 calculate_steal_time();
521
44387e9f
AB
522 /*
523 * We can't take a PMU exception inside _switch() since there is a
524 * window where the kernel stack SLB and the kernel stack are out
525 * of sync. Hard disable here.
526 */
527 hard_irq_disable();
14cf11af
PM
528 last = _switch(old_thread, new_thread);
529
530 local_irq_restore(flags);
531
532 return last;
533}
534
06d67d54
PM
535static int instructions_to_print = 16;
536
06d67d54
PM
537static void show_instructions(struct pt_regs *regs)
538{
539 int i;
540 unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
541 sizeof(int));
542
543 printk("Instruction dump:");
544
545 for (i = 0; i < instructions_to_print; i++) {
546 int instr;
547
548 if (!(i % 8))
549 printk("\n");
550
0de2d820
SW
551#if !defined(CONFIG_BOOKE)
552 /* If executing with the IMMU off, adjust pc rather
553 * than print XXXXXXXX.
554 */
555 if (!(regs->msr & MSR_IR))
556 pc = (unsigned long)phys_to_virt(pc);
557#endif
558
af308377
SR
559 /* We use __get_user here *only* to avoid an OOPS on a
560 * bad address because the pc *should* only be a
561 * kernel address.
562 */
00ae36de
AB
563 if (!__kernel_text_address(pc) ||
564 __get_user(instr, (unsigned int __user *)pc)) {
06d67d54
PM
565 printk("XXXXXXXX ");
566 } else {
567 if (regs->nip == pc)
568 printk("<%08x> ", instr);
569 else
570 printk("%08x ", instr);
571 }
572
573 pc += sizeof(int);
574 }
575
576 printk("\n");
577}
578
579static struct regbit {
580 unsigned long bit;
581 const char *name;
582} msr_bits[] = {
583 {MSR_EE, "EE"},
584 {MSR_PR, "PR"},
585 {MSR_FP, "FP"},
ce48b210
MN
586 {MSR_VEC, "VEC"},
587 {MSR_VSX, "VSX"},
06d67d54 588 {MSR_ME, "ME"},
1b98326b
KG
589 {MSR_CE, "CE"},
590 {MSR_DE, "DE"},
06d67d54
PM
591 {MSR_IR, "IR"},
592 {MSR_DR, "DR"},
593 {0, NULL}
594};
595
596static void printbits(unsigned long val, struct regbit *bits)
597{
598 const char *sep = "";
599
600 printk("<");
601 for (; bits->bit; ++bits)
602 if (val & bits->bit) {
603 printk("%s%s", sep, bits->name);
604 sep = ",";
605 }
606 printk(">");
607}
608
609#ifdef CONFIG_PPC64
f6f7dde3 610#define REG "%016lx"
06d67d54
PM
611#define REGS_PER_LINE 4
612#define LAST_VOLATILE 13
613#else
f6f7dde3 614#define REG "%08lx"
06d67d54
PM
615#define REGS_PER_LINE 8
616#define LAST_VOLATILE 12
617#endif
618
14cf11af
PM
619void show_regs(struct pt_regs * regs)
620{
621 int i, trap;
622
06d67d54
PM
623 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
624 regs->nip, regs->link, regs->ctr);
625 printk("REGS: %p TRAP: %04lx %s (%s)\n",
96b644bd 626 regs, regs->trap, print_tainted(), init_utsname()->release);
06d67d54
PM
627 printk("MSR: "REG" ", regs->msr);
628 printbits(regs->msr, msr_bits);
f6f7dde3 629 printk(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
14cf11af
PM
630 trap = TRAP(regs);
631 if (trap == 0x300 || trap == 0x600)
172ae2e7 632#ifdef CONFIG_PPC_ADV_DEBUG_REGS
14170789
KG
633 printk("DEAR: "REG", ESR: "REG"\n", regs->dar, regs->dsisr);
634#else
06d67d54 635 printk("DAR: "REG", DSISR: "REG"\n", regs->dar, regs->dsisr);
14170789 636#endif
06d67d54 637 printk("TASK = %p[%d] '%s' THREAD: %p",
19c5870c 638 current, task_pid_nr(current), current->comm, task_thread_info(current));
14cf11af
PM
639
640#ifdef CONFIG_SMP
79ccd1be 641 printk(" CPU: %d", raw_smp_processor_id());
14cf11af
PM
642#endif /* CONFIG_SMP */
643
644 for (i = 0; i < 32; i++) {
06d67d54 645 if ((i % REGS_PER_LINE) == 0)
a2367194 646 printk("\nGPR%02d: ", i);
06d67d54
PM
647 printk(REG " ", regs->gpr[i]);
648 if (i == LAST_VOLATILE && !FULL_REGS(regs))
14cf11af
PM
649 break;
650 }
651 printk("\n");
652#ifdef CONFIG_KALLSYMS
653 /*
654 * Lookup NIP late so we have the best change of getting the
655 * above info out without failing
656 */
058c78f4
BH
657 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
658 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
14cf11af
PM
659#endif
660 show_stack(current, (unsigned long *) regs->gpr[1]);
06d67d54
PM
661 if (!user_mode(regs))
662 show_instructions(regs);
14cf11af
PM
663}
664
665void exit_thread(void)
666{
48abec07 667 discard_lazy_cpu_state();
14cf11af
PM
668}
669
670void flush_thread(void)
671{
48abec07 672 discard_lazy_cpu_state();
14cf11af 673
5aae8a53
P
674#ifdef CONFIG_HAVE_HW_BREAKPOINTS
675 flush_ptrace_hw_breakpoint(current);
676#else /* CONFIG_HAVE_HW_BREAKPOINTS */
3bffb652 677 set_debug_reg_defaults(&current->thread);
5aae8a53 678#endif /* CONFIG_HAVE_HW_BREAKPOINTS */
14cf11af
PM
679}
680
681void
682release_thread(struct task_struct *t)
683{
684}
685
686/*
687 * This gets called before we allocate a new thread and copy
688 * the current task into it.
689 */
690void prepare_to_copy(struct task_struct *tsk)
691{
692 flush_fp_to_thread(current);
693 flush_altivec_to_thread(current);
ce48b210 694 flush_vsx_to_thread(current);
14cf11af 695 flush_spe_to_thread(current);
5aae8a53
P
696#ifdef CONFIG_HAVE_HW_BREAKPOINT
697 flush_ptrace_hw_breakpoint(tsk);
698#endif /* CONFIG_HAVE_HW_BREAKPOINT */
14cf11af
PM
699}
700
701/*
702 * Copy a thread..
703 */
6f2c55b8 704int copy_thread(unsigned long clone_flags, unsigned long usp,
06d67d54
PM
705 unsigned long unused, struct task_struct *p,
706 struct pt_regs *regs)
14cf11af
PM
707{
708 struct pt_regs *childregs, *kregs;
709 extern void ret_from_fork(void);
0cec6fd1 710 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
14cf11af
PM
711
712 CHECK_FULL_REGS(regs);
713 /* Copy registers */
714 sp -= sizeof(struct pt_regs);
715 childregs = (struct pt_regs *) sp;
716 *childregs = *regs;
717 if ((childregs->msr & MSR_PR) == 0) {
718 /* for kernel thread, set `current' and stackptr in new task */
719 childregs->gpr[1] = sp + sizeof(struct pt_regs);
06d67d54 720#ifdef CONFIG_PPC32
14cf11af 721 childregs->gpr[2] = (unsigned long) p;
06d67d54 722#else
b5e2fc1c 723 clear_tsk_thread_flag(p, TIF_32BIT);
06d67d54 724#endif
14cf11af
PM
725 p->thread.regs = NULL; /* no user register state */
726 } else {
727 childregs->gpr[1] = usp;
728 p->thread.regs = childregs;
06d67d54
PM
729 if (clone_flags & CLONE_SETTLS) {
730#ifdef CONFIG_PPC64
731 if (!test_thread_flag(TIF_32BIT))
732 childregs->gpr[13] = childregs->gpr[6];
733 else
734#endif
735 childregs->gpr[2] = childregs->gpr[6];
736 }
14cf11af
PM
737 }
738 childregs->gpr[3] = 0; /* Result from fork() */
739 sp -= STACK_FRAME_OVERHEAD;
14cf11af
PM
740
741 /*
742 * The way this works is that at some point in the future
743 * some task will call _switch to switch to the new task.
744 * That will pop off the stack frame created below and start
745 * the new task running at ret_from_fork. The new task will
746 * do some house keeping and then return from the fork or clone
747 * system call, using the stack frame created above.
748 */
749 sp -= sizeof(struct pt_regs);
750 kregs = (struct pt_regs *) sp;
751 sp -= STACK_FRAME_OVERHEAD;
752 p->thread.ksp = sp;
85218827
KG
753 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
754 _ALIGN_UP(sizeof(struct thread_info), 16);
14cf11af 755
94491685 756#ifdef CONFIG_PPC_STD_MMU_64
06d67d54 757 if (cpu_has_feature(CPU_FTR_SLB)) {
1189be65 758 unsigned long sp_vsid;
3c726f8d 759 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
06d67d54 760
1189be65
PM
761 if (cpu_has_feature(CPU_FTR_1T_SEGMENT))
762 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
763 << SLB_VSID_SHIFT_1T;
764 else
765 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
766 << SLB_VSID_SHIFT;
3c726f8d 767 sp_vsid |= SLB_VSID_KERNEL | llp;
06d67d54
PM
768 p->thread.ksp_vsid = sp_vsid;
769 }
747bea91 770#endif /* CONFIG_PPC_STD_MMU_64 */
06d67d54
PM
771
772 /*
773 * The PPC64 ABI makes use of a TOC to contain function
774 * pointers. The function (ret_from_except) is actually a pointer
775 * to the TOC entry. The first entry is a pointer to the actual
776 * function.
777 */
747bea91 778#ifdef CONFIG_PPC64
06d67d54
PM
779 kregs->nip = *((unsigned long *)ret_from_fork);
780#else
781 kregs->nip = (unsigned long)ret_from_fork;
06d67d54 782#endif
14cf11af
PM
783
784 return 0;
785}
786
787/*
788 * Set up a thread for executing a new program
789 */
06d67d54 790void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
14cf11af 791{
90eac727
ME
792#ifdef CONFIG_PPC64
793 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
794#endif
795
14cf11af 796 set_fs(USER_DS);
06d67d54
PM
797
798 /*
799 * If we exec out of a kernel thread then thread.regs will not be
800 * set. Do it now.
801 */
802 if (!current->thread.regs) {
0cec6fd1
AV
803 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
804 current->thread.regs = regs - 1;
06d67d54
PM
805 }
806
14cf11af
PM
807 memset(regs->gpr, 0, sizeof(regs->gpr));
808 regs->ctr = 0;
809 regs->link = 0;
810 regs->xer = 0;
811 regs->ccr = 0;
14cf11af 812 regs->gpr[1] = sp;
06d67d54 813
474f8196
RM
814 /*
815 * We have just cleared all the nonvolatile GPRs, so make
816 * FULL_REGS(regs) return true. This is necessary to allow
817 * ptrace to examine the thread immediately after exec.
818 */
819 regs->trap &= ~1UL;
820
06d67d54
PM
821#ifdef CONFIG_PPC32
822 regs->mq = 0;
823 regs->nip = start;
14cf11af 824 regs->msr = MSR_USER;
06d67d54 825#else
d4bf9a78 826 if (!test_thread_flag(TIF_32BIT)) {
90eac727 827 unsigned long entry, toc;
06d67d54
PM
828
829 /* start is a relocated pointer to the function descriptor for
830 * the elf _start routine. The first entry in the function
831 * descriptor is the entry address of _start and the second
832 * entry is the TOC value we need to use.
833 */
834 __get_user(entry, (unsigned long __user *)start);
835 __get_user(toc, (unsigned long __user *)start+1);
836
837 /* Check whether the e_entry function descriptor entries
838 * need to be relocated before we can use them.
839 */
840 if (load_addr != 0) {
841 entry += load_addr;
842 toc += load_addr;
843 }
844 regs->nip = entry;
845 regs->gpr[2] = toc;
846 regs->msr = MSR_USER64;
d4bf9a78
SR
847 } else {
848 regs->nip = start;
849 regs->gpr[2] = 0;
850 regs->msr = MSR_USER32;
06d67d54
PM
851 }
852#endif
853
48abec07 854 discard_lazy_cpu_state();
ce48b210
MN
855#ifdef CONFIG_VSX
856 current->thread.used_vsr = 0;
857#endif
14cf11af 858 memset(current->thread.fpr, 0, sizeof(current->thread.fpr));
25c8a78b 859 current->thread.fpscr.val = 0;
14cf11af
PM
860#ifdef CONFIG_ALTIVEC
861 memset(current->thread.vr, 0, sizeof(current->thread.vr));
862 memset(&current->thread.vscr, 0, sizeof(current->thread.vscr));
06d67d54 863 current->thread.vscr.u[3] = 0x00010000; /* Java mode disabled */
14cf11af
PM
864 current->thread.vrsave = 0;
865 current->thread.used_vr = 0;
866#endif /* CONFIG_ALTIVEC */
867#ifdef CONFIG_SPE
868 memset(current->thread.evr, 0, sizeof(current->thread.evr));
869 current->thread.acc = 0;
870 current->thread.spefscr = 0;
871 current->thread.used_spe = 0;
872#endif /* CONFIG_SPE */
873}
874
875#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
876 | PR_FP_EXC_RES | PR_FP_EXC_INV)
877
878int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
879{
880 struct pt_regs *regs = tsk->thread.regs;
881
882 /* This is a bit hairy. If we are an SPE enabled processor
883 * (have embedded fp) we store the IEEE exception enable flags in
884 * fpexc_mode. fpexc_mode is also used for setting FP exception
885 * mode (asyn, precise, disabled) for 'Classic' FP. */
886 if (val & PR_FP_EXC_SW_ENABLE) {
887#ifdef CONFIG_SPE
5e14d21e
KG
888 if (cpu_has_feature(CPU_FTR_SPE)) {
889 tsk->thread.fpexc_mode = val &
890 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
891 return 0;
892 } else {
893 return -EINVAL;
894 }
14cf11af
PM
895#else
896 return -EINVAL;
897#endif
14cf11af 898 }
06d67d54
PM
899
900 /* on a CONFIG_SPE this does not hurt us. The bits that
901 * __pack_fe01 use do not overlap with bits used for
902 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
903 * on CONFIG_SPE implementations are reserved so writing to
904 * them does not change anything */
905 if (val > PR_FP_EXC_PRECISE)
906 return -EINVAL;
907 tsk->thread.fpexc_mode = __pack_fe01(val);
908 if (regs != NULL && (regs->msr & MSR_FP) != 0)
909 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
910 | tsk->thread.fpexc_mode;
14cf11af
PM
911 return 0;
912}
913
914int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
915{
916 unsigned int val;
917
918 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
919#ifdef CONFIG_SPE
5e14d21e
KG
920 if (cpu_has_feature(CPU_FTR_SPE))
921 val = tsk->thread.fpexc_mode;
922 else
923 return -EINVAL;
14cf11af
PM
924#else
925 return -EINVAL;
926#endif
927 else
928 val = __unpack_fe01(tsk->thread.fpexc_mode);
929 return put_user(val, (unsigned int __user *) adr);
930}
931
fab5db97
PM
932int set_endian(struct task_struct *tsk, unsigned int val)
933{
934 struct pt_regs *regs = tsk->thread.regs;
935
936 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
937 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
938 return -EINVAL;
939
940 if (regs == NULL)
941 return -EINVAL;
942
943 if (val == PR_ENDIAN_BIG)
944 regs->msr &= ~MSR_LE;
945 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
946 regs->msr |= MSR_LE;
947 else
948 return -EINVAL;
949
950 return 0;
951}
952
953int get_endian(struct task_struct *tsk, unsigned long adr)
954{
955 struct pt_regs *regs = tsk->thread.regs;
956 unsigned int val;
957
958 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
959 !cpu_has_feature(CPU_FTR_REAL_LE))
960 return -EINVAL;
961
962 if (regs == NULL)
963 return -EINVAL;
964
965 if (regs->msr & MSR_LE) {
966 if (cpu_has_feature(CPU_FTR_REAL_LE))
967 val = PR_ENDIAN_LITTLE;
968 else
969 val = PR_ENDIAN_PPC_LITTLE;
970 } else
971 val = PR_ENDIAN_BIG;
972
973 return put_user(val, (unsigned int __user *)adr);
974}
975
e9370ae1
PM
976int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
977{
978 tsk->thread.align_ctl = val;
979 return 0;
980}
981
982int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
983{
984 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
985}
986
06d67d54
PM
987#define TRUNC_PTR(x) ((typeof(x))(((unsigned long)(x)) & 0xffffffff))
988
14cf11af
PM
989int sys_clone(unsigned long clone_flags, unsigned long usp,
990 int __user *parent_tidp, void __user *child_threadptr,
991 int __user *child_tidp, int p6,
992 struct pt_regs *regs)
993{
994 CHECK_FULL_REGS(regs);
995 if (usp == 0)
996 usp = regs->gpr[1]; /* stack pointer for child */
06d67d54
PM
997#ifdef CONFIG_PPC64
998 if (test_thread_flag(TIF_32BIT)) {
999 parent_tidp = TRUNC_PTR(parent_tidp);
1000 child_tidp = TRUNC_PTR(child_tidp);
1001 }
1002#endif
14cf11af
PM
1003 return do_fork(clone_flags, usp, regs, 0, parent_tidp, child_tidp);
1004}
1005
1006int sys_fork(unsigned long p1, unsigned long p2, unsigned long p3,
1007 unsigned long p4, unsigned long p5, unsigned long p6,
1008 struct pt_regs *regs)
1009{
1010 CHECK_FULL_REGS(regs);
1011 return do_fork(SIGCHLD, regs->gpr[1], regs, 0, NULL, NULL);
1012}
1013
1014int sys_vfork(unsigned long p1, unsigned long p2, unsigned long p3,
1015 unsigned long p4, unsigned long p5, unsigned long p6,
1016 struct pt_regs *regs)
1017{
1018 CHECK_FULL_REGS(regs);
1019 return do_fork(CLONE_VFORK | CLONE_VM | SIGCHLD, regs->gpr[1],
1020 regs, 0, NULL, NULL);
1021}
1022
1023int sys_execve(unsigned long a0, unsigned long a1, unsigned long a2,
1024 unsigned long a3, unsigned long a4, unsigned long a5,
1025 struct pt_regs *regs)
1026{
1027 int error;
06d67d54 1028 char *filename;
14cf11af 1029
c7887325 1030 filename = getname((const char __user *) a0);
14cf11af
PM
1031 error = PTR_ERR(filename);
1032 if (IS_ERR(filename))
1033 goto out;
1034 flush_fp_to_thread(current);
1035 flush_altivec_to_thread(current);
1036 flush_spe_to_thread(current);
d7627467
DH
1037 error = do_execve(filename,
1038 (const char __user *const __user *) a1,
1039 (const char __user *const __user *) a2, regs);
14cf11af
PM
1040 putname(filename);
1041out:
1042 return error;
1043}
1044
bb72c481
PM
1045static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1046 unsigned long nbytes)
1047{
1048 unsigned long stack_page;
1049 unsigned long cpu = task_cpu(p);
1050
1051 /*
1052 * Avoid crashing if the stack has overflowed and corrupted
1053 * task_cpu(p), which is in the thread_info struct.
1054 */
1055 if (cpu < NR_CPUS && cpu_possible(cpu)) {
1056 stack_page = (unsigned long) hardirq_ctx[cpu];
1057 if (sp >= stack_page + sizeof(struct thread_struct)
1058 && sp <= stack_page + THREAD_SIZE - nbytes)
1059 return 1;
1060
1061 stack_page = (unsigned long) softirq_ctx[cpu];
1062 if (sp >= stack_page + sizeof(struct thread_struct)
1063 && sp <= stack_page + THREAD_SIZE - nbytes)
1064 return 1;
1065 }
1066 return 0;
1067}
1068
2f25194d 1069int validate_sp(unsigned long sp, struct task_struct *p,
14cf11af
PM
1070 unsigned long nbytes)
1071{
0cec6fd1 1072 unsigned long stack_page = (unsigned long)task_stack_page(p);
14cf11af
PM
1073
1074 if (sp >= stack_page + sizeof(struct thread_struct)
1075 && sp <= stack_page + THREAD_SIZE - nbytes)
1076 return 1;
1077
bb72c481 1078 return valid_irq_stack(sp, p, nbytes);
14cf11af
PM
1079}
1080
2f25194d
AB
1081EXPORT_SYMBOL(validate_sp);
1082
14cf11af
PM
1083unsigned long get_wchan(struct task_struct *p)
1084{
1085 unsigned long ip, sp;
1086 int count = 0;
1087
1088 if (!p || p == current || p->state == TASK_RUNNING)
1089 return 0;
1090
1091 sp = p->thread.ksp;
ec2b36b9 1092 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
14cf11af
PM
1093 return 0;
1094
1095 do {
1096 sp = *(unsigned long *)sp;
ec2b36b9 1097 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
14cf11af
PM
1098 return 0;
1099 if (count > 0) {
ec2b36b9 1100 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
14cf11af
PM
1101 if (!in_sched_functions(ip))
1102 return ip;
1103 }
1104 } while (count++ < 16);
1105 return 0;
1106}
06d67d54 1107
c4d04be1 1108static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
06d67d54
PM
1109
1110void show_stack(struct task_struct *tsk, unsigned long *stack)
1111{
1112 unsigned long sp, ip, lr, newsp;
1113 int count = 0;
1114 int firstframe = 1;
6794c782
SR
1115#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1116 int curr_frame = current->curr_ret_stack;
1117 extern void return_to_handler(void);
9135c3cc
SR
1118 unsigned long rth = (unsigned long)return_to_handler;
1119 unsigned long mrth = -1;
6794c782 1120#ifdef CONFIG_PPC64
9135c3cc
SR
1121 extern void mod_return_to_handler(void);
1122 rth = *(unsigned long *)rth;
1123 mrth = (unsigned long)mod_return_to_handler;
1124 mrth = *(unsigned long *)mrth;
6794c782
SR
1125#endif
1126#endif
06d67d54
PM
1127
1128 sp = (unsigned long) stack;
1129 if (tsk == NULL)
1130 tsk = current;
1131 if (sp == 0) {
1132 if (tsk == current)
1133 asm("mr %0,1" : "=r" (sp));
1134 else
1135 sp = tsk->thread.ksp;
1136 }
1137
1138 lr = 0;
1139 printk("Call Trace:\n");
1140 do {
ec2b36b9 1141 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
06d67d54
PM
1142 return;
1143
1144 stack = (unsigned long *) sp;
1145 newsp = stack[0];
ec2b36b9 1146 ip = stack[STACK_FRAME_LR_SAVE];
06d67d54 1147 if (!firstframe || ip != lr) {
058c78f4 1148 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
6794c782 1149#ifdef CONFIG_FUNCTION_GRAPH_TRACER
9135c3cc 1150 if ((ip == rth || ip == mrth) && curr_frame >= 0) {
6794c782
SR
1151 printk(" (%pS)",
1152 (void *)current->ret_stack[curr_frame].ret);
1153 curr_frame--;
1154 }
1155#endif
06d67d54
PM
1156 if (firstframe)
1157 printk(" (unreliable)");
1158 printk("\n");
1159 }
1160 firstframe = 0;
1161
1162 /*
1163 * See if this is an exception frame.
1164 * We look for the "regshere" marker in the current frame.
1165 */
ec2b36b9
BH
1166 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
1167 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
06d67d54
PM
1168 struct pt_regs *regs = (struct pt_regs *)
1169 (sp + STACK_FRAME_OVERHEAD);
06d67d54 1170 lr = regs->link;
058c78f4
BH
1171 printk("--- Exception: %lx at %pS\n LR = %pS\n",
1172 regs->trap, (void *)regs->nip, (void *)lr);
06d67d54
PM
1173 firstframe = 1;
1174 }
1175
1176 sp = newsp;
1177 } while (count++ < kstack_depth_to_print);
1178}
1179
1180void dump_stack(void)
1181{
1182 show_stack(current, NULL);
1183}
1184EXPORT_SYMBOL(dump_stack);
cb2c9b27
AB
1185
1186#ifdef CONFIG_PPC64
1187void ppc64_runlatch_on(void)
1188{
1189 unsigned long ctrl;
1190
1191 if (cpu_has_feature(CPU_FTR_CTRL) && !test_thread_flag(TIF_RUNLATCH)) {
1192 HMT_medium();
1193
1194 ctrl = mfspr(SPRN_CTRLF);
1195 ctrl |= CTRL_RUNLATCH;
1196 mtspr(SPRN_CTRLT, ctrl);
1197
1198 set_thread_flag(TIF_RUNLATCH);
1199 }
1200}
1201
1202void ppc64_runlatch_off(void)
1203{
1204 unsigned long ctrl;
1205
1206 if (cpu_has_feature(CPU_FTR_CTRL) && test_thread_flag(TIF_RUNLATCH)) {
1207 HMT_medium();
1208
1209 clear_thread_flag(TIF_RUNLATCH);
1210
1211 ctrl = mfspr(SPRN_CTRLF);
1212 ctrl &= ~CTRL_RUNLATCH;
1213 mtspr(SPRN_CTRLT, ctrl);
1214 }
1215}
1216#endif
f6a61680
BH
1217
1218#if THREAD_SHIFT < PAGE_SHIFT
1219
1220static struct kmem_cache *thread_info_cache;
1221
1222struct thread_info *alloc_thread_info(struct task_struct *tsk)
1223{
1224 struct thread_info *ti;
1225
1226 ti = kmem_cache_alloc(thread_info_cache, GFP_KERNEL);
1227 if (unlikely(ti == NULL))
1228 return NULL;
1229#ifdef CONFIG_DEBUG_STACK_USAGE
1230 memset(ti, 0, THREAD_SIZE);
1231#endif
1232 return ti;
1233}
1234
1235void free_thread_info(struct thread_info *ti)
1236{
1237 kmem_cache_free(thread_info_cache, ti);
1238}
1239
1240void thread_info_cache_init(void)
1241{
1242 thread_info_cache = kmem_cache_create("thread_info", THREAD_SIZE,
1243 THREAD_SIZE, 0, NULL);
1244 BUG_ON(thread_info_cache == NULL);
1245}
1246
1247#endif /* THREAD_SHIFT < PAGE_SHIFT */
d839088c
AB
1248
1249unsigned long arch_align_stack(unsigned long sp)
1250{
1251 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
1252 sp -= get_random_int() & ~PAGE_MASK;
1253 return sp & ~0xf;
1254}
912f9ee2
AB
1255
1256static inline unsigned long brk_rnd(void)
1257{
1258 unsigned long rnd = 0;
1259
1260 /* 8MB for 32bit, 1GB for 64bit */
1261 if (is_32bit_task())
1262 rnd = (long)(get_random_int() % (1<<(23-PAGE_SHIFT)));
1263 else
1264 rnd = (long)(get_random_int() % (1<<(30-PAGE_SHIFT)));
1265
1266 return rnd << PAGE_SHIFT;
1267}
1268
1269unsigned long arch_randomize_brk(struct mm_struct *mm)
1270{
8bbde7a7
AB
1271 unsigned long base = mm->brk;
1272 unsigned long ret;
1273
ce7a35c7 1274#ifdef CONFIG_PPC_STD_MMU_64
8bbde7a7
AB
1275 /*
1276 * If we are using 1TB segments and we are allowed to randomise
1277 * the heap, we can put it above 1TB so it is backed by a 1TB
1278 * segment. Otherwise the heap will be in the bottom 1TB
1279 * which always uses 256MB segments and this may result in a
1280 * performance penalty.
1281 */
1282 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
1283 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
1284#endif
1285
1286 ret = PAGE_ALIGN(base + brk_rnd());
912f9ee2
AB
1287
1288 if (ret < mm->brk)
1289 return mm->brk;
1290
1291 return ret;
1292}
501cb16d
AB
1293
1294unsigned long randomize_et_dyn(unsigned long base)
1295{
1296 unsigned long ret = PAGE_ALIGN(base + brk_rnd());
1297
1298 if (ret < base)
1299 return base;
1300
1301 return ret;
1302}
76cbd8a8 1303
89275d59 1304#ifdef CONFIG_SMP
2ec57d44 1305int arch_sd_sibling_asym_packing(void)
76cbd8a8
MN
1306{
1307 if (cpu_has_feature(CPU_FTR_ASYM_SMT)) {
1308 printk_once(KERN_INFO "Enabling Asymmetric SMT scheduling\n");
1309 return SD_ASYM_PACKING;
1310 }
1311 return 0;
1312}
89275d59 1313#endif