Merge branches 'btc', 'dma', 'entry', 'fixes', 'linker-layout', 'misc', 'mmci', ...
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm / kernel / entry-armv.S
CommitLineData
1da177e4
LT
1/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
afeb90ca 6 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
1da177e4
LT
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
70b6f2b4
NP
14 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
1da177e4 16 */
1da177e4 17
f09b9979 18#include <asm/memory.h>
753790e7
RK
19#include <asm/glue-df.h>
20#include <asm/glue-pf.h>
1da177e4 21#include <asm/vfpmacros.h>
a09e64fb 22#include <mach/entry-macro.S>
d6551e88 23#include <asm/thread_notify.h>
c4c5716e 24#include <asm/unwind.h>
cc20d429 25#include <asm/unistd.h>
f159f4ed 26#include <asm/tls.h>
1da177e4
LT
27
28#include "entry-header.S"
cd544ce7 29#include <asm/entry-macro-multi.S>
1da177e4 30
187a51ad 31/*
d9600c99 32 * Interrupt handling.
187a51ad
RK
33 */
34 .macro irq_handler
52108641 35#ifdef CONFIG_MULTI_IRQ_HANDLER
d9600c99 36 ldr r1, =handle_arch_irq
52108641 37 mov r0, sp
d9600c99 38 ldr r1, [r1]
52108641 39 adr lr, BSYM(9997f)
d9600c99
RK
40 teq r1, #0
41 movne pc, r1
37ee16ae 42#endif
cd544ce7 43 arch_irq_handler_default
f00ec48f 449997:
187a51ad
RK
45 .endm
46
ac8b9c1c 47 .macro pabt_helper
8dfe7ac9 48 @ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5
ac8b9c1c 49#ifdef MULTI_PABORT
0402bece 50 ldr ip, .LCprocfns
ac8b9c1c 51 mov lr, pc
0402bece 52 ldr pc, [ip, #PROCESSOR_PABT_FUNC]
ac8b9c1c
RK
53#else
54 bl CPU_PABORT_HANDLER
55#endif
56 .endm
57
58 .macro dabt_helper
59
60 @
61 @ Call the processor-specific abort handler:
62 @
da740472 63 @ r2 - pt_regs
3e287bec
RK
64 @ r4 - aborted context pc
65 @ r5 - aborted context psr
ac8b9c1c
RK
66 @
67 @ The abort handler must return the aborted address in r0, and
68 @ the fault status register in r1. r9 must be preserved.
69 @
70#ifdef MULTI_DABORT
0402bece 71 ldr ip, .LCprocfns
ac8b9c1c 72 mov lr, pc
0402bece 73 ldr pc, [ip, #PROCESSOR_DABT_FUNC]
ac8b9c1c
RK
74#else
75 bl CPU_DABORT_HANDLER
76#endif
77 .endm
78
785d3cd2
NP
79#ifdef CONFIG_KPROBES
80 .section .kprobes.text,"ax",%progbits
81#else
82 .text
83#endif
84
1da177e4
LT
85/*
86 * Invalid mode handlers
87 */
ccea7a19
RK
88 .macro inv_entry, reason
89 sub sp, sp, #S_FRAME_SIZE
b86040a5
CM
90 ARM( stmib sp, {r1 - lr} )
91 THUMB( stmia sp, {r0 - r12} )
92 THUMB( str sp, [sp, #S_SP] )
93 THUMB( str lr, [sp, #S_LR] )
1da177e4
LT
94 mov r1, #\reason
95 .endm
96
97__pabt_invalid:
ccea7a19
RK
98 inv_entry BAD_PREFETCH
99 b common_invalid
93ed3970 100ENDPROC(__pabt_invalid)
1da177e4
LT
101
102__dabt_invalid:
ccea7a19
RK
103 inv_entry BAD_DATA
104 b common_invalid
93ed3970 105ENDPROC(__dabt_invalid)
1da177e4
LT
106
107__irq_invalid:
ccea7a19
RK
108 inv_entry BAD_IRQ
109 b common_invalid
93ed3970 110ENDPROC(__irq_invalid)
1da177e4
LT
111
112__und_invalid:
ccea7a19
RK
113 inv_entry BAD_UNDEFINSTR
114
115 @
116 @ XXX fall through to common_invalid
117 @
118
119@
120@ common_invalid - generic code for failed exception (re-entrant version of handlers)
121@
122common_invalid:
123 zero_fp
124
125 ldmia r0, {r4 - r6}
126 add r0, sp, #S_PC @ here for interlock avoidance
127 mov r7, #-1 @ "" "" "" ""
128 str r4, [sp] @ save preserved r0
129 stmia r0, {r5 - r7} @ lr_<exception>,
130 @ cpsr_<exception>, "old_r0"
1da177e4 131
1da177e4 132 mov r0, sp
1da177e4 133 b bad_mode
93ed3970 134ENDPROC(__und_invalid)
1da177e4
LT
135
136/*
137 * SVC mode handlers
138 */
2dede2d8
NP
139
140#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
141#define SPFIX(code...) code
142#else
143#define SPFIX(code...)
144#endif
145
d30a0c8b 146 .macro svc_entry, stack_hole=0
c4c5716e
CM
147 UNWIND(.fnstart )
148 UNWIND(.save {r0 - pc} )
b86040a5
CM
149 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
150#ifdef CONFIG_THUMB2_KERNEL
151 SPFIX( str r0, [sp] ) @ temporarily saved
152 SPFIX( mov r0, sp )
153 SPFIX( tst r0, #4 ) @ test original stack alignment
154 SPFIX( ldr r0, [sp] ) @ restored
155#else
2dede2d8 156 SPFIX( tst sp, #4 )
b86040a5
CM
157#endif
158 SPFIX( subeq sp, sp, #4 )
159 stmia sp, {r1 - r12}
ccea7a19 160
b059bdc3
RK
161 ldmia r0, {r3 - r5}
162 add r7, sp, #S_SP - 4 @ here for interlock avoidance
163 mov r6, #-1 @ "" "" "" ""
164 add r2, sp, #(S_FRAME_SIZE + \stack_hole - 4)
165 SPFIX( addeq r2, r2, #4 )
166 str r3, [sp, #-4]! @ save the "real" r0 copied
ccea7a19
RK
167 @ from the exception stack
168
b059bdc3 169 mov r3, lr
1da177e4
LT
170
171 @
172 @ We are now ready to fill in the remaining blanks on the stack:
173 @
b059bdc3
RK
174 @ r2 - sp_svc
175 @ r3 - lr_svc
176 @ r4 - lr_<exception>, already fixed up for correct return/restart
177 @ r5 - spsr_<exception>
178 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
1da177e4 179 @
b059bdc3 180 stmia r7, {r2 - r6}
1da177e4 181
02fe2845
RK
182#ifdef CONFIG_TRACE_IRQFLAGS
183 bl trace_hardirqs_off
184#endif
f2741b78 185 .endm
1da177e4 186
f2741b78
RK
187 .align 5
188__dabt_svc:
189 svc_entry
1da177e4 190 mov r2, sp
da740472 191 dabt_helper
1da177e4
LT
192
193 @
194 @ IRQs off again before pulling preserved data off the stack
195 @
ac78884e 196 disable_irq_notrace
1da177e4 197
02fe2845
RK
198#ifdef CONFIG_TRACE_IRQFLAGS
199 tst r5, #PSR_I_BIT
200 bleq trace_hardirqs_on
201 tst r5, #PSR_I_BIT
202 blne trace_hardirqs_off
203#endif
b059bdc3 204 svc_exit r5 @ return from exception
c4c5716e 205 UNWIND(.fnend )
93ed3970 206ENDPROC(__dabt_svc)
1da177e4
LT
207
208 .align 5
209__irq_svc:
ccea7a19 210 svc_entry
187a51ad 211 irq_handler
1613cc11 212
1da177e4 213#ifdef CONFIG_PREEMPT
1613cc11
RK
214 get_thread_info tsk
215 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
706fdd9f 216 ldr r0, [tsk, #TI_FLAGS] @ get flags
28fab1a2
RK
217 teq r8, #0 @ if preempt count != 0
218 movne r0, #0 @ force flags to 0
1da177e4
LT
219 tst r0, #_TIF_NEED_RESCHED
220 blne svc_preempt
1da177e4 221#endif
30891c90 222
7ad1bcb2 223#ifdef CONFIG_TRACE_IRQFLAGS
fbab1c80
RK
224 @ The parent context IRQs must have been enabled to get here in
225 @ the first place, so there's no point checking the PSR I bit.
226 bl trace_hardirqs_on
7ad1bcb2 227#endif
b059bdc3 228 svc_exit r5 @ return from exception
c4c5716e 229 UNWIND(.fnend )
93ed3970 230ENDPROC(__irq_svc)
1da177e4
LT
231
232 .ltorg
233
234#ifdef CONFIG_PREEMPT
235svc_preempt:
28fab1a2 236 mov r8, lr
1da177e4 2371: bl preempt_schedule_irq @ irq en/disable is done inside
706fdd9f 238 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
1da177e4 239 tst r0, #_TIF_NEED_RESCHED
28fab1a2 240 moveq pc, r8 @ go again
1da177e4
LT
241 b 1b
242#endif
243
244 .align 5
245__und_svc:
d30a0c8b
NP
246#ifdef CONFIG_KPROBES
247 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
248 @ it obviously needs free stack space which then will belong to
249 @ the saved context.
250 svc_entry 64
251#else
ccea7a19 252 svc_entry
d30a0c8b 253#endif
1da177e4
LT
254 @
255 @ call emulation code, which returns using r9 if it has emulated
256 @ the instruction, or the more conventional lr if we are to treat
257 @ this as a real undefined instruction
258 @
259 @ r0 - instruction
260 @
83e686ea 261#ifndef CONFIG_THUMB2_KERNEL
b059bdc3 262 ldr r0, [r4, #-4]
83e686ea 263#else
b059bdc3 264 ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2
83e686ea
CM
265 and r9, r0, #0xf800
266 cmp r9, #0xe800 @ 32-bit instruction if xx >= 0
b059bdc3 267 ldrhhs r9, [r4] @ bottom 16 bits
83e686ea
CM
268 orrhs r0, r9, r0, lsl #16
269#endif
b86040a5 270 adr r9, BSYM(1f)
b059bdc3 271 mov r2, r4
1da177e4
LT
272 bl call_fpe
273
274 mov r0, sp @ struct pt_regs *regs
275 bl do_undefinstr
276
277 @
278 @ IRQs off again before pulling preserved data off the stack
279 @
ac78884e 2801: disable_irq_notrace
1da177e4
LT
281
282 @
283 @ restore SPSR and restart the instruction
284 @
b059bdc3 285 ldr r5, [sp, #S_PSR] @ Get SVC cpsr
df295df6
RK
286#ifdef CONFIG_TRACE_IRQFLAGS
287 tst r5, #PSR_I_BIT
288 bleq trace_hardirqs_on
289 tst r5, #PSR_I_BIT
290 blne trace_hardirqs_off
291#endif
b059bdc3 292 svc_exit r5 @ return from exception
c4c5716e 293 UNWIND(.fnend )
93ed3970 294ENDPROC(__und_svc)
1da177e4
LT
295
296 .align 5
297__pabt_svc:
ccea7a19 298 svc_entry
4fb28474 299 mov r2, sp @ regs
8dfe7ac9 300 pabt_helper
1da177e4
LT
301
302 @
303 @ IRQs off again before pulling preserved data off the stack
304 @
ac78884e 305 disable_irq_notrace
1da177e4 306
02fe2845
RK
307#ifdef CONFIG_TRACE_IRQFLAGS
308 tst r5, #PSR_I_BIT
309 bleq trace_hardirqs_on
310 tst r5, #PSR_I_BIT
311 blne trace_hardirqs_off
312#endif
b059bdc3 313 svc_exit r5 @ return from exception
c4c5716e 314 UNWIND(.fnend )
93ed3970 315ENDPROC(__pabt_svc)
1da177e4
LT
316
317 .align 5
49f680ea
RK
318.LCcralign:
319 .word cr_alignment
48d7927b 320#ifdef MULTI_DABORT
1da177e4
LT
321.LCprocfns:
322 .word processor
323#endif
324.LCfp:
325 .word fp_enter
1da177e4
LT
326
327/*
328 * User mode handlers
2dede2d8
NP
329 *
330 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
1da177e4 331 */
2dede2d8
NP
332
333#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
334#error "sizeof(struct pt_regs) must be a multiple of 8"
335#endif
336
ccea7a19 337 .macro usr_entry
c4c5716e
CM
338 UNWIND(.fnstart )
339 UNWIND(.cantunwind ) @ don't unwind the user space
ccea7a19 340 sub sp, sp, #S_FRAME_SIZE
b86040a5
CM
341 ARM( stmib sp, {r1 - r12} )
342 THUMB( stmia sp, {r0 - r12} )
ccea7a19 343
b059bdc3 344 ldmia r0, {r3 - r5}
ccea7a19 345 add r0, sp, #S_PC @ here for interlock avoidance
b059bdc3 346 mov r6, #-1 @ "" "" "" ""
ccea7a19 347
b059bdc3 348 str r3, [sp] @ save the "real" r0 copied
ccea7a19 349 @ from the exception stack
1da177e4
LT
350
351 @
352 @ We are now ready to fill in the remaining blanks on the stack:
353 @
b059bdc3
RK
354 @ r4 - lr_<exception>, already fixed up for correct return/restart
355 @ r5 - spsr_<exception>
356 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
1da177e4
LT
357 @
358 @ Also, separately save sp_usr and lr_usr
359 @
b059bdc3 360 stmia r0, {r4 - r6}
b86040a5
CM
361 ARM( stmdb r0, {sp, lr}^ )
362 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
1da177e4
LT
363
364 @
365 @ Enable the alignment trap while in kernel mode
366 @
49f680ea 367 alignment_trap r0
1da177e4
LT
368
369 @
370 @ Clear FP to mark the first stack frame
371 @
372 zero_fp
f2741b78
RK
373
374#ifdef CONFIG_IRQSOFF_TRACER
375 bl trace_hardirqs_off
376#endif
1da177e4
LT
377 .endm
378
b49c0f24
NP
379 .macro kuser_cmpxchg_check
380#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
381#ifndef CONFIG_MMU
382#warning "NPTL on non MMU needs fixing"
383#else
384 @ Make sure our user space atomic helper is restarted
385 @ if it was interrupted in a critical region. Here we
386 @ perform a quick test inline since it should be false
387 @ 99.9999% of the time. The rest is done out of line.
b059bdc3 388 cmp r4, #TASK_SIZE
b49c0f24
NP
389 blhs kuser_cmpxchg_fixup
390#endif
391#endif
392 .endm
393
1da177e4
LT
394 .align 5
395__dabt_usr:
ccea7a19 396 usr_entry
b49c0f24 397 kuser_cmpxchg_check
1da177e4 398 mov r2, sp
da740472
RK
399 dabt_helper
400 b ret_from_exception
c4c5716e 401 UNWIND(.fnend )
93ed3970 402ENDPROC(__dabt_usr)
1da177e4
LT
403
404 .align 5
405__irq_usr:
ccea7a19 406 usr_entry
bc089602 407 kuser_cmpxchg_check
187a51ad 408 irq_handler
1613cc11 409 get_thread_info tsk
1da177e4 410 mov why, #0
9fc2552a 411 b ret_to_user_from_irq
c4c5716e 412 UNWIND(.fnend )
93ed3970 413ENDPROC(__irq_usr)
1da177e4
LT
414
415 .ltorg
416
417 .align 5
418__und_usr:
ccea7a19 419 usr_entry
bc089602 420
b059bdc3
RK
421 mov r2, r4
422 mov r3, r5
1da177e4 423
1da177e4
LT
424 @
425 @ fall through to the emulation code, which returns using r9 if
426 @ it has emulated the instruction, or the more conventional lr
427 @ if we are to treat this as a real undefined instruction
428 @
429 @ r0 - instruction
430 @
b86040a5
CM
431 adr r9, BSYM(ret_from_exception)
432 adr lr, BSYM(__und_usr_unknown)
cb170a45 433 tst r3, #PSR_T_BIT @ Thumb mode?
b86040a5 434 itet eq @ explicit IT needed for the 1f label
cb170a45
PB
435 subeq r4, r2, #4 @ ARM instr at LR - 4
436 subne r4, r2, #2 @ Thumb instr at LR - 2
4371: ldreqt r0, [r4]
26584853
CM
438#ifdef CONFIG_CPU_ENDIAN_BE8
439 reveq r0, r0 @ little endian instruction
440#endif
cb170a45
PB
441 beq call_fpe
442 @ Thumb instruction
443#if __LINUX_ARM_ARCH__ >= 7
b86040a5
CM
4442:
445 ARM( ldrht r5, [r4], #2 )
446 THUMB( ldrht r5, [r4] )
447 THUMB( add r4, r4, #2 )
cb170a45
PB
448 and r0, r5, #0xf800 @ mask bits 111x x... .... ....
449 cmp r0, #0xe800 @ 32bit instruction if xx != 0
450 blo __und_usr_unknown
4513: ldrht r0, [r4]
452 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
453 orr r0, r0, r5, lsl #16
454#else
455 b __und_usr_unknown
456#endif
c4c5716e 457 UNWIND(.fnend )
93ed3970 458ENDPROC(__und_usr)
cb170a45 459
1da177e4
LT
460 @
461 @ fallthrough to call_fpe
462 @
463
464/*
465 * The out of line fixup for the ldrt above.
466 */
4260415f 467 .pushsection .fixup, "ax"
cb170a45 4684: mov pc, r9
4260415f
RK
469 .popsection
470 .pushsection __ex_table,"a"
cb170a45
PB
471 .long 1b, 4b
472#if __LINUX_ARM_ARCH__ >= 7
473 .long 2b, 4b
474 .long 3b, 4b
475#endif
4260415f 476 .popsection
1da177e4
LT
477
478/*
479 * Check whether the instruction is a co-processor instruction.
480 * If yes, we need to call the relevant co-processor handler.
481 *
482 * Note that we don't do a full check here for the co-processor
483 * instructions; all instructions with bit 27 set are well
484 * defined. The only instructions that should fault are the
485 * co-processor instructions. However, we have to watch out
486 * for the ARM6/ARM7 SWI bug.
487 *
b5872db4
CM
488 * NEON is a special case that has to be handled here. Not all
489 * NEON instructions are co-processor instructions, so we have
490 * to make a special case of checking for them. Plus, there's
491 * five groups of them, so we have a table of mask/opcode pairs
492 * to check against, and if any match then we branch off into the
493 * NEON handler code.
494 *
1da177e4
LT
495 * Emulators may wish to make use of the following registers:
496 * r0 = instruction opcode.
497 * r2 = PC+4
db6ccbb6 498 * r9 = normal "successful" return address
1da177e4 499 * r10 = this threads thread_info structure.
db6ccbb6 500 * lr = unrecognised instruction return address
1da177e4 501 */
cb170a45
PB
502 @
503 @ Fall-through from Thumb-2 __und_usr
504 @
505#ifdef CONFIG_NEON
506 adr r6, .LCneon_thumb_opcodes
507 b 2f
508#endif
1da177e4 509call_fpe:
b5872db4 510#ifdef CONFIG_NEON
cb170a45 511 adr r6, .LCneon_arm_opcodes
b5872db4
CM
5122:
513 ldr r7, [r6], #4 @ mask value
514 cmp r7, #0 @ end mask?
515 beq 1f
516 and r8, r0, r7
517 ldr r7, [r6], #4 @ opcode bits matching in mask
518 cmp r8, r7 @ NEON instruction?
519 bne 2b
520 get_thread_info r10
521 mov r7, #1
522 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
523 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
524 b do_vfp @ let VFP handler handle this
5251:
526#endif
1da177e4 527 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
cb170a45 528 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
1da177e4
LT
529#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
530 and r8, r0, #0x0f000000 @ mask out op-code bits
531 teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)?
532#endif
533 moveq pc, lr
534 get_thread_info r10 @ get current thread
535 and r8, r0, #0x00000f00 @ mask out CP number
b86040a5 536 THUMB( lsr r8, r8, #8 )
1da177e4
LT
537 mov r7, #1
538 add r6, r10, #TI_USED_CP
b86040a5
CM
539 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
540 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
1da177e4
LT
541#ifdef CONFIG_IWMMXT
542 @ Test if we need to give access to iWMMXt coprocessors
543 ldr r5, [r10, #TI_FLAGS]
544 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
545 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
546 bcs iwmmxt_task_enable
547#endif
b86040a5
CM
548 ARM( add pc, pc, r8, lsr #6 )
549 THUMB( lsl r8, r8, #2 )
550 THUMB( add pc, r8 )
551 nop
552
a771fe6e 553 movw_pc lr @ CP#0
b86040a5
CM
554 W(b) do_fpe @ CP#1 (FPE)
555 W(b) do_fpe @ CP#2 (FPE)
a771fe6e 556 movw_pc lr @ CP#3
c17fad11
LB
557#ifdef CONFIG_CRUNCH
558 b crunch_task_enable @ CP#4 (MaverickCrunch)
559 b crunch_task_enable @ CP#5 (MaverickCrunch)
560 b crunch_task_enable @ CP#6 (MaverickCrunch)
561#else
a771fe6e
CM
562 movw_pc lr @ CP#4
563 movw_pc lr @ CP#5
564 movw_pc lr @ CP#6
c17fad11 565#endif
a771fe6e
CM
566 movw_pc lr @ CP#7
567 movw_pc lr @ CP#8
568 movw_pc lr @ CP#9
1da177e4 569#ifdef CONFIG_VFP
b86040a5
CM
570 W(b) do_vfp @ CP#10 (VFP)
571 W(b) do_vfp @ CP#11 (VFP)
1da177e4 572#else
a771fe6e
CM
573 movw_pc lr @ CP#10 (VFP)
574 movw_pc lr @ CP#11 (VFP)
1da177e4 575#endif
a771fe6e
CM
576 movw_pc lr @ CP#12
577 movw_pc lr @ CP#13
578 movw_pc lr @ CP#14 (Debug)
579 movw_pc lr @ CP#15 (Control)
1da177e4 580
b5872db4
CM
581#ifdef CONFIG_NEON
582 .align 6
583
cb170a45 584.LCneon_arm_opcodes:
b5872db4
CM
585 .word 0xfe000000 @ mask
586 .word 0xf2000000 @ opcode
587
588 .word 0xff100000 @ mask
589 .word 0xf4000000 @ opcode
590
cb170a45
PB
591 .word 0x00000000 @ mask
592 .word 0x00000000 @ opcode
593
594.LCneon_thumb_opcodes:
595 .word 0xef000000 @ mask
596 .word 0xef000000 @ opcode
597
598 .word 0xff100000 @ mask
599 .word 0xf9000000 @ opcode
600
b5872db4
CM
601 .word 0x00000000 @ mask
602 .word 0x00000000 @ opcode
603#endif
604
1da177e4 605do_fpe:
5d25ac03 606 enable_irq
1da177e4
LT
607 ldr r4, .LCfp
608 add r10, r10, #TI_FPSTATE @ r10 = workspace
609 ldr pc, [r4] @ Call FP module USR entry point
610
611/*
612 * The FP module is called with these registers set:
613 * r0 = instruction
614 * r2 = PC+4
615 * r9 = normal "successful" return address
616 * r10 = FP workspace
617 * lr = unrecognised FP instruction return address
618 */
619
124efc27 620 .pushsection .data
1da177e4 621ENTRY(fp_enter)
db6ccbb6 622 .word no_fp
124efc27 623 .popsection
1da177e4 624
83e686ea
CM
625ENTRY(no_fp)
626 mov pc, lr
627ENDPROC(no_fp)
db6ccbb6
RK
628
629__und_usr_unknown:
ecbab71c 630 enable_irq
1da177e4 631 mov r0, sp
b86040a5 632 adr lr, BSYM(ret_from_exception)
1da177e4 633 b do_undefinstr
93ed3970 634ENDPROC(__und_usr_unknown)
1da177e4
LT
635
636 .align 5
637__pabt_usr:
ccea7a19 638 usr_entry
4fb28474 639 mov r2, sp @ regs
8dfe7ac9 640 pabt_helper
c4c5716e 641 UNWIND(.fnend )
1da177e4
LT
642 /* fall through */
643/*
644 * This is the return code to user mode for abort handlers
645 */
646ENTRY(ret_from_exception)
c4c5716e
CM
647 UNWIND(.fnstart )
648 UNWIND(.cantunwind )
1da177e4
LT
649 get_thread_info tsk
650 mov why, #0
651 b ret_to_user
c4c5716e 652 UNWIND(.fnend )
93ed3970
CM
653ENDPROC(__pabt_usr)
654ENDPROC(ret_from_exception)
1da177e4
LT
655
656/*
657 * Register switch for ARMv3 and ARMv4 processors
658 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
659 * previous and next are guaranteed not to be the same.
660 */
661ENTRY(__switch_to)
c4c5716e
CM
662 UNWIND(.fnstart )
663 UNWIND(.cantunwind )
1da177e4
LT
664 add ip, r1, #TI_CPU_SAVE
665 ldr r3, [r2, #TI_TP_VALUE]
b86040a5
CM
666 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
667 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
668 THUMB( str sp, [ip], #4 )
669 THUMB( str lr, [ip], #4 )
247055aa 670#ifdef CONFIG_CPU_USE_DOMAINS
d6551e88 671 ldr r6, [r2, #TI_CPU_DOMAIN]
afeb90ca 672#endif
f159f4ed 673 set_tls r3, r4, r5
df0698be
NP
674#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
675 ldr r7, [r2, #TI_TASK]
676 ldr r8, =__stack_chk_guard
677 ldr r7, [r7, #TSK_STACK_CANARY]
678#endif
247055aa 679#ifdef CONFIG_CPU_USE_DOMAINS
1da177e4 680 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
1da177e4 681#endif
d6551e88
RK
682 mov r5, r0
683 add r4, r2, #TI_CPU_SAVE
684 ldr r0, =thread_notify_head
685 mov r1, #THREAD_NOTIFY_SWITCH
686 bl atomic_notifier_call_chain
df0698be
NP
687#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
688 str r7, [r8]
689#endif
b86040a5 690 THUMB( mov ip, r4 )
d6551e88 691 mov r0, r5
b86040a5
CM
692 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
693 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
694 THUMB( ldr sp, [ip], #4 )
695 THUMB( ldr pc, [ip] )
c4c5716e 696 UNWIND(.fnend )
93ed3970 697ENDPROC(__switch_to)
1da177e4
LT
698
699 __INIT
2d2669b6
NP
700
701/*
702 * User helpers.
703 *
704 * These are segment of kernel provided user code reachable from user space
705 * at a fixed address in kernel memory. This is used to provide user space
706 * with some operations which require kernel help because of unimplemented
707 * native feature and/or instructions in many ARM CPUs. The idea is for
708 * this code to be executed directly in user mode for best efficiency but
709 * which is too intimate with the kernel counter part to be left to user
710 * libraries. In fact this code might even differ from one CPU to another
711 * depending on the available instruction set and restrictions like on
712 * SMP systems. In other words, the kernel reserves the right to change
713 * this code as needed without warning. Only the entry points and their
714 * results are guaranteed to be stable.
715 *
716 * Each segment is 32-byte aligned and will be moved to the top of the high
717 * vector page. New segments (if ever needed) must be added in front of
718 * existing ones. This mechanism should be used only for things that are
719 * really small and justified, and not be abused freely.
720 *
721 * User space is expected to implement those things inline when optimizing
722 * for a processor that has the necessary native support, but only if such
723 * resulting binaries are already to be incompatible with earlier ARM
724 * processors due to the use of unsupported instructions other than what
725 * is provided here. In other words don't make binaries unable to run on
726 * earlier processors just for the sake of not using these kernel helpers
727 * if your compiled code is not going to use the new instructions for other
728 * purpose.
729 */
b86040a5 730 THUMB( .arm )
2d2669b6 731
ba9b5d76
NP
732 .macro usr_ret, reg
733#ifdef CONFIG_ARM_THUMB
734 bx \reg
735#else
736 mov pc, \reg
737#endif
738 .endm
739
2d2669b6
NP
740 .align 5
741 .globl __kuser_helper_start
742__kuser_helper_start:
743
7c612bfd
NP
744/*
745 * Reference prototype:
746 *
747 * void __kernel_memory_barrier(void)
748 *
749 * Input:
750 *
751 * lr = return address
752 *
753 * Output:
754 *
755 * none
756 *
757 * Clobbered:
758 *
b49c0f24 759 * none
7c612bfd
NP
760 *
761 * Definition and user space usage example:
762 *
763 * typedef void (__kernel_dmb_t)(void);
764 * #define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
765 *
766 * Apply any needed memory barrier to preserve consistency with data modified
767 * manually and __kuser_cmpxchg usage.
768 *
769 * This could be used as follows:
770 *
771 * #define __kernel_dmb() \
772 * asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
6896eec0 773 * : : : "r0", "lr","cc" )
7c612bfd
NP
774 */
775
776__kuser_memory_barrier: @ 0xffff0fa0
ed3768a8 777 smp_dmb arm
ba9b5d76 778 usr_ret lr
7c612bfd
NP
779
780 .align 5
781
2d2669b6
NP
782/*
783 * Reference prototype:
784 *
785 * int __kernel_cmpxchg(int oldval, int newval, int *ptr)
786 *
787 * Input:
788 *
789 * r0 = oldval
790 * r1 = newval
791 * r2 = ptr
792 * lr = return address
793 *
794 * Output:
795 *
796 * r0 = returned value (zero or non-zero)
797 * C flag = set if r0 == 0, clear if r0 != 0
798 *
799 * Clobbered:
800 *
801 * r3, ip, flags
802 *
803 * Definition and user space usage example:
804 *
805 * typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
806 * #define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
807 *
808 * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
809 * Return zero if *ptr was changed or non-zero if no exchange happened.
810 * The C flag is also set if *ptr was changed to allow for assembly
811 * optimization in the calling code.
812 *
5964eae8
NP
813 * Notes:
814 *
815 * - This routine already includes memory barriers as needed.
816 *
2d2669b6
NP
817 * For example, a user space atomic_add implementation could look like this:
818 *
819 * #define atomic_add(ptr, val) \
820 * ({ register unsigned int *__ptr asm("r2") = (ptr); \
821 * register unsigned int __result asm("r1"); \
822 * asm volatile ( \
823 * "1: @ atomic_add\n\t" \
824 * "ldr r0, [r2]\n\t" \
825 * "mov r3, #0xffff0fff\n\t" \
826 * "add lr, pc, #4\n\t" \
827 * "add r1, r0, %2\n\t" \
828 * "add pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
829 * "bcc 1b" \
830 * : "=&r" (__result) \
831 * : "r" (__ptr), "rIL" (val) \
832 * : "r0","r3","ip","lr","cc","memory" ); \
833 * __result; })
834 */
835
836__kuser_cmpxchg: @ 0xffff0fc0
837
dcef1f63 838#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
2d2669b6 839
dcef1f63
NP
840 /*
841 * Poor you. No fast solution possible...
842 * The kernel itself must perform the operation.
843 * A special ghost syscall is used for that (see traps.c).
844 */
5e097445 845 stmfd sp!, {r7, lr}
55afd264 846 ldr r7, 1f @ it's 20 bits
cc20d429 847 swi __ARM_NR_cmpxchg
5e097445 848 ldmfd sp!, {r7, pc}
cc20d429 8491: .word __ARM_NR_cmpxchg
dcef1f63
NP
850
851#elif __LINUX_ARM_ARCH__ < 6
2d2669b6 852
b49c0f24
NP
853#ifdef CONFIG_MMU
854
2d2669b6 855 /*
b49c0f24
NP
856 * The only thing that can break atomicity in this cmpxchg
857 * implementation is either an IRQ or a data abort exception
858 * causing another process/thread to be scheduled in the middle
859 * of the critical sequence. To prevent this, code is added to
860 * the IRQ and data abort exception handlers to set the pc back
861 * to the beginning of the critical section if it is found to be
862 * within that critical section (see kuser_cmpxchg_fixup).
2d2669b6 863 */
b49c0f24
NP
8641: ldr r3, [r2] @ load current val
865 subs r3, r3, r0 @ compare with oldval
8662: streq r1, [r2] @ store newval if eq
867 rsbs r0, r3, #0 @ set return val and C flag
868 usr_ret lr
869
870 .text
871kuser_cmpxchg_fixup:
872 @ Called from kuser_cmpxchg_check macro.
b059bdc3 873 @ r4 = address of interrupted insn (must be preserved).
b49c0f24
NP
874 @ sp = saved regs. r7 and r8 are clobbered.
875 @ 1b = first critical insn, 2b = last critical insn.
b059bdc3 876 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
b49c0f24
NP
877 mov r7, #0xffff0fff
878 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
b059bdc3 879 subs r8, r4, r7
b49c0f24
NP
880 rsbcss r8, r8, #(2b - 1b)
881 strcs r7, [sp, #S_PC]
882 mov pc, lr
883 .previous
884
49bca4c2
NP
885#else
886#warning "NPTL on non MMU needs fixing"
887 mov r0, #-1
888 adds r0, r0, #0
ba9b5d76 889 usr_ret lr
b49c0f24 890#endif
2d2669b6
NP
891
892#else
893
ed3768a8 894 smp_dmb arm
b49c0f24 8951: ldrex r3, [r2]
2d2669b6
NP
896 subs r3, r3, r0
897 strexeq r3, r1, [r2]
b49c0f24
NP
898 teqeq r3, #1
899 beq 1b
2d2669b6 900 rsbs r0, r3, #0
b49c0f24 901 /* beware -- each __kuser slot must be 8 instructions max */
f00ec48f
RK
902 ALT_SMP(b __kuser_memory_barrier)
903 ALT_UP(usr_ret lr)
2d2669b6
NP
904
905#endif
906
907 .align 5
908
909/*
910 * Reference prototype:
911 *
912 * int __kernel_get_tls(void)
913 *
914 * Input:
915 *
916 * lr = return address
917 *
918 * Output:
919 *
920 * r0 = TLS value
921 *
922 * Clobbered:
923 *
b49c0f24 924 * none
2d2669b6
NP
925 *
926 * Definition and user space usage example:
927 *
928 * typedef int (__kernel_get_tls_t)(void);
929 * #define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
930 *
931 * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
932 *
933 * This could be used as follows:
934 *
935 * #define __kernel_get_tls() \
936 * ({ register unsigned int __val asm("r0"); \
937 * asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
938 * : "=r" (__val) : : "lr","cc" ); \
939 * __val; })
940 */
941
942__kuser_get_tls: @ 0xffff0fe0
f159f4ed 943 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
ba9b5d76 944 usr_ret lr
f159f4ed
TL
945 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
946 .rep 4
947 .word 0 @ 0xffff0ff0 software TLS value, then
948 .endr @ pad up to __kuser_helper_version
2d2669b6
NP
949
950/*
951 * Reference declaration:
952 *
953 * extern unsigned int __kernel_helper_version;
954 *
955 * Definition and user space usage example:
956 *
957 * #define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
958 *
959 * User space may read this to determine the curent number of helpers
960 * available.
961 */
962
963__kuser_helper_version: @ 0xffff0ffc
964 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
965
966 .globl __kuser_helper_end
967__kuser_helper_end:
968
b86040a5 969 THUMB( .thumb )
2d2669b6 970
1da177e4
LT
971/*
972 * Vector stubs.
973 *
7933523d
RK
974 * This code is copied to 0xffff0200 so we can use branches in the
975 * vectors, rather than ldr's. Note that this code must not
976 * exceed 0x300 bytes.
1da177e4
LT
977 *
978 * Common stub entry macro:
979 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
ccea7a19
RK
980 *
981 * SP points to a minimal amount of processor-private memory, the address
982 * of which is copied into r0 for the mode specific abort handler.
1da177e4 983 */
b7ec4795 984 .macro vector_stub, name, mode, correction=0
1da177e4
LT
985 .align 5
986
987vector_\name:
1da177e4
LT
988 .if \correction
989 sub lr, lr, #\correction
990 .endif
ccea7a19
RK
991
992 @
993 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
994 @ (parent CPSR)
995 @
996 stmia sp, {r0, lr} @ save r0, lr
1da177e4 997 mrs lr, spsr
ccea7a19
RK
998 str lr, [sp, #8] @ save spsr
999
1da177e4 1000 @
ccea7a19 1001 @ Prepare for SVC32 mode. IRQs remain disabled.
1da177e4 1002 @
ccea7a19 1003 mrs r0, cpsr
b86040a5 1004 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
ccea7a19 1005 msr spsr_cxsf, r0
1da177e4 1006
ccea7a19
RK
1007 @
1008 @ the branch table must immediately follow this code
1009 @
ccea7a19 1010 and lr, lr, #0x0f
b86040a5
CM
1011 THUMB( adr r0, 1f )
1012 THUMB( ldr lr, [r0, lr, lsl #2] )
b7ec4795 1013 mov r0, sp
b86040a5 1014 ARM( ldr lr, [pc, lr, lsl #2] )
ccea7a19 1015 movs pc, lr @ branch to handler in SVC mode
93ed3970 1016ENDPROC(vector_\name)
88987ef9
CM
1017
1018 .align 2
1019 @ handler addresses follow this label
10201:
1da177e4
LT
1021 .endm
1022
7933523d 1023 .globl __stubs_start
1da177e4
LT
1024__stubs_start:
1025/*
1026 * Interrupt dispatcher
1027 */
b7ec4795 1028 vector_stub irq, IRQ_MODE, 4
1da177e4
LT
1029
1030 .long __irq_usr @ 0 (USR_26 / USR_32)
1031 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1032 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1033 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1034 .long __irq_invalid @ 4
1035 .long __irq_invalid @ 5
1036 .long __irq_invalid @ 6
1037 .long __irq_invalid @ 7
1038 .long __irq_invalid @ 8
1039 .long __irq_invalid @ 9
1040 .long __irq_invalid @ a
1041 .long __irq_invalid @ b
1042 .long __irq_invalid @ c
1043 .long __irq_invalid @ d
1044 .long __irq_invalid @ e
1045 .long __irq_invalid @ f
1046
1047/*
1048 * Data abort dispatcher
1049 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1050 */
b7ec4795 1051 vector_stub dabt, ABT_MODE, 8
1da177e4
LT
1052
1053 .long __dabt_usr @ 0 (USR_26 / USR_32)
1054 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1055 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1056 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1057 .long __dabt_invalid @ 4
1058 .long __dabt_invalid @ 5
1059 .long __dabt_invalid @ 6
1060 .long __dabt_invalid @ 7
1061 .long __dabt_invalid @ 8
1062 .long __dabt_invalid @ 9
1063 .long __dabt_invalid @ a
1064 .long __dabt_invalid @ b
1065 .long __dabt_invalid @ c
1066 .long __dabt_invalid @ d
1067 .long __dabt_invalid @ e
1068 .long __dabt_invalid @ f
1069
1070/*
1071 * Prefetch abort dispatcher
1072 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1073 */
b7ec4795 1074 vector_stub pabt, ABT_MODE, 4
1da177e4
LT
1075
1076 .long __pabt_usr @ 0 (USR_26 / USR_32)
1077 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1078 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1079 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1080 .long __pabt_invalid @ 4
1081 .long __pabt_invalid @ 5
1082 .long __pabt_invalid @ 6
1083 .long __pabt_invalid @ 7
1084 .long __pabt_invalid @ 8
1085 .long __pabt_invalid @ 9
1086 .long __pabt_invalid @ a
1087 .long __pabt_invalid @ b
1088 .long __pabt_invalid @ c
1089 .long __pabt_invalid @ d
1090 .long __pabt_invalid @ e
1091 .long __pabt_invalid @ f
1092
1093/*
1094 * Undef instr entry dispatcher
1095 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1096 */
b7ec4795 1097 vector_stub und, UND_MODE
1da177e4
LT
1098
1099 .long __und_usr @ 0 (USR_26 / USR_32)
1100 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1101 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1102 .long __und_svc @ 3 (SVC_26 / SVC_32)
1103 .long __und_invalid @ 4
1104 .long __und_invalid @ 5
1105 .long __und_invalid @ 6
1106 .long __und_invalid @ 7
1107 .long __und_invalid @ 8
1108 .long __und_invalid @ 9
1109 .long __und_invalid @ a
1110 .long __und_invalid @ b
1111 .long __und_invalid @ c
1112 .long __und_invalid @ d
1113 .long __und_invalid @ e
1114 .long __und_invalid @ f
1115
1116 .align 5
1117
1118/*=============================================================================
1119 * Undefined FIQs
1120 *-----------------------------------------------------------------------------
1121 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1122 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1123 * Basically to switch modes, we *HAVE* to clobber one register... brain
1124 * damage alert! I don't think that we can execute any code in here in any
1125 * other mode than FIQ... Ok you can switch to another mode, but you can't
1126 * get out of that mode without clobbering one register.
1127 */
1128vector_fiq:
1129 disable_fiq
1130 subs pc, lr, #4
1131
1132/*=============================================================================
1133 * Address exception handler
1134 *-----------------------------------------------------------------------------
1135 * These aren't too critical.
1136 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1137 */
1138
1139vector_addrexcptn:
1140 b vector_addrexcptn
1141
1142/*
1143 * We group all the following data together to optimise
1144 * for CPUs with separate I & D caches.
1145 */
1146 .align 5
1147
1148.LCvswi:
1149 .word vector_swi
1150
7933523d 1151 .globl __stubs_end
1da177e4
LT
1152__stubs_end:
1153
7933523d 1154 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
1da177e4 1155
7933523d
RK
1156 .globl __vectors_start
1157__vectors_start:
b86040a5
CM
1158 ARM( swi SYS_ERROR0 )
1159 THUMB( svc #0 )
1160 THUMB( nop )
1161 W(b) vector_und + stubs_offset
1162 W(ldr) pc, .LCvswi + stubs_offset
1163 W(b) vector_pabt + stubs_offset
1164 W(b) vector_dabt + stubs_offset
1165 W(b) vector_addrexcptn + stubs_offset
1166 W(b) vector_irq + stubs_offset
1167 W(b) vector_fiq + stubs_offset
7933523d
RK
1168
1169 .globl __vectors_end
1170__vectors_end:
1da177e4
LT
1171
1172 .data
1173
1da177e4
LT
1174 .globl cr_alignment
1175 .globl cr_no_alignment
1176cr_alignment:
1177 .space 4
1178cr_no_alignment:
1179 .space 4
52108641 1180
1181#ifdef CONFIG_MULTI_IRQ_HANDLER
1182 .globl handle_arch_irq
1183handle_arch_irq:
1184 .space 4
1185#endif