ARM: 6206/1: CONFIG_FORCE_MAX_ZONEORDER update for SH-Mobile ARM
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm / kernel / entry-armv.S
CommitLineData
1da177e4
LT
1/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
afeb90ca 6 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
1da177e4
LT
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
70b6f2b4
NP
14 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
1da177e4 16 */
1da177e4 17
f09b9979 18#include <asm/memory.h>
1da177e4 19#include <asm/glue.h>
1da177e4 20#include <asm/vfpmacros.h>
a09e64fb 21#include <mach/entry-macro.S>
d6551e88 22#include <asm/thread_notify.h>
c4c5716e 23#include <asm/unwind.h>
cc20d429 24#include <asm/unistd.h>
1da177e4
LT
25
26#include "entry-header.S"
27
187a51ad
RK
28/*
29 * Interrupt handling. Preserves r7, r8, r9
30 */
31 .macro irq_handler
f80dff9d 32 get_irqnr_preamble r5, lr
187a51ad
RK
331: get_irqnr_and_base r0, r6, r5, lr
34 movne r1, sp
35 @
36 @ routine called with r0 = irq number, r1 = struct pt_regs *
37 @
b86040a5 38 adrne lr, BSYM(1b)
187a51ad 39 bne asm_do_IRQ
791be9b9
RK
40
41#ifdef CONFIG_SMP
42 /*
43 * XXX
44 *
45 * this macro assumes that irqstat (r6) and base (r5) are
46 * preserved from get_irqnr_and_base above
47 */
48 test_for_ipi r0, r6, r5, lr
49 movne r0, sp
b86040a5 50 adrne lr, BSYM(1b)
791be9b9 51 bne do_IPI
37ee16ae
RK
52
53#ifdef CONFIG_LOCAL_TIMERS
54 test_for_ltirq r0, r6, r5, lr
55 movne r0, sp
b86040a5 56 adrne lr, BSYM(1b)
37ee16ae
RK
57 bne do_local_timer
58#endif
791be9b9
RK
59#endif
60
187a51ad
RK
61 .endm
62
785d3cd2
NP
63#ifdef CONFIG_KPROBES
64 .section .kprobes.text,"ax",%progbits
65#else
66 .text
67#endif
68
1da177e4
LT
69/*
70 * Invalid mode handlers
71 */
ccea7a19
RK
72 .macro inv_entry, reason
73 sub sp, sp, #S_FRAME_SIZE
b86040a5
CM
74 ARM( stmib sp, {r1 - lr} )
75 THUMB( stmia sp, {r0 - r12} )
76 THUMB( str sp, [sp, #S_SP] )
77 THUMB( str lr, [sp, #S_LR] )
1da177e4
LT
78 mov r1, #\reason
79 .endm
80
81__pabt_invalid:
ccea7a19
RK
82 inv_entry BAD_PREFETCH
83 b common_invalid
93ed3970 84ENDPROC(__pabt_invalid)
1da177e4
LT
85
86__dabt_invalid:
ccea7a19
RK
87 inv_entry BAD_DATA
88 b common_invalid
93ed3970 89ENDPROC(__dabt_invalid)
1da177e4
LT
90
91__irq_invalid:
ccea7a19
RK
92 inv_entry BAD_IRQ
93 b common_invalid
93ed3970 94ENDPROC(__irq_invalid)
1da177e4
LT
95
96__und_invalid:
ccea7a19
RK
97 inv_entry BAD_UNDEFINSTR
98
99 @
100 @ XXX fall through to common_invalid
101 @
102
103@
104@ common_invalid - generic code for failed exception (re-entrant version of handlers)
105@
106common_invalid:
107 zero_fp
108
109 ldmia r0, {r4 - r6}
110 add r0, sp, #S_PC @ here for interlock avoidance
111 mov r7, #-1 @ "" "" "" ""
112 str r4, [sp] @ save preserved r0
113 stmia r0, {r5 - r7} @ lr_<exception>,
114 @ cpsr_<exception>, "old_r0"
1da177e4 115
1da177e4 116 mov r0, sp
1da177e4 117 b bad_mode
93ed3970 118ENDPROC(__und_invalid)
1da177e4
LT
119
120/*
121 * SVC mode handlers
122 */
2dede2d8
NP
123
124#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
125#define SPFIX(code...) code
126#else
127#define SPFIX(code...)
128#endif
129
d30a0c8b 130 .macro svc_entry, stack_hole=0
c4c5716e
CM
131 UNWIND(.fnstart )
132 UNWIND(.save {r0 - pc} )
b86040a5
CM
133 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
134#ifdef CONFIG_THUMB2_KERNEL
135 SPFIX( str r0, [sp] ) @ temporarily saved
136 SPFIX( mov r0, sp )
137 SPFIX( tst r0, #4 ) @ test original stack alignment
138 SPFIX( ldr r0, [sp] ) @ restored
139#else
2dede2d8 140 SPFIX( tst sp, #4 )
b86040a5
CM
141#endif
142 SPFIX( subeq sp, sp, #4 )
143 stmia sp, {r1 - r12}
ccea7a19
RK
144
145 ldmia r0, {r1 - r3}
b86040a5 146 add r5, sp, #S_SP - 4 @ here for interlock avoidance
ccea7a19 147 mov r4, #-1 @ "" "" "" ""
b86040a5
CM
148 add r0, sp, #(S_FRAME_SIZE + \stack_hole - 4)
149 SPFIX( addeq r0, r0, #4 )
150 str r1, [sp, #-4]! @ save the "real" r0 copied
ccea7a19
RK
151 @ from the exception stack
152
1da177e4
LT
153 mov r1, lr
154
155 @
156 @ We are now ready to fill in the remaining blanks on the stack:
157 @
158 @ r0 - sp_svc
159 @ r1 - lr_svc
160 @ r2 - lr_<exception>, already fixed up for correct return/restart
161 @ r3 - spsr_<exception>
162 @ r4 - orig_r0 (see pt_regs definition in ptrace.h)
163 @
164 stmia r5, {r0 - r4}
0d928b0b
UKK
165
166 asm_trace_hardirqs_off
1da177e4
LT
167 .endm
168
169 .align 5
170__dabt_svc:
ccea7a19 171 svc_entry
1da177e4
LT
172
173 @
174 @ get ready to re-enable interrupts if appropriate
175 @
176 mrs r9, cpsr
177 tst r3, #PSR_I_BIT
178 biceq r9, r9, #PSR_I_BIT
179
180 @
181 @ Call the processor-specific abort handler:
182 @
183 @ r2 - aborted context pc
184 @ r3 - aborted context cpsr
185 @
186 @ The abort handler must return the aborted address in r0, and
187 @ the fault status register in r1. r9 must be preserved.
188 @
48d7927b 189#ifdef MULTI_DABORT
1da177e4
LT
190 ldr r4, .LCprocfns
191 mov lr, pc
48d7927b 192 ldr pc, [r4, #PROCESSOR_DABT_FUNC]
1da177e4 193#else
48d7927b 194 bl CPU_DABORT_HANDLER
1da177e4
LT
195#endif
196
197 @
198 @ set desired IRQ state, then call main handler
199 @
200 msr cpsr_c, r9
201 mov r2, sp
202 bl do_DataAbort
203
204 @
205 @ IRQs off again before pulling preserved data off the stack
206 @
1ec42c0c 207 disable_irq
1da177e4
LT
208
209 @
210 @ restore SPSR and restart the instruction
211 @
b86040a5
CM
212 ldr r2, [sp, #S_PSR]
213 svc_exit r2 @ return from exception
c4c5716e 214 UNWIND(.fnend )
93ed3970 215ENDPROC(__dabt_svc)
1da177e4
LT
216
217 .align 5
218__irq_svc:
ccea7a19
RK
219 svc_entry
220
1da177e4 221#ifdef CONFIG_PREEMPT
706fdd9f
RK
222 get_thread_info tsk
223 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
224 add r7, r8, #1 @ increment it
225 str r7, [tsk, #TI_PREEMPT]
1da177e4 226#endif
ccea7a19 227
187a51ad 228 irq_handler
1da177e4 229#ifdef CONFIG_PREEMPT
28fab1a2 230 str r8, [tsk, #TI_PREEMPT] @ restore preempt count
706fdd9f 231 ldr r0, [tsk, #TI_FLAGS] @ get flags
28fab1a2
RK
232 teq r8, #0 @ if preempt count != 0
233 movne r0, #0 @ force flags to 0
1da177e4
LT
234 tst r0, #_TIF_NEED_RESCHED
235 blne svc_preempt
1da177e4 236#endif
b86040a5 237 ldr r4, [sp, #S_PSR] @ irqs are already disabled
7ad1bcb2 238#ifdef CONFIG_TRACE_IRQFLAGS
b86040a5 239 tst r4, #PSR_I_BIT
7ad1bcb2
RK
240 bleq trace_hardirqs_on
241#endif
b86040a5 242 svc_exit r4 @ return from exception
c4c5716e 243 UNWIND(.fnend )
93ed3970 244ENDPROC(__irq_svc)
1da177e4
LT
245
246 .ltorg
247
248#ifdef CONFIG_PREEMPT
249svc_preempt:
28fab1a2 250 mov r8, lr
1da177e4 2511: bl preempt_schedule_irq @ irq en/disable is done inside
706fdd9f 252 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
1da177e4 253 tst r0, #_TIF_NEED_RESCHED
28fab1a2 254 moveq pc, r8 @ go again
1da177e4
LT
255 b 1b
256#endif
257
258 .align 5
259__und_svc:
d30a0c8b
NP
260#ifdef CONFIG_KPROBES
261 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
262 @ it obviously needs free stack space which then will belong to
263 @ the saved context.
264 svc_entry 64
265#else
ccea7a19 266 svc_entry
d30a0c8b 267#endif
1da177e4
LT
268
269 @
270 @ call emulation code, which returns using r9 if it has emulated
271 @ the instruction, or the more conventional lr if we are to treat
272 @ this as a real undefined instruction
273 @
274 @ r0 - instruction
275 @
83e686ea 276#ifndef CONFIG_THUMB2_KERNEL
1da177e4 277 ldr r0, [r2, #-4]
83e686ea
CM
278#else
279 ldrh r0, [r2, #-2] @ Thumb instruction at LR - 2
280 and r9, r0, #0xf800
281 cmp r9, #0xe800 @ 32-bit instruction if xx >= 0
282 ldrhhs r9, [r2] @ bottom 16 bits
283 orrhs r0, r9, r0, lsl #16
284#endif
b86040a5 285 adr r9, BSYM(1f)
1da177e4
LT
286 bl call_fpe
287
288 mov r0, sp @ struct pt_regs *regs
289 bl do_undefinstr
290
291 @
292 @ IRQs off again before pulling preserved data off the stack
293 @
1ec42c0c 2941: disable_irq
1da177e4
LT
295
296 @
297 @ restore SPSR and restart the instruction
298 @
b86040a5
CM
299 ldr r2, [sp, #S_PSR] @ Get SVC cpsr
300 svc_exit r2 @ return from exception
c4c5716e 301 UNWIND(.fnend )
93ed3970 302ENDPROC(__und_svc)
1da177e4
LT
303
304 .align 5
305__pabt_svc:
ccea7a19 306 svc_entry
1da177e4
LT
307
308 @
309 @ re-enable interrupts if appropriate
310 @
311 mrs r9, cpsr
312 tst r3, #PSR_I_BIT
313 biceq r9, r9, #PSR_I_BIT
1da177e4 314
48d7927b 315 mov r0, r2 @ pass address of aborted instruction.
4fb28474 316#ifdef MULTI_PABORT
48d7927b
PB
317 ldr r4, .LCprocfns
318 mov lr, pc
319 ldr pc, [r4, #PROCESSOR_PABT_FUNC]
320#else
4fb28474 321 bl CPU_PABORT_HANDLER
48d7927b
PB
322#endif
323 msr cpsr_c, r9 @ Maybe enable interrupts
4fb28474 324 mov r2, sp @ regs
1da177e4
LT
325 bl do_PrefetchAbort @ call abort handler
326
327 @
328 @ IRQs off again before pulling preserved data off the stack
329 @
1ec42c0c 330 disable_irq
1da177e4
LT
331
332 @
333 @ restore SPSR and restart the instruction
334 @
b86040a5
CM
335 ldr r2, [sp, #S_PSR]
336 svc_exit r2 @ return from exception
c4c5716e 337 UNWIND(.fnend )
93ed3970 338ENDPROC(__pabt_svc)
1da177e4
LT
339
340 .align 5
49f680ea
RK
341.LCcralign:
342 .word cr_alignment
48d7927b 343#ifdef MULTI_DABORT
1da177e4
LT
344.LCprocfns:
345 .word processor
346#endif
347.LCfp:
348 .word fp_enter
1da177e4
LT
349
350/*
351 * User mode handlers
2dede2d8
NP
352 *
353 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
1da177e4 354 */
2dede2d8
NP
355
356#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
357#error "sizeof(struct pt_regs) must be a multiple of 8"
358#endif
359
ccea7a19 360 .macro usr_entry
c4c5716e
CM
361 UNWIND(.fnstart )
362 UNWIND(.cantunwind ) @ don't unwind the user space
ccea7a19 363 sub sp, sp, #S_FRAME_SIZE
b86040a5
CM
364 ARM( stmib sp, {r1 - r12} )
365 THUMB( stmia sp, {r0 - r12} )
ccea7a19
RK
366
367 ldmia r0, {r1 - r3}
368 add r0, sp, #S_PC @ here for interlock avoidance
369 mov r4, #-1 @ "" "" "" ""
370
371 str r1, [sp] @ save the "real" r0 copied
372 @ from the exception stack
1da177e4
LT
373
374 @
375 @ We are now ready to fill in the remaining blanks on the stack:
376 @
377 @ r2 - lr_<exception>, already fixed up for correct return/restart
378 @ r3 - spsr_<exception>
379 @ r4 - orig_r0 (see pt_regs definition in ptrace.h)
380 @
381 @ Also, separately save sp_usr and lr_usr
382 @
ccea7a19 383 stmia r0, {r2 - r4}
b86040a5
CM
384 ARM( stmdb r0, {sp, lr}^ )
385 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
1da177e4
LT
386
387 @
388 @ Enable the alignment trap while in kernel mode
389 @
49f680ea 390 alignment_trap r0
1da177e4
LT
391
392 @
393 @ Clear FP to mark the first stack frame
394 @
395 zero_fp
0d928b0b
UKK
396
397 asm_trace_hardirqs_off
1da177e4
LT
398 .endm
399
b49c0f24
NP
400 .macro kuser_cmpxchg_check
401#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
402#ifndef CONFIG_MMU
403#warning "NPTL on non MMU needs fixing"
404#else
405 @ Make sure our user space atomic helper is restarted
406 @ if it was interrupted in a critical region. Here we
407 @ perform a quick test inline since it should be false
408 @ 99.9999% of the time. The rest is done out of line.
409 cmp r2, #TASK_SIZE
410 blhs kuser_cmpxchg_fixup
411#endif
412#endif
413 .endm
414
1da177e4
LT
415 .align 5
416__dabt_usr:
ccea7a19 417 usr_entry
b49c0f24 418 kuser_cmpxchg_check
1da177e4
LT
419
420 @
421 @ Call the processor-specific abort handler:
422 @
423 @ r2 - aborted context pc
424 @ r3 - aborted context cpsr
425 @
426 @ The abort handler must return the aborted address in r0, and
427 @ the fault status register in r1.
428 @
48d7927b 429#ifdef MULTI_DABORT
1da177e4
LT
430 ldr r4, .LCprocfns
431 mov lr, pc
48d7927b 432 ldr pc, [r4, #PROCESSOR_DABT_FUNC]
1da177e4 433#else
48d7927b 434 bl CPU_DABORT_HANDLER
1da177e4
LT
435#endif
436
437 @
438 @ IRQs on, then call the main handler
439 @
1ec42c0c 440 enable_irq
1da177e4 441 mov r2, sp
b86040a5 442 adr lr, BSYM(ret_from_exception)
1da177e4 443 b do_DataAbort
c4c5716e 444 UNWIND(.fnend )
93ed3970 445ENDPROC(__dabt_usr)
1da177e4
LT
446
447 .align 5
448__irq_usr:
ccea7a19 449 usr_entry
b49c0f24 450 kuser_cmpxchg_check
1da177e4 451
706fdd9f 452 get_thread_info tsk
1da177e4 453#ifdef CONFIG_PREEMPT
706fdd9f
RK
454 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
455 add r7, r8, #1 @ increment it
456 str r7, [tsk, #TI_PREEMPT]
1da177e4 457#endif
ccea7a19 458
187a51ad 459 irq_handler
1da177e4 460#ifdef CONFIG_PREEMPT
706fdd9f
RK
461 ldr r0, [tsk, #TI_PREEMPT]
462 str r8, [tsk, #TI_PREEMPT]
1da177e4 463 teq r0, r7
b86040a5
CM
464 ARM( strne r0, [r0, -r0] )
465 THUMB( movne r0, #0 )
466 THUMB( strne r0, [r0] )
1da177e4 467#endif
7ad1bcb2
RK
468#ifdef CONFIG_TRACE_IRQFLAGS
469 bl trace_hardirqs_on
470#endif
ccea7a19 471
1da177e4
LT
472 mov why, #0
473 b ret_to_user
c4c5716e 474 UNWIND(.fnend )
93ed3970 475ENDPROC(__irq_usr)
1da177e4
LT
476
477 .ltorg
478
479 .align 5
480__und_usr:
ccea7a19 481 usr_entry
1da177e4 482
1da177e4
LT
483 @
484 @ fall through to the emulation code, which returns using r9 if
485 @ it has emulated the instruction, or the more conventional lr
486 @ if we are to treat this as a real undefined instruction
487 @
488 @ r0 - instruction
489 @
b86040a5
CM
490 adr r9, BSYM(ret_from_exception)
491 adr lr, BSYM(__und_usr_unknown)
cb170a45 492 tst r3, #PSR_T_BIT @ Thumb mode?
b86040a5 493 itet eq @ explicit IT needed for the 1f label
cb170a45
PB
494 subeq r4, r2, #4 @ ARM instr at LR - 4
495 subne r4, r2, #2 @ Thumb instr at LR - 2
4961: ldreqt r0, [r4]
26584853
CM
497#ifdef CONFIG_CPU_ENDIAN_BE8
498 reveq r0, r0 @ little endian instruction
499#endif
cb170a45
PB
500 beq call_fpe
501 @ Thumb instruction
502#if __LINUX_ARM_ARCH__ >= 7
b86040a5
CM
5032:
504 ARM( ldrht r5, [r4], #2 )
505 THUMB( ldrht r5, [r4] )
506 THUMB( add r4, r4, #2 )
cb170a45
PB
507 and r0, r5, #0xf800 @ mask bits 111x x... .... ....
508 cmp r0, #0xe800 @ 32bit instruction if xx != 0
509 blo __und_usr_unknown
5103: ldrht r0, [r4]
511 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
512 orr r0, r0, r5, lsl #16
513#else
514 b __und_usr_unknown
515#endif
c4c5716e 516 UNWIND(.fnend )
93ed3970 517ENDPROC(__und_usr)
cb170a45 518
1da177e4
LT
519 @
520 @ fallthrough to call_fpe
521 @
522
523/*
524 * The out of line fixup for the ldrt above.
525 */
4260415f 526 .pushsection .fixup, "ax"
cb170a45 5274: mov pc, r9
4260415f
RK
528 .popsection
529 .pushsection __ex_table,"a"
cb170a45
PB
530 .long 1b, 4b
531#if __LINUX_ARM_ARCH__ >= 7
532 .long 2b, 4b
533 .long 3b, 4b
534#endif
4260415f 535 .popsection
1da177e4
LT
536
537/*
538 * Check whether the instruction is a co-processor instruction.
539 * If yes, we need to call the relevant co-processor handler.
540 *
541 * Note that we don't do a full check here for the co-processor
542 * instructions; all instructions with bit 27 set are well
543 * defined. The only instructions that should fault are the
544 * co-processor instructions. However, we have to watch out
545 * for the ARM6/ARM7 SWI bug.
546 *
b5872db4
CM
547 * NEON is a special case that has to be handled here. Not all
548 * NEON instructions are co-processor instructions, so we have
549 * to make a special case of checking for them. Plus, there's
550 * five groups of them, so we have a table of mask/opcode pairs
551 * to check against, and if any match then we branch off into the
552 * NEON handler code.
553 *
1da177e4
LT
554 * Emulators may wish to make use of the following registers:
555 * r0 = instruction opcode.
556 * r2 = PC+4
db6ccbb6 557 * r9 = normal "successful" return address
1da177e4 558 * r10 = this threads thread_info structure.
db6ccbb6 559 * lr = unrecognised instruction return address
1da177e4 560 */
cb170a45
PB
561 @
562 @ Fall-through from Thumb-2 __und_usr
563 @
564#ifdef CONFIG_NEON
565 adr r6, .LCneon_thumb_opcodes
566 b 2f
567#endif
1da177e4 568call_fpe:
b5872db4 569#ifdef CONFIG_NEON
cb170a45 570 adr r6, .LCneon_arm_opcodes
b5872db4
CM
5712:
572 ldr r7, [r6], #4 @ mask value
573 cmp r7, #0 @ end mask?
574 beq 1f
575 and r8, r0, r7
576 ldr r7, [r6], #4 @ opcode bits matching in mask
577 cmp r8, r7 @ NEON instruction?
578 bne 2b
579 get_thread_info r10
580 mov r7, #1
581 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
582 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
583 b do_vfp @ let VFP handler handle this
5841:
585#endif
1da177e4 586 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
cb170a45 587 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
1da177e4
LT
588#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
589 and r8, r0, #0x0f000000 @ mask out op-code bits
590 teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)?
591#endif
592 moveq pc, lr
593 get_thread_info r10 @ get current thread
594 and r8, r0, #0x00000f00 @ mask out CP number
b86040a5 595 THUMB( lsr r8, r8, #8 )
1da177e4
LT
596 mov r7, #1
597 add r6, r10, #TI_USED_CP
b86040a5
CM
598 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
599 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
1da177e4
LT
600#ifdef CONFIG_IWMMXT
601 @ Test if we need to give access to iWMMXt coprocessors
602 ldr r5, [r10, #TI_FLAGS]
603 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
604 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
605 bcs iwmmxt_task_enable
606#endif
b86040a5
CM
607 ARM( add pc, pc, r8, lsr #6 )
608 THUMB( lsl r8, r8, #2 )
609 THUMB( add pc, r8 )
610 nop
611
a771fe6e 612 movw_pc lr @ CP#0
b86040a5
CM
613 W(b) do_fpe @ CP#1 (FPE)
614 W(b) do_fpe @ CP#2 (FPE)
a771fe6e 615 movw_pc lr @ CP#3
c17fad11
LB
616#ifdef CONFIG_CRUNCH
617 b crunch_task_enable @ CP#4 (MaverickCrunch)
618 b crunch_task_enable @ CP#5 (MaverickCrunch)
619 b crunch_task_enable @ CP#6 (MaverickCrunch)
620#else
a771fe6e
CM
621 movw_pc lr @ CP#4
622 movw_pc lr @ CP#5
623 movw_pc lr @ CP#6
c17fad11 624#endif
a771fe6e
CM
625 movw_pc lr @ CP#7
626 movw_pc lr @ CP#8
627 movw_pc lr @ CP#9
1da177e4 628#ifdef CONFIG_VFP
b86040a5
CM
629 W(b) do_vfp @ CP#10 (VFP)
630 W(b) do_vfp @ CP#11 (VFP)
1da177e4 631#else
a771fe6e
CM
632 movw_pc lr @ CP#10 (VFP)
633 movw_pc lr @ CP#11 (VFP)
1da177e4 634#endif
a771fe6e
CM
635 movw_pc lr @ CP#12
636 movw_pc lr @ CP#13
637 movw_pc lr @ CP#14 (Debug)
638 movw_pc lr @ CP#15 (Control)
1da177e4 639
b5872db4
CM
640#ifdef CONFIG_NEON
641 .align 6
642
cb170a45 643.LCneon_arm_opcodes:
b5872db4
CM
644 .word 0xfe000000 @ mask
645 .word 0xf2000000 @ opcode
646
647 .word 0xff100000 @ mask
648 .word 0xf4000000 @ opcode
649
cb170a45
PB
650 .word 0x00000000 @ mask
651 .word 0x00000000 @ opcode
652
653.LCneon_thumb_opcodes:
654 .word 0xef000000 @ mask
655 .word 0xef000000 @ opcode
656
657 .word 0xff100000 @ mask
658 .word 0xf9000000 @ opcode
659
b5872db4
CM
660 .word 0x00000000 @ mask
661 .word 0x00000000 @ opcode
662#endif
663
1da177e4 664do_fpe:
5d25ac03 665 enable_irq
1da177e4
LT
666 ldr r4, .LCfp
667 add r10, r10, #TI_FPSTATE @ r10 = workspace
668 ldr pc, [r4] @ Call FP module USR entry point
669
670/*
671 * The FP module is called with these registers set:
672 * r0 = instruction
673 * r2 = PC+4
674 * r9 = normal "successful" return address
675 * r10 = FP workspace
676 * lr = unrecognised FP instruction return address
677 */
678
124efc27 679 .pushsection .data
1da177e4 680ENTRY(fp_enter)
db6ccbb6 681 .word no_fp
124efc27 682 .popsection
1da177e4 683
83e686ea
CM
684ENTRY(no_fp)
685 mov pc, lr
686ENDPROC(no_fp)
db6ccbb6
RK
687
688__und_usr_unknown:
ecbab71c 689 enable_irq
1da177e4 690 mov r0, sp
b86040a5 691 adr lr, BSYM(ret_from_exception)
1da177e4 692 b do_undefinstr
93ed3970 693ENDPROC(__und_usr_unknown)
1da177e4
LT
694
695 .align 5
696__pabt_usr:
ccea7a19 697 usr_entry
1da177e4 698
48d7927b 699 mov r0, r2 @ pass address of aborted instruction.
4fb28474 700#ifdef MULTI_PABORT
48d7927b
PB
701 ldr r4, .LCprocfns
702 mov lr, pc
703 ldr pc, [r4, #PROCESSOR_PABT_FUNC]
704#else
4fb28474 705 bl CPU_PABORT_HANDLER
48d7927b 706#endif
1ec42c0c 707 enable_irq @ Enable interrupts
4fb28474 708 mov r2, sp @ regs
1da177e4 709 bl do_PrefetchAbort @ call abort handler
c4c5716e 710 UNWIND(.fnend )
1da177e4
LT
711 /* fall through */
712/*
713 * This is the return code to user mode for abort handlers
714 */
715ENTRY(ret_from_exception)
c4c5716e
CM
716 UNWIND(.fnstart )
717 UNWIND(.cantunwind )
1da177e4
LT
718 get_thread_info tsk
719 mov why, #0
720 b ret_to_user
c4c5716e 721 UNWIND(.fnend )
93ed3970
CM
722ENDPROC(__pabt_usr)
723ENDPROC(ret_from_exception)
1da177e4
LT
724
725/*
726 * Register switch for ARMv3 and ARMv4 processors
727 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
728 * previous and next are guaranteed not to be the same.
729 */
730ENTRY(__switch_to)
c4c5716e
CM
731 UNWIND(.fnstart )
732 UNWIND(.cantunwind )
1da177e4
LT
733 add ip, r1, #TI_CPU_SAVE
734 ldr r3, [r2, #TI_TP_VALUE]
b86040a5
CM
735 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
736 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
737 THUMB( str sp, [ip], #4 )
738 THUMB( str lr, [ip], #4 )
d6551e88
RK
739#ifdef CONFIG_MMU
740 ldr r6, [r2, #TI_CPU_DOMAIN]
afeb90ca 741#endif
4b0e07a5 742#if defined(CONFIG_HAS_TLS_REG)
2d2669b6 743 mcr p15, 0, r3, c13, c0, 3 @ set TLS register
4b0e07a5 744#elif !defined(CONFIG_TLS_REG_EMUL)
1da177e4 745 mov r4, #0xffff0fff
2d2669b6
NP
746 str r3, [r4, #-15] @ TLS val at 0xffff0ff0
747#endif
afeb90ca 748#ifdef CONFIG_MMU
1da177e4 749 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
1da177e4 750#endif
d6551e88
RK
751 mov r5, r0
752 add r4, r2, #TI_CPU_SAVE
753 ldr r0, =thread_notify_head
754 mov r1, #THREAD_NOTIFY_SWITCH
755 bl atomic_notifier_call_chain
b86040a5 756 THUMB( mov ip, r4 )
d6551e88 757 mov r0, r5
b86040a5
CM
758 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
759 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
760 THUMB( ldr sp, [ip], #4 )
761 THUMB( ldr pc, [ip] )
c4c5716e 762 UNWIND(.fnend )
93ed3970 763ENDPROC(__switch_to)
1da177e4
LT
764
765 __INIT
2d2669b6
NP
766
767/*
768 * User helpers.
769 *
770 * These are segment of kernel provided user code reachable from user space
771 * at a fixed address in kernel memory. This is used to provide user space
772 * with some operations which require kernel help because of unimplemented
773 * native feature and/or instructions in many ARM CPUs. The idea is for
774 * this code to be executed directly in user mode for best efficiency but
775 * which is too intimate with the kernel counter part to be left to user
776 * libraries. In fact this code might even differ from one CPU to another
777 * depending on the available instruction set and restrictions like on
778 * SMP systems. In other words, the kernel reserves the right to change
779 * this code as needed without warning. Only the entry points and their
780 * results are guaranteed to be stable.
781 *
782 * Each segment is 32-byte aligned and will be moved to the top of the high
783 * vector page. New segments (if ever needed) must be added in front of
784 * existing ones. This mechanism should be used only for things that are
785 * really small and justified, and not be abused freely.
786 *
787 * User space is expected to implement those things inline when optimizing
788 * for a processor that has the necessary native support, but only if such
789 * resulting binaries are already to be incompatible with earlier ARM
790 * processors due to the use of unsupported instructions other than what
791 * is provided here. In other words don't make binaries unable to run on
792 * earlier processors just for the sake of not using these kernel helpers
793 * if your compiled code is not going to use the new instructions for other
794 * purpose.
795 */
b86040a5 796 THUMB( .arm )
2d2669b6 797
ba9b5d76
NP
798 .macro usr_ret, reg
799#ifdef CONFIG_ARM_THUMB
800 bx \reg
801#else
802 mov pc, \reg
803#endif
804 .endm
805
2d2669b6
NP
806 .align 5
807 .globl __kuser_helper_start
808__kuser_helper_start:
809
7c612bfd
NP
810/*
811 * Reference prototype:
812 *
813 * void __kernel_memory_barrier(void)
814 *
815 * Input:
816 *
817 * lr = return address
818 *
819 * Output:
820 *
821 * none
822 *
823 * Clobbered:
824 *
b49c0f24 825 * none
7c612bfd
NP
826 *
827 * Definition and user space usage example:
828 *
829 * typedef void (__kernel_dmb_t)(void);
830 * #define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
831 *
832 * Apply any needed memory barrier to preserve consistency with data modified
833 * manually and __kuser_cmpxchg usage.
834 *
835 * This could be used as follows:
836 *
837 * #define __kernel_dmb() \
838 * asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
6896eec0 839 * : : : "r0", "lr","cc" )
7c612bfd
NP
840 */
841
842__kuser_memory_barrier: @ 0xffff0fa0
bac4e960 843 smp_dmb
ba9b5d76 844 usr_ret lr
7c612bfd
NP
845
846 .align 5
847
2d2669b6
NP
848/*
849 * Reference prototype:
850 *
851 * int __kernel_cmpxchg(int oldval, int newval, int *ptr)
852 *
853 * Input:
854 *
855 * r0 = oldval
856 * r1 = newval
857 * r2 = ptr
858 * lr = return address
859 *
860 * Output:
861 *
862 * r0 = returned value (zero or non-zero)
863 * C flag = set if r0 == 0, clear if r0 != 0
864 *
865 * Clobbered:
866 *
867 * r3, ip, flags
868 *
869 * Definition and user space usage example:
870 *
871 * typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
872 * #define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
873 *
874 * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
875 * Return zero if *ptr was changed or non-zero if no exchange happened.
876 * The C flag is also set if *ptr was changed to allow for assembly
877 * optimization in the calling code.
878 *
5964eae8
NP
879 * Notes:
880 *
881 * - This routine already includes memory barriers as needed.
882 *
2d2669b6
NP
883 * For example, a user space atomic_add implementation could look like this:
884 *
885 * #define atomic_add(ptr, val) \
886 * ({ register unsigned int *__ptr asm("r2") = (ptr); \
887 * register unsigned int __result asm("r1"); \
888 * asm volatile ( \
889 * "1: @ atomic_add\n\t" \
890 * "ldr r0, [r2]\n\t" \
891 * "mov r3, #0xffff0fff\n\t" \
892 * "add lr, pc, #4\n\t" \
893 * "add r1, r0, %2\n\t" \
894 * "add pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
895 * "bcc 1b" \
896 * : "=&r" (__result) \
897 * : "r" (__ptr), "rIL" (val) \
898 * : "r0","r3","ip","lr","cc","memory" ); \
899 * __result; })
900 */
901
902__kuser_cmpxchg: @ 0xffff0fc0
903
dcef1f63 904#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
2d2669b6 905
dcef1f63
NP
906 /*
907 * Poor you. No fast solution possible...
908 * The kernel itself must perform the operation.
909 * A special ghost syscall is used for that (see traps.c).
910 */
5e097445 911 stmfd sp!, {r7, lr}
cc20d429
RK
912 ldr r7, =1f @ it's 20 bits
913 swi __ARM_NR_cmpxchg
5e097445 914 ldmfd sp!, {r7, pc}
cc20d429 9151: .word __ARM_NR_cmpxchg
dcef1f63
NP
916
917#elif __LINUX_ARM_ARCH__ < 6
2d2669b6 918
b49c0f24
NP
919#ifdef CONFIG_MMU
920
2d2669b6 921 /*
b49c0f24
NP
922 * The only thing that can break atomicity in this cmpxchg
923 * implementation is either an IRQ or a data abort exception
924 * causing another process/thread to be scheduled in the middle
925 * of the critical sequence. To prevent this, code is added to
926 * the IRQ and data abort exception handlers to set the pc back
927 * to the beginning of the critical section if it is found to be
928 * within that critical section (see kuser_cmpxchg_fixup).
2d2669b6 929 */
b49c0f24
NP
9301: ldr r3, [r2] @ load current val
931 subs r3, r3, r0 @ compare with oldval
9322: streq r1, [r2] @ store newval if eq
933 rsbs r0, r3, #0 @ set return val and C flag
934 usr_ret lr
935
936 .text
937kuser_cmpxchg_fixup:
938 @ Called from kuser_cmpxchg_check macro.
939 @ r2 = address of interrupted insn (must be preserved).
940 @ sp = saved regs. r7 and r8 are clobbered.
941 @ 1b = first critical insn, 2b = last critical insn.
942 @ If r2 >= 1b and r2 <= 2b then saved pc_usr is set to 1b.
943 mov r7, #0xffff0fff
944 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
945 subs r8, r2, r7
946 rsbcss r8, r8, #(2b - 1b)
947 strcs r7, [sp, #S_PC]
948 mov pc, lr
949 .previous
950
49bca4c2
NP
951#else
952#warning "NPTL on non MMU needs fixing"
953 mov r0, #-1
954 adds r0, r0, #0
ba9b5d76 955 usr_ret lr
b49c0f24 956#endif
2d2669b6
NP
957
958#else
959
7511bce4 960 smp_dmb
b49c0f24 9611: ldrex r3, [r2]
2d2669b6
NP
962 subs r3, r3, r0
963 strexeq r3, r1, [r2]
b49c0f24
NP
964 teqeq r3, #1
965 beq 1b
2d2669b6 966 rsbs r0, r3, #0
b49c0f24 967 /* beware -- each __kuser slot must be 8 instructions max */
7c612bfd 968#ifdef CONFIG_SMP
b49c0f24
NP
969 b __kuser_memory_barrier
970#else
ba9b5d76 971 usr_ret lr
b49c0f24 972#endif
2d2669b6
NP
973
974#endif
975
976 .align 5
977
978/*
979 * Reference prototype:
980 *
981 * int __kernel_get_tls(void)
982 *
983 * Input:
984 *
985 * lr = return address
986 *
987 * Output:
988 *
989 * r0 = TLS value
990 *
991 * Clobbered:
992 *
b49c0f24 993 * none
2d2669b6
NP
994 *
995 * Definition and user space usage example:
996 *
997 * typedef int (__kernel_get_tls_t)(void);
998 * #define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
999 *
1000 * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
1001 *
1002 * This could be used as follows:
1003 *
1004 * #define __kernel_get_tls() \
1005 * ({ register unsigned int __val asm("r0"); \
1006 * asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
1007 * : "=r" (__val) : : "lr","cc" ); \
1008 * __val; })
1009 */
1010
1011__kuser_get_tls: @ 0xffff0fe0
1012
4b0e07a5 1013#if !defined(CONFIG_HAS_TLS_REG) && !defined(CONFIG_TLS_REG_EMUL)
2d2669b6 1014 ldr r0, [pc, #(16 - 8)] @ TLS stored at 0xffff0ff0
2d2669b6 1015#else
2d2669b6 1016 mrc p15, 0, r0, c13, c0, 3 @ read TLS register
2d2669b6 1017#endif
ba9b5d76 1018 usr_ret lr
2d2669b6
NP
1019
1020 .rep 5
1021 .word 0 @ pad up to __kuser_helper_version
1022 .endr
1023
1024/*
1025 * Reference declaration:
1026 *
1027 * extern unsigned int __kernel_helper_version;
1028 *
1029 * Definition and user space usage example:
1030 *
1031 * #define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
1032 *
1033 * User space may read this to determine the curent number of helpers
1034 * available.
1035 */
1036
1037__kuser_helper_version: @ 0xffff0ffc
1038 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
1039
1040 .globl __kuser_helper_end
1041__kuser_helper_end:
1042
b86040a5 1043 THUMB( .thumb )
2d2669b6 1044
1da177e4
LT
1045/*
1046 * Vector stubs.
1047 *
7933523d
RK
1048 * This code is copied to 0xffff0200 so we can use branches in the
1049 * vectors, rather than ldr's. Note that this code must not
1050 * exceed 0x300 bytes.
1da177e4
LT
1051 *
1052 * Common stub entry macro:
1053 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
ccea7a19
RK
1054 *
1055 * SP points to a minimal amount of processor-private memory, the address
1056 * of which is copied into r0 for the mode specific abort handler.
1da177e4 1057 */
b7ec4795 1058 .macro vector_stub, name, mode, correction=0
1da177e4
LT
1059 .align 5
1060
1061vector_\name:
1da177e4
LT
1062 .if \correction
1063 sub lr, lr, #\correction
1064 .endif
ccea7a19
RK
1065
1066 @
1067 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1068 @ (parent CPSR)
1069 @
1070 stmia sp, {r0, lr} @ save r0, lr
1da177e4 1071 mrs lr, spsr
ccea7a19
RK
1072 str lr, [sp, #8] @ save spsr
1073
1da177e4 1074 @
ccea7a19 1075 @ Prepare for SVC32 mode. IRQs remain disabled.
1da177e4 1076 @
ccea7a19 1077 mrs r0, cpsr
b86040a5 1078 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
ccea7a19 1079 msr spsr_cxsf, r0
1da177e4 1080
ccea7a19
RK
1081 @
1082 @ the branch table must immediately follow this code
1083 @
ccea7a19 1084 and lr, lr, #0x0f
b86040a5
CM
1085 THUMB( adr r0, 1f )
1086 THUMB( ldr lr, [r0, lr, lsl #2] )
b7ec4795 1087 mov r0, sp
b86040a5 1088 ARM( ldr lr, [pc, lr, lsl #2] )
ccea7a19 1089 movs pc, lr @ branch to handler in SVC mode
93ed3970 1090ENDPROC(vector_\name)
88987ef9
CM
1091
1092 .align 2
1093 @ handler addresses follow this label
10941:
1da177e4
LT
1095 .endm
1096
7933523d 1097 .globl __stubs_start
1da177e4
LT
1098__stubs_start:
1099/*
1100 * Interrupt dispatcher
1101 */
b7ec4795 1102 vector_stub irq, IRQ_MODE, 4
1da177e4
LT
1103
1104 .long __irq_usr @ 0 (USR_26 / USR_32)
1105 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1106 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1107 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1108 .long __irq_invalid @ 4
1109 .long __irq_invalid @ 5
1110 .long __irq_invalid @ 6
1111 .long __irq_invalid @ 7
1112 .long __irq_invalid @ 8
1113 .long __irq_invalid @ 9
1114 .long __irq_invalid @ a
1115 .long __irq_invalid @ b
1116 .long __irq_invalid @ c
1117 .long __irq_invalid @ d
1118 .long __irq_invalid @ e
1119 .long __irq_invalid @ f
1120
1121/*
1122 * Data abort dispatcher
1123 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1124 */
b7ec4795 1125 vector_stub dabt, ABT_MODE, 8
1da177e4
LT
1126
1127 .long __dabt_usr @ 0 (USR_26 / USR_32)
1128 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1129 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1130 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1131 .long __dabt_invalid @ 4
1132 .long __dabt_invalid @ 5
1133 .long __dabt_invalid @ 6
1134 .long __dabt_invalid @ 7
1135 .long __dabt_invalid @ 8
1136 .long __dabt_invalid @ 9
1137 .long __dabt_invalid @ a
1138 .long __dabt_invalid @ b
1139 .long __dabt_invalid @ c
1140 .long __dabt_invalid @ d
1141 .long __dabt_invalid @ e
1142 .long __dabt_invalid @ f
1143
1144/*
1145 * Prefetch abort dispatcher
1146 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1147 */
b7ec4795 1148 vector_stub pabt, ABT_MODE, 4
1da177e4
LT
1149
1150 .long __pabt_usr @ 0 (USR_26 / USR_32)
1151 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1152 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1153 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1154 .long __pabt_invalid @ 4
1155 .long __pabt_invalid @ 5
1156 .long __pabt_invalid @ 6
1157 .long __pabt_invalid @ 7
1158 .long __pabt_invalid @ 8
1159 .long __pabt_invalid @ 9
1160 .long __pabt_invalid @ a
1161 .long __pabt_invalid @ b
1162 .long __pabt_invalid @ c
1163 .long __pabt_invalid @ d
1164 .long __pabt_invalid @ e
1165 .long __pabt_invalid @ f
1166
1167/*
1168 * Undef instr entry dispatcher
1169 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1170 */
b7ec4795 1171 vector_stub und, UND_MODE
1da177e4
LT
1172
1173 .long __und_usr @ 0 (USR_26 / USR_32)
1174 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1175 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1176 .long __und_svc @ 3 (SVC_26 / SVC_32)
1177 .long __und_invalid @ 4
1178 .long __und_invalid @ 5
1179 .long __und_invalid @ 6
1180 .long __und_invalid @ 7
1181 .long __und_invalid @ 8
1182 .long __und_invalid @ 9
1183 .long __und_invalid @ a
1184 .long __und_invalid @ b
1185 .long __und_invalid @ c
1186 .long __und_invalid @ d
1187 .long __und_invalid @ e
1188 .long __und_invalid @ f
1189
1190 .align 5
1191
1192/*=============================================================================
1193 * Undefined FIQs
1194 *-----------------------------------------------------------------------------
1195 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1196 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1197 * Basically to switch modes, we *HAVE* to clobber one register... brain
1198 * damage alert! I don't think that we can execute any code in here in any
1199 * other mode than FIQ... Ok you can switch to another mode, but you can't
1200 * get out of that mode without clobbering one register.
1201 */
1202vector_fiq:
1203 disable_fiq
1204 subs pc, lr, #4
1205
1206/*=============================================================================
1207 * Address exception handler
1208 *-----------------------------------------------------------------------------
1209 * These aren't too critical.
1210 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1211 */
1212
1213vector_addrexcptn:
1214 b vector_addrexcptn
1215
1216/*
1217 * We group all the following data together to optimise
1218 * for CPUs with separate I & D caches.
1219 */
1220 .align 5
1221
1222.LCvswi:
1223 .word vector_swi
1224
7933523d 1225 .globl __stubs_end
1da177e4
LT
1226__stubs_end:
1227
7933523d 1228 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
1da177e4 1229
7933523d
RK
1230 .globl __vectors_start
1231__vectors_start:
b86040a5
CM
1232 ARM( swi SYS_ERROR0 )
1233 THUMB( svc #0 )
1234 THUMB( nop )
1235 W(b) vector_und + stubs_offset
1236 W(ldr) pc, .LCvswi + stubs_offset
1237 W(b) vector_pabt + stubs_offset
1238 W(b) vector_dabt + stubs_offset
1239 W(b) vector_addrexcptn + stubs_offset
1240 W(b) vector_irq + stubs_offset
1241 W(b) vector_fiq + stubs_offset
7933523d
RK
1242
1243 .globl __vectors_end
1244__vectors_end:
1da177e4
LT
1245
1246 .data
1247
1da177e4
LT
1248 .globl cr_alignment
1249 .globl cr_no_alignment
1250cr_alignment:
1251 .space 4
1252cr_no_alignment:
1253 .space 4