ARM: entry: consolidate trace_hardirqs_off into (svc|usr)_entry macros
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm / kernel / entry-armv.S
CommitLineData
1da177e4
LT
1/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
afeb90ca 6 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
1da177e4
LT
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
70b6f2b4
NP
14 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
1da177e4 16 */
1da177e4 17
f09b9979 18#include <asm/memory.h>
753790e7
RK
19#include <asm/glue-df.h>
20#include <asm/glue-pf.h>
1da177e4 21#include <asm/vfpmacros.h>
a09e64fb 22#include <mach/entry-macro.S>
d6551e88 23#include <asm/thread_notify.h>
c4c5716e 24#include <asm/unwind.h>
cc20d429 25#include <asm/unistd.h>
f159f4ed 26#include <asm/tls.h>
1da177e4
LT
27
28#include "entry-header.S"
cd544ce7 29#include <asm/entry-macro-multi.S>
1da177e4 30
187a51ad
RK
31/*
32 * Interrupt handling. Preserves r7, r8, r9
33 */
34 .macro irq_handler
52108641 35#ifdef CONFIG_MULTI_IRQ_HANDLER
36 ldr r5, =handle_arch_irq
37 mov r0, sp
38 ldr r5, [r5]
39 adr lr, BSYM(9997f)
40 teq r5, #0
41 movne pc, r5
37ee16ae 42#endif
cd544ce7 43 arch_irq_handler_default
f00ec48f 449997:
187a51ad
RK
45 .endm
46
ac8b9c1c 47 .macro pabt_helper
8b418616 48 @ PABORT handler takes fault address in r4
ac8b9c1c 49#ifdef MULTI_PABORT
0402bece 50 ldr ip, .LCprocfns
ac8b9c1c 51 mov lr, pc
0402bece 52 ldr pc, [ip, #PROCESSOR_PABT_FUNC]
ac8b9c1c
RK
53#else
54 bl CPU_PABORT_HANDLER
55#endif
56 .endm
57
58 .macro dabt_helper
b059bdc3
RK
59 mov r2, r4
60 mov r3, r5
ac8b9c1c
RK
61
62 @
63 @ Call the processor-specific abort handler:
64 @
65 @ r2 - aborted context pc
66 @ r3 - aborted context cpsr
67 @
68 @ The abort handler must return the aborted address in r0, and
69 @ the fault status register in r1. r9 must be preserved.
70 @
71#ifdef MULTI_DABORT
0402bece 72 ldr ip, .LCprocfns
ac8b9c1c 73 mov lr, pc
0402bece 74 ldr pc, [ip, #PROCESSOR_DABT_FUNC]
ac8b9c1c
RK
75#else
76 bl CPU_DABORT_HANDLER
77#endif
78 .endm
79
785d3cd2
NP
80#ifdef CONFIG_KPROBES
81 .section .kprobes.text,"ax",%progbits
82#else
83 .text
84#endif
85
1da177e4
LT
86/*
87 * Invalid mode handlers
88 */
ccea7a19
RK
89 .macro inv_entry, reason
90 sub sp, sp, #S_FRAME_SIZE
b86040a5
CM
91 ARM( stmib sp, {r1 - lr} )
92 THUMB( stmia sp, {r0 - r12} )
93 THUMB( str sp, [sp, #S_SP] )
94 THUMB( str lr, [sp, #S_LR] )
1da177e4
LT
95 mov r1, #\reason
96 .endm
97
98__pabt_invalid:
ccea7a19
RK
99 inv_entry BAD_PREFETCH
100 b common_invalid
93ed3970 101ENDPROC(__pabt_invalid)
1da177e4
LT
102
103__dabt_invalid:
ccea7a19
RK
104 inv_entry BAD_DATA
105 b common_invalid
93ed3970 106ENDPROC(__dabt_invalid)
1da177e4
LT
107
108__irq_invalid:
ccea7a19
RK
109 inv_entry BAD_IRQ
110 b common_invalid
93ed3970 111ENDPROC(__irq_invalid)
1da177e4
LT
112
113__und_invalid:
ccea7a19
RK
114 inv_entry BAD_UNDEFINSTR
115
116 @
117 @ XXX fall through to common_invalid
118 @
119
120@
121@ common_invalid - generic code for failed exception (re-entrant version of handlers)
122@
123common_invalid:
124 zero_fp
125
126 ldmia r0, {r4 - r6}
127 add r0, sp, #S_PC @ here for interlock avoidance
128 mov r7, #-1 @ "" "" "" ""
129 str r4, [sp] @ save preserved r0
130 stmia r0, {r5 - r7} @ lr_<exception>,
131 @ cpsr_<exception>, "old_r0"
1da177e4 132
1da177e4 133 mov r0, sp
1da177e4 134 b bad_mode
93ed3970 135ENDPROC(__und_invalid)
1da177e4
LT
136
137/*
138 * SVC mode handlers
139 */
2dede2d8
NP
140
141#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
142#define SPFIX(code...) code
143#else
144#define SPFIX(code...)
145#endif
146
d30a0c8b 147 .macro svc_entry, stack_hole=0
c4c5716e
CM
148 UNWIND(.fnstart )
149 UNWIND(.save {r0 - pc} )
b86040a5
CM
150 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
151#ifdef CONFIG_THUMB2_KERNEL
152 SPFIX( str r0, [sp] ) @ temporarily saved
153 SPFIX( mov r0, sp )
154 SPFIX( tst r0, #4 ) @ test original stack alignment
155 SPFIX( ldr r0, [sp] ) @ restored
156#else
2dede2d8 157 SPFIX( tst sp, #4 )
b86040a5
CM
158#endif
159 SPFIX( subeq sp, sp, #4 )
160 stmia sp, {r1 - r12}
ccea7a19 161
b059bdc3
RK
162 ldmia r0, {r3 - r5}
163 add r7, sp, #S_SP - 4 @ here for interlock avoidance
164 mov r6, #-1 @ "" "" "" ""
165 add r2, sp, #(S_FRAME_SIZE + \stack_hole - 4)
166 SPFIX( addeq r2, r2, #4 )
167 str r3, [sp, #-4]! @ save the "real" r0 copied
ccea7a19
RK
168 @ from the exception stack
169
b059bdc3 170 mov r3, lr
1da177e4
LT
171
172 @
173 @ We are now ready to fill in the remaining blanks on the stack:
174 @
b059bdc3
RK
175 @ r2 - sp_svc
176 @ r3 - lr_svc
177 @ r4 - lr_<exception>, already fixed up for correct return/restart
178 @ r5 - spsr_<exception>
179 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
1da177e4 180 @
b059bdc3 181 stmia r7, {r2 - r6}
1da177e4 182
02fe2845
RK
183#ifdef CONFIG_TRACE_IRQFLAGS
184 bl trace_hardirqs_off
185#endif
f2741b78 186 .endm
1da177e4 187
f2741b78
RK
188 .align 5
189__dabt_svc:
190 svc_entry
ac8b9c1c 191 dabt_helper
1da177e4
LT
192
193 @
02fe2845 194 @ call main handler
1da177e4 195 @
1da177e4
LT
196 mov r2, sp
197 bl do_DataAbort
198
199 @
200 @ IRQs off again before pulling preserved data off the stack
201 @
ac78884e 202 disable_irq_notrace
1da177e4
LT
203
204 @
205 @ restore SPSR and restart the instruction
206 @
b059bdc3 207 ldr r5, [sp, #S_PSR]
02fe2845
RK
208#ifdef CONFIG_TRACE_IRQFLAGS
209 tst r5, #PSR_I_BIT
210 bleq trace_hardirqs_on
211 tst r5, #PSR_I_BIT
212 blne trace_hardirqs_off
213#endif
b059bdc3 214 svc_exit r5 @ return from exception
c4c5716e 215 UNWIND(.fnend )
93ed3970 216ENDPROC(__dabt_svc)
1da177e4
LT
217
218 .align 5
219__irq_svc:
ccea7a19 220 svc_entry
187a51ad 221 irq_handler
1613cc11 222
1da177e4 223#ifdef CONFIG_PREEMPT
1613cc11
RK
224 get_thread_info tsk
225 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
706fdd9f 226 ldr r0, [tsk, #TI_FLAGS] @ get flags
28fab1a2
RK
227 teq r8, #0 @ if preempt count != 0
228 movne r0, #0 @ force flags to 0
1da177e4
LT
229 tst r0, #_TIF_NEED_RESCHED
230 blne svc_preempt
1da177e4 231#endif
b059bdc3 232 ldr r5, [sp, #S_PSR]
7ad1bcb2 233#ifdef CONFIG_TRACE_IRQFLAGS
fbab1c80
RK
234 @ The parent context IRQs must have been enabled to get here in
235 @ the first place, so there's no point checking the PSR I bit.
236 bl trace_hardirqs_on
7ad1bcb2 237#endif
b059bdc3 238 svc_exit r5 @ return from exception
c4c5716e 239 UNWIND(.fnend )
93ed3970 240ENDPROC(__irq_svc)
1da177e4
LT
241
242 .ltorg
243
244#ifdef CONFIG_PREEMPT
245svc_preempt:
28fab1a2 246 mov r8, lr
1da177e4 2471: bl preempt_schedule_irq @ irq en/disable is done inside
706fdd9f 248 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
1da177e4 249 tst r0, #_TIF_NEED_RESCHED
28fab1a2 250 moveq pc, r8 @ go again
1da177e4
LT
251 b 1b
252#endif
253
254 .align 5
255__und_svc:
d30a0c8b
NP
256#ifdef CONFIG_KPROBES
257 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
258 @ it obviously needs free stack space which then will belong to
259 @ the saved context.
260 svc_entry 64
261#else
ccea7a19 262 svc_entry
d30a0c8b 263#endif
1da177e4
LT
264 @
265 @ call emulation code, which returns using r9 if it has emulated
266 @ the instruction, or the more conventional lr if we are to treat
267 @ this as a real undefined instruction
268 @
269 @ r0 - instruction
270 @
83e686ea 271#ifndef CONFIG_THUMB2_KERNEL
b059bdc3 272 ldr r0, [r4, #-4]
83e686ea 273#else
b059bdc3 274 ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2
83e686ea
CM
275 and r9, r0, #0xf800
276 cmp r9, #0xe800 @ 32-bit instruction if xx >= 0
b059bdc3 277 ldrhhs r9, [r4] @ bottom 16 bits
83e686ea
CM
278 orrhs r0, r9, r0, lsl #16
279#endif
b86040a5 280 adr r9, BSYM(1f)
b059bdc3 281 mov r2, r4
1da177e4
LT
282 bl call_fpe
283
284 mov r0, sp @ struct pt_regs *regs
285 bl do_undefinstr
286
287 @
288 @ IRQs off again before pulling preserved data off the stack
289 @
ac78884e 2901: disable_irq_notrace
1da177e4
LT
291
292 @
293 @ restore SPSR and restart the instruction
294 @
b059bdc3 295 ldr r5, [sp, #S_PSR] @ Get SVC cpsr
df295df6
RK
296#ifdef CONFIG_TRACE_IRQFLAGS
297 tst r5, #PSR_I_BIT
298 bleq trace_hardirqs_on
299 tst r5, #PSR_I_BIT
300 blne trace_hardirqs_off
301#endif
b059bdc3 302 svc_exit r5 @ return from exception
c4c5716e 303 UNWIND(.fnend )
93ed3970 304ENDPROC(__und_svc)
1da177e4
LT
305
306 .align 5
307__pabt_svc:
ccea7a19 308 svc_entry
ac8b9c1c 309 pabt_helper
4fb28474 310 mov r2, sp @ regs
1da177e4
LT
311 bl do_PrefetchAbort @ call abort handler
312
313 @
314 @ IRQs off again before pulling preserved data off the stack
315 @
ac78884e 316 disable_irq_notrace
1da177e4
LT
317
318 @
319 @ restore SPSR and restart the instruction
320 @
b059bdc3 321 ldr r5, [sp, #S_PSR]
02fe2845
RK
322#ifdef CONFIG_TRACE_IRQFLAGS
323 tst r5, #PSR_I_BIT
324 bleq trace_hardirqs_on
325 tst r5, #PSR_I_BIT
326 blne trace_hardirqs_off
327#endif
b059bdc3 328 svc_exit r5 @ return from exception
c4c5716e 329 UNWIND(.fnend )
93ed3970 330ENDPROC(__pabt_svc)
1da177e4
LT
331
332 .align 5
49f680ea
RK
333.LCcralign:
334 .word cr_alignment
48d7927b 335#ifdef MULTI_DABORT
1da177e4
LT
336.LCprocfns:
337 .word processor
338#endif
339.LCfp:
340 .word fp_enter
1da177e4
LT
341
342/*
343 * User mode handlers
2dede2d8
NP
344 *
345 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
1da177e4 346 */
2dede2d8
NP
347
348#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
349#error "sizeof(struct pt_regs) must be a multiple of 8"
350#endif
351
ccea7a19 352 .macro usr_entry
c4c5716e
CM
353 UNWIND(.fnstart )
354 UNWIND(.cantunwind ) @ don't unwind the user space
ccea7a19 355 sub sp, sp, #S_FRAME_SIZE
b86040a5
CM
356 ARM( stmib sp, {r1 - r12} )
357 THUMB( stmia sp, {r0 - r12} )
ccea7a19 358
b059bdc3 359 ldmia r0, {r3 - r5}
ccea7a19 360 add r0, sp, #S_PC @ here for interlock avoidance
b059bdc3 361 mov r6, #-1 @ "" "" "" ""
ccea7a19 362
b059bdc3 363 str r3, [sp] @ save the "real" r0 copied
ccea7a19 364 @ from the exception stack
1da177e4
LT
365
366 @
367 @ We are now ready to fill in the remaining blanks on the stack:
368 @
b059bdc3
RK
369 @ r4 - lr_<exception>, already fixed up for correct return/restart
370 @ r5 - spsr_<exception>
371 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
1da177e4
LT
372 @
373 @ Also, separately save sp_usr and lr_usr
374 @
b059bdc3 375 stmia r0, {r4 - r6}
b86040a5
CM
376 ARM( stmdb r0, {sp, lr}^ )
377 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
1da177e4
LT
378
379 @
380 @ Enable the alignment trap while in kernel mode
381 @
49f680ea 382 alignment_trap r0
1da177e4
LT
383
384 @
385 @ Clear FP to mark the first stack frame
386 @
387 zero_fp
f2741b78
RK
388
389#ifdef CONFIG_IRQSOFF_TRACER
390 bl trace_hardirqs_off
391#endif
1da177e4
LT
392 .endm
393
b49c0f24
NP
394 .macro kuser_cmpxchg_check
395#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
396#ifndef CONFIG_MMU
397#warning "NPTL on non MMU needs fixing"
398#else
399 @ Make sure our user space atomic helper is restarted
400 @ if it was interrupted in a critical region. Here we
401 @ perform a quick test inline since it should be false
402 @ 99.9999% of the time. The rest is done out of line.
b059bdc3 403 cmp r4, #TASK_SIZE
b49c0f24
NP
404 blhs kuser_cmpxchg_fixup
405#endif
406#endif
407 .endm
408
1da177e4
LT
409 .align 5
410__dabt_usr:
ccea7a19 411 usr_entry
b49c0f24 412 kuser_cmpxchg_check
ac8b9c1c 413 dabt_helper
1da177e4 414
1da177e4 415 mov r2, sp
b86040a5 416 adr lr, BSYM(ret_from_exception)
1da177e4 417 b do_DataAbort
c4c5716e 418 UNWIND(.fnend )
93ed3970 419ENDPROC(__dabt_usr)
1da177e4
LT
420
421 .align 5
422__irq_usr:
ccea7a19 423 usr_entry
bc089602 424 kuser_cmpxchg_check
187a51ad 425 irq_handler
1613cc11 426 get_thread_info tsk
1da177e4 427 mov why, #0
9fc2552a 428 b ret_to_user_from_irq
c4c5716e 429 UNWIND(.fnend )
93ed3970 430ENDPROC(__irq_usr)
1da177e4
LT
431
432 .ltorg
433
434 .align 5
435__und_usr:
ccea7a19 436 usr_entry
bc089602 437
b059bdc3
RK
438 mov r2, r4
439 mov r3, r5
1da177e4 440
1da177e4
LT
441 @
442 @ fall through to the emulation code, which returns using r9 if
443 @ it has emulated the instruction, or the more conventional lr
444 @ if we are to treat this as a real undefined instruction
445 @
446 @ r0 - instruction
447 @
b86040a5
CM
448 adr r9, BSYM(ret_from_exception)
449 adr lr, BSYM(__und_usr_unknown)
cb170a45 450 tst r3, #PSR_T_BIT @ Thumb mode?
b86040a5 451 itet eq @ explicit IT needed for the 1f label
cb170a45
PB
452 subeq r4, r2, #4 @ ARM instr at LR - 4
453 subne r4, r2, #2 @ Thumb instr at LR - 2
4541: ldreqt r0, [r4]
26584853
CM
455#ifdef CONFIG_CPU_ENDIAN_BE8
456 reveq r0, r0 @ little endian instruction
457#endif
cb170a45
PB
458 beq call_fpe
459 @ Thumb instruction
460#if __LINUX_ARM_ARCH__ >= 7
b86040a5
CM
4612:
462 ARM( ldrht r5, [r4], #2 )
463 THUMB( ldrht r5, [r4] )
464 THUMB( add r4, r4, #2 )
cb170a45
PB
465 and r0, r5, #0xf800 @ mask bits 111x x... .... ....
466 cmp r0, #0xe800 @ 32bit instruction if xx != 0
467 blo __und_usr_unknown
4683: ldrht r0, [r4]
469 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
470 orr r0, r0, r5, lsl #16
471#else
472 b __und_usr_unknown
473#endif
c4c5716e 474 UNWIND(.fnend )
93ed3970 475ENDPROC(__und_usr)
cb170a45 476
1da177e4
LT
477 @
478 @ fallthrough to call_fpe
479 @
480
481/*
482 * The out of line fixup for the ldrt above.
483 */
4260415f 484 .pushsection .fixup, "ax"
cb170a45 4854: mov pc, r9
4260415f
RK
486 .popsection
487 .pushsection __ex_table,"a"
cb170a45
PB
488 .long 1b, 4b
489#if __LINUX_ARM_ARCH__ >= 7
490 .long 2b, 4b
491 .long 3b, 4b
492#endif
4260415f 493 .popsection
1da177e4
LT
494
495/*
496 * Check whether the instruction is a co-processor instruction.
497 * If yes, we need to call the relevant co-processor handler.
498 *
499 * Note that we don't do a full check here for the co-processor
500 * instructions; all instructions with bit 27 set are well
501 * defined. The only instructions that should fault are the
502 * co-processor instructions. However, we have to watch out
503 * for the ARM6/ARM7 SWI bug.
504 *
b5872db4
CM
505 * NEON is a special case that has to be handled here. Not all
506 * NEON instructions are co-processor instructions, so we have
507 * to make a special case of checking for them. Plus, there's
508 * five groups of them, so we have a table of mask/opcode pairs
509 * to check against, and if any match then we branch off into the
510 * NEON handler code.
511 *
1da177e4
LT
512 * Emulators may wish to make use of the following registers:
513 * r0 = instruction opcode.
514 * r2 = PC+4
db6ccbb6 515 * r9 = normal "successful" return address
1da177e4 516 * r10 = this threads thread_info structure.
db6ccbb6 517 * lr = unrecognised instruction return address
1da177e4 518 */
cb170a45
PB
519 @
520 @ Fall-through from Thumb-2 __und_usr
521 @
522#ifdef CONFIG_NEON
523 adr r6, .LCneon_thumb_opcodes
524 b 2f
525#endif
1da177e4 526call_fpe:
b5872db4 527#ifdef CONFIG_NEON
cb170a45 528 adr r6, .LCneon_arm_opcodes
b5872db4
CM
5292:
530 ldr r7, [r6], #4 @ mask value
531 cmp r7, #0 @ end mask?
532 beq 1f
533 and r8, r0, r7
534 ldr r7, [r6], #4 @ opcode bits matching in mask
535 cmp r8, r7 @ NEON instruction?
536 bne 2b
537 get_thread_info r10
538 mov r7, #1
539 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
540 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
541 b do_vfp @ let VFP handler handle this
5421:
543#endif
1da177e4 544 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
cb170a45 545 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
1da177e4
LT
546#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
547 and r8, r0, #0x0f000000 @ mask out op-code bits
548 teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)?
549#endif
550 moveq pc, lr
551 get_thread_info r10 @ get current thread
552 and r8, r0, #0x00000f00 @ mask out CP number
b86040a5 553 THUMB( lsr r8, r8, #8 )
1da177e4
LT
554 mov r7, #1
555 add r6, r10, #TI_USED_CP
b86040a5
CM
556 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
557 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
1da177e4
LT
558#ifdef CONFIG_IWMMXT
559 @ Test if we need to give access to iWMMXt coprocessors
560 ldr r5, [r10, #TI_FLAGS]
561 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
562 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
563 bcs iwmmxt_task_enable
564#endif
b86040a5
CM
565 ARM( add pc, pc, r8, lsr #6 )
566 THUMB( lsl r8, r8, #2 )
567 THUMB( add pc, r8 )
568 nop
569
a771fe6e 570 movw_pc lr @ CP#0
b86040a5
CM
571 W(b) do_fpe @ CP#1 (FPE)
572 W(b) do_fpe @ CP#2 (FPE)
a771fe6e 573 movw_pc lr @ CP#3
c17fad11
LB
574#ifdef CONFIG_CRUNCH
575 b crunch_task_enable @ CP#4 (MaverickCrunch)
576 b crunch_task_enable @ CP#5 (MaverickCrunch)
577 b crunch_task_enable @ CP#6 (MaverickCrunch)
578#else
a771fe6e
CM
579 movw_pc lr @ CP#4
580 movw_pc lr @ CP#5
581 movw_pc lr @ CP#6
c17fad11 582#endif
a771fe6e
CM
583 movw_pc lr @ CP#7
584 movw_pc lr @ CP#8
585 movw_pc lr @ CP#9
1da177e4 586#ifdef CONFIG_VFP
b86040a5
CM
587 W(b) do_vfp @ CP#10 (VFP)
588 W(b) do_vfp @ CP#11 (VFP)
1da177e4 589#else
a771fe6e
CM
590 movw_pc lr @ CP#10 (VFP)
591 movw_pc lr @ CP#11 (VFP)
1da177e4 592#endif
a771fe6e
CM
593 movw_pc lr @ CP#12
594 movw_pc lr @ CP#13
595 movw_pc lr @ CP#14 (Debug)
596 movw_pc lr @ CP#15 (Control)
1da177e4 597
b5872db4
CM
598#ifdef CONFIG_NEON
599 .align 6
600
cb170a45 601.LCneon_arm_opcodes:
b5872db4
CM
602 .word 0xfe000000 @ mask
603 .word 0xf2000000 @ opcode
604
605 .word 0xff100000 @ mask
606 .word 0xf4000000 @ opcode
607
cb170a45
PB
608 .word 0x00000000 @ mask
609 .word 0x00000000 @ opcode
610
611.LCneon_thumb_opcodes:
612 .word 0xef000000 @ mask
613 .word 0xef000000 @ opcode
614
615 .word 0xff100000 @ mask
616 .word 0xf9000000 @ opcode
617
b5872db4
CM
618 .word 0x00000000 @ mask
619 .word 0x00000000 @ opcode
620#endif
621
1da177e4 622do_fpe:
5d25ac03 623 enable_irq
1da177e4
LT
624 ldr r4, .LCfp
625 add r10, r10, #TI_FPSTATE @ r10 = workspace
626 ldr pc, [r4] @ Call FP module USR entry point
627
628/*
629 * The FP module is called with these registers set:
630 * r0 = instruction
631 * r2 = PC+4
632 * r9 = normal "successful" return address
633 * r10 = FP workspace
634 * lr = unrecognised FP instruction return address
635 */
636
124efc27 637 .pushsection .data
1da177e4 638ENTRY(fp_enter)
db6ccbb6 639 .word no_fp
124efc27 640 .popsection
1da177e4 641
83e686ea
CM
642ENTRY(no_fp)
643 mov pc, lr
644ENDPROC(no_fp)
db6ccbb6
RK
645
646__und_usr_unknown:
ecbab71c 647 enable_irq
1da177e4 648 mov r0, sp
b86040a5 649 adr lr, BSYM(ret_from_exception)
1da177e4 650 b do_undefinstr
93ed3970 651ENDPROC(__und_usr_unknown)
1da177e4
LT
652
653 .align 5
654__pabt_usr:
ccea7a19 655 usr_entry
ac8b9c1c 656 pabt_helper
4fb28474 657 mov r2, sp @ regs
1da177e4 658 bl do_PrefetchAbort @ call abort handler
c4c5716e 659 UNWIND(.fnend )
1da177e4
LT
660 /* fall through */
661/*
662 * This is the return code to user mode for abort handlers
663 */
664ENTRY(ret_from_exception)
c4c5716e
CM
665 UNWIND(.fnstart )
666 UNWIND(.cantunwind )
1da177e4
LT
667 get_thread_info tsk
668 mov why, #0
669 b ret_to_user
c4c5716e 670 UNWIND(.fnend )
93ed3970
CM
671ENDPROC(__pabt_usr)
672ENDPROC(ret_from_exception)
1da177e4
LT
673
674/*
675 * Register switch for ARMv3 and ARMv4 processors
676 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
677 * previous and next are guaranteed not to be the same.
678 */
679ENTRY(__switch_to)
c4c5716e
CM
680 UNWIND(.fnstart )
681 UNWIND(.cantunwind )
1da177e4
LT
682 add ip, r1, #TI_CPU_SAVE
683 ldr r3, [r2, #TI_TP_VALUE]
b86040a5
CM
684 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
685 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
686 THUMB( str sp, [ip], #4 )
687 THUMB( str lr, [ip], #4 )
247055aa 688#ifdef CONFIG_CPU_USE_DOMAINS
d6551e88 689 ldr r6, [r2, #TI_CPU_DOMAIN]
afeb90ca 690#endif
f159f4ed 691 set_tls r3, r4, r5
df0698be
NP
692#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
693 ldr r7, [r2, #TI_TASK]
694 ldr r8, =__stack_chk_guard
695 ldr r7, [r7, #TSK_STACK_CANARY]
696#endif
247055aa 697#ifdef CONFIG_CPU_USE_DOMAINS
1da177e4 698 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
1da177e4 699#endif
d6551e88
RK
700 mov r5, r0
701 add r4, r2, #TI_CPU_SAVE
702 ldr r0, =thread_notify_head
703 mov r1, #THREAD_NOTIFY_SWITCH
704 bl atomic_notifier_call_chain
df0698be
NP
705#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
706 str r7, [r8]
707#endif
b86040a5 708 THUMB( mov ip, r4 )
d6551e88 709 mov r0, r5
b86040a5
CM
710 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
711 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
712 THUMB( ldr sp, [ip], #4 )
713 THUMB( ldr pc, [ip] )
c4c5716e 714 UNWIND(.fnend )
93ed3970 715ENDPROC(__switch_to)
1da177e4
LT
716
717 __INIT
2d2669b6
NP
718
719/*
720 * User helpers.
721 *
722 * These are segment of kernel provided user code reachable from user space
723 * at a fixed address in kernel memory. This is used to provide user space
724 * with some operations which require kernel help because of unimplemented
725 * native feature and/or instructions in many ARM CPUs. The idea is for
726 * this code to be executed directly in user mode for best efficiency but
727 * which is too intimate with the kernel counter part to be left to user
728 * libraries. In fact this code might even differ from one CPU to another
729 * depending on the available instruction set and restrictions like on
730 * SMP systems. In other words, the kernel reserves the right to change
731 * this code as needed without warning. Only the entry points and their
732 * results are guaranteed to be stable.
733 *
734 * Each segment is 32-byte aligned and will be moved to the top of the high
735 * vector page. New segments (if ever needed) must be added in front of
736 * existing ones. This mechanism should be used only for things that are
737 * really small and justified, and not be abused freely.
738 *
739 * User space is expected to implement those things inline when optimizing
740 * for a processor that has the necessary native support, but only if such
741 * resulting binaries are already to be incompatible with earlier ARM
742 * processors due to the use of unsupported instructions other than what
743 * is provided here. In other words don't make binaries unable to run on
744 * earlier processors just for the sake of not using these kernel helpers
745 * if your compiled code is not going to use the new instructions for other
746 * purpose.
747 */
b86040a5 748 THUMB( .arm )
2d2669b6 749
ba9b5d76
NP
750 .macro usr_ret, reg
751#ifdef CONFIG_ARM_THUMB
752 bx \reg
753#else
754 mov pc, \reg
755#endif
756 .endm
757
2d2669b6
NP
758 .align 5
759 .globl __kuser_helper_start
760__kuser_helper_start:
761
7c612bfd
NP
762/*
763 * Reference prototype:
764 *
765 * void __kernel_memory_barrier(void)
766 *
767 * Input:
768 *
769 * lr = return address
770 *
771 * Output:
772 *
773 * none
774 *
775 * Clobbered:
776 *
b49c0f24 777 * none
7c612bfd
NP
778 *
779 * Definition and user space usage example:
780 *
781 * typedef void (__kernel_dmb_t)(void);
782 * #define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
783 *
784 * Apply any needed memory barrier to preserve consistency with data modified
785 * manually and __kuser_cmpxchg usage.
786 *
787 * This could be used as follows:
788 *
789 * #define __kernel_dmb() \
790 * asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
6896eec0 791 * : : : "r0", "lr","cc" )
7c612bfd
NP
792 */
793
794__kuser_memory_barrier: @ 0xffff0fa0
ed3768a8 795 smp_dmb arm
ba9b5d76 796 usr_ret lr
7c612bfd
NP
797
798 .align 5
799
2d2669b6
NP
800/*
801 * Reference prototype:
802 *
803 * int __kernel_cmpxchg(int oldval, int newval, int *ptr)
804 *
805 * Input:
806 *
807 * r0 = oldval
808 * r1 = newval
809 * r2 = ptr
810 * lr = return address
811 *
812 * Output:
813 *
814 * r0 = returned value (zero or non-zero)
815 * C flag = set if r0 == 0, clear if r0 != 0
816 *
817 * Clobbered:
818 *
819 * r3, ip, flags
820 *
821 * Definition and user space usage example:
822 *
823 * typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
824 * #define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
825 *
826 * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
827 * Return zero if *ptr was changed or non-zero if no exchange happened.
828 * The C flag is also set if *ptr was changed to allow for assembly
829 * optimization in the calling code.
830 *
5964eae8
NP
831 * Notes:
832 *
833 * - This routine already includes memory barriers as needed.
834 *
2d2669b6
NP
835 * For example, a user space atomic_add implementation could look like this:
836 *
837 * #define atomic_add(ptr, val) \
838 * ({ register unsigned int *__ptr asm("r2") = (ptr); \
839 * register unsigned int __result asm("r1"); \
840 * asm volatile ( \
841 * "1: @ atomic_add\n\t" \
842 * "ldr r0, [r2]\n\t" \
843 * "mov r3, #0xffff0fff\n\t" \
844 * "add lr, pc, #4\n\t" \
845 * "add r1, r0, %2\n\t" \
846 * "add pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
847 * "bcc 1b" \
848 * : "=&r" (__result) \
849 * : "r" (__ptr), "rIL" (val) \
850 * : "r0","r3","ip","lr","cc","memory" ); \
851 * __result; })
852 */
853
854__kuser_cmpxchg: @ 0xffff0fc0
855
dcef1f63 856#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
2d2669b6 857
dcef1f63
NP
858 /*
859 * Poor you. No fast solution possible...
860 * The kernel itself must perform the operation.
861 * A special ghost syscall is used for that (see traps.c).
862 */
5e097445 863 stmfd sp!, {r7, lr}
55afd264 864 ldr r7, 1f @ it's 20 bits
cc20d429 865 swi __ARM_NR_cmpxchg
5e097445 866 ldmfd sp!, {r7, pc}
cc20d429 8671: .word __ARM_NR_cmpxchg
dcef1f63
NP
868
869#elif __LINUX_ARM_ARCH__ < 6
2d2669b6 870
b49c0f24
NP
871#ifdef CONFIG_MMU
872
2d2669b6 873 /*
b49c0f24
NP
874 * The only thing that can break atomicity in this cmpxchg
875 * implementation is either an IRQ or a data abort exception
876 * causing another process/thread to be scheduled in the middle
877 * of the critical sequence. To prevent this, code is added to
878 * the IRQ and data abort exception handlers to set the pc back
879 * to the beginning of the critical section if it is found to be
880 * within that critical section (see kuser_cmpxchg_fixup).
2d2669b6 881 */
b49c0f24
NP
8821: ldr r3, [r2] @ load current val
883 subs r3, r3, r0 @ compare with oldval
8842: streq r1, [r2] @ store newval if eq
885 rsbs r0, r3, #0 @ set return val and C flag
886 usr_ret lr
887
888 .text
889kuser_cmpxchg_fixup:
890 @ Called from kuser_cmpxchg_check macro.
b059bdc3 891 @ r4 = address of interrupted insn (must be preserved).
b49c0f24
NP
892 @ sp = saved regs. r7 and r8 are clobbered.
893 @ 1b = first critical insn, 2b = last critical insn.
b059bdc3 894 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
b49c0f24
NP
895 mov r7, #0xffff0fff
896 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
b059bdc3 897 subs r8, r4, r7
b49c0f24
NP
898 rsbcss r8, r8, #(2b - 1b)
899 strcs r7, [sp, #S_PC]
900 mov pc, lr
901 .previous
902
49bca4c2
NP
903#else
904#warning "NPTL on non MMU needs fixing"
905 mov r0, #-1
906 adds r0, r0, #0
ba9b5d76 907 usr_ret lr
b49c0f24 908#endif
2d2669b6
NP
909
910#else
911
ed3768a8 912 smp_dmb arm
b49c0f24 9131: ldrex r3, [r2]
2d2669b6
NP
914 subs r3, r3, r0
915 strexeq r3, r1, [r2]
b49c0f24
NP
916 teqeq r3, #1
917 beq 1b
2d2669b6 918 rsbs r0, r3, #0
b49c0f24 919 /* beware -- each __kuser slot must be 8 instructions max */
f00ec48f
RK
920 ALT_SMP(b __kuser_memory_barrier)
921 ALT_UP(usr_ret lr)
2d2669b6
NP
922
923#endif
924
925 .align 5
926
927/*
928 * Reference prototype:
929 *
930 * int __kernel_get_tls(void)
931 *
932 * Input:
933 *
934 * lr = return address
935 *
936 * Output:
937 *
938 * r0 = TLS value
939 *
940 * Clobbered:
941 *
b49c0f24 942 * none
2d2669b6
NP
943 *
944 * Definition and user space usage example:
945 *
946 * typedef int (__kernel_get_tls_t)(void);
947 * #define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
948 *
949 * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
950 *
951 * This could be used as follows:
952 *
953 * #define __kernel_get_tls() \
954 * ({ register unsigned int __val asm("r0"); \
955 * asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
956 * : "=r" (__val) : : "lr","cc" ); \
957 * __val; })
958 */
959
960__kuser_get_tls: @ 0xffff0fe0
f159f4ed 961 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
ba9b5d76 962 usr_ret lr
f159f4ed
TL
963 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
964 .rep 4
965 .word 0 @ 0xffff0ff0 software TLS value, then
966 .endr @ pad up to __kuser_helper_version
2d2669b6
NP
967
968/*
969 * Reference declaration:
970 *
971 * extern unsigned int __kernel_helper_version;
972 *
973 * Definition and user space usage example:
974 *
975 * #define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
976 *
977 * User space may read this to determine the curent number of helpers
978 * available.
979 */
980
981__kuser_helper_version: @ 0xffff0ffc
982 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
983
984 .globl __kuser_helper_end
985__kuser_helper_end:
986
b86040a5 987 THUMB( .thumb )
2d2669b6 988
1da177e4
LT
989/*
990 * Vector stubs.
991 *
7933523d
RK
992 * This code is copied to 0xffff0200 so we can use branches in the
993 * vectors, rather than ldr's. Note that this code must not
994 * exceed 0x300 bytes.
1da177e4
LT
995 *
996 * Common stub entry macro:
997 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
ccea7a19
RK
998 *
999 * SP points to a minimal amount of processor-private memory, the address
1000 * of which is copied into r0 for the mode specific abort handler.
1da177e4 1001 */
b7ec4795 1002 .macro vector_stub, name, mode, correction=0
1da177e4
LT
1003 .align 5
1004
1005vector_\name:
1da177e4
LT
1006 .if \correction
1007 sub lr, lr, #\correction
1008 .endif
ccea7a19
RK
1009
1010 @
1011 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1012 @ (parent CPSR)
1013 @
1014 stmia sp, {r0, lr} @ save r0, lr
1da177e4 1015 mrs lr, spsr
ccea7a19
RK
1016 str lr, [sp, #8] @ save spsr
1017
1da177e4 1018 @
ccea7a19 1019 @ Prepare for SVC32 mode. IRQs remain disabled.
1da177e4 1020 @
ccea7a19 1021 mrs r0, cpsr
b86040a5 1022 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
ccea7a19 1023 msr spsr_cxsf, r0
1da177e4 1024
ccea7a19
RK
1025 @
1026 @ the branch table must immediately follow this code
1027 @
ccea7a19 1028 and lr, lr, #0x0f
b86040a5
CM
1029 THUMB( adr r0, 1f )
1030 THUMB( ldr lr, [r0, lr, lsl #2] )
b7ec4795 1031 mov r0, sp
b86040a5 1032 ARM( ldr lr, [pc, lr, lsl #2] )
ccea7a19 1033 movs pc, lr @ branch to handler in SVC mode
93ed3970 1034ENDPROC(vector_\name)
88987ef9
CM
1035
1036 .align 2
1037 @ handler addresses follow this label
10381:
1da177e4
LT
1039 .endm
1040
7933523d 1041 .globl __stubs_start
1da177e4
LT
1042__stubs_start:
1043/*
1044 * Interrupt dispatcher
1045 */
b7ec4795 1046 vector_stub irq, IRQ_MODE, 4
1da177e4
LT
1047
1048 .long __irq_usr @ 0 (USR_26 / USR_32)
1049 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1050 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1051 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1052 .long __irq_invalid @ 4
1053 .long __irq_invalid @ 5
1054 .long __irq_invalid @ 6
1055 .long __irq_invalid @ 7
1056 .long __irq_invalid @ 8
1057 .long __irq_invalid @ 9
1058 .long __irq_invalid @ a
1059 .long __irq_invalid @ b
1060 .long __irq_invalid @ c
1061 .long __irq_invalid @ d
1062 .long __irq_invalid @ e
1063 .long __irq_invalid @ f
1064
1065/*
1066 * Data abort dispatcher
1067 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1068 */
b7ec4795 1069 vector_stub dabt, ABT_MODE, 8
1da177e4
LT
1070
1071 .long __dabt_usr @ 0 (USR_26 / USR_32)
1072 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1073 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1074 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1075 .long __dabt_invalid @ 4
1076 .long __dabt_invalid @ 5
1077 .long __dabt_invalid @ 6
1078 .long __dabt_invalid @ 7
1079 .long __dabt_invalid @ 8
1080 .long __dabt_invalid @ 9
1081 .long __dabt_invalid @ a
1082 .long __dabt_invalid @ b
1083 .long __dabt_invalid @ c
1084 .long __dabt_invalid @ d
1085 .long __dabt_invalid @ e
1086 .long __dabt_invalid @ f
1087
1088/*
1089 * Prefetch abort dispatcher
1090 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1091 */
b7ec4795 1092 vector_stub pabt, ABT_MODE, 4
1da177e4
LT
1093
1094 .long __pabt_usr @ 0 (USR_26 / USR_32)
1095 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1096 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1097 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1098 .long __pabt_invalid @ 4
1099 .long __pabt_invalid @ 5
1100 .long __pabt_invalid @ 6
1101 .long __pabt_invalid @ 7
1102 .long __pabt_invalid @ 8
1103 .long __pabt_invalid @ 9
1104 .long __pabt_invalid @ a
1105 .long __pabt_invalid @ b
1106 .long __pabt_invalid @ c
1107 .long __pabt_invalid @ d
1108 .long __pabt_invalid @ e
1109 .long __pabt_invalid @ f
1110
1111/*
1112 * Undef instr entry dispatcher
1113 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1114 */
b7ec4795 1115 vector_stub und, UND_MODE
1da177e4
LT
1116
1117 .long __und_usr @ 0 (USR_26 / USR_32)
1118 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1119 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1120 .long __und_svc @ 3 (SVC_26 / SVC_32)
1121 .long __und_invalid @ 4
1122 .long __und_invalid @ 5
1123 .long __und_invalid @ 6
1124 .long __und_invalid @ 7
1125 .long __und_invalid @ 8
1126 .long __und_invalid @ 9
1127 .long __und_invalid @ a
1128 .long __und_invalid @ b
1129 .long __und_invalid @ c
1130 .long __und_invalid @ d
1131 .long __und_invalid @ e
1132 .long __und_invalid @ f
1133
1134 .align 5
1135
1136/*=============================================================================
1137 * Undefined FIQs
1138 *-----------------------------------------------------------------------------
1139 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1140 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1141 * Basically to switch modes, we *HAVE* to clobber one register... brain
1142 * damage alert! I don't think that we can execute any code in here in any
1143 * other mode than FIQ... Ok you can switch to another mode, but you can't
1144 * get out of that mode without clobbering one register.
1145 */
1146vector_fiq:
1147 disable_fiq
1148 subs pc, lr, #4
1149
1150/*=============================================================================
1151 * Address exception handler
1152 *-----------------------------------------------------------------------------
1153 * These aren't too critical.
1154 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1155 */
1156
1157vector_addrexcptn:
1158 b vector_addrexcptn
1159
1160/*
1161 * We group all the following data together to optimise
1162 * for CPUs with separate I & D caches.
1163 */
1164 .align 5
1165
1166.LCvswi:
1167 .word vector_swi
1168
7933523d 1169 .globl __stubs_end
1da177e4
LT
1170__stubs_end:
1171
7933523d 1172 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
1da177e4 1173
7933523d
RK
1174 .globl __vectors_start
1175__vectors_start:
b86040a5
CM
1176 ARM( swi SYS_ERROR0 )
1177 THUMB( svc #0 )
1178 THUMB( nop )
1179 W(b) vector_und + stubs_offset
1180 W(ldr) pc, .LCvswi + stubs_offset
1181 W(b) vector_pabt + stubs_offset
1182 W(b) vector_dabt + stubs_offset
1183 W(b) vector_addrexcptn + stubs_offset
1184 W(b) vector_irq + stubs_offset
1185 W(b) vector_fiq + stubs_offset
7933523d
RK
1186
1187 .globl __vectors_end
1188__vectors_end:
1da177e4
LT
1189
1190 .data
1191
1da177e4
LT
1192 .globl cr_alignment
1193 .globl cr_no_alignment
1194cr_alignment:
1195 .space 4
1196cr_no_alignment:
1197 .space 4
52108641 1198
1199#ifdef CONFIG_MULTI_IRQ_HANDLER
1200 .globl handle_arch_irq
1201handle_arch_irq:
1202 .space 4
1203#endif