ARM: 6532/1: Allow machine to specify it's own IRQ handlers at run-time
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm / kernel / entry-armv.S
CommitLineData
1da177e4
LT
1/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
afeb90ca 6 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
1da177e4
LT
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
70b6f2b4
NP
14 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
1da177e4 16 */
1da177e4 17
f09b9979 18#include <asm/memory.h>
1da177e4 19#include <asm/glue.h>
1da177e4 20#include <asm/vfpmacros.h>
a09e64fb 21#include <mach/entry-macro.S>
d6551e88 22#include <asm/thread_notify.h>
c4c5716e 23#include <asm/unwind.h>
cc20d429 24#include <asm/unistd.h>
f159f4ed 25#include <asm/tls.h>
1da177e4
LT
26
27#include "entry-header.S"
28
187a51ad
RK
29/*
30 * Interrupt handling. Preserves r7, r8, r9
31 */
32 .macro irq_handler
52108641 33#ifdef CONFIG_MULTI_IRQ_HANDLER
34 ldr r5, =handle_arch_irq
35 mov r0, sp
36 ldr r5, [r5]
37 adr lr, BSYM(9997f)
38 teq r5, #0
39 movne pc, r5
40#endif
f80dff9d 41 get_irqnr_preamble r5, lr
187a51ad
RK
421: get_irqnr_and_base r0, r6, r5, lr
43 movne r1, sp
44 @
45 @ routine called with r0 = irq number, r1 = struct pt_regs *
46 @
b86040a5 47 adrne lr, BSYM(1b)
187a51ad 48 bne asm_do_IRQ
791be9b9
RK
49
50#ifdef CONFIG_SMP
51 /*
52 * XXX
53 *
54 * this macro assumes that irqstat (r6) and base (r5) are
55 * preserved from get_irqnr_and_base above
56 */
f00ec48f
RK
57 ALT_SMP(test_for_ipi r0, r6, r5, lr)
58 ALT_UP_B(9997f)
791be9b9 59 movne r0, sp
b86040a5 60 adrne lr, BSYM(1b)
791be9b9 61 bne do_IPI
37ee16ae
RK
62
63#ifdef CONFIG_LOCAL_TIMERS
64 test_for_ltirq r0, r6, r5, lr
65 movne r0, sp
b86040a5 66 adrne lr, BSYM(1b)
37ee16ae
RK
67 bne do_local_timer
68#endif
791be9b9 69#endif
52108641 709997:
187a51ad
RK
71 .endm
72
785d3cd2
NP
73#ifdef CONFIG_KPROBES
74 .section .kprobes.text,"ax",%progbits
75#else
76 .text
77#endif
78
1da177e4
LT
79/*
80 * Invalid mode handlers
81 */
ccea7a19
RK
82 .macro inv_entry, reason
83 sub sp, sp, #S_FRAME_SIZE
b86040a5
CM
84 ARM( stmib sp, {r1 - lr} )
85 THUMB( stmia sp, {r0 - r12} )
86 THUMB( str sp, [sp, #S_SP] )
87 THUMB( str lr, [sp, #S_LR] )
1da177e4
LT
88 mov r1, #\reason
89 .endm
90
91__pabt_invalid:
ccea7a19
RK
92 inv_entry BAD_PREFETCH
93 b common_invalid
93ed3970 94ENDPROC(__pabt_invalid)
1da177e4
LT
95
96__dabt_invalid:
ccea7a19
RK
97 inv_entry BAD_DATA
98 b common_invalid
93ed3970 99ENDPROC(__dabt_invalid)
1da177e4
LT
100
101__irq_invalid:
ccea7a19
RK
102 inv_entry BAD_IRQ
103 b common_invalid
93ed3970 104ENDPROC(__irq_invalid)
1da177e4
LT
105
106__und_invalid:
ccea7a19
RK
107 inv_entry BAD_UNDEFINSTR
108
109 @
110 @ XXX fall through to common_invalid
111 @
112
113@
114@ common_invalid - generic code for failed exception (re-entrant version of handlers)
115@
116common_invalid:
117 zero_fp
118
119 ldmia r0, {r4 - r6}
120 add r0, sp, #S_PC @ here for interlock avoidance
121 mov r7, #-1 @ "" "" "" ""
122 str r4, [sp] @ save preserved r0
123 stmia r0, {r5 - r7} @ lr_<exception>,
124 @ cpsr_<exception>, "old_r0"
1da177e4 125
1da177e4 126 mov r0, sp
1da177e4 127 b bad_mode
93ed3970 128ENDPROC(__und_invalid)
1da177e4
LT
129
130/*
131 * SVC mode handlers
132 */
2dede2d8
NP
133
134#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
135#define SPFIX(code...) code
136#else
137#define SPFIX(code...)
138#endif
139
d30a0c8b 140 .macro svc_entry, stack_hole=0
c4c5716e
CM
141 UNWIND(.fnstart )
142 UNWIND(.save {r0 - pc} )
b86040a5
CM
143 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
144#ifdef CONFIG_THUMB2_KERNEL
145 SPFIX( str r0, [sp] ) @ temporarily saved
146 SPFIX( mov r0, sp )
147 SPFIX( tst r0, #4 ) @ test original stack alignment
148 SPFIX( ldr r0, [sp] ) @ restored
149#else
2dede2d8 150 SPFIX( tst sp, #4 )
b86040a5
CM
151#endif
152 SPFIX( subeq sp, sp, #4 )
153 stmia sp, {r1 - r12}
ccea7a19
RK
154
155 ldmia r0, {r1 - r3}
b86040a5 156 add r5, sp, #S_SP - 4 @ here for interlock avoidance
ccea7a19 157 mov r4, #-1 @ "" "" "" ""
b86040a5
CM
158 add r0, sp, #(S_FRAME_SIZE + \stack_hole - 4)
159 SPFIX( addeq r0, r0, #4 )
160 str r1, [sp, #-4]! @ save the "real" r0 copied
ccea7a19
RK
161 @ from the exception stack
162
1da177e4
LT
163 mov r1, lr
164
165 @
166 @ We are now ready to fill in the remaining blanks on the stack:
167 @
168 @ r0 - sp_svc
169 @ r1 - lr_svc
170 @ r2 - lr_<exception>, already fixed up for correct return/restart
171 @ r3 - spsr_<exception>
172 @ r4 - orig_r0 (see pt_regs definition in ptrace.h)
173 @
174 stmia r5, {r0 - r4}
175 .endm
176
177 .align 5
178__dabt_svc:
ccea7a19 179 svc_entry
1da177e4
LT
180
181 @
182 @ get ready to re-enable interrupts if appropriate
183 @
184 mrs r9, cpsr
185 tst r3, #PSR_I_BIT
186 biceq r9, r9, #PSR_I_BIT
187
188 @
189 @ Call the processor-specific abort handler:
190 @
191 @ r2 - aborted context pc
192 @ r3 - aborted context cpsr
193 @
194 @ The abort handler must return the aborted address in r0, and
195 @ the fault status register in r1. r9 must be preserved.
196 @
48d7927b 197#ifdef MULTI_DABORT
1da177e4
LT
198 ldr r4, .LCprocfns
199 mov lr, pc
48d7927b 200 ldr pc, [r4, #PROCESSOR_DABT_FUNC]
1da177e4 201#else
48d7927b 202 bl CPU_DABORT_HANDLER
1da177e4
LT
203#endif
204
205 @
206 @ set desired IRQ state, then call main handler
207 @
208 msr cpsr_c, r9
209 mov r2, sp
210 bl do_DataAbort
211
212 @
213 @ IRQs off again before pulling preserved data off the stack
214 @
ac78884e 215 disable_irq_notrace
1da177e4
LT
216
217 @
218 @ restore SPSR and restart the instruction
219 @
b86040a5
CM
220 ldr r2, [sp, #S_PSR]
221 svc_exit r2 @ return from exception
c4c5716e 222 UNWIND(.fnend )
93ed3970 223ENDPROC(__dabt_svc)
1da177e4
LT
224
225 .align 5
226__irq_svc:
ccea7a19
RK
227 svc_entry
228
ac78884e
RK
229#ifdef CONFIG_TRACE_IRQFLAGS
230 bl trace_hardirqs_off
231#endif
1da177e4 232#ifdef CONFIG_PREEMPT
706fdd9f
RK
233 get_thread_info tsk
234 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
235 add r7, r8, #1 @ increment it
236 str r7, [tsk, #TI_PREEMPT]
1da177e4 237#endif
ccea7a19 238
187a51ad 239 irq_handler
1da177e4 240#ifdef CONFIG_PREEMPT
28fab1a2 241 str r8, [tsk, #TI_PREEMPT] @ restore preempt count
706fdd9f 242 ldr r0, [tsk, #TI_FLAGS] @ get flags
28fab1a2
RK
243 teq r8, #0 @ if preempt count != 0
244 movne r0, #0 @ force flags to 0
1da177e4
LT
245 tst r0, #_TIF_NEED_RESCHED
246 blne svc_preempt
1da177e4 247#endif
b86040a5 248 ldr r4, [sp, #S_PSR] @ irqs are already disabled
7ad1bcb2 249#ifdef CONFIG_TRACE_IRQFLAGS
b86040a5 250 tst r4, #PSR_I_BIT
7ad1bcb2
RK
251 bleq trace_hardirqs_on
252#endif
b86040a5 253 svc_exit r4 @ return from exception
c4c5716e 254 UNWIND(.fnend )
93ed3970 255ENDPROC(__irq_svc)
1da177e4
LT
256
257 .ltorg
258
259#ifdef CONFIG_PREEMPT
260svc_preempt:
28fab1a2 261 mov r8, lr
1da177e4 2621: bl preempt_schedule_irq @ irq en/disable is done inside
706fdd9f 263 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
1da177e4 264 tst r0, #_TIF_NEED_RESCHED
28fab1a2 265 moveq pc, r8 @ go again
1da177e4
LT
266 b 1b
267#endif
268
269 .align 5
270__und_svc:
d30a0c8b
NP
271#ifdef CONFIG_KPROBES
272 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
273 @ it obviously needs free stack space which then will belong to
274 @ the saved context.
275 svc_entry 64
276#else
ccea7a19 277 svc_entry
d30a0c8b 278#endif
1da177e4
LT
279
280 @
281 @ call emulation code, which returns using r9 if it has emulated
282 @ the instruction, or the more conventional lr if we are to treat
283 @ this as a real undefined instruction
284 @
285 @ r0 - instruction
286 @
83e686ea 287#ifndef CONFIG_THUMB2_KERNEL
1da177e4 288 ldr r0, [r2, #-4]
83e686ea
CM
289#else
290 ldrh r0, [r2, #-2] @ Thumb instruction at LR - 2
291 and r9, r0, #0xf800
292 cmp r9, #0xe800 @ 32-bit instruction if xx >= 0
293 ldrhhs r9, [r2] @ bottom 16 bits
294 orrhs r0, r9, r0, lsl #16
295#endif
b86040a5 296 adr r9, BSYM(1f)
1da177e4
LT
297 bl call_fpe
298
299 mov r0, sp @ struct pt_regs *regs
300 bl do_undefinstr
301
302 @
303 @ IRQs off again before pulling preserved data off the stack
304 @
ac78884e 3051: disable_irq_notrace
1da177e4
LT
306
307 @
308 @ restore SPSR and restart the instruction
309 @
b86040a5
CM
310 ldr r2, [sp, #S_PSR] @ Get SVC cpsr
311 svc_exit r2 @ return from exception
c4c5716e 312 UNWIND(.fnend )
93ed3970 313ENDPROC(__und_svc)
1da177e4
LT
314
315 .align 5
316__pabt_svc:
ccea7a19 317 svc_entry
1da177e4
LT
318
319 @
320 @ re-enable interrupts if appropriate
321 @
322 mrs r9, cpsr
323 tst r3, #PSR_I_BIT
324 biceq r9, r9, #PSR_I_BIT
1da177e4 325
48d7927b 326 mov r0, r2 @ pass address of aborted instruction.
4fb28474 327#ifdef MULTI_PABORT
48d7927b
PB
328 ldr r4, .LCprocfns
329 mov lr, pc
330 ldr pc, [r4, #PROCESSOR_PABT_FUNC]
331#else
4fb28474 332 bl CPU_PABORT_HANDLER
48d7927b
PB
333#endif
334 msr cpsr_c, r9 @ Maybe enable interrupts
4fb28474 335 mov r2, sp @ regs
1da177e4
LT
336 bl do_PrefetchAbort @ call abort handler
337
338 @
339 @ IRQs off again before pulling preserved data off the stack
340 @
ac78884e 341 disable_irq_notrace
1da177e4
LT
342
343 @
344 @ restore SPSR and restart the instruction
345 @
b86040a5
CM
346 ldr r2, [sp, #S_PSR]
347 svc_exit r2 @ return from exception
c4c5716e 348 UNWIND(.fnend )
93ed3970 349ENDPROC(__pabt_svc)
1da177e4
LT
350
351 .align 5
49f680ea
RK
352.LCcralign:
353 .word cr_alignment
48d7927b 354#ifdef MULTI_DABORT
1da177e4
LT
355.LCprocfns:
356 .word processor
357#endif
358.LCfp:
359 .word fp_enter
1da177e4
LT
360
361/*
362 * User mode handlers
2dede2d8
NP
363 *
364 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
1da177e4 365 */
2dede2d8
NP
366
367#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
368#error "sizeof(struct pt_regs) must be a multiple of 8"
369#endif
370
ccea7a19 371 .macro usr_entry
c4c5716e
CM
372 UNWIND(.fnstart )
373 UNWIND(.cantunwind ) @ don't unwind the user space
ccea7a19 374 sub sp, sp, #S_FRAME_SIZE
b86040a5
CM
375 ARM( stmib sp, {r1 - r12} )
376 THUMB( stmia sp, {r0 - r12} )
ccea7a19
RK
377
378 ldmia r0, {r1 - r3}
379 add r0, sp, #S_PC @ here for interlock avoidance
380 mov r4, #-1 @ "" "" "" ""
381
382 str r1, [sp] @ save the "real" r0 copied
383 @ from the exception stack
1da177e4
LT
384
385 @
386 @ We are now ready to fill in the remaining blanks on the stack:
387 @
388 @ r2 - lr_<exception>, already fixed up for correct return/restart
389 @ r3 - spsr_<exception>
390 @ r4 - orig_r0 (see pt_regs definition in ptrace.h)
391 @
392 @ Also, separately save sp_usr and lr_usr
393 @
ccea7a19 394 stmia r0, {r2 - r4}
b86040a5
CM
395 ARM( stmdb r0, {sp, lr}^ )
396 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
1da177e4
LT
397
398 @
399 @ Enable the alignment trap while in kernel mode
400 @
49f680ea 401 alignment_trap r0
1da177e4
LT
402
403 @
404 @ Clear FP to mark the first stack frame
405 @
406 zero_fp
407 .endm
408
b49c0f24
NP
409 .macro kuser_cmpxchg_check
410#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
411#ifndef CONFIG_MMU
412#warning "NPTL on non MMU needs fixing"
413#else
414 @ Make sure our user space atomic helper is restarted
415 @ if it was interrupted in a critical region. Here we
416 @ perform a quick test inline since it should be false
417 @ 99.9999% of the time. The rest is done out of line.
418 cmp r2, #TASK_SIZE
419 blhs kuser_cmpxchg_fixup
420#endif
421#endif
422 .endm
423
1da177e4
LT
424 .align 5
425__dabt_usr:
ccea7a19 426 usr_entry
b49c0f24 427 kuser_cmpxchg_check
1da177e4
LT
428
429 @
430 @ Call the processor-specific abort handler:
431 @
432 @ r2 - aborted context pc
433 @ r3 - aborted context cpsr
434 @
435 @ The abort handler must return the aborted address in r0, and
436 @ the fault status register in r1.
437 @
48d7927b 438#ifdef MULTI_DABORT
1da177e4
LT
439 ldr r4, .LCprocfns
440 mov lr, pc
48d7927b 441 ldr pc, [r4, #PROCESSOR_DABT_FUNC]
1da177e4 442#else
48d7927b 443 bl CPU_DABORT_HANDLER
1da177e4
LT
444#endif
445
446 @
447 @ IRQs on, then call the main handler
448 @
1ec42c0c 449 enable_irq
1da177e4 450 mov r2, sp
b86040a5 451 adr lr, BSYM(ret_from_exception)
1da177e4 452 b do_DataAbort
c4c5716e 453 UNWIND(.fnend )
93ed3970 454ENDPROC(__dabt_usr)
1da177e4
LT
455
456 .align 5
457__irq_usr:
ccea7a19 458 usr_entry
b49c0f24 459 kuser_cmpxchg_check
1da177e4 460
706fdd9f 461 get_thread_info tsk
1da177e4 462#ifdef CONFIG_PREEMPT
706fdd9f
RK
463 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
464 add r7, r8, #1 @ increment it
465 str r7, [tsk, #TI_PREEMPT]
1da177e4 466#endif
ccea7a19 467
187a51ad 468 irq_handler
1da177e4 469#ifdef CONFIG_PREEMPT
706fdd9f
RK
470 ldr r0, [tsk, #TI_PREEMPT]
471 str r8, [tsk, #TI_PREEMPT]
1da177e4 472 teq r0, r7
b86040a5
CM
473 ARM( strne r0, [r0, -r0] )
474 THUMB( movne r0, #0 )
475 THUMB( strne r0, [r0] )
1da177e4 476#endif
ccea7a19 477
1da177e4
LT
478 mov why, #0
479 b ret_to_user
c4c5716e 480 UNWIND(.fnend )
93ed3970 481ENDPROC(__irq_usr)
1da177e4
LT
482
483 .ltorg
484
485 .align 5
486__und_usr:
ccea7a19 487 usr_entry
1da177e4 488
1da177e4
LT
489 @
490 @ fall through to the emulation code, which returns using r9 if
491 @ it has emulated the instruction, or the more conventional lr
492 @ if we are to treat this as a real undefined instruction
493 @
494 @ r0 - instruction
495 @
b86040a5
CM
496 adr r9, BSYM(ret_from_exception)
497 adr lr, BSYM(__und_usr_unknown)
cb170a45 498 tst r3, #PSR_T_BIT @ Thumb mode?
b86040a5 499 itet eq @ explicit IT needed for the 1f label
cb170a45
PB
500 subeq r4, r2, #4 @ ARM instr at LR - 4
501 subne r4, r2, #2 @ Thumb instr at LR - 2
5021: ldreqt r0, [r4]
26584853
CM
503#ifdef CONFIG_CPU_ENDIAN_BE8
504 reveq r0, r0 @ little endian instruction
505#endif
cb170a45
PB
506 beq call_fpe
507 @ Thumb instruction
508#if __LINUX_ARM_ARCH__ >= 7
b86040a5
CM
5092:
510 ARM( ldrht r5, [r4], #2 )
511 THUMB( ldrht r5, [r4] )
512 THUMB( add r4, r4, #2 )
cb170a45
PB
513 and r0, r5, #0xf800 @ mask bits 111x x... .... ....
514 cmp r0, #0xe800 @ 32bit instruction if xx != 0
515 blo __und_usr_unknown
5163: ldrht r0, [r4]
517 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
518 orr r0, r0, r5, lsl #16
519#else
520 b __und_usr_unknown
521#endif
c4c5716e 522 UNWIND(.fnend )
93ed3970 523ENDPROC(__und_usr)
cb170a45 524
1da177e4
LT
525 @
526 @ fallthrough to call_fpe
527 @
528
529/*
530 * The out of line fixup for the ldrt above.
531 */
4260415f 532 .pushsection .fixup, "ax"
cb170a45 5334: mov pc, r9
4260415f
RK
534 .popsection
535 .pushsection __ex_table,"a"
cb170a45
PB
536 .long 1b, 4b
537#if __LINUX_ARM_ARCH__ >= 7
538 .long 2b, 4b
539 .long 3b, 4b
540#endif
4260415f 541 .popsection
1da177e4
LT
542
543/*
544 * Check whether the instruction is a co-processor instruction.
545 * If yes, we need to call the relevant co-processor handler.
546 *
547 * Note that we don't do a full check here for the co-processor
548 * instructions; all instructions with bit 27 set are well
549 * defined. The only instructions that should fault are the
550 * co-processor instructions. However, we have to watch out
551 * for the ARM6/ARM7 SWI bug.
552 *
b5872db4
CM
553 * NEON is a special case that has to be handled here. Not all
554 * NEON instructions are co-processor instructions, so we have
555 * to make a special case of checking for them. Plus, there's
556 * five groups of them, so we have a table of mask/opcode pairs
557 * to check against, and if any match then we branch off into the
558 * NEON handler code.
559 *
1da177e4
LT
560 * Emulators may wish to make use of the following registers:
561 * r0 = instruction opcode.
562 * r2 = PC+4
db6ccbb6 563 * r9 = normal "successful" return address
1da177e4 564 * r10 = this threads thread_info structure.
db6ccbb6 565 * lr = unrecognised instruction return address
1da177e4 566 */
cb170a45
PB
567 @
568 @ Fall-through from Thumb-2 __und_usr
569 @
570#ifdef CONFIG_NEON
571 adr r6, .LCneon_thumb_opcodes
572 b 2f
573#endif
1da177e4 574call_fpe:
b5872db4 575#ifdef CONFIG_NEON
cb170a45 576 adr r6, .LCneon_arm_opcodes
b5872db4
CM
5772:
578 ldr r7, [r6], #4 @ mask value
579 cmp r7, #0 @ end mask?
580 beq 1f
581 and r8, r0, r7
582 ldr r7, [r6], #4 @ opcode bits matching in mask
583 cmp r8, r7 @ NEON instruction?
584 bne 2b
585 get_thread_info r10
586 mov r7, #1
587 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
588 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
589 b do_vfp @ let VFP handler handle this
5901:
591#endif
1da177e4 592 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
cb170a45 593 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
1da177e4
LT
594#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
595 and r8, r0, #0x0f000000 @ mask out op-code bits
596 teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)?
597#endif
598 moveq pc, lr
599 get_thread_info r10 @ get current thread
600 and r8, r0, #0x00000f00 @ mask out CP number
b86040a5 601 THUMB( lsr r8, r8, #8 )
1da177e4
LT
602 mov r7, #1
603 add r6, r10, #TI_USED_CP
b86040a5
CM
604 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
605 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
1da177e4
LT
606#ifdef CONFIG_IWMMXT
607 @ Test if we need to give access to iWMMXt coprocessors
608 ldr r5, [r10, #TI_FLAGS]
609 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
610 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
611 bcs iwmmxt_task_enable
612#endif
b86040a5
CM
613 ARM( add pc, pc, r8, lsr #6 )
614 THUMB( lsl r8, r8, #2 )
615 THUMB( add pc, r8 )
616 nop
617
a771fe6e 618 movw_pc lr @ CP#0
b86040a5
CM
619 W(b) do_fpe @ CP#1 (FPE)
620 W(b) do_fpe @ CP#2 (FPE)
a771fe6e 621 movw_pc lr @ CP#3
c17fad11
LB
622#ifdef CONFIG_CRUNCH
623 b crunch_task_enable @ CP#4 (MaverickCrunch)
624 b crunch_task_enable @ CP#5 (MaverickCrunch)
625 b crunch_task_enable @ CP#6 (MaverickCrunch)
626#else
a771fe6e
CM
627 movw_pc lr @ CP#4
628 movw_pc lr @ CP#5
629 movw_pc lr @ CP#6
c17fad11 630#endif
a771fe6e
CM
631 movw_pc lr @ CP#7
632 movw_pc lr @ CP#8
633 movw_pc lr @ CP#9
1da177e4 634#ifdef CONFIG_VFP
b86040a5
CM
635 W(b) do_vfp @ CP#10 (VFP)
636 W(b) do_vfp @ CP#11 (VFP)
1da177e4 637#else
a771fe6e
CM
638 movw_pc lr @ CP#10 (VFP)
639 movw_pc lr @ CP#11 (VFP)
1da177e4 640#endif
a771fe6e
CM
641 movw_pc lr @ CP#12
642 movw_pc lr @ CP#13
643 movw_pc lr @ CP#14 (Debug)
644 movw_pc lr @ CP#15 (Control)
1da177e4 645
b5872db4
CM
646#ifdef CONFIG_NEON
647 .align 6
648
cb170a45 649.LCneon_arm_opcodes:
b5872db4
CM
650 .word 0xfe000000 @ mask
651 .word 0xf2000000 @ opcode
652
653 .word 0xff100000 @ mask
654 .word 0xf4000000 @ opcode
655
cb170a45
PB
656 .word 0x00000000 @ mask
657 .word 0x00000000 @ opcode
658
659.LCneon_thumb_opcodes:
660 .word 0xef000000 @ mask
661 .word 0xef000000 @ opcode
662
663 .word 0xff100000 @ mask
664 .word 0xf9000000 @ opcode
665
b5872db4
CM
666 .word 0x00000000 @ mask
667 .word 0x00000000 @ opcode
668#endif
669
1da177e4 670do_fpe:
5d25ac03 671 enable_irq
1da177e4
LT
672 ldr r4, .LCfp
673 add r10, r10, #TI_FPSTATE @ r10 = workspace
674 ldr pc, [r4] @ Call FP module USR entry point
675
676/*
677 * The FP module is called with these registers set:
678 * r0 = instruction
679 * r2 = PC+4
680 * r9 = normal "successful" return address
681 * r10 = FP workspace
682 * lr = unrecognised FP instruction return address
683 */
684
124efc27 685 .pushsection .data
1da177e4 686ENTRY(fp_enter)
db6ccbb6 687 .word no_fp
124efc27 688 .popsection
1da177e4 689
83e686ea
CM
690ENTRY(no_fp)
691 mov pc, lr
692ENDPROC(no_fp)
db6ccbb6
RK
693
694__und_usr_unknown:
ecbab71c 695 enable_irq
1da177e4 696 mov r0, sp
b86040a5 697 adr lr, BSYM(ret_from_exception)
1da177e4 698 b do_undefinstr
93ed3970 699ENDPROC(__und_usr_unknown)
1da177e4
LT
700
701 .align 5
702__pabt_usr:
ccea7a19 703 usr_entry
1da177e4 704
48d7927b 705 mov r0, r2 @ pass address of aborted instruction.
4fb28474 706#ifdef MULTI_PABORT
48d7927b
PB
707 ldr r4, .LCprocfns
708 mov lr, pc
709 ldr pc, [r4, #PROCESSOR_PABT_FUNC]
710#else
4fb28474 711 bl CPU_PABORT_HANDLER
48d7927b 712#endif
1ec42c0c 713 enable_irq @ Enable interrupts
4fb28474 714 mov r2, sp @ regs
1da177e4 715 bl do_PrefetchAbort @ call abort handler
c4c5716e 716 UNWIND(.fnend )
1da177e4
LT
717 /* fall through */
718/*
719 * This is the return code to user mode for abort handlers
720 */
721ENTRY(ret_from_exception)
c4c5716e
CM
722 UNWIND(.fnstart )
723 UNWIND(.cantunwind )
1da177e4
LT
724 get_thread_info tsk
725 mov why, #0
726 b ret_to_user
c4c5716e 727 UNWIND(.fnend )
93ed3970
CM
728ENDPROC(__pabt_usr)
729ENDPROC(ret_from_exception)
1da177e4
LT
730
731/*
732 * Register switch for ARMv3 and ARMv4 processors
733 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
734 * previous and next are guaranteed not to be the same.
735 */
736ENTRY(__switch_to)
c4c5716e
CM
737 UNWIND(.fnstart )
738 UNWIND(.cantunwind )
1da177e4
LT
739 add ip, r1, #TI_CPU_SAVE
740 ldr r3, [r2, #TI_TP_VALUE]
b86040a5
CM
741 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
742 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
743 THUMB( str sp, [ip], #4 )
744 THUMB( str lr, [ip], #4 )
247055aa 745#ifdef CONFIG_CPU_USE_DOMAINS
d6551e88 746 ldr r6, [r2, #TI_CPU_DOMAIN]
afeb90ca 747#endif
f159f4ed 748 set_tls r3, r4, r5
df0698be
NP
749#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
750 ldr r7, [r2, #TI_TASK]
751 ldr r8, =__stack_chk_guard
752 ldr r7, [r7, #TSK_STACK_CANARY]
753#endif
247055aa 754#ifdef CONFIG_CPU_USE_DOMAINS
1da177e4 755 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
1da177e4 756#endif
d6551e88
RK
757 mov r5, r0
758 add r4, r2, #TI_CPU_SAVE
759 ldr r0, =thread_notify_head
760 mov r1, #THREAD_NOTIFY_SWITCH
761 bl atomic_notifier_call_chain
df0698be
NP
762#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
763 str r7, [r8]
764#endif
b86040a5 765 THUMB( mov ip, r4 )
d6551e88 766 mov r0, r5
b86040a5
CM
767 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
768 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
769 THUMB( ldr sp, [ip], #4 )
770 THUMB( ldr pc, [ip] )
c4c5716e 771 UNWIND(.fnend )
93ed3970 772ENDPROC(__switch_to)
1da177e4
LT
773
774 __INIT
2d2669b6
NP
775
776/*
777 * User helpers.
778 *
779 * These are segment of kernel provided user code reachable from user space
780 * at a fixed address in kernel memory. This is used to provide user space
781 * with some operations which require kernel help because of unimplemented
782 * native feature and/or instructions in many ARM CPUs. The idea is for
783 * this code to be executed directly in user mode for best efficiency but
784 * which is too intimate with the kernel counter part to be left to user
785 * libraries. In fact this code might even differ from one CPU to another
786 * depending on the available instruction set and restrictions like on
787 * SMP systems. In other words, the kernel reserves the right to change
788 * this code as needed without warning. Only the entry points and their
789 * results are guaranteed to be stable.
790 *
791 * Each segment is 32-byte aligned and will be moved to the top of the high
792 * vector page. New segments (if ever needed) must be added in front of
793 * existing ones. This mechanism should be used only for things that are
794 * really small and justified, and not be abused freely.
795 *
796 * User space is expected to implement those things inline when optimizing
797 * for a processor that has the necessary native support, but only if such
798 * resulting binaries are already to be incompatible with earlier ARM
799 * processors due to the use of unsupported instructions other than what
800 * is provided here. In other words don't make binaries unable to run on
801 * earlier processors just for the sake of not using these kernel helpers
802 * if your compiled code is not going to use the new instructions for other
803 * purpose.
804 */
b86040a5 805 THUMB( .arm )
2d2669b6 806
ba9b5d76
NP
807 .macro usr_ret, reg
808#ifdef CONFIG_ARM_THUMB
809 bx \reg
810#else
811 mov pc, \reg
812#endif
813 .endm
814
2d2669b6
NP
815 .align 5
816 .globl __kuser_helper_start
817__kuser_helper_start:
818
7c612bfd
NP
819/*
820 * Reference prototype:
821 *
822 * void __kernel_memory_barrier(void)
823 *
824 * Input:
825 *
826 * lr = return address
827 *
828 * Output:
829 *
830 * none
831 *
832 * Clobbered:
833 *
b49c0f24 834 * none
7c612bfd
NP
835 *
836 * Definition and user space usage example:
837 *
838 * typedef void (__kernel_dmb_t)(void);
839 * #define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
840 *
841 * Apply any needed memory barrier to preserve consistency with data modified
842 * manually and __kuser_cmpxchg usage.
843 *
844 * This could be used as follows:
845 *
846 * #define __kernel_dmb() \
847 * asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
6896eec0 848 * : : : "r0", "lr","cc" )
7c612bfd
NP
849 */
850
851__kuser_memory_barrier: @ 0xffff0fa0
bac4e960 852 smp_dmb
ba9b5d76 853 usr_ret lr
7c612bfd
NP
854
855 .align 5
856
2d2669b6
NP
857/*
858 * Reference prototype:
859 *
860 * int __kernel_cmpxchg(int oldval, int newval, int *ptr)
861 *
862 * Input:
863 *
864 * r0 = oldval
865 * r1 = newval
866 * r2 = ptr
867 * lr = return address
868 *
869 * Output:
870 *
871 * r0 = returned value (zero or non-zero)
872 * C flag = set if r0 == 0, clear if r0 != 0
873 *
874 * Clobbered:
875 *
876 * r3, ip, flags
877 *
878 * Definition and user space usage example:
879 *
880 * typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
881 * #define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
882 *
883 * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
884 * Return zero if *ptr was changed or non-zero if no exchange happened.
885 * The C flag is also set if *ptr was changed to allow for assembly
886 * optimization in the calling code.
887 *
5964eae8
NP
888 * Notes:
889 *
890 * - This routine already includes memory barriers as needed.
891 *
2d2669b6
NP
892 * For example, a user space atomic_add implementation could look like this:
893 *
894 * #define atomic_add(ptr, val) \
895 * ({ register unsigned int *__ptr asm("r2") = (ptr); \
896 * register unsigned int __result asm("r1"); \
897 * asm volatile ( \
898 * "1: @ atomic_add\n\t" \
899 * "ldr r0, [r2]\n\t" \
900 * "mov r3, #0xffff0fff\n\t" \
901 * "add lr, pc, #4\n\t" \
902 * "add r1, r0, %2\n\t" \
903 * "add pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
904 * "bcc 1b" \
905 * : "=&r" (__result) \
906 * : "r" (__ptr), "rIL" (val) \
907 * : "r0","r3","ip","lr","cc","memory" ); \
908 * __result; })
909 */
910
911__kuser_cmpxchg: @ 0xffff0fc0
912
dcef1f63 913#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
2d2669b6 914
dcef1f63
NP
915 /*
916 * Poor you. No fast solution possible...
917 * The kernel itself must perform the operation.
918 * A special ghost syscall is used for that (see traps.c).
919 */
5e097445 920 stmfd sp!, {r7, lr}
cc20d429
RK
921 ldr r7, =1f @ it's 20 bits
922 swi __ARM_NR_cmpxchg
5e097445 923 ldmfd sp!, {r7, pc}
cc20d429 9241: .word __ARM_NR_cmpxchg
dcef1f63
NP
925
926#elif __LINUX_ARM_ARCH__ < 6
2d2669b6 927
b49c0f24
NP
928#ifdef CONFIG_MMU
929
2d2669b6 930 /*
b49c0f24
NP
931 * The only thing that can break atomicity in this cmpxchg
932 * implementation is either an IRQ or a data abort exception
933 * causing another process/thread to be scheduled in the middle
934 * of the critical sequence. To prevent this, code is added to
935 * the IRQ and data abort exception handlers to set the pc back
936 * to the beginning of the critical section if it is found to be
937 * within that critical section (see kuser_cmpxchg_fixup).
2d2669b6 938 */
b49c0f24
NP
9391: ldr r3, [r2] @ load current val
940 subs r3, r3, r0 @ compare with oldval
9412: streq r1, [r2] @ store newval if eq
942 rsbs r0, r3, #0 @ set return val and C flag
943 usr_ret lr
944
945 .text
946kuser_cmpxchg_fixup:
947 @ Called from kuser_cmpxchg_check macro.
948 @ r2 = address of interrupted insn (must be preserved).
949 @ sp = saved regs. r7 and r8 are clobbered.
950 @ 1b = first critical insn, 2b = last critical insn.
951 @ If r2 >= 1b and r2 <= 2b then saved pc_usr is set to 1b.
952 mov r7, #0xffff0fff
953 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
954 subs r8, r2, r7
955 rsbcss r8, r8, #(2b - 1b)
956 strcs r7, [sp, #S_PC]
957 mov pc, lr
958 .previous
959
49bca4c2
NP
960#else
961#warning "NPTL on non MMU needs fixing"
962 mov r0, #-1
963 adds r0, r0, #0
ba9b5d76 964 usr_ret lr
b49c0f24 965#endif
2d2669b6
NP
966
967#else
968
7511bce4 969 smp_dmb
b49c0f24 9701: ldrex r3, [r2]
2d2669b6
NP
971 subs r3, r3, r0
972 strexeq r3, r1, [r2]
b49c0f24
NP
973 teqeq r3, #1
974 beq 1b
2d2669b6 975 rsbs r0, r3, #0
b49c0f24 976 /* beware -- each __kuser slot must be 8 instructions max */
f00ec48f
RK
977 ALT_SMP(b __kuser_memory_barrier)
978 ALT_UP(usr_ret lr)
2d2669b6
NP
979
980#endif
981
982 .align 5
983
984/*
985 * Reference prototype:
986 *
987 * int __kernel_get_tls(void)
988 *
989 * Input:
990 *
991 * lr = return address
992 *
993 * Output:
994 *
995 * r0 = TLS value
996 *
997 * Clobbered:
998 *
b49c0f24 999 * none
2d2669b6
NP
1000 *
1001 * Definition and user space usage example:
1002 *
1003 * typedef int (__kernel_get_tls_t)(void);
1004 * #define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
1005 *
1006 * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
1007 *
1008 * This could be used as follows:
1009 *
1010 * #define __kernel_get_tls() \
1011 * ({ register unsigned int __val asm("r0"); \
1012 * asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
1013 * : "=r" (__val) : : "lr","cc" ); \
1014 * __val; })
1015 */
1016
1017__kuser_get_tls: @ 0xffff0fe0
f159f4ed 1018 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
ba9b5d76 1019 usr_ret lr
f159f4ed
TL
1020 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
1021 .rep 4
1022 .word 0 @ 0xffff0ff0 software TLS value, then
1023 .endr @ pad up to __kuser_helper_version
2d2669b6
NP
1024
1025/*
1026 * Reference declaration:
1027 *
1028 * extern unsigned int __kernel_helper_version;
1029 *
1030 * Definition and user space usage example:
1031 *
1032 * #define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
1033 *
1034 * User space may read this to determine the curent number of helpers
1035 * available.
1036 */
1037
1038__kuser_helper_version: @ 0xffff0ffc
1039 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
1040
1041 .globl __kuser_helper_end
1042__kuser_helper_end:
1043
b86040a5 1044 THUMB( .thumb )
2d2669b6 1045
1da177e4
LT
1046/*
1047 * Vector stubs.
1048 *
7933523d
RK
1049 * This code is copied to 0xffff0200 so we can use branches in the
1050 * vectors, rather than ldr's. Note that this code must not
1051 * exceed 0x300 bytes.
1da177e4
LT
1052 *
1053 * Common stub entry macro:
1054 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
ccea7a19
RK
1055 *
1056 * SP points to a minimal amount of processor-private memory, the address
1057 * of which is copied into r0 for the mode specific abort handler.
1da177e4 1058 */
b7ec4795 1059 .macro vector_stub, name, mode, correction=0
1da177e4
LT
1060 .align 5
1061
1062vector_\name:
1da177e4
LT
1063 .if \correction
1064 sub lr, lr, #\correction
1065 .endif
ccea7a19
RK
1066
1067 @
1068 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1069 @ (parent CPSR)
1070 @
1071 stmia sp, {r0, lr} @ save r0, lr
1da177e4 1072 mrs lr, spsr
ccea7a19
RK
1073 str lr, [sp, #8] @ save spsr
1074
1da177e4 1075 @
ccea7a19 1076 @ Prepare for SVC32 mode. IRQs remain disabled.
1da177e4 1077 @
ccea7a19 1078 mrs r0, cpsr
b86040a5 1079 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
ccea7a19 1080 msr spsr_cxsf, r0
1da177e4 1081
ccea7a19
RK
1082 @
1083 @ the branch table must immediately follow this code
1084 @
ccea7a19 1085 and lr, lr, #0x0f
b86040a5
CM
1086 THUMB( adr r0, 1f )
1087 THUMB( ldr lr, [r0, lr, lsl #2] )
b7ec4795 1088 mov r0, sp
b86040a5 1089 ARM( ldr lr, [pc, lr, lsl #2] )
ccea7a19 1090 movs pc, lr @ branch to handler in SVC mode
93ed3970 1091ENDPROC(vector_\name)
88987ef9
CM
1092
1093 .align 2
1094 @ handler addresses follow this label
10951:
1da177e4
LT
1096 .endm
1097
7933523d 1098 .globl __stubs_start
1da177e4
LT
1099__stubs_start:
1100/*
1101 * Interrupt dispatcher
1102 */
b7ec4795 1103 vector_stub irq, IRQ_MODE, 4
1da177e4
LT
1104
1105 .long __irq_usr @ 0 (USR_26 / USR_32)
1106 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1107 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1108 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1109 .long __irq_invalid @ 4
1110 .long __irq_invalid @ 5
1111 .long __irq_invalid @ 6
1112 .long __irq_invalid @ 7
1113 .long __irq_invalid @ 8
1114 .long __irq_invalid @ 9
1115 .long __irq_invalid @ a
1116 .long __irq_invalid @ b
1117 .long __irq_invalid @ c
1118 .long __irq_invalid @ d
1119 .long __irq_invalid @ e
1120 .long __irq_invalid @ f
1121
1122/*
1123 * Data abort dispatcher
1124 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1125 */
b7ec4795 1126 vector_stub dabt, ABT_MODE, 8
1da177e4
LT
1127
1128 .long __dabt_usr @ 0 (USR_26 / USR_32)
1129 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1130 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1131 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1132 .long __dabt_invalid @ 4
1133 .long __dabt_invalid @ 5
1134 .long __dabt_invalid @ 6
1135 .long __dabt_invalid @ 7
1136 .long __dabt_invalid @ 8
1137 .long __dabt_invalid @ 9
1138 .long __dabt_invalid @ a
1139 .long __dabt_invalid @ b
1140 .long __dabt_invalid @ c
1141 .long __dabt_invalid @ d
1142 .long __dabt_invalid @ e
1143 .long __dabt_invalid @ f
1144
1145/*
1146 * Prefetch abort dispatcher
1147 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1148 */
b7ec4795 1149 vector_stub pabt, ABT_MODE, 4
1da177e4
LT
1150
1151 .long __pabt_usr @ 0 (USR_26 / USR_32)
1152 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1153 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1154 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1155 .long __pabt_invalid @ 4
1156 .long __pabt_invalid @ 5
1157 .long __pabt_invalid @ 6
1158 .long __pabt_invalid @ 7
1159 .long __pabt_invalid @ 8
1160 .long __pabt_invalid @ 9
1161 .long __pabt_invalid @ a
1162 .long __pabt_invalid @ b
1163 .long __pabt_invalid @ c
1164 .long __pabt_invalid @ d
1165 .long __pabt_invalid @ e
1166 .long __pabt_invalid @ f
1167
1168/*
1169 * Undef instr entry dispatcher
1170 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1171 */
b7ec4795 1172 vector_stub und, UND_MODE
1da177e4
LT
1173
1174 .long __und_usr @ 0 (USR_26 / USR_32)
1175 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1176 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1177 .long __und_svc @ 3 (SVC_26 / SVC_32)
1178 .long __und_invalid @ 4
1179 .long __und_invalid @ 5
1180 .long __und_invalid @ 6
1181 .long __und_invalid @ 7
1182 .long __und_invalid @ 8
1183 .long __und_invalid @ 9
1184 .long __und_invalid @ a
1185 .long __und_invalid @ b
1186 .long __und_invalid @ c
1187 .long __und_invalid @ d
1188 .long __und_invalid @ e
1189 .long __und_invalid @ f
1190
1191 .align 5
1192
1193/*=============================================================================
1194 * Undefined FIQs
1195 *-----------------------------------------------------------------------------
1196 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1197 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1198 * Basically to switch modes, we *HAVE* to clobber one register... brain
1199 * damage alert! I don't think that we can execute any code in here in any
1200 * other mode than FIQ... Ok you can switch to another mode, but you can't
1201 * get out of that mode without clobbering one register.
1202 */
1203vector_fiq:
1204 disable_fiq
1205 subs pc, lr, #4
1206
1207/*=============================================================================
1208 * Address exception handler
1209 *-----------------------------------------------------------------------------
1210 * These aren't too critical.
1211 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1212 */
1213
1214vector_addrexcptn:
1215 b vector_addrexcptn
1216
1217/*
1218 * We group all the following data together to optimise
1219 * for CPUs with separate I & D caches.
1220 */
1221 .align 5
1222
1223.LCvswi:
1224 .word vector_swi
1225
7933523d 1226 .globl __stubs_end
1da177e4
LT
1227__stubs_end:
1228
7933523d 1229 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
1da177e4 1230
7933523d
RK
1231 .globl __vectors_start
1232__vectors_start:
b86040a5
CM
1233 ARM( swi SYS_ERROR0 )
1234 THUMB( svc #0 )
1235 THUMB( nop )
1236 W(b) vector_und + stubs_offset
1237 W(ldr) pc, .LCvswi + stubs_offset
1238 W(b) vector_pabt + stubs_offset
1239 W(b) vector_dabt + stubs_offset
1240 W(b) vector_addrexcptn + stubs_offset
1241 W(b) vector_irq + stubs_offset
1242 W(b) vector_fiq + stubs_offset
7933523d
RK
1243
1244 .globl __vectors_end
1245__vectors_end:
1da177e4
LT
1246
1247 .data
1248
1da177e4
LT
1249 .globl cr_alignment
1250 .globl cr_no_alignment
1251cr_alignment:
1252 .space 4
1253cr_no_alignment:
1254 .space 4
52108641 1255
1256#ifdef CONFIG_MULTI_IRQ_HANDLER
1257 .globl handle_arch_irq
1258handle_arch_irq:
1259 .space 4
1260#endif