Fix "W" macro in arch/arm/include/asm/unified.h
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm / kernel / entry-armv.S
CommitLineData
1da177e4
LT
1/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
afeb90ca 6 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
1da177e4
LT
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
70b6f2b4
NP
14 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
1da177e4 16 */
1da177e4 17
f09b9979 18#include <asm/memory.h>
1da177e4 19#include <asm/glue.h>
1da177e4 20#include <asm/vfpmacros.h>
a09e64fb 21#include <mach/entry-macro.S>
d6551e88 22#include <asm/thread_notify.h>
c4c5716e 23#include <asm/unwind.h>
1da177e4
LT
24
25#include "entry-header.S"
26
187a51ad
RK
27/*
28 * Interrupt handling. Preserves r7, r8, r9
29 */
30 .macro irq_handler
f80dff9d 31 get_irqnr_preamble r5, lr
187a51ad
RK
321: get_irqnr_and_base r0, r6, r5, lr
33 movne r1, sp
34 @
35 @ routine called with r0 = irq number, r1 = struct pt_regs *
36 @
b86040a5 37 adrne lr, BSYM(1b)
187a51ad 38 bne asm_do_IRQ
791be9b9
RK
39
40#ifdef CONFIG_SMP
41 /*
42 * XXX
43 *
44 * this macro assumes that irqstat (r6) and base (r5) are
45 * preserved from get_irqnr_and_base above
46 */
47 test_for_ipi r0, r6, r5, lr
48 movne r0, sp
b86040a5 49 adrne lr, BSYM(1b)
791be9b9 50 bne do_IPI
37ee16ae
RK
51
52#ifdef CONFIG_LOCAL_TIMERS
53 test_for_ltirq r0, r6, r5, lr
54 movne r0, sp
b86040a5 55 adrne lr, BSYM(1b)
37ee16ae
RK
56 bne do_local_timer
57#endif
791be9b9
RK
58#endif
59
187a51ad
RK
60 .endm
61
785d3cd2
NP
62#ifdef CONFIG_KPROBES
63 .section .kprobes.text,"ax",%progbits
64#else
65 .text
66#endif
67
1da177e4
LT
68/*
69 * Invalid mode handlers
70 */
ccea7a19
RK
71 .macro inv_entry, reason
72 sub sp, sp, #S_FRAME_SIZE
b86040a5
CM
73 ARM( stmib sp, {r1 - lr} )
74 THUMB( stmia sp, {r0 - r12} )
75 THUMB( str sp, [sp, #S_SP] )
76 THUMB( str lr, [sp, #S_LR] )
1da177e4
LT
77 mov r1, #\reason
78 .endm
79
80__pabt_invalid:
ccea7a19
RK
81 inv_entry BAD_PREFETCH
82 b common_invalid
93ed3970 83ENDPROC(__pabt_invalid)
1da177e4
LT
84
85__dabt_invalid:
ccea7a19
RK
86 inv_entry BAD_DATA
87 b common_invalid
93ed3970 88ENDPROC(__dabt_invalid)
1da177e4
LT
89
90__irq_invalid:
ccea7a19
RK
91 inv_entry BAD_IRQ
92 b common_invalid
93ed3970 93ENDPROC(__irq_invalid)
1da177e4
LT
94
95__und_invalid:
ccea7a19
RK
96 inv_entry BAD_UNDEFINSTR
97
98 @
99 @ XXX fall through to common_invalid
100 @
101
102@
103@ common_invalid - generic code for failed exception (re-entrant version of handlers)
104@
105common_invalid:
106 zero_fp
107
108 ldmia r0, {r4 - r6}
109 add r0, sp, #S_PC @ here for interlock avoidance
110 mov r7, #-1 @ "" "" "" ""
111 str r4, [sp] @ save preserved r0
112 stmia r0, {r5 - r7} @ lr_<exception>,
113 @ cpsr_<exception>, "old_r0"
1da177e4 114
1da177e4 115 mov r0, sp
1da177e4 116 b bad_mode
93ed3970 117ENDPROC(__und_invalid)
1da177e4
LT
118
119/*
120 * SVC mode handlers
121 */
2dede2d8
NP
122
123#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
124#define SPFIX(code...) code
125#else
126#define SPFIX(code...)
127#endif
128
d30a0c8b 129 .macro svc_entry, stack_hole=0
c4c5716e
CM
130 UNWIND(.fnstart )
131 UNWIND(.save {r0 - pc} )
b86040a5
CM
132 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
133#ifdef CONFIG_THUMB2_KERNEL
134 SPFIX( str r0, [sp] ) @ temporarily saved
135 SPFIX( mov r0, sp )
136 SPFIX( tst r0, #4 ) @ test original stack alignment
137 SPFIX( ldr r0, [sp] ) @ restored
138#else
2dede2d8 139 SPFIX( tst sp, #4 )
b86040a5
CM
140#endif
141 SPFIX( subeq sp, sp, #4 )
142 stmia sp, {r1 - r12}
ccea7a19
RK
143
144 ldmia r0, {r1 - r3}
b86040a5 145 add r5, sp, #S_SP - 4 @ here for interlock avoidance
ccea7a19 146 mov r4, #-1 @ "" "" "" ""
b86040a5
CM
147 add r0, sp, #(S_FRAME_SIZE + \stack_hole - 4)
148 SPFIX( addeq r0, r0, #4 )
149 str r1, [sp, #-4]! @ save the "real" r0 copied
ccea7a19
RK
150 @ from the exception stack
151
1da177e4
LT
152 mov r1, lr
153
154 @
155 @ We are now ready to fill in the remaining blanks on the stack:
156 @
157 @ r0 - sp_svc
158 @ r1 - lr_svc
159 @ r2 - lr_<exception>, already fixed up for correct return/restart
160 @ r3 - spsr_<exception>
161 @ r4 - orig_r0 (see pt_regs definition in ptrace.h)
162 @
163 stmia r5, {r0 - r4}
0d928b0b
UKK
164
165 asm_trace_hardirqs_off
1da177e4
LT
166 .endm
167
168 .align 5
169__dabt_svc:
ccea7a19 170 svc_entry
1da177e4
LT
171
172 @
173 @ get ready to re-enable interrupts if appropriate
174 @
175 mrs r9, cpsr
176 tst r3, #PSR_I_BIT
177 biceq r9, r9, #PSR_I_BIT
178
179 @
180 @ Call the processor-specific abort handler:
181 @
182 @ r2 - aborted context pc
183 @ r3 - aborted context cpsr
184 @
185 @ The abort handler must return the aborted address in r0, and
186 @ the fault status register in r1. r9 must be preserved.
187 @
48d7927b 188#ifdef MULTI_DABORT
1da177e4
LT
189 ldr r4, .LCprocfns
190 mov lr, pc
48d7927b 191 ldr pc, [r4, #PROCESSOR_DABT_FUNC]
1da177e4 192#else
48d7927b 193 bl CPU_DABORT_HANDLER
1da177e4
LT
194#endif
195
196 @
197 @ set desired IRQ state, then call main handler
198 @
199 msr cpsr_c, r9
200 mov r2, sp
201 bl do_DataAbort
202
203 @
204 @ IRQs off again before pulling preserved data off the stack
205 @
1ec42c0c 206 disable_irq
1da177e4
LT
207
208 @
209 @ restore SPSR and restart the instruction
210 @
b86040a5
CM
211 ldr r2, [sp, #S_PSR]
212 svc_exit r2 @ return from exception
c4c5716e 213 UNWIND(.fnend )
93ed3970 214ENDPROC(__dabt_svc)
1da177e4
LT
215
216 .align 5
217__irq_svc:
ccea7a19
RK
218 svc_entry
219
1da177e4 220#ifdef CONFIG_PREEMPT
706fdd9f
RK
221 get_thread_info tsk
222 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
223 add r7, r8, #1 @ increment it
224 str r7, [tsk, #TI_PREEMPT]
1da177e4 225#endif
ccea7a19 226
187a51ad 227 irq_handler
1da177e4 228#ifdef CONFIG_PREEMPT
28fab1a2 229 str r8, [tsk, #TI_PREEMPT] @ restore preempt count
706fdd9f 230 ldr r0, [tsk, #TI_FLAGS] @ get flags
28fab1a2
RK
231 teq r8, #0 @ if preempt count != 0
232 movne r0, #0 @ force flags to 0
1da177e4
LT
233 tst r0, #_TIF_NEED_RESCHED
234 blne svc_preempt
1da177e4 235#endif
b86040a5 236 ldr r4, [sp, #S_PSR] @ irqs are already disabled
7ad1bcb2 237#ifdef CONFIG_TRACE_IRQFLAGS
b86040a5 238 tst r4, #PSR_I_BIT
7ad1bcb2
RK
239 bleq trace_hardirqs_on
240#endif
b86040a5 241 svc_exit r4 @ return from exception
c4c5716e 242 UNWIND(.fnend )
93ed3970 243ENDPROC(__irq_svc)
1da177e4
LT
244
245 .ltorg
246
247#ifdef CONFIG_PREEMPT
248svc_preempt:
28fab1a2 249 mov r8, lr
1da177e4 2501: bl preempt_schedule_irq @ irq en/disable is done inside
706fdd9f 251 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
1da177e4 252 tst r0, #_TIF_NEED_RESCHED
28fab1a2 253 moveq pc, r8 @ go again
1da177e4
LT
254 b 1b
255#endif
256
257 .align 5
258__und_svc:
d30a0c8b
NP
259#ifdef CONFIG_KPROBES
260 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
261 @ it obviously needs free stack space which then will belong to
262 @ the saved context.
263 svc_entry 64
264#else
ccea7a19 265 svc_entry
d30a0c8b 266#endif
1da177e4
LT
267
268 @
269 @ call emulation code, which returns using r9 if it has emulated
270 @ the instruction, or the more conventional lr if we are to treat
271 @ this as a real undefined instruction
272 @
273 @ r0 - instruction
274 @
275 ldr r0, [r2, #-4]
b86040a5 276 adr r9, BSYM(1f)
1da177e4
LT
277 bl call_fpe
278
279 mov r0, sp @ struct pt_regs *regs
280 bl do_undefinstr
281
282 @
283 @ IRQs off again before pulling preserved data off the stack
284 @
1ec42c0c 2851: disable_irq
1da177e4
LT
286
287 @
288 @ restore SPSR and restart the instruction
289 @
b86040a5
CM
290 ldr r2, [sp, #S_PSR] @ Get SVC cpsr
291 svc_exit r2 @ return from exception
c4c5716e 292 UNWIND(.fnend )
93ed3970 293ENDPROC(__und_svc)
1da177e4
LT
294
295 .align 5
296__pabt_svc:
ccea7a19 297 svc_entry
1da177e4
LT
298
299 @
300 @ re-enable interrupts if appropriate
301 @
302 mrs r9, cpsr
303 tst r3, #PSR_I_BIT
304 biceq r9, r9, #PSR_I_BIT
1da177e4
LT
305
306 @
307 @ set args, then call main handler
308 @
309 @ r0 - address of faulting instruction
310 @ r1 - pointer to registers on stack
311 @
48d7927b
PB
312#ifdef MULTI_PABORT
313 mov r0, r2 @ pass address of aborted instruction.
314 ldr r4, .LCprocfns
315 mov lr, pc
316 ldr pc, [r4, #PROCESSOR_PABT_FUNC]
317#else
318 CPU_PABORT_HANDLER(r0, r2)
319#endif
320 msr cpsr_c, r9 @ Maybe enable interrupts
1da177e4
LT
321 mov r1, sp @ regs
322 bl do_PrefetchAbort @ call abort handler
323
324 @
325 @ IRQs off again before pulling preserved data off the stack
326 @
1ec42c0c 327 disable_irq
1da177e4
LT
328
329 @
330 @ restore SPSR and restart the instruction
331 @
b86040a5
CM
332 ldr r2, [sp, #S_PSR]
333 svc_exit r2 @ return from exception
c4c5716e 334 UNWIND(.fnend )
93ed3970 335ENDPROC(__pabt_svc)
1da177e4
LT
336
337 .align 5
49f680ea
RK
338.LCcralign:
339 .word cr_alignment
48d7927b 340#ifdef MULTI_DABORT
1da177e4
LT
341.LCprocfns:
342 .word processor
343#endif
344.LCfp:
345 .word fp_enter
1da177e4
LT
346
347/*
348 * User mode handlers
2dede2d8
NP
349 *
350 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
1da177e4 351 */
2dede2d8
NP
352
353#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
354#error "sizeof(struct pt_regs) must be a multiple of 8"
355#endif
356
ccea7a19 357 .macro usr_entry
c4c5716e
CM
358 UNWIND(.fnstart )
359 UNWIND(.cantunwind ) @ don't unwind the user space
ccea7a19 360 sub sp, sp, #S_FRAME_SIZE
b86040a5
CM
361 ARM( stmib sp, {r1 - r12} )
362 THUMB( stmia sp, {r0 - r12} )
ccea7a19
RK
363
364 ldmia r0, {r1 - r3}
365 add r0, sp, #S_PC @ here for interlock avoidance
366 mov r4, #-1 @ "" "" "" ""
367
368 str r1, [sp] @ save the "real" r0 copied
369 @ from the exception stack
1da177e4
LT
370
371 @
372 @ We are now ready to fill in the remaining blanks on the stack:
373 @
374 @ r2 - lr_<exception>, already fixed up for correct return/restart
375 @ r3 - spsr_<exception>
376 @ r4 - orig_r0 (see pt_regs definition in ptrace.h)
377 @
378 @ Also, separately save sp_usr and lr_usr
379 @
ccea7a19 380 stmia r0, {r2 - r4}
b86040a5
CM
381 ARM( stmdb r0, {sp, lr}^ )
382 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
1da177e4
LT
383
384 @
385 @ Enable the alignment trap while in kernel mode
386 @
49f680ea 387 alignment_trap r0
1da177e4
LT
388
389 @
390 @ Clear FP to mark the first stack frame
391 @
392 zero_fp
0d928b0b
UKK
393
394 asm_trace_hardirqs_off
1da177e4
LT
395 .endm
396
b49c0f24
NP
397 .macro kuser_cmpxchg_check
398#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
399#ifndef CONFIG_MMU
400#warning "NPTL on non MMU needs fixing"
401#else
402 @ Make sure our user space atomic helper is restarted
403 @ if it was interrupted in a critical region. Here we
404 @ perform a quick test inline since it should be false
405 @ 99.9999% of the time. The rest is done out of line.
406 cmp r2, #TASK_SIZE
407 blhs kuser_cmpxchg_fixup
408#endif
409#endif
410 .endm
411
1da177e4
LT
412 .align 5
413__dabt_usr:
ccea7a19 414 usr_entry
b49c0f24 415 kuser_cmpxchg_check
1da177e4
LT
416
417 @
418 @ Call the processor-specific abort handler:
419 @
420 @ r2 - aborted context pc
421 @ r3 - aborted context cpsr
422 @
423 @ The abort handler must return the aborted address in r0, and
424 @ the fault status register in r1.
425 @
48d7927b 426#ifdef MULTI_DABORT
1da177e4
LT
427 ldr r4, .LCprocfns
428 mov lr, pc
48d7927b 429 ldr pc, [r4, #PROCESSOR_DABT_FUNC]
1da177e4 430#else
48d7927b 431 bl CPU_DABORT_HANDLER
1da177e4
LT
432#endif
433
434 @
435 @ IRQs on, then call the main handler
436 @
1ec42c0c 437 enable_irq
1da177e4 438 mov r2, sp
b86040a5 439 adr lr, BSYM(ret_from_exception)
1da177e4 440 b do_DataAbort
c4c5716e 441 UNWIND(.fnend )
93ed3970 442ENDPROC(__dabt_usr)
1da177e4
LT
443
444 .align 5
445__irq_usr:
ccea7a19 446 usr_entry
b49c0f24 447 kuser_cmpxchg_check
1da177e4 448
706fdd9f 449 get_thread_info tsk
1da177e4 450#ifdef CONFIG_PREEMPT
706fdd9f
RK
451 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
452 add r7, r8, #1 @ increment it
453 str r7, [tsk, #TI_PREEMPT]
1da177e4 454#endif
ccea7a19 455
187a51ad 456 irq_handler
1da177e4 457#ifdef CONFIG_PREEMPT
706fdd9f
RK
458 ldr r0, [tsk, #TI_PREEMPT]
459 str r8, [tsk, #TI_PREEMPT]
1da177e4 460 teq r0, r7
b86040a5
CM
461 ARM( strne r0, [r0, -r0] )
462 THUMB( movne r0, #0 )
463 THUMB( strne r0, [r0] )
1da177e4 464#endif
7ad1bcb2
RK
465#ifdef CONFIG_TRACE_IRQFLAGS
466 bl trace_hardirqs_on
467#endif
ccea7a19 468
1da177e4
LT
469 mov why, #0
470 b ret_to_user
c4c5716e 471 UNWIND(.fnend )
93ed3970 472ENDPROC(__irq_usr)
1da177e4
LT
473
474 .ltorg
475
476 .align 5
477__und_usr:
ccea7a19 478 usr_entry
1da177e4 479
1da177e4
LT
480 @
481 @ fall through to the emulation code, which returns using r9 if
482 @ it has emulated the instruction, or the more conventional lr
483 @ if we are to treat this as a real undefined instruction
484 @
485 @ r0 - instruction
486 @
b86040a5
CM
487 adr r9, BSYM(ret_from_exception)
488 adr lr, BSYM(__und_usr_unknown)
cb170a45 489 tst r3, #PSR_T_BIT @ Thumb mode?
b86040a5 490 itet eq @ explicit IT needed for the 1f label
cb170a45
PB
491 subeq r4, r2, #4 @ ARM instr at LR - 4
492 subne r4, r2, #2 @ Thumb instr at LR - 2
4931: ldreqt r0, [r4]
26584853
CM
494#ifdef CONFIG_CPU_ENDIAN_BE8
495 reveq r0, r0 @ little endian instruction
496#endif
cb170a45
PB
497 beq call_fpe
498 @ Thumb instruction
499#if __LINUX_ARM_ARCH__ >= 7
b86040a5
CM
5002:
501 ARM( ldrht r5, [r4], #2 )
502 THUMB( ldrht r5, [r4] )
503 THUMB( add r4, r4, #2 )
cb170a45
PB
504 and r0, r5, #0xf800 @ mask bits 111x x... .... ....
505 cmp r0, #0xe800 @ 32bit instruction if xx != 0
506 blo __und_usr_unknown
5073: ldrht r0, [r4]
508 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
509 orr r0, r0, r5, lsl #16
510#else
511 b __und_usr_unknown
512#endif
c4c5716e 513 UNWIND(.fnend )
93ed3970 514ENDPROC(__und_usr)
cb170a45 515
1da177e4
LT
516 @
517 @ fallthrough to call_fpe
518 @
519
520/*
521 * The out of line fixup for the ldrt above.
522 */
523 .section .fixup, "ax"
cb170a45 5244: mov pc, r9
1da177e4
LT
525 .previous
526 .section __ex_table,"a"
cb170a45
PB
527 .long 1b, 4b
528#if __LINUX_ARM_ARCH__ >= 7
529 .long 2b, 4b
530 .long 3b, 4b
531#endif
1da177e4
LT
532 .previous
533
534/*
535 * Check whether the instruction is a co-processor instruction.
536 * If yes, we need to call the relevant co-processor handler.
537 *
538 * Note that we don't do a full check here for the co-processor
539 * instructions; all instructions with bit 27 set are well
540 * defined. The only instructions that should fault are the
541 * co-processor instructions. However, we have to watch out
542 * for the ARM6/ARM7 SWI bug.
543 *
b5872db4
CM
544 * NEON is a special case that has to be handled here. Not all
545 * NEON instructions are co-processor instructions, so we have
546 * to make a special case of checking for them. Plus, there's
547 * five groups of them, so we have a table of mask/opcode pairs
548 * to check against, and if any match then we branch off into the
549 * NEON handler code.
550 *
1da177e4
LT
551 * Emulators may wish to make use of the following registers:
552 * r0 = instruction opcode.
553 * r2 = PC+4
db6ccbb6 554 * r9 = normal "successful" return address
1da177e4 555 * r10 = this threads thread_info structure.
db6ccbb6 556 * lr = unrecognised instruction return address
1da177e4 557 */
cb170a45
PB
558 @
559 @ Fall-through from Thumb-2 __und_usr
560 @
561#ifdef CONFIG_NEON
562 adr r6, .LCneon_thumb_opcodes
563 b 2f
564#endif
1da177e4 565call_fpe:
b5872db4 566#ifdef CONFIG_NEON
cb170a45 567 adr r6, .LCneon_arm_opcodes
b5872db4
CM
5682:
569 ldr r7, [r6], #4 @ mask value
570 cmp r7, #0 @ end mask?
571 beq 1f
572 and r8, r0, r7
573 ldr r7, [r6], #4 @ opcode bits matching in mask
574 cmp r8, r7 @ NEON instruction?
575 bne 2b
576 get_thread_info r10
577 mov r7, #1
578 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
579 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
580 b do_vfp @ let VFP handler handle this
5811:
582#endif
1da177e4 583 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
cb170a45 584 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
1da177e4
LT
585#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
586 and r8, r0, #0x0f000000 @ mask out op-code bits
587 teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)?
588#endif
589 moveq pc, lr
590 get_thread_info r10 @ get current thread
591 and r8, r0, #0x00000f00 @ mask out CP number
b86040a5 592 THUMB( lsr r8, r8, #8 )
1da177e4
LT
593 mov r7, #1
594 add r6, r10, #TI_USED_CP
b86040a5
CM
595 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
596 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
1da177e4
LT
597#ifdef CONFIG_IWMMXT
598 @ Test if we need to give access to iWMMXt coprocessors
599 ldr r5, [r10, #TI_FLAGS]
600 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
601 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
602 bcs iwmmxt_task_enable
603#endif
b86040a5
CM
604 ARM( add pc, pc, r8, lsr #6 )
605 THUMB( lsl r8, r8, #2 )
606 THUMB( add pc, r8 )
607 nop
608
609 W(mov) pc, lr @ CP#0
610 W(b) do_fpe @ CP#1 (FPE)
611 W(b) do_fpe @ CP#2 (FPE)
612 W(mov) pc, lr @ CP#3
c17fad11
LB
613#ifdef CONFIG_CRUNCH
614 b crunch_task_enable @ CP#4 (MaverickCrunch)
615 b crunch_task_enable @ CP#5 (MaverickCrunch)
616 b crunch_task_enable @ CP#6 (MaverickCrunch)
617#else
b86040a5
CM
618 W(mov) pc, lr @ CP#4
619 W(mov) pc, lr @ CP#5
620 W(mov) pc, lr @ CP#6
c17fad11 621#endif
b86040a5
CM
622 W(mov) pc, lr @ CP#7
623 W(mov) pc, lr @ CP#8
624 W(mov) pc, lr @ CP#9
1da177e4 625#ifdef CONFIG_VFP
b86040a5
CM
626 W(b) do_vfp @ CP#10 (VFP)
627 W(b) do_vfp @ CP#11 (VFP)
1da177e4 628#else
b86040a5
CM
629 W(mov) pc, lr @ CP#10 (VFP)
630 W(mov) pc, lr @ CP#11 (VFP)
1da177e4 631#endif
b86040a5
CM
632 W(mov) pc, lr @ CP#12
633 W(mov) pc, lr @ CP#13
634 W(mov) pc, lr @ CP#14 (Debug)
635 W(mov) pc, lr @ CP#15 (Control)
1da177e4 636
b5872db4
CM
637#ifdef CONFIG_NEON
638 .align 6
639
cb170a45 640.LCneon_arm_opcodes:
b5872db4
CM
641 .word 0xfe000000 @ mask
642 .word 0xf2000000 @ opcode
643
644 .word 0xff100000 @ mask
645 .word 0xf4000000 @ opcode
646
cb170a45
PB
647 .word 0x00000000 @ mask
648 .word 0x00000000 @ opcode
649
650.LCneon_thumb_opcodes:
651 .word 0xef000000 @ mask
652 .word 0xef000000 @ opcode
653
654 .word 0xff100000 @ mask
655 .word 0xf9000000 @ opcode
656
b5872db4
CM
657 .word 0x00000000 @ mask
658 .word 0x00000000 @ opcode
659#endif
660
1da177e4 661do_fpe:
5d25ac03 662 enable_irq
1da177e4
LT
663 ldr r4, .LCfp
664 add r10, r10, #TI_FPSTATE @ r10 = workspace
665 ldr pc, [r4] @ Call FP module USR entry point
666
667/*
668 * The FP module is called with these registers set:
669 * r0 = instruction
670 * r2 = PC+4
671 * r9 = normal "successful" return address
672 * r10 = FP workspace
673 * lr = unrecognised FP instruction return address
674 */
675
676 .data
677ENTRY(fp_enter)
db6ccbb6 678 .word no_fp
785d3cd2 679 .previous
1da177e4 680
db6ccbb6
RK
681no_fp: mov pc, lr
682
683__und_usr_unknown:
ecbab71c 684 enable_irq
1da177e4 685 mov r0, sp
b86040a5 686 adr lr, BSYM(ret_from_exception)
1da177e4 687 b do_undefinstr
93ed3970 688ENDPROC(__und_usr_unknown)
1da177e4
LT
689
690 .align 5
691__pabt_usr:
ccea7a19 692 usr_entry
1da177e4 693
48d7927b
PB
694#ifdef MULTI_PABORT
695 mov r0, r2 @ pass address of aborted instruction.
696 ldr r4, .LCprocfns
697 mov lr, pc
698 ldr pc, [r4, #PROCESSOR_PABT_FUNC]
699#else
700 CPU_PABORT_HANDLER(r0, r2)
701#endif
1ec42c0c 702 enable_irq @ Enable interrupts
1da177e4
LT
703 mov r1, sp @ regs
704 bl do_PrefetchAbort @ call abort handler
c4c5716e 705 UNWIND(.fnend )
1da177e4
LT
706 /* fall through */
707/*
708 * This is the return code to user mode for abort handlers
709 */
710ENTRY(ret_from_exception)
c4c5716e
CM
711 UNWIND(.fnstart )
712 UNWIND(.cantunwind )
1da177e4
LT
713 get_thread_info tsk
714 mov why, #0
715 b ret_to_user
c4c5716e 716 UNWIND(.fnend )
93ed3970
CM
717ENDPROC(__pabt_usr)
718ENDPROC(ret_from_exception)
1da177e4
LT
719
720/*
721 * Register switch for ARMv3 and ARMv4 processors
722 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
723 * previous and next are guaranteed not to be the same.
724 */
725ENTRY(__switch_to)
c4c5716e
CM
726 UNWIND(.fnstart )
727 UNWIND(.cantunwind )
1da177e4
LT
728 add ip, r1, #TI_CPU_SAVE
729 ldr r3, [r2, #TI_TP_VALUE]
b86040a5
CM
730 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
731 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
732 THUMB( str sp, [ip], #4 )
733 THUMB( str lr, [ip], #4 )
d6551e88
RK
734#ifdef CONFIG_MMU
735 ldr r6, [r2, #TI_CPU_DOMAIN]
afeb90ca 736#endif
4b0e07a5 737#if defined(CONFIG_HAS_TLS_REG)
2d2669b6 738 mcr p15, 0, r3, c13, c0, 3 @ set TLS register
4b0e07a5 739#elif !defined(CONFIG_TLS_REG_EMUL)
1da177e4 740 mov r4, #0xffff0fff
2d2669b6
NP
741 str r3, [r4, #-15] @ TLS val at 0xffff0ff0
742#endif
afeb90ca 743#ifdef CONFIG_MMU
1da177e4 744 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
1da177e4 745#endif
d6551e88
RK
746 mov r5, r0
747 add r4, r2, #TI_CPU_SAVE
748 ldr r0, =thread_notify_head
749 mov r1, #THREAD_NOTIFY_SWITCH
750 bl atomic_notifier_call_chain
b86040a5 751 THUMB( mov ip, r4 )
d6551e88 752 mov r0, r5
b86040a5
CM
753 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
754 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
755 THUMB( ldr sp, [ip], #4 )
756 THUMB( ldr pc, [ip] )
c4c5716e 757 UNWIND(.fnend )
93ed3970 758ENDPROC(__switch_to)
1da177e4
LT
759
760 __INIT
2d2669b6
NP
761
762/*
763 * User helpers.
764 *
765 * These are segment of kernel provided user code reachable from user space
766 * at a fixed address in kernel memory. This is used to provide user space
767 * with some operations which require kernel help because of unimplemented
768 * native feature and/or instructions in many ARM CPUs. The idea is for
769 * this code to be executed directly in user mode for best efficiency but
770 * which is too intimate with the kernel counter part to be left to user
771 * libraries. In fact this code might even differ from one CPU to another
772 * depending on the available instruction set and restrictions like on
773 * SMP systems. In other words, the kernel reserves the right to change
774 * this code as needed without warning. Only the entry points and their
775 * results are guaranteed to be stable.
776 *
777 * Each segment is 32-byte aligned and will be moved to the top of the high
778 * vector page. New segments (if ever needed) must be added in front of
779 * existing ones. This mechanism should be used only for things that are
780 * really small and justified, and not be abused freely.
781 *
782 * User space is expected to implement those things inline when optimizing
783 * for a processor that has the necessary native support, but only if such
784 * resulting binaries are already to be incompatible with earlier ARM
785 * processors due to the use of unsupported instructions other than what
786 * is provided here. In other words don't make binaries unable to run on
787 * earlier processors just for the sake of not using these kernel helpers
788 * if your compiled code is not going to use the new instructions for other
789 * purpose.
790 */
b86040a5 791 THUMB( .arm )
2d2669b6 792
ba9b5d76
NP
793 .macro usr_ret, reg
794#ifdef CONFIG_ARM_THUMB
795 bx \reg
796#else
797 mov pc, \reg
798#endif
799 .endm
800
2d2669b6
NP
801 .align 5
802 .globl __kuser_helper_start
803__kuser_helper_start:
804
7c612bfd
NP
805/*
806 * Reference prototype:
807 *
808 * void __kernel_memory_barrier(void)
809 *
810 * Input:
811 *
812 * lr = return address
813 *
814 * Output:
815 *
816 * none
817 *
818 * Clobbered:
819 *
b49c0f24 820 * none
7c612bfd
NP
821 *
822 * Definition and user space usage example:
823 *
824 * typedef void (__kernel_dmb_t)(void);
825 * #define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
826 *
827 * Apply any needed memory barrier to preserve consistency with data modified
828 * manually and __kuser_cmpxchg usage.
829 *
830 * This could be used as follows:
831 *
832 * #define __kernel_dmb() \
833 * asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
6896eec0 834 * : : : "r0", "lr","cc" )
7c612bfd
NP
835 */
836
837__kuser_memory_barrier: @ 0xffff0fa0
bac4e960 838 smp_dmb
ba9b5d76 839 usr_ret lr
7c612bfd
NP
840
841 .align 5
842
2d2669b6
NP
843/*
844 * Reference prototype:
845 *
846 * int __kernel_cmpxchg(int oldval, int newval, int *ptr)
847 *
848 * Input:
849 *
850 * r0 = oldval
851 * r1 = newval
852 * r2 = ptr
853 * lr = return address
854 *
855 * Output:
856 *
857 * r0 = returned value (zero or non-zero)
858 * C flag = set if r0 == 0, clear if r0 != 0
859 *
860 * Clobbered:
861 *
862 * r3, ip, flags
863 *
864 * Definition and user space usage example:
865 *
866 * typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
867 * #define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
868 *
869 * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
870 * Return zero if *ptr was changed or non-zero if no exchange happened.
871 * The C flag is also set if *ptr was changed to allow for assembly
872 * optimization in the calling code.
873 *
5964eae8
NP
874 * Notes:
875 *
876 * - This routine already includes memory barriers as needed.
877 *
2d2669b6
NP
878 * For example, a user space atomic_add implementation could look like this:
879 *
880 * #define atomic_add(ptr, val) \
881 * ({ register unsigned int *__ptr asm("r2") = (ptr); \
882 * register unsigned int __result asm("r1"); \
883 * asm volatile ( \
884 * "1: @ atomic_add\n\t" \
885 * "ldr r0, [r2]\n\t" \
886 * "mov r3, #0xffff0fff\n\t" \
887 * "add lr, pc, #4\n\t" \
888 * "add r1, r0, %2\n\t" \
889 * "add pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
890 * "bcc 1b" \
891 * : "=&r" (__result) \
892 * : "r" (__ptr), "rIL" (val) \
893 * : "r0","r3","ip","lr","cc","memory" ); \
894 * __result; })
895 */
896
897__kuser_cmpxchg: @ 0xffff0fc0
898
dcef1f63 899#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
2d2669b6 900
dcef1f63
NP
901 /*
902 * Poor you. No fast solution possible...
903 * The kernel itself must perform the operation.
904 * A special ghost syscall is used for that (see traps.c).
905 */
5e097445
NP
906 stmfd sp!, {r7, lr}
907 mov r7, #0xff00 @ 0xfff0 into r7 for EABI
908 orr r7, r7, #0xf0
dcef1f63 909 swi #0x9ffff0
5e097445 910 ldmfd sp!, {r7, pc}
dcef1f63
NP
911
912#elif __LINUX_ARM_ARCH__ < 6
2d2669b6 913
b49c0f24
NP
914#ifdef CONFIG_MMU
915
2d2669b6 916 /*
b49c0f24
NP
917 * The only thing that can break atomicity in this cmpxchg
918 * implementation is either an IRQ or a data abort exception
919 * causing another process/thread to be scheduled in the middle
920 * of the critical sequence. To prevent this, code is added to
921 * the IRQ and data abort exception handlers to set the pc back
922 * to the beginning of the critical section if it is found to be
923 * within that critical section (see kuser_cmpxchg_fixup).
2d2669b6 924 */
b49c0f24
NP
9251: ldr r3, [r2] @ load current val
926 subs r3, r3, r0 @ compare with oldval
9272: streq r1, [r2] @ store newval if eq
928 rsbs r0, r3, #0 @ set return val and C flag
929 usr_ret lr
930
931 .text
932kuser_cmpxchg_fixup:
933 @ Called from kuser_cmpxchg_check macro.
934 @ r2 = address of interrupted insn (must be preserved).
935 @ sp = saved regs. r7 and r8 are clobbered.
936 @ 1b = first critical insn, 2b = last critical insn.
937 @ If r2 >= 1b and r2 <= 2b then saved pc_usr is set to 1b.
938 mov r7, #0xffff0fff
939 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
940 subs r8, r2, r7
941 rsbcss r8, r8, #(2b - 1b)
942 strcs r7, [sp, #S_PC]
943 mov pc, lr
944 .previous
945
49bca4c2
NP
946#else
947#warning "NPTL on non MMU needs fixing"
948 mov r0, #-1
949 adds r0, r0, #0
ba9b5d76 950 usr_ret lr
b49c0f24 951#endif
2d2669b6
NP
952
953#else
954
7c612bfd
NP
955#ifdef CONFIG_SMP
956 mcr p15, 0, r0, c7, c10, 5 @ dmb
957#endif
b49c0f24 9581: ldrex r3, [r2]
2d2669b6
NP
959 subs r3, r3, r0
960 strexeq r3, r1, [r2]
b49c0f24
NP
961 teqeq r3, #1
962 beq 1b
2d2669b6 963 rsbs r0, r3, #0
b49c0f24 964 /* beware -- each __kuser slot must be 8 instructions max */
7c612bfd 965#ifdef CONFIG_SMP
b49c0f24
NP
966 b __kuser_memory_barrier
967#else
ba9b5d76 968 usr_ret lr
b49c0f24 969#endif
2d2669b6
NP
970
971#endif
972
973 .align 5
974
975/*
976 * Reference prototype:
977 *
978 * int __kernel_get_tls(void)
979 *
980 * Input:
981 *
982 * lr = return address
983 *
984 * Output:
985 *
986 * r0 = TLS value
987 *
988 * Clobbered:
989 *
b49c0f24 990 * none
2d2669b6
NP
991 *
992 * Definition and user space usage example:
993 *
994 * typedef int (__kernel_get_tls_t)(void);
995 * #define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
996 *
997 * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
998 *
999 * This could be used as follows:
1000 *
1001 * #define __kernel_get_tls() \
1002 * ({ register unsigned int __val asm("r0"); \
1003 * asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
1004 * : "=r" (__val) : : "lr","cc" ); \
1005 * __val; })
1006 */
1007
1008__kuser_get_tls: @ 0xffff0fe0
1009
4b0e07a5 1010#if !defined(CONFIG_HAS_TLS_REG) && !defined(CONFIG_TLS_REG_EMUL)
2d2669b6 1011 ldr r0, [pc, #(16 - 8)] @ TLS stored at 0xffff0ff0
2d2669b6 1012#else
2d2669b6 1013 mrc p15, 0, r0, c13, c0, 3 @ read TLS register
2d2669b6 1014#endif
ba9b5d76 1015 usr_ret lr
2d2669b6
NP
1016
1017 .rep 5
1018 .word 0 @ pad up to __kuser_helper_version
1019 .endr
1020
1021/*
1022 * Reference declaration:
1023 *
1024 * extern unsigned int __kernel_helper_version;
1025 *
1026 * Definition and user space usage example:
1027 *
1028 * #define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
1029 *
1030 * User space may read this to determine the curent number of helpers
1031 * available.
1032 */
1033
1034__kuser_helper_version: @ 0xffff0ffc
1035 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
1036
1037 .globl __kuser_helper_end
1038__kuser_helper_end:
1039
b86040a5 1040 THUMB( .thumb )
2d2669b6 1041
1da177e4
LT
1042/*
1043 * Vector stubs.
1044 *
7933523d
RK
1045 * This code is copied to 0xffff0200 so we can use branches in the
1046 * vectors, rather than ldr's. Note that this code must not
1047 * exceed 0x300 bytes.
1da177e4
LT
1048 *
1049 * Common stub entry macro:
1050 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
ccea7a19
RK
1051 *
1052 * SP points to a minimal amount of processor-private memory, the address
1053 * of which is copied into r0 for the mode specific abort handler.
1da177e4 1054 */
b7ec4795 1055 .macro vector_stub, name, mode, correction=0
1da177e4
LT
1056 .align 5
1057
1058vector_\name:
1da177e4
LT
1059 .if \correction
1060 sub lr, lr, #\correction
1061 .endif
ccea7a19
RK
1062
1063 @
1064 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1065 @ (parent CPSR)
1066 @
1067 stmia sp, {r0, lr} @ save r0, lr
1da177e4 1068 mrs lr, spsr
ccea7a19
RK
1069 str lr, [sp, #8] @ save spsr
1070
1da177e4 1071 @
ccea7a19 1072 @ Prepare for SVC32 mode. IRQs remain disabled.
1da177e4 1073 @
ccea7a19 1074 mrs r0, cpsr
b86040a5 1075 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
ccea7a19 1076 msr spsr_cxsf, r0
1da177e4 1077
ccea7a19
RK
1078 @
1079 @ the branch table must immediately follow this code
1080 @
ccea7a19 1081 and lr, lr, #0x0f
b86040a5
CM
1082 THUMB( adr r0, 1f )
1083 THUMB( ldr lr, [r0, lr, lsl #2] )
b7ec4795 1084 mov r0, sp
b86040a5 1085 ARM( ldr lr, [pc, lr, lsl #2] )
ccea7a19 1086 movs pc, lr @ branch to handler in SVC mode
93ed3970 1087ENDPROC(vector_\name)
88987ef9
CM
1088
1089 .align 2
1090 @ handler addresses follow this label
10911:
1da177e4
LT
1092 .endm
1093
7933523d 1094 .globl __stubs_start
1da177e4
LT
1095__stubs_start:
1096/*
1097 * Interrupt dispatcher
1098 */
b7ec4795 1099 vector_stub irq, IRQ_MODE, 4
1da177e4
LT
1100
1101 .long __irq_usr @ 0 (USR_26 / USR_32)
1102 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1103 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1104 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1105 .long __irq_invalid @ 4
1106 .long __irq_invalid @ 5
1107 .long __irq_invalid @ 6
1108 .long __irq_invalid @ 7
1109 .long __irq_invalid @ 8
1110 .long __irq_invalid @ 9
1111 .long __irq_invalid @ a
1112 .long __irq_invalid @ b
1113 .long __irq_invalid @ c
1114 .long __irq_invalid @ d
1115 .long __irq_invalid @ e
1116 .long __irq_invalid @ f
1117
1118/*
1119 * Data abort dispatcher
1120 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1121 */
b7ec4795 1122 vector_stub dabt, ABT_MODE, 8
1da177e4
LT
1123
1124 .long __dabt_usr @ 0 (USR_26 / USR_32)
1125 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1126 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1127 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1128 .long __dabt_invalid @ 4
1129 .long __dabt_invalid @ 5
1130 .long __dabt_invalid @ 6
1131 .long __dabt_invalid @ 7
1132 .long __dabt_invalid @ 8
1133 .long __dabt_invalid @ 9
1134 .long __dabt_invalid @ a
1135 .long __dabt_invalid @ b
1136 .long __dabt_invalid @ c
1137 .long __dabt_invalid @ d
1138 .long __dabt_invalid @ e
1139 .long __dabt_invalid @ f
1140
1141/*
1142 * Prefetch abort dispatcher
1143 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1144 */
b7ec4795 1145 vector_stub pabt, ABT_MODE, 4
1da177e4
LT
1146
1147 .long __pabt_usr @ 0 (USR_26 / USR_32)
1148 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1149 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1150 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1151 .long __pabt_invalid @ 4
1152 .long __pabt_invalid @ 5
1153 .long __pabt_invalid @ 6
1154 .long __pabt_invalid @ 7
1155 .long __pabt_invalid @ 8
1156 .long __pabt_invalid @ 9
1157 .long __pabt_invalid @ a
1158 .long __pabt_invalid @ b
1159 .long __pabt_invalid @ c
1160 .long __pabt_invalid @ d
1161 .long __pabt_invalid @ e
1162 .long __pabt_invalid @ f
1163
1164/*
1165 * Undef instr entry dispatcher
1166 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1167 */
b7ec4795 1168 vector_stub und, UND_MODE
1da177e4
LT
1169
1170 .long __und_usr @ 0 (USR_26 / USR_32)
1171 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1172 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1173 .long __und_svc @ 3 (SVC_26 / SVC_32)
1174 .long __und_invalid @ 4
1175 .long __und_invalid @ 5
1176 .long __und_invalid @ 6
1177 .long __und_invalid @ 7
1178 .long __und_invalid @ 8
1179 .long __und_invalid @ 9
1180 .long __und_invalid @ a
1181 .long __und_invalid @ b
1182 .long __und_invalid @ c
1183 .long __und_invalid @ d
1184 .long __und_invalid @ e
1185 .long __und_invalid @ f
1186
1187 .align 5
1188
1189/*=============================================================================
1190 * Undefined FIQs
1191 *-----------------------------------------------------------------------------
1192 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1193 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1194 * Basically to switch modes, we *HAVE* to clobber one register... brain
1195 * damage alert! I don't think that we can execute any code in here in any
1196 * other mode than FIQ... Ok you can switch to another mode, but you can't
1197 * get out of that mode without clobbering one register.
1198 */
1199vector_fiq:
1200 disable_fiq
1201 subs pc, lr, #4
1202
1203/*=============================================================================
1204 * Address exception handler
1205 *-----------------------------------------------------------------------------
1206 * These aren't too critical.
1207 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1208 */
1209
1210vector_addrexcptn:
1211 b vector_addrexcptn
1212
1213/*
1214 * We group all the following data together to optimise
1215 * for CPUs with separate I & D caches.
1216 */
1217 .align 5
1218
1219.LCvswi:
1220 .word vector_swi
1221
7933523d 1222 .globl __stubs_end
1da177e4
LT
1223__stubs_end:
1224
7933523d 1225 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
1da177e4 1226
7933523d
RK
1227 .globl __vectors_start
1228__vectors_start:
b86040a5
CM
1229 ARM( swi SYS_ERROR0 )
1230 THUMB( svc #0 )
1231 THUMB( nop )
1232 W(b) vector_und + stubs_offset
1233 W(ldr) pc, .LCvswi + stubs_offset
1234 W(b) vector_pabt + stubs_offset
1235 W(b) vector_dabt + stubs_offset
1236 W(b) vector_addrexcptn + stubs_offset
1237 W(b) vector_irq + stubs_offset
1238 W(b) vector_fiq + stubs_offset
7933523d
RK
1239
1240 .globl __vectors_end
1241__vectors_end:
1da177e4
LT
1242
1243 .data
1244
1da177e4
LT
1245 .globl cr_alignment
1246 .globl cr_no_alignment
1247cr_alignment:
1248 .space 4
1249cr_no_alignment:
1250 .space 4