Merge tag 'sound-3.7' of git://git.kernel.org/pub/scm/linux/kernel/git/tiwai/sound
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / acpi / processor_idle.c
CommitLineData
1da177e4
LT
1/*
2 * processor_idle - idle state submodule to the ACPI processor driver
3 *
4 * Copyright (C) 2001, 2002 Andy Grover <andrew.grover@intel.com>
5 * Copyright (C) 2001, 2002 Paul Diefenbaugh <paul.s.diefenbaugh@intel.com>
c5ab81ca 6 * Copyright (C) 2004, 2005 Dominik Brodowski <linux@brodo.de>
1da177e4
LT
7 * Copyright (C) 2004 Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
8 * - Added processor hotplug support
02df8b93
VP
9 * Copyright (C) 2005 Venkatesh Pallipadi <venkatesh.pallipadi@intel.com>
10 * - Added support for C3 on SMP
1da177e4
LT
11 *
12 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or (at
17 * your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful, but
20 * WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
22 * General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License along
25 * with this program; if not, write to the Free Software Foundation, Inc.,
26 * 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
27 *
28 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
29 */
30
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/init.h>
34#include <linux/cpufreq.h>
5a0e3ad6 35#include <linux/slab.h>
1da177e4
LT
36#include <linux/acpi.h>
37#include <linux/dmi.h>
38#include <linux/moduleparam.h>
4e57b681 39#include <linux/sched.h> /* need_resched() */
e8db0be1 40#include <linux/pm_qos.h>
e9e2cdb4 41#include <linux/clockchips.h>
4f86d3a8 42#include <linux/cpuidle.h>
ba84be23 43#include <linux/irqflags.h>
1da177e4 44
3434933b
TG
45/*
46 * Include the apic definitions for x86 to have the APIC timer related defines
47 * available also for UP (on SMP it gets magically included via linux/smp.h).
48 * asm/acpi.h is not an option, as it would require more include magic. Also
49 * creating an empty asm-ia64/apic.h would just trade pest vs. cholera.
50 */
51#ifdef CONFIG_X86
52#include <asm/apic.h>
53#endif
54
1da177e4
LT
55#include <asm/io.h>
56#include <asm/uaccess.h>
57
58#include <acpi/acpi_bus.h>
59#include <acpi/processor.h>
c1e3b377 60#include <asm/processor.h>
1da177e4 61
a192a958
LB
62#define PREFIX "ACPI: "
63
1da177e4 64#define ACPI_PROCESSOR_CLASS "processor"
1da177e4 65#define _COMPONENT ACPI_PROCESSOR_COMPONENT
f52fd66d 66ACPI_MODULE_NAME("processor_idle");
2aa44d05 67#define PM_TIMER_TICK_NS (1000000000ULL/PM_TIMER_FREQUENCY)
4f86d3a8
LB
68#define C2_OVERHEAD 1 /* 1us */
69#define C3_OVERHEAD 1 /* 1us */
4f86d3a8 70#define PM_TIMER_TICKS_TO_US(p) (((p) * 1000)/(PM_TIMER_FREQUENCY/1000))
1da177e4 71
4f86d3a8
LB
72static unsigned int max_cstate __read_mostly = ACPI_PROCESSOR_MAX_POWER;
73module_param(max_cstate, uint, 0000);
b6835052 74static unsigned int nocst __read_mostly;
1da177e4 75module_param(nocst, uint, 0000);
d3e7e99f
LB
76static int bm_check_disable __read_mostly;
77module_param(bm_check_disable, uint, 0000);
1da177e4 78
25de5718 79static unsigned int latency_factor __read_mostly = 2;
4963f620 80module_param(latency_factor, uint, 0644);
1da177e4 81
3d339dcb
DL
82static DEFINE_PER_CPU(struct cpuidle_device *, acpi_cpuidle_device);
83
d1896049
TR
84static int disabled_by_idle_boot_param(void)
85{
86 return boot_option_idle_override == IDLE_POLL ||
87 boot_option_idle_override == IDLE_FORCE_MWAIT ||
88 boot_option_idle_override == IDLE_HALT;
89}
90
1da177e4
LT
91/*
92 * IBM ThinkPad R40e crashes mysteriously when going into C2 or C3.
93 * For now disable this. Probably a bug somewhere else.
94 *
95 * To skip this limit, boot/load with a large max_cstate limit.
96 */
1855256c 97static int set_max_cstate(const struct dmi_system_id *id)
1da177e4
LT
98{
99 if (max_cstate > ACPI_PROCESSOR_MAX_POWER)
100 return 0;
101
3d35600a 102 printk(KERN_NOTICE PREFIX "%s detected - limiting to C%ld max_cstate."
4be44fcd
LB
103 " Override with \"processor.max_cstate=%d\"\n", id->ident,
104 (long)id->driver_data, ACPI_PROCESSOR_MAX_POWER + 1);
1da177e4 105
3d35600a 106 max_cstate = (long)id->driver_data;
1da177e4
LT
107
108 return 0;
109}
110
7ded5689
AR
111/* Actually this shouldn't be __cpuinitdata, would be better to fix the
112 callers to only run once -AK */
113static struct dmi_system_id __cpuinitdata processor_power_dmi_table[] = {
876c184b
TR
114 { set_max_cstate, "Clevo 5600D", {
115 DMI_MATCH(DMI_BIOS_VENDOR,"Phoenix Technologies LTD"),
116 DMI_MATCH(DMI_BIOS_VERSION,"SHE845M0.86C.0013.D.0302131307")},
4be44fcd 117 (void *)2},
370d5cd8
AV
118 { set_max_cstate, "Pavilion zv5000", {
119 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
120 DMI_MATCH(DMI_PRODUCT_NAME,"Pavilion zv5000 (DS502A#ABA)")},
121 (void *)1},
122 { set_max_cstate, "Asus L8400B", {
123 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer Inc."),
124 DMI_MATCH(DMI_PRODUCT_NAME,"L8400B series Notebook PC")},
125 (void *)1},
1da177e4
LT
126 {},
127};
128
4f86d3a8 129
2e906655 130/*
131 * Callers should disable interrupts before the call and enable
132 * interrupts after return.
133 */
ddc081a1
VP
134static void acpi_safe_halt(void)
135{
136 current_thread_info()->status &= ~TS_POLLING;
137 /*
138 * TS_POLLING-cleared state must be visible before we
139 * test NEED_RESCHED:
140 */
141 smp_mb();
71e93d15 142 if (!need_resched()) {
ddc081a1 143 safe_halt();
71e93d15
VP
144 local_irq_disable();
145 }
ddc081a1
VP
146 current_thread_info()->status |= TS_POLLING;
147}
148
169a0abb
TG
149#ifdef ARCH_APICTIMER_STOPS_ON_C3
150
151/*
152 * Some BIOS implementations switch to C3 in the published C2 state.
296d93cd
LT
153 * This seems to be a common problem on AMD boxen, but other vendors
154 * are affected too. We pick the most conservative approach: we assume
155 * that the local APIC stops in both C2 and C3.
169a0abb 156 */
7e275cc4 157static void lapic_timer_check_state(int state, struct acpi_processor *pr,
169a0abb
TG
158 struct acpi_processor_cx *cx)
159{
160 struct acpi_processor_power *pwr = &pr->power;
e585bef8 161 u8 type = local_apic_timer_c2_ok ? ACPI_STATE_C3 : ACPI_STATE_C2;
169a0abb 162
db954b58
VP
163 if (cpu_has(&cpu_data(pr->id), X86_FEATURE_ARAT))
164 return;
165
02c68a02 166 if (amd_e400_c1e_detected)
87ad57ba
SL
167 type = ACPI_STATE_C1;
168
169a0abb
TG
169 /*
170 * Check, if one of the previous states already marked the lapic
171 * unstable
172 */
173 if (pwr->timer_broadcast_on_state < state)
174 return;
175
e585bef8 176 if (cx->type >= type)
296d93cd 177 pr->power.timer_broadcast_on_state = state;
169a0abb
TG
178}
179
918aae42 180static void __lapic_timer_propagate_broadcast(void *arg)
169a0abb 181{
f833bab8 182 struct acpi_processor *pr = (struct acpi_processor *) arg;
e9e2cdb4
TG
183 unsigned long reason;
184
185 reason = pr->power.timer_broadcast_on_state < INT_MAX ?
186 CLOCK_EVT_NOTIFY_BROADCAST_ON : CLOCK_EVT_NOTIFY_BROADCAST_OFF;
187
188 clockevents_notify(reason, &pr->id);
e9e2cdb4
TG
189}
190
918aae42
HS
191static void lapic_timer_propagate_broadcast(struct acpi_processor *pr)
192{
193 smp_call_function_single(pr->id, __lapic_timer_propagate_broadcast,
194 (void *)pr, 1);
195}
196
e9e2cdb4 197/* Power(C) State timer broadcast control */
7e275cc4 198static void lapic_timer_state_broadcast(struct acpi_processor *pr,
e9e2cdb4
TG
199 struct acpi_processor_cx *cx,
200 int broadcast)
201{
e9e2cdb4
TG
202 int state = cx - pr->power.states;
203
204 if (state >= pr->power.timer_broadcast_on_state) {
205 unsigned long reason;
206
207 reason = broadcast ? CLOCK_EVT_NOTIFY_BROADCAST_ENTER :
208 CLOCK_EVT_NOTIFY_BROADCAST_EXIT;
209 clockevents_notify(reason, &pr->id);
210 }
169a0abb
TG
211}
212
213#else
214
7e275cc4 215static void lapic_timer_check_state(int state, struct acpi_processor *pr,
169a0abb 216 struct acpi_processor_cx *cstate) { }
7e275cc4
LB
217static void lapic_timer_propagate_broadcast(struct acpi_processor *pr) { }
218static void lapic_timer_state_broadcast(struct acpi_processor *pr,
e9e2cdb4
TG
219 struct acpi_processor_cx *cx,
220 int broadcast)
221{
222}
169a0abb
TG
223
224#endif
225
815ab0fd
LB
226static u32 saved_bm_rld;
227
228static void acpi_idle_bm_rld_save(void)
229{
230 acpi_read_bit_register(ACPI_BITREG_BUS_MASTER_RLD, &saved_bm_rld);
231}
232static void acpi_idle_bm_rld_restore(void)
233{
234 u32 resumed_bm_rld;
235
236 acpi_read_bit_register(ACPI_BITREG_BUS_MASTER_RLD, &resumed_bm_rld);
237
238 if (resumed_bm_rld != saved_bm_rld)
239 acpi_write_bit_register(ACPI_BITREG_BUS_MASTER_RLD, saved_bm_rld);
240}
b04e7bdb 241
e8110b64 242int acpi_processor_suspend(struct device *dev)
b04e7bdb 243{
815ab0fd 244 acpi_idle_bm_rld_save();
b04e7bdb
TG
245 return 0;
246}
247
e8110b64 248int acpi_processor_resume(struct device *dev)
b04e7bdb 249{
815ab0fd 250 acpi_idle_bm_rld_restore();
b04e7bdb
TG
251 return 0;
252}
253
592913ec 254#if defined(CONFIG_X86)
520daf72 255static void tsc_check_state(int state)
ddb25f9a
AK
256{
257 switch (boot_cpu_data.x86_vendor) {
258 case X86_VENDOR_AMD:
40fb1715 259 case X86_VENDOR_INTEL:
ddb25f9a
AK
260 /*
261 * AMD Fam10h TSC will tick in all
262 * C/P/S0/S1 states when this bit is set.
263 */
40fb1715 264 if (boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
520daf72 265 return;
40fb1715 266
ddb25f9a 267 /*FALL THROUGH*/
ddb25f9a 268 default:
520daf72
LB
269 /* TSC could halt in idle, so notify users */
270 if (state > ACPI_STATE_C1)
271 mark_tsc_unstable("TSC halts in idle");
ddb25f9a
AK
272 }
273}
520daf72
LB
274#else
275static void tsc_check_state(int state) { return; }
ddb25f9a
AK
276#endif
277
4be44fcd 278static int acpi_processor_get_power_info_fadt(struct acpi_processor *pr)
1da177e4 279{
1da177e4
LT
280
281 if (!pr)
d550d98d 282 return -EINVAL;
1da177e4
LT
283
284 if (!pr->pblk)
d550d98d 285 return -ENODEV;
1da177e4 286
1da177e4 287 /* if info is obtained from pblk/fadt, type equals state */
1da177e4
LT
288 pr->power.states[ACPI_STATE_C2].type = ACPI_STATE_C2;
289 pr->power.states[ACPI_STATE_C3].type = ACPI_STATE_C3;
290
4c033552
VP
291#ifndef CONFIG_HOTPLUG_CPU
292 /*
293 * Check for P_LVL2_UP flag before entering C2 and above on
4f86d3a8 294 * an SMP system.
4c033552 295 */
ad71860a 296 if ((num_online_cpus() > 1) &&
cee324b1 297 !(acpi_gbl_FADT.flags & ACPI_FADT_C2_MP_SUPPORTED))
d550d98d 298 return -ENODEV;
4c033552
VP
299#endif
300
1da177e4
LT
301 /* determine C2 and C3 address from pblk */
302 pr->power.states[ACPI_STATE_C2].address = pr->pblk + 4;
303 pr->power.states[ACPI_STATE_C3].address = pr->pblk + 5;
304
305 /* determine latencies from FADT */
ba494bee
BM
306 pr->power.states[ACPI_STATE_C2].latency = acpi_gbl_FADT.c2_latency;
307 pr->power.states[ACPI_STATE_C3].latency = acpi_gbl_FADT.c3_latency;
1da177e4 308
5d76b6f6
LB
309 /*
310 * FADT specified C2 latency must be less than or equal to
311 * 100 microseconds.
312 */
ba494bee 313 if (acpi_gbl_FADT.c2_latency > ACPI_PROCESSOR_MAX_C2_LATENCY) {
5d76b6f6 314 ACPI_DEBUG_PRINT((ACPI_DB_INFO,
ba494bee 315 "C2 latency too large [%d]\n", acpi_gbl_FADT.c2_latency));
5d76b6f6
LB
316 /* invalidate C2 */
317 pr->power.states[ACPI_STATE_C2].address = 0;
318 }
319
a6d72c18
LB
320 /*
321 * FADT supplied C3 latency must be less than or equal to
322 * 1000 microseconds.
323 */
ba494bee 324 if (acpi_gbl_FADT.c3_latency > ACPI_PROCESSOR_MAX_C3_LATENCY) {
a6d72c18 325 ACPI_DEBUG_PRINT((ACPI_DB_INFO,
ba494bee 326 "C3 latency too large [%d]\n", acpi_gbl_FADT.c3_latency));
a6d72c18
LB
327 /* invalidate C3 */
328 pr->power.states[ACPI_STATE_C3].address = 0;
329 }
330
1da177e4
LT
331 ACPI_DEBUG_PRINT((ACPI_DB_INFO,
332 "lvl2[0x%08x] lvl3[0x%08x]\n",
333 pr->power.states[ACPI_STATE_C2].address,
334 pr->power.states[ACPI_STATE_C3].address));
335
d550d98d 336 return 0;
1da177e4
LT
337}
338
991528d7 339static int acpi_processor_get_power_info_default(struct acpi_processor *pr)
acf05f4b 340{
991528d7
VP
341 if (!pr->power.states[ACPI_STATE_C1].valid) {
342 /* set the first C-State to C1 */
343 /* all processors need to support C1 */
344 pr->power.states[ACPI_STATE_C1].type = ACPI_STATE_C1;
345 pr->power.states[ACPI_STATE_C1].valid = 1;
0fda6b40 346 pr->power.states[ACPI_STATE_C1].entry_method = ACPI_CSTATE_HALT;
991528d7
VP
347 }
348 /* the C0 state only exists as a filler in our array */
acf05f4b 349 pr->power.states[ACPI_STATE_C0].valid = 1;
d550d98d 350 return 0;
acf05f4b
VP
351}
352
4be44fcd 353static int acpi_processor_get_power_info_cst(struct acpi_processor *pr)
1da177e4 354{
4be44fcd 355 acpi_status status = 0;
439913ff 356 u64 count;
cf824788 357 int current_count;
4be44fcd
LB
358 int i;
359 struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
360 union acpi_object *cst;
1da177e4 361
1da177e4 362
1da177e4 363 if (nocst)
d550d98d 364 return -ENODEV;
1da177e4 365
991528d7 366 current_count = 0;
1da177e4
LT
367
368 status = acpi_evaluate_object(pr->handle, "_CST", NULL, &buffer);
369 if (ACPI_FAILURE(status)) {
370 ACPI_DEBUG_PRINT((ACPI_DB_INFO, "No _CST, giving up\n"));
d550d98d 371 return -ENODEV;
4be44fcd 372 }
1da177e4 373
50dd0969 374 cst = buffer.pointer;
1da177e4
LT
375
376 /* There must be at least 2 elements */
377 if (!cst || (cst->type != ACPI_TYPE_PACKAGE) || cst->package.count < 2) {
6468463a 378 printk(KERN_ERR PREFIX "not enough elements in _CST\n");
1da177e4
LT
379 status = -EFAULT;
380 goto end;
381 }
382
383 count = cst->package.elements[0].integer.value;
384
385 /* Validate number of power states. */
386 if (count < 1 || count != cst->package.count - 1) {
6468463a 387 printk(KERN_ERR PREFIX "count given by _CST is not valid\n");
1da177e4
LT
388 status = -EFAULT;
389 goto end;
390 }
391
1da177e4
LT
392 /* Tell driver that at least _CST is supported. */
393 pr->flags.has_cst = 1;
394
395 for (i = 1; i <= count; i++) {
396 union acpi_object *element;
397 union acpi_object *obj;
398 struct acpi_power_register *reg;
399 struct acpi_processor_cx cx;
400
401 memset(&cx, 0, sizeof(cx));
402
50dd0969 403 element = &(cst->package.elements[i]);
1da177e4
LT
404 if (element->type != ACPI_TYPE_PACKAGE)
405 continue;
406
407 if (element->package.count != 4)
408 continue;
409
50dd0969 410 obj = &(element->package.elements[0]);
1da177e4
LT
411
412 if (obj->type != ACPI_TYPE_BUFFER)
413 continue;
414
4be44fcd 415 reg = (struct acpi_power_register *)obj->buffer.pointer;
1da177e4
LT
416
417 if (reg->space_id != ACPI_ADR_SPACE_SYSTEM_IO &&
4be44fcd 418 (reg->space_id != ACPI_ADR_SPACE_FIXED_HARDWARE))
1da177e4
LT
419 continue;
420
1da177e4 421 /* There should be an easy way to extract an integer... */
50dd0969 422 obj = &(element->package.elements[1]);
1da177e4
LT
423 if (obj->type != ACPI_TYPE_INTEGER)
424 continue;
425
426 cx.type = obj->integer.value;
991528d7
VP
427 /*
428 * Some buggy BIOSes won't list C1 in _CST -
429 * Let acpi_processor_get_power_info_default() handle them later
430 */
431 if (i == 1 && cx.type != ACPI_STATE_C1)
432 current_count++;
433
434 cx.address = reg->address;
435 cx.index = current_count + 1;
436
bc71bec9 437 cx.entry_method = ACPI_CSTATE_SYSTEMIO;
991528d7
VP
438 if (reg->space_id == ACPI_ADR_SPACE_FIXED_HARDWARE) {
439 if (acpi_processor_ffh_cstate_probe
440 (pr->id, &cx, reg) == 0) {
bc71bec9 441 cx.entry_method = ACPI_CSTATE_FFH;
442 } else if (cx.type == ACPI_STATE_C1) {
991528d7
VP
443 /*
444 * C1 is a special case where FIXED_HARDWARE
445 * can be handled in non-MWAIT way as well.
446 * In that case, save this _CST entry info.
991528d7
VP
447 * Otherwise, ignore this info and continue.
448 */
bc71bec9 449 cx.entry_method = ACPI_CSTATE_HALT;
4fcb2fcd 450 snprintf(cx.desc, ACPI_CX_DESC_LEN, "ACPI HLT");
bc71bec9 451 } else {
991528d7
VP
452 continue;
453 }
da5e09a1 454 if (cx.type == ACPI_STATE_C1 &&
d1896049 455 (boot_option_idle_override == IDLE_NOMWAIT)) {
c1e3b377
ZY
456 /*
457 * In most cases the C1 space_id obtained from
458 * _CST object is FIXED_HARDWARE access mode.
459 * But when the option of idle=halt is added,
460 * the entry_method type should be changed from
461 * CSTATE_FFH to CSTATE_HALT.
da5e09a1
ZY
462 * When the option of idle=nomwait is added,
463 * the C1 entry_method type should be
464 * CSTATE_HALT.
c1e3b377
ZY
465 */
466 cx.entry_method = ACPI_CSTATE_HALT;
467 snprintf(cx.desc, ACPI_CX_DESC_LEN, "ACPI HLT");
468 }
4fcb2fcd
VP
469 } else {
470 snprintf(cx.desc, ACPI_CX_DESC_LEN, "ACPI IOPORT 0x%x",
471 cx.address);
991528d7 472 }
1da177e4 473
0fda6b40
VP
474 if (cx.type == ACPI_STATE_C1) {
475 cx.valid = 1;
476 }
4fcb2fcd 477
50dd0969 478 obj = &(element->package.elements[2]);
1da177e4
LT
479 if (obj->type != ACPI_TYPE_INTEGER)
480 continue;
481
482 cx.latency = obj->integer.value;
483
50dd0969 484 obj = &(element->package.elements[3]);
1da177e4
LT
485 if (obj->type != ACPI_TYPE_INTEGER)
486 continue;
487
cf824788
JM
488 current_count++;
489 memcpy(&(pr->power.states[current_count]), &cx, sizeof(cx));
490
491 /*
492 * We support total ACPI_PROCESSOR_MAX_POWER - 1
493 * (From 1 through ACPI_PROCESSOR_MAX_POWER - 1)
494 */
495 if (current_count >= (ACPI_PROCESSOR_MAX_POWER - 1)) {
496 printk(KERN_WARNING
497 "Limiting number of power states to max (%d)\n",
498 ACPI_PROCESSOR_MAX_POWER);
499 printk(KERN_WARNING
500 "Please increase ACPI_PROCESSOR_MAX_POWER if needed.\n");
501 break;
502 }
1da177e4
LT
503 }
504
4be44fcd 505 ACPI_DEBUG_PRINT((ACPI_DB_INFO, "Found %d power states\n",
cf824788 506 current_count));
1da177e4
LT
507
508 /* Validate number of power states discovered */
cf824788 509 if (current_count < 2)
6d93c648 510 status = -EFAULT;
1da177e4 511
4be44fcd 512 end:
02438d87 513 kfree(buffer.pointer);
1da177e4 514
d550d98d 515 return status;
1da177e4
LT
516}
517
4be44fcd
LB
518static void acpi_processor_power_verify_c3(struct acpi_processor *pr,
519 struct acpi_processor_cx *cx)
1da177e4 520{
ee1ca48f
PV
521 static int bm_check_flag = -1;
522 static int bm_control_flag = -1;
02df8b93 523
1da177e4
LT
524
525 if (!cx->address)
d550d98d 526 return;
1da177e4 527
1da177e4
LT
528 /*
529 * PIIX4 Erratum #18: We don't support C3 when Type-F (fast)
530 * DMA transfers are used by any ISA device to avoid livelock.
531 * Note that we could disable Type-F DMA (as recommended by
532 * the erratum), but this is known to disrupt certain ISA
533 * devices thus we take the conservative approach.
534 */
535 else if (errata.piix4.fdma) {
536 ACPI_DEBUG_PRINT((ACPI_DB_INFO,
4be44fcd 537 "C3 not supported on PIIX4 with Type-F DMA\n"));
d550d98d 538 return;
1da177e4
LT
539 }
540
02df8b93 541 /* All the logic here assumes flags.bm_check is same across all CPUs */
ee1ca48f 542 if (bm_check_flag == -1) {
02df8b93
VP
543 /* Determine whether bm_check is needed based on CPU */
544 acpi_processor_power_init_bm_check(&(pr->flags), pr->id);
545 bm_check_flag = pr->flags.bm_check;
ee1ca48f 546 bm_control_flag = pr->flags.bm_control;
02df8b93
VP
547 } else {
548 pr->flags.bm_check = bm_check_flag;
ee1ca48f 549 pr->flags.bm_control = bm_control_flag;
02df8b93
VP
550 }
551
552 if (pr->flags.bm_check) {
02df8b93 553 if (!pr->flags.bm_control) {
ed3110ef
VP
554 if (pr->flags.has_cst != 1) {
555 /* bus mastering control is necessary */
556 ACPI_DEBUG_PRINT((ACPI_DB_INFO,
557 "C3 support requires BM control\n"));
558 return;
559 } else {
560 /* Here we enter C3 without bus mastering */
561 ACPI_DEBUG_PRINT((ACPI_DB_INFO,
562 "C3 support without BM control\n"));
563 }
02df8b93
VP
564 }
565 } else {
02df8b93
VP
566 /*
567 * WBINVD should be set in fadt, for C3 state to be
568 * supported on when bm_check is not required.
569 */
cee324b1 570 if (!(acpi_gbl_FADT.flags & ACPI_FADT_WBINVD)) {
02df8b93 571 ACPI_DEBUG_PRINT((ACPI_DB_INFO,
4be44fcd
LB
572 "Cache invalidation should work properly"
573 " for C3 to be enabled on SMP systems\n"));
d550d98d 574 return;
02df8b93 575 }
02df8b93
VP
576 }
577
1da177e4
LT
578 /*
579 * Otherwise we've met all of our C3 requirements.
580 * Normalize the C3 latency to expidite policy. Enable
581 * checking of bus mastering status (bm_check) so we can
582 * use this in our C3 policy
583 */
584 cx->valid = 1;
4f86d3a8 585
31878dd8
LB
586 /*
587 * On older chipsets, BM_RLD needs to be set
588 * in order for Bus Master activity to wake the
589 * system from C3. Newer chipsets handle DMA
590 * during C3 automatically and BM_RLD is a NOP.
591 * In either case, the proper way to
592 * handle BM_RLD is to set it and leave it set.
593 */
50ffba1b 594 acpi_write_bit_register(ACPI_BITREG_BUS_MASTER_RLD, 1);
1da177e4 595
d550d98d 596 return;
1da177e4
LT
597}
598
1da177e4
LT
599static int acpi_processor_power_verify(struct acpi_processor *pr)
600{
601 unsigned int i;
602 unsigned int working = 0;
6eb0a0fd 603
169a0abb 604 pr->power.timer_broadcast_on_state = INT_MAX;
6eb0a0fd 605
a0bf284b 606 for (i = 1; i < ACPI_PROCESSOR_MAX_POWER && i <= max_cstate; i++) {
1da177e4
LT
607 struct acpi_processor_cx *cx = &pr->power.states[i];
608
609 switch (cx->type) {
610 case ACPI_STATE_C1:
611 cx->valid = 1;
612 break;
613
614 case ACPI_STATE_C2:
d22edd29
LB
615 if (!cx->address)
616 break;
617 cx->valid = 1;
1da177e4
LT
618 break;
619
620 case ACPI_STATE_C3:
621 acpi_processor_power_verify_c3(pr, cx);
622 break;
623 }
7e275cc4
LB
624 if (!cx->valid)
625 continue;
1da177e4 626
7e275cc4
LB
627 lapic_timer_check_state(i, pr, cx);
628 tsc_check_state(cx->type);
629 working++;
1da177e4 630 }
bd663347 631
918aae42 632 lapic_timer_propagate_broadcast(pr);
1da177e4
LT
633
634 return (working);
635}
636
4be44fcd 637static int acpi_processor_get_power_info(struct acpi_processor *pr)
1da177e4
LT
638{
639 unsigned int i;
640 int result;
641
1da177e4
LT
642
643 /* NOTE: the idle thread may not be running while calling
644 * this function */
645
991528d7
VP
646 /* Zero initialize all the C-states info. */
647 memset(pr->power.states, 0, sizeof(pr->power.states));
648
1da177e4 649 result = acpi_processor_get_power_info_cst(pr);
6d93c648 650 if (result == -ENODEV)
c5a114f1 651 result = acpi_processor_get_power_info_fadt(pr);
6d93c648 652
991528d7
VP
653 if (result)
654 return result;
655
656 acpi_processor_get_power_info_default(pr);
657
cf824788 658 pr->power.count = acpi_processor_power_verify(pr);
1da177e4 659
1da177e4
LT
660 /*
661 * if one state of type C2 or C3 is available, mark this
662 * CPU as being "idle manageable"
663 */
664 for (i = 1; i < ACPI_PROCESSOR_MAX_POWER; i++) {
acf05f4b 665 if (pr->power.states[i].valid) {
1da177e4 666 pr->power.count = i;
2203d6ed
LT
667 if (pr->power.states[i].type >= ACPI_STATE_C2)
668 pr->flags.power = 1;
acf05f4b 669 }
1da177e4
LT
670 }
671
d550d98d 672 return 0;
1da177e4
LT
673}
674
4f86d3a8
LB
675/**
676 * acpi_idle_bm_check - checks if bus master activity was detected
677 */
678static int acpi_idle_bm_check(void)
679{
680 u32 bm_status = 0;
681
d3e7e99f
LB
682 if (bm_check_disable)
683 return 0;
684
50ffba1b 685 acpi_read_bit_register(ACPI_BITREG_BUS_MASTER_STATUS, &bm_status);
4f86d3a8 686 if (bm_status)
50ffba1b 687 acpi_write_bit_register(ACPI_BITREG_BUS_MASTER_STATUS, 1);
4f86d3a8
LB
688 /*
689 * PIIX4 Erratum #18: Note that BM_STS doesn't always reflect
690 * the true state of bus mastering activity; forcing us to
691 * manually check the BMIDEA bit of each IDE channel.
692 */
693 else if (errata.piix4.bmisx) {
694 if ((inb_p(errata.piix4.bmisx + 0x02) & 0x01)
695 || (inb_p(errata.piix4.bmisx + 0x0A) & 0x01))
696 bm_status = 1;
697 }
698 return bm_status;
699}
700
4f86d3a8
LB
701/**
702 * acpi_idle_do_entry - a helper function that does C2 and C3 type entry
703 * @cx: cstate data
bc71bec9 704 *
705 * Caller disables interrupt before call and enables interrupt after return.
4f86d3a8
LB
706 */
707static inline void acpi_idle_do_entry(struct acpi_processor_cx *cx)
708{
dcf30997
SR
709 /* Don't trace irqs off for idle */
710 stop_critical_timings();
bc71bec9 711 if (cx->entry_method == ACPI_CSTATE_FFH) {
4f86d3a8
LB
712 /* Call into architectural FFH based C-state */
713 acpi_processor_ffh_cstate_enter(cx);
bc71bec9 714 } else if (cx->entry_method == ACPI_CSTATE_HALT) {
715 acpi_safe_halt();
4f86d3a8 716 } else {
4f86d3a8
LB
717 /* IO port based C-state */
718 inb(cx->address);
719 /* Dummy wait op - must do something useless after P_LVL2 read
720 because chipsets cannot guarantee that STPCLK# signal
721 gets asserted in time to freeze execution properly. */
cfa806f0 722 inl(acpi_gbl_FADT.xpm_timer_block.address);
4f86d3a8 723 }
dcf30997 724 start_critical_timings();
4f86d3a8
LB
725}
726
727/**
728 * acpi_idle_enter_c1 - enters an ACPI C1 state-type
729 * @dev: the target CPU
46bcfad7 730 * @drv: cpuidle driver containing cpuidle state info
e978aa7d 731 * @index: index of target state
4f86d3a8
LB
732 *
733 * This is equivalent to the HALT instruction.
734 */
735static int acpi_idle_enter_c1(struct cpuidle_device *dev,
46bcfad7 736 struct cpuidle_driver *drv, int index)
4f86d3a8 737{
ff69f2bb 738 ktime_t kt1, kt2;
739 s64 idle_time;
4f86d3a8 740 struct acpi_processor *pr;
4202735e
DD
741 struct cpuidle_state_usage *state_usage = &dev->states_usage[index];
742 struct acpi_processor_cx *cx = cpuidle_get_statedata(state_usage);
9b12e18c 743
4a6f4fe8 744 pr = __this_cpu_read(processors);
e978aa7d 745 dev->last_residency = 0;
4f86d3a8
LB
746
747 if (unlikely(!pr))
e978aa7d 748 return -EINVAL;
4f86d3a8 749
2e906655 750 local_irq_disable();
b077fbad 751
75cc5235 752
7e275cc4 753 lapic_timer_state_broadcast(pr, cx, 1);
ff69f2bb 754 kt1 = ktime_get_real();
bc71bec9 755 acpi_idle_do_entry(cx);
ff69f2bb 756 kt2 = ktime_get_real();
757 idle_time = ktime_to_us(ktime_sub(kt2, kt1));
4f86d3a8 758
e978aa7d
DD
759 /* Update device last_residency*/
760 dev->last_residency = (int)idle_time;
761
2e906655 762 local_irq_enable();
7e275cc4 763 lapic_timer_state_broadcast(pr, cx, 0);
4f86d3a8 764
e978aa7d 765 return index;
4f86d3a8
LB
766}
767
1a022e3f
BO
768
769/**
770 * acpi_idle_play_dead - enters an ACPI state for long-term idle (i.e. off-lining)
771 * @dev: the target CPU
772 * @index: the index of suggested state
773 */
774static int acpi_idle_play_dead(struct cpuidle_device *dev, int index)
775{
776 struct cpuidle_state_usage *state_usage = &dev->states_usage[index];
777 struct acpi_processor_cx *cx = cpuidle_get_statedata(state_usage);
778
779 ACPI_FLUSH_CPU_CACHE();
780
781 while (1) {
782
783 if (cx->entry_method == ACPI_CSTATE_HALT)
54f70077 784 safe_halt();
1a022e3f
BO
785 else if (cx->entry_method == ACPI_CSTATE_SYSTEMIO) {
786 inb(cx->address);
787 /* See comment in acpi_idle_do_entry() */
788 inl(acpi_gbl_FADT.xpm_timer_block.address);
789 } else
790 return -ENODEV;
791 }
792
793 /* Never reached */
794 return 0;
795}
796
4f86d3a8
LB
797/**
798 * acpi_idle_enter_simple - enters an ACPI state without BM handling
799 * @dev: the target CPU
46bcfad7 800 * @drv: cpuidle driver with cpuidle state information
e978aa7d 801 * @index: the index of suggested state
4f86d3a8
LB
802 */
803static int acpi_idle_enter_simple(struct cpuidle_device *dev,
46bcfad7 804 struct cpuidle_driver *drv, int index)
4f86d3a8
LB
805{
806 struct acpi_processor *pr;
4202735e
DD
807 struct cpuidle_state_usage *state_usage = &dev->states_usage[index];
808 struct acpi_processor_cx *cx = cpuidle_get_statedata(state_usage);
ff69f2bb 809 ktime_t kt1, kt2;
2da513f5 810 s64 idle_time_ns;
ff69f2bb 811 s64 idle_time;
50629118 812
4a6f4fe8 813 pr = __this_cpu_read(processors);
e978aa7d 814 dev->last_residency = 0;
4f86d3a8
LB
815
816 if (unlikely(!pr))
e978aa7d 817 return -EINVAL;
e196441b 818
4f86d3a8 819 local_irq_disable();
02cf4f98 820
75cc5235 821
d306ebc2
PV
822 if (cx->entry_method != ACPI_CSTATE_FFH) {
823 current_thread_info()->status &= ~TS_POLLING;
824 /*
825 * TS_POLLING-cleared state must be visible before we test
826 * NEED_RESCHED:
827 */
828 smp_mb();
4f86d3a8 829
02cf4f98
LB
830 if (unlikely(need_resched())) {
831 current_thread_info()->status |= TS_POLLING;
832 local_irq_enable();
e978aa7d 833 return -EINVAL;
02cf4f98 834 }
4f86d3a8
LB
835 }
836
e17bcb43
TG
837 /*
838 * Must be done before busmaster disable as we might need to
839 * access HPET !
840 */
7e275cc4 841 lapic_timer_state_broadcast(pr, cx, 1);
e17bcb43 842
4f86d3a8
LB
843 if (cx->type == ACPI_STATE_C3)
844 ACPI_FLUSH_CPU_CACHE();
845
ff69f2bb 846 kt1 = ktime_get_real();
50629118
VP
847 /* Tell the scheduler that we are going deep-idle: */
848 sched_clock_idle_sleep_event();
4f86d3a8 849 acpi_idle_do_entry(cx);
ff69f2bb 850 kt2 = ktime_get_real();
2da513f5
VP
851 idle_time_ns = ktime_to_ns(ktime_sub(kt2, kt1));
852 idle_time = idle_time_ns;
853 do_div(idle_time, NSEC_PER_USEC);
4f86d3a8 854
e978aa7d
DD
855 /* Update device last_residency*/
856 dev->last_residency = (int)idle_time;
857
50629118 858 /* Tell the scheduler how much we idled: */
2da513f5 859 sched_clock_idle_wakeup_event(idle_time_ns);
4f86d3a8
LB
860
861 local_irq_enable();
02cf4f98
LB
862 if (cx->entry_method != ACPI_CSTATE_FFH)
863 current_thread_info()->status |= TS_POLLING;
4f86d3a8 864
7e275cc4 865 lapic_timer_state_broadcast(pr, cx, 0);
e978aa7d 866 return index;
4f86d3a8
LB
867}
868
869static int c3_cpu_count;
e12f65f7 870static DEFINE_RAW_SPINLOCK(c3_lock);
4f86d3a8
LB
871
872/**
873 * acpi_idle_enter_bm - enters C3 with proper BM handling
874 * @dev: the target CPU
46bcfad7 875 * @drv: cpuidle driver containing state data
e978aa7d 876 * @index: the index of suggested state
4f86d3a8
LB
877 *
878 * If BM is detected, the deepest non-C3 idle state is entered instead.
879 */
880static int acpi_idle_enter_bm(struct cpuidle_device *dev,
46bcfad7 881 struct cpuidle_driver *drv, int index)
4f86d3a8
LB
882{
883 struct acpi_processor *pr;
4202735e
DD
884 struct cpuidle_state_usage *state_usage = &dev->states_usage[index];
885 struct acpi_processor_cx *cx = cpuidle_get_statedata(state_usage);
ff69f2bb 886 ktime_t kt1, kt2;
2da513f5 887 s64 idle_time_ns;
ff69f2bb 888 s64 idle_time;
ff69f2bb 889
50629118 890
4a6f4fe8 891 pr = __this_cpu_read(processors);
e978aa7d 892 dev->last_residency = 0;
4f86d3a8
LB
893
894 if (unlikely(!pr))
e978aa7d 895 return -EINVAL;
4f86d3a8 896
718be4aa 897 if (!cx->bm_sts_skip && acpi_idle_bm_check()) {
46bcfad7
DD
898 if (drv->safe_state_index >= 0) {
899 return drv->states[drv->safe_state_index].enter(dev,
900 drv, drv->safe_state_index);
ddc081a1 901 } else {
2e906655 902 local_irq_disable();
8651f97b 903 acpi_safe_halt();
2e906655 904 local_irq_enable();
75cc5235 905 return -EBUSY;
ddc081a1
VP
906 }
907 }
908
4f86d3a8 909 local_irq_disable();
02cf4f98 910
75cc5235 911
d306ebc2
PV
912 if (cx->entry_method != ACPI_CSTATE_FFH) {
913 current_thread_info()->status &= ~TS_POLLING;
914 /*
915 * TS_POLLING-cleared state must be visible before we test
916 * NEED_RESCHED:
917 */
918 smp_mb();
4f86d3a8 919
02cf4f98
LB
920 if (unlikely(need_resched())) {
921 current_thread_info()->status |= TS_POLLING;
922 local_irq_enable();
e978aa7d 923 return -EINVAL;
02cf4f98 924 }
4f86d3a8
LB
925 }
926
996520c1
VP
927 acpi_unlazy_tlb(smp_processor_id());
928
50629118
VP
929 /* Tell the scheduler that we are going deep-idle: */
930 sched_clock_idle_sleep_event();
4f86d3a8
LB
931 /*
932 * Must be done before busmaster disable as we might need to
933 * access HPET !
934 */
7e275cc4 935 lapic_timer_state_broadcast(pr, cx, 1);
4f86d3a8 936
f461ddea 937 kt1 = ktime_get_real();
ddc081a1
VP
938 /*
939 * disable bus master
940 * bm_check implies we need ARB_DIS
941 * !bm_check implies we need cache flush
942 * bm_control implies whether we can do ARB_DIS
943 *
944 * That leaves a case where bm_check is set and bm_control is
945 * not set. In that case we cannot do much, we enter C3
946 * without doing anything.
947 */
948 if (pr->flags.bm_check && pr->flags.bm_control) {
e12f65f7 949 raw_spin_lock(&c3_lock);
4f86d3a8
LB
950 c3_cpu_count++;
951 /* Disable bus master arbitration when all CPUs are in C3 */
952 if (c3_cpu_count == num_online_cpus())
50ffba1b 953 acpi_write_bit_register(ACPI_BITREG_ARB_DISABLE, 1);
e12f65f7 954 raw_spin_unlock(&c3_lock);
ddc081a1
VP
955 } else if (!pr->flags.bm_check) {
956 ACPI_FLUSH_CPU_CACHE();
957 }
4f86d3a8 958
ddc081a1 959 acpi_idle_do_entry(cx);
4f86d3a8 960
ddc081a1
VP
961 /* Re-enable bus master arbitration */
962 if (pr->flags.bm_check && pr->flags.bm_control) {
e12f65f7 963 raw_spin_lock(&c3_lock);
50ffba1b 964 acpi_write_bit_register(ACPI_BITREG_ARB_DISABLE, 0);
4f86d3a8 965 c3_cpu_count--;
e12f65f7 966 raw_spin_unlock(&c3_lock);
4f86d3a8 967 }
f461ddea 968 kt2 = ktime_get_real();
157317ba 969 idle_time_ns = ktime_to_ns(ktime_sub(kt2, kt1));
2da513f5
VP
970 idle_time = idle_time_ns;
971 do_div(idle_time, NSEC_PER_USEC);
4f86d3a8 972
e978aa7d
DD
973 /* Update device last_residency*/
974 dev->last_residency = (int)idle_time;
975
50629118 976 /* Tell the scheduler how much we idled: */
2da513f5 977 sched_clock_idle_wakeup_event(idle_time_ns);
4f86d3a8
LB
978
979 local_irq_enable();
02cf4f98
LB
980 if (cx->entry_method != ACPI_CSTATE_FFH)
981 current_thread_info()->status |= TS_POLLING;
4f86d3a8 982
7e275cc4 983 lapic_timer_state_broadcast(pr, cx, 0);
e978aa7d 984 return index;
4f86d3a8
LB
985}
986
987struct cpuidle_driver acpi_idle_driver = {
988 .name = "acpi_idle",
989 .owner = THIS_MODULE,
990};
991
992/**
46bcfad7
DD
993 * acpi_processor_setup_cpuidle_cx - prepares and configures CPUIDLE
994 * device i.e. per-cpu data
995 *
4f86d3a8
LB
996 * @pr: the ACPI processor
997 */
46bcfad7 998static int acpi_processor_setup_cpuidle_cx(struct acpi_processor *pr)
4f86d3a8 999{
9a0b8415 1000 int i, count = CPUIDLE_DRIVER_STATE_START;
4f86d3a8 1001 struct acpi_processor_cx *cx;
4202735e 1002 struct cpuidle_state_usage *state_usage;
3d339dcb 1003 struct cpuidle_device *dev = per_cpu(acpi_cpuidle_device, pr->id);
4f86d3a8
LB
1004
1005 if (!pr->flags.power_setup_done)
1006 return -EINVAL;
1007
1008 if (pr->flags.power == 0) {
1009 return -EINVAL;
1010 }
1011
dcb84f33 1012 dev->cpu = pr->id;
4fcb2fcd 1013
615dfd93
LB
1014 if (max_cstate == 0)
1015 max_cstate = 1;
1016
4f86d3a8
LB
1017 for (i = 1; i < ACPI_PROCESSOR_MAX_POWER && i <= max_cstate; i++) {
1018 cx = &pr->power.states[i];
4202735e 1019 state_usage = &dev->states_usage[count];
4f86d3a8
LB
1020
1021 if (!cx->valid)
1022 continue;
1023
1024#ifdef CONFIG_HOTPLUG_CPU
1025 if ((cx->type != ACPI_STATE_C1) && (num_online_cpus() > 1) &&
1026 !pr->flags.has_cst &&
1027 !(acpi_gbl_FADT.flags & ACPI_FADT_C2_MP_SUPPORTED))
1028 continue;
1fec74a9 1029#endif
46bcfad7 1030
4202735e 1031 cpuidle_set_statedata(state_usage, cx);
4f86d3a8 1032
46bcfad7
DD
1033 count++;
1034 if (count == CPUIDLE_STATE_MAX)
1035 break;
1036 }
1037
1038 dev->state_count = count;
1039
1040 if (!count)
1041 return -EINVAL;
1042
1043 return 0;
1044}
1045
1046/**
1047 * acpi_processor_setup_cpuidle states- prepares and configures cpuidle
1048 * global state data i.e. idle routines
1049 *
1050 * @pr: the ACPI processor
1051 */
1052static int acpi_processor_setup_cpuidle_states(struct acpi_processor *pr)
1053{
1054 int i, count = CPUIDLE_DRIVER_STATE_START;
1055 struct acpi_processor_cx *cx;
1056 struct cpuidle_state *state;
1057 struct cpuidle_driver *drv = &acpi_idle_driver;
1058
1059 if (!pr->flags.power_setup_done)
1060 return -EINVAL;
1061
1062 if (pr->flags.power == 0)
1063 return -EINVAL;
1064
1065 drv->safe_state_index = -1;
4fcb2fcd 1066 for (i = 0; i < CPUIDLE_STATE_MAX; i++) {
46bcfad7
DD
1067 drv->states[i].name[0] = '\0';
1068 drv->states[i].desc[0] = '\0';
4fcb2fcd
VP
1069 }
1070
615dfd93
LB
1071 if (max_cstate == 0)
1072 max_cstate = 1;
1073
4f86d3a8
LB
1074 for (i = 1; i < ACPI_PROCESSOR_MAX_POWER && i <= max_cstate; i++) {
1075 cx = &pr->power.states[i];
4f86d3a8
LB
1076
1077 if (!cx->valid)
1078 continue;
1079
1080#ifdef CONFIG_HOTPLUG_CPU
1081 if ((cx->type != ACPI_STATE_C1) && (num_online_cpus() > 1) &&
1082 !pr->flags.has_cst &&
1083 !(acpi_gbl_FADT.flags & ACPI_FADT_C2_MP_SUPPORTED))
1084 continue;
1fec74a9 1085#endif
4f86d3a8 1086
46bcfad7 1087 state = &drv->states[count];
4f86d3a8 1088 snprintf(state->name, CPUIDLE_NAME_LEN, "C%d", i);
4fcb2fcd 1089 strncpy(state->desc, cx->desc, CPUIDLE_DESC_LEN);
4f86d3a8 1090 state->exit_latency = cx->latency;
4963f620 1091 state->target_residency = cx->latency * latency_factor;
4f86d3a8
LB
1092
1093 state->flags = 0;
1094 switch (cx->type) {
1095 case ACPI_STATE_C1:
8e92b660
VP
1096 if (cx->entry_method == ACPI_CSTATE_FFH)
1097 state->flags |= CPUIDLE_FLAG_TIME_VALID;
1098
4f86d3a8 1099 state->enter = acpi_idle_enter_c1;
1a022e3f 1100 state->enter_dead = acpi_idle_play_dead;
46bcfad7 1101 drv->safe_state_index = count;
4f86d3a8
LB
1102 break;
1103
1104 case ACPI_STATE_C2:
4f86d3a8
LB
1105 state->flags |= CPUIDLE_FLAG_TIME_VALID;
1106 state->enter = acpi_idle_enter_simple;
1a022e3f 1107 state->enter_dead = acpi_idle_play_dead;
46bcfad7 1108 drv->safe_state_index = count;
4f86d3a8
LB
1109 break;
1110
1111 case ACPI_STATE_C3:
4f86d3a8 1112 state->flags |= CPUIDLE_FLAG_TIME_VALID;
4f86d3a8
LB
1113 state->enter = pr->flags.bm_check ?
1114 acpi_idle_enter_bm :
1115 acpi_idle_enter_simple;
1116 break;
1117 }
1118
1119 count++;
9a0b8415 1120 if (count == CPUIDLE_STATE_MAX)
1121 break;
4f86d3a8
LB
1122 }
1123
46bcfad7 1124 drv->state_count = count;
4f86d3a8
LB
1125
1126 if (!count)
1127 return -EINVAL;
1128
4f86d3a8
LB
1129 return 0;
1130}
1131
46bcfad7 1132int acpi_processor_hotplug(struct acpi_processor *pr)
4f86d3a8 1133{
dcb84f33 1134 int ret = 0;
3d339dcb 1135 struct cpuidle_device *dev = per_cpu(acpi_cpuidle_device, pr->id);
4f86d3a8 1136
d1896049 1137 if (disabled_by_idle_boot_param())
36a91358
VP
1138 return 0;
1139
4f86d3a8
LB
1140 if (!pr)
1141 return -EINVAL;
1142
1143 if (nocst) {
1144 return -ENODEV;
1145 }
1146
1147 if (!pr->flags.power_setup_done)
1148 return -ENODEV;
1149
1150 cpuidle_pause_and_lock();
3d339dcb 1151 cpuidle_disable_device(dev);
4f86d3a8 1152 acpi_processor_get_power_info(pr);
dcb84f33 1153 if (pr->flags.power) {
46bcfad7 1154 acpi_processor_setup_cpuidle_cx(pr);
3d339dcb 1155 ret = cpuidle_enable_device(dev);
dcb84f33 1156 }
4f86d3a8
LB
1157 cpuidle_resume_and_unlock();
1158
1159 return ret;
1160}
1161
46bcfad7
DD
1162int acpi_processor_cst_has_changed(struct acpi_processor *pr)
1163{
1164 int cpu;
1165 struct acpi_processor *_pr;
3d339dcb 1166 struct cpuidle_device *dev;
46bcfad7
DD
1167
1168 if (disabled_by_idle_boot_param())
1169 return 0;
1170
1171 if (!pr)
1172 return -EINVAL;
1173
1174 if (nocst)
1175 return -ENODEV;
1176
1177 if (!pr->flags.power_setup_done)
1178 return -ENODEV;
1179
1180 /*
1181 * FIXME: Design the ACPI notification to make it once per
1182 * system instead of once per-cpu. This condition is a hack
1183 * to make the code that updates C-States be called once.
1184 */
1185
9505626d 1186 if (pr->id == 0 && cpuidle_get_driver() == &acpi_idle_driver) {
46bcfad7
DD
1187
1188 cpuidle_pause_and_lock();
1189 /* Protect against cpu-hotplug */
1190 get_online_cpus();
1191
1192 /* Disable all cpuidle devices */
1193 for_each_online_cpu(cpu) {
1194 _pr = per_cpu(processors, cpu);
1195 if (!_pr || !_pr->flags.power_setup_done)
1196 continue;
3d339dcb
DL
1197 dev = per_cpu(acpi_cpuidle_device, cpu);
1198 cpuidle_disable_device(dev);
46bcfad7
DD
1199 }
1200
1201 /* Populate Updated C-state information */
1202 acpi_processor_setup_cpuidle_states(pr);
1203
1204 /* Enable all cpuidle devices */
1205 for_each_online_cpu(cpu) {
1206 _pr = per_cpu(processors, cpu);
1207 if (!_pr || !_pr->flags.power_setup_done)
1208 continue;
1209 acpi_processor_get_power_info(_pr);
1210 if (_pr->flags.power) {
1211 acpi_processor_setup_cpuidle_cx(_pr);
3d339dcb
DL
1212 dev = per_cpu(acpi_cpuidle_device, cpu);
1213 cpuidle_enable_device(dev);
46bcfad7
DD
1214 }
1215 }
1216 put_online_cpus();
1217 cpuidle_resume_and_unlock();
1218 }
1219
1220 return 0;
1221}
1222
1223static int acpi_processor_registered;
1224
38a991b6 1225int __cpuinit acpi_processor_power_init(struct acpi_processor *pr)
1da177e4 1226{
4be44fcd 1227 acpi_status status = 0;
46bcfad7 1228 int retval;
3d339dcb 1229 struct cpuidle_device *dev;
b6835052 1230 static int first_run;
1da177e4 1231
d1896049 1232 if (disabled_by_idle_boot_param())
36a91358 1233 return 0;
1da177e4
LT
1234
1235 if (!first_run) {
1236 dmi_check_system(processor_power_dmi_table);
c1c30634 1237 max_cstate = acpi_processor_cstate_check(max_cstate);
1da177e4 1238 if (max_cstate < ACPI_C_STATES_MAX)
4be44fcd
LB
1239 printk(KERN_NOTICE
1240 "ACPI: processor limited to max C-state %d\n",
1241 max_cstate);
1da177e4
LT
1242 first_run++;
1243 }
1244
02df8b93 1245 if (!pr)
d550d98d 1246 return -EINVAL;
02df8b93 1247
cee324b1 1248 if (acpi_gbl_FADT.cst_control && !nocst) {
4be44fcd 1249 status =
cee324b1 1250 acpi_os_write_port(acpi_gbl_FADT.smi_command, acpi_gbl_FADT.cst_control, 8);
1da177e4 1251 if (ACPI_FAILURE(status)) {
a6fc6720
TR
1252 ACPI_EXCEPTION((AE_INFO, status,
1253 "Notifying BIOS of _CST ability failed"));
1da177e4
LT
1254 }
1255 }
1256
1257 acpi_processor_get_power_info(pr);
4f86d3a8 1258 pr->flags.power_setup_done = 1;
1da177e4
LT
1259
1260 /*
1261 * Install the idle handler if processor power management is supported.
1262 * Note that we use previously set idle handler will be used on
1263 * platforms that only support C1.
1264 */
36a91358 1265 if (pr->flags.power) {
46bcfad7
DD
1266 /* Register acpi_idle_driver if not already registered */
1267 if (!acpi_processor_registered) {
1268 acpi_processor_setup_cpuidle_states(pr);
1269 retval = cpuidle_register_driver(&acpi_idle_driver);
1270 if (retval)
1271 return retval;
1272 printk(KERN_DEBUG "ACPI: %s registered with cpuidle\n",
1273 acpi_idle_driver.name);
1274 }
3d339dcb
DL
1275
1276 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
1277 if (!dev)
1278 return -ENOMEM;
1279 per_cpu(acpi_cpuidle_device, pr->id) = dev;
1280
1281 acpi_processor_setup_cpuidle_cx(pr);
1282
46bcfad7
DD
1283 /* Register per-cpu cpuidle_device. Cpuidle driver
1284 * must already be registered before registering device
1285 */
3d339dcb 1286 retval = cpuidle_register_device(dev);
46bcfad7
DD
1287 if (retval) {
1288 if (acpi_processor_registered == 0)
1289 cpuidle_unregister_driver(&acpi_idle_driver);
1290 return retval;
1291 }
1292 acpi_processor_registered++;
1da177e4 1293 }
d550d98d 1294 return 0;
1da177e4
LT
1295}
1296
38a991b6 1297int acpi_processor_power_exit(struct acpi_processor *pr)
1da177e4 1298{
3d339dcb
DL
1299 struct cpuidle_device *dev = per_cpu(acpi_cpuidle_device, pr->id);
1300
d1896049 1301 if (disabled_by_idle_boot_param())
36a91358
VP
1302 return 0;
1303
46bcfad7 1304 if (pr->flags.power) {
3d339dcb 1305 cpuidle_unregister_device(dev);
46bcfad7
DD
1306 acpi_processor_registered--;
1307 if (acpi_processor_registered == 0)
1308 cpuidle_unregister_driver(&acpi_idle_driver);
1309 }
1da177e4 1310
46bcfad7 1311 pr->flags.power_setup_done = 0;
d550d98d 1312 return 0;
1da177e4 1313}