x86/amd-iommu: Use for_each_pci_dev()
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / x86 / kernel / amd_iommu.c
CommitLineData
b6c02715 1/*
bf3118c1 2 * Copyright (C) 2007-2009 Advanced Micro Devices, Inc.
b6c02715
JR
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
a66022c4 21#include <linux/bitmap.h>
5a0e3ad6 22#include <linux/slab.h>
7f26508b 23#include <linux/debugfs.h>
b6c02715 24#include <linux/scatterlist.h>
51491367 25#include <linux/dma-mapping.h>
b6c02715 26#include <linux/iommu-helper.h>
c156e347 27#include <linux/iommu.h>
b6c02715 28#include <asm/proto.h>
46a7fa27 29#include <asm/iommu.h>
1d9b16d1 30#include <asm/gart.h>
6a9401a7 31#include <asm/amd_iommu_proto.h>
b6c02715 32#include <asm/amd_iommu_types.h>
c6da992e 33#include <asm/amd_iommu.h>
b6c02715
JR
34
35#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
36
136f78a1
JR
37#define EXIT_LOOP_COUNT 10000000
38
b6c02715
JR
39static DEFINE_RWLOCK(amd_iommu_devtable_lock);
40
bd60b735
JR
41/* A list of preallocated protection domains */
42static LIST_HEAD(iommu_pd_list);
43static DEFINE_SPINLOCK(iommu_pd_list_lock);
44
0feae533
JR
45/*
46 * Domain for untranslated devices - only allocated
47 * if iommu=pt passed on kernel cmd line.
48 */
49static struct protection_domain *pt_domain;
50
26961efe 51static struct iommu_ops amd_iommu_ops;
26961efe 52
431b2a20
JR
53/*
54 * general struct to manage commands send to an IOMMU
55 */
d6449536 56struct iommu_cmd {
b6c02715
JR
57 u32 data[4];
58};
59
a345b23b 60static void reset_iommu_command_buffer(struct amd_iommu *iommu);
04bfdd84 61static void update_domain(struct protection_domain *domain);
c1eee67b 62
15898bbc
JR
63/****************************************************************************
64 *
65 * Helper functions
66 *
67 ****************************************************************************/
68
69static inline u16 get_device_id(struct device *dev)
70{
71 struct pci_dev *pdev = to_pci_dev(dev);
72
73 return calc_devid(pdev->bus->number, pdev->devfn);
74}
75
657cbb6b
JR
76static struct iommu_dev_data *get_dev_data(struct device *dev)
77{
78 return dev->archdata.iommu;
79}
80
71c70984
JR
81/*
82 * In this function the list of preallocated protection domains is traversed to
83 * find the domain for a specific device
84 */
85static struct dma_ops_domain *find_protection_domain(u16 devid)
86{
87 struct dma_ops_domain *entry, *ret = NULL;
88 unsigned long flags;
89 u16 alias = amd_iommu_alias_table[devid];
90
91 if (list_empty(&iommu_pd_list))
92 return NULL;
93
94 spin_lock_irqsave(&iommu_pd_list_lock, flags);
95
96 list_for_each_entry(entry, &iommu_pd_list, list) {
97 if (entry->target_dev == devid ||
98 entry->target_dev == alias) {
99 ret = entry;
100 break;
101 }
102 }
103
104 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
105
106 return ret;
107}
108
98fc5a69
JR
109/*
110 * This function checks if the driver got a valid device from the caller to
111 * avoid dereferencing invalid pointers.
112 */
113static bool check_device(struct device *dev)
114{
115 u16 devid;
116
117 if (!dev || !dev->dma_mask)
118 return false;
119
120 /* No device or no PCI device */
339d3261 121 if (dev->bus != &pci_bus_type)
98fc5a69
JR
122 return false;
123
124 devid = get_device_id(dev);
125
126 /* Out of our scope? */
127 if (devid > amd_iommu_last_bdf)
128 return false;
129
130 if (amd_iommu_rlookup_table[devid] == NULL)
131 return false;
132
133 return true;
134}
135
657cbb6b
JR
136static int iommu_init_device(struct device *dev)
137{
138 struct iommu_dev_data *dev_data;
139 struct pci_dev *pdev;
140 u16 devid, alias;
141
142 if (dev->archdata.iommu)
143 return 0;
144
145 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
146 if (!dev_data)
147 return -ENOMEM;
148
b00d3bcf
JR
149 dev_data->dev = dev;
150
657cbb6b
JR
151 devid = get_device_id(dev);
152 alias = amd_iommu_alias_table[devid];
153 pdev = pci_get_bus_and_slot(PCI_BUS(alias), alias & 0xff);
154 if (pdev)
155 dev_data->alias = &pdev->dev;
156
24100055
JR
157 atomic_set(&dev_data->bind, 0);
158
657cbb6b
JR
159 dev->archdata.iommu = dev_data;
160
161
162 return 0;
163}
164
165static void iommu_uninit_device(struct device *dev)
166{
167 kfree(dev->archdata.iommu);
168}
b7cc9554
JR
169
170void __init amd_iommu_uninit_devices(void)
171{
172 struct pci_dev *pdev = NULL;
173
174 for_each_pci_dev(pdev) {
175
176 if (!check_device(&pdev->dev))
177 continue;
178
179 iommu_uninit_device(&pdev->dev);
180 }
181}
182
183int __init amd_iommu_init_devices(void)
184{
185 struct pci_dev *pdev = NULL;
186 int ret = 0;
187
188 for_each_pci_dev(pdev) {
189
190 if (!check_device(&pdev->dev))
191 continue;
192
193 ret = iommu_init_device(&pdev->dev);
194 if (ret)
195 goto out_free;
196 }
197
198 return 0;
199
200out_free:
201
202 amd_iommu_uninit_devices();
203
204 return ret;
205}
7f26508b
JR
206#ifdef CONFIG_AMD_IOMMU_STATS
207
208/*
209 * Initialization code for statistics collection
210 */
211
da49f6df 212DECLARE_STATS_COUNTER(compl_wait);
0f2a86f2 213DECLARE_STATS_COUNTER(cnt_map_single);
146a6917 214DECLARE_STATS_COUNTER(cnt_unmap_single);
d03f067a 215DECLARE_STATS_COUNTER(cnt_map_sg);
55877a6b 216DECLARE_STATS_COUNTER(cnt_unmap_sg);
c8f0fb36 217DECLARE_STATS_COUNTER(cnt_alloc_coherent);
5d31ee7e 218DECLARE_STATS_COUNTER(cnt_free_coherent);
c1858976 219DECLARE_STATS_COUNTER(cross_page);
f57d98ae 220DECLARE_STATS_COUNTER(domain_flush_single);
18811f55 221DECLARE_STATS_COUNTER(domain_flush_all);
5774f7c5 222DECLARE_STATS_COUNTER(alloced_io_mem);
8ecaf8f1 223DECLARE_STATS_COUNTER(total_map_requests);
da49f6df 224
7f26508b 225static struct dentry *stats_dir;
7f26508b
JR
226static struct dentry *de_fflush;
227
228static void amd_iommu_stats_add(struct __iommu_counter *cnt)
229{
230 if (stats_dir == NULL)
231 return;
232
233 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
234 &cnt->value);
235}
236
237static void amd_iommu_stats_init(void)
238{
239 stats_dir = debugfs_create_dir("amd-iommu", NULL);
240 if (stats_dir == NULL)
241 return;
242
7f26508b
JR
243 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
244 (u32 *)&amd_iommu_unmap_flush);
da49f6df
JR
245
246 amd_iommu_stats_add(&compl_wait);
0f2a86f2 247 amd_iommu_stats_add(&cnt_map_single);
146a6917 248 amd_iommu_stats_add(&cnt_unmap_single);
d03f067a 249 amd_iommu_stats_add(&cnt_map_sg);
55877a6b 250 amd_iommu_stats_add(&cnt_unmap_sg);
c8f0fb36 251 amd_iommu_stats_add(&cnt_alloc_coherent);
5d31ee7e 252 amd_iommu_stats_add(&cnt_free_coherent);
c1858976 253 amd_iommu_stats_add(&cross_page);
f57d98ae 254 amd_iommu_stats_add(&domain_flush_single);
18811f55 255 amd_iommu_stats_add(&domain_flush_all);
5774f7c5 256 amd_iommu_stats_add(&alloced_io_mem);
8ecaf8f1 257 amd_iommu_stats_add(&total_map_requests);
7f26508b
JR
258}
259
260#endif
261
a80dc3e0
JR
262/****************************************************************************
263 *
264 * Interrupt handling functions
265 *
266 ****************************************************************************/
267
e3e59876
JR
268static void dump_dte_entry(u16 devid)
269{
270 int i;
271
272 for (i = 0; i < 8; ++i)
273 pr_err("AMD-Vi: DTE[%d]: %08x\n", i,
274 amd_iommu_dev_table[devid].data[i]);
275}
276
945b4ac4
JR
277static void dump_command(unsigned long phys_addr)
278{
279 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
280 int i;
281
282 for (i = 0; i < 4; ++i)
283 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
284}
285
a345b23b 286static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
90008ee4
JR
287{
288 u32 *event = __evt;
289 int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
290 int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
291 int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
292 int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
293 u64 address = (u64)(((u64)event[3]) << 32) | event[2];
294
4c6f40d4 295 printk(KERN_ERR "AMD-Vi: Event logged [");
90008ee4
JR
296
297 switch (type) {
298 case EVENT_TYPE_ILL_DEV:
299 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
300 "address=0x%016llx flags=0x%04x]\n",
301 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
302 address, flags);
e3e59876 303 dump_dte_entry(devid);
90008ee4
JR
304 break;
305 case EVENT_TYPE_IO_FAULT:
306 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
307 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
308 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
309 domid, address, flags);
310 break;
311 case EVENT_TYPE_DEV_TAB_ERR:
312 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
313 "address=0x%016llx flags=0x%04x]\n",
314 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
315 address, flags);
316 break;
317 case EVENT_TYPE_PAGE_TAB_ERR:
318 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
319 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
320 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
321 domid, address, flags);
322 break;
323 case EVENT_TYPE_ILL_CMD:
324 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
8eed9833 325 iommu->reset_in_progress = true;
a345b23b 326 reset_iommu_command_buffer(iommu);
945b4ac4 327 dump_command(address);
90008ee4
JR
328 break;
329 case EVENT_TYPE_CMD_HARD_ERR:
330 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
331 "flags=0x%04x]\n", address, flags);
332 break;
333 case EVENT_TYPE_IOTLB_INV_TO:
334 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
335 "address=0x%016llx]\n",
336 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
337 address);
338 break;
339 case EVENT_TYPE_INV_DEV_REQ:
340 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
341 "address=0x%016llx flags=0x%04x]\n",
342 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
343 address, flags);
344 break;
345 default:
346 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
347 }
348}
349
350static void iommu_poll_events(struct amd_iommu *iommu)
351{
352 u32 head, tail;
353 unsigned long flags;
354
355 spin_lock_irqsave(&iommu->lock, flags);
356
357 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
358 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
359
360 while (head != tail) {
a345b23b 361 iommu_print_event(iommu, iommu->evt_buf + head);
90008ee4
JR
362 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
363 }
364
365 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
366
367 spin_unlock_irqrestore(&iommu->lock, flags);
368}
369
a80dc3e0
JR
370irqreturn_t amd_iommu_int_handler(int irq, void *data)
371{
90008ee4
JR
372 struct amd_iommu *iommu;
373
3bd22172 374 for_each_iommu(iommu)
90008ee4
JR
375 iommu_poll_events(iommu);
376
377 return IRQ_HANDLED;
a80dc3e0
JR
378}
379
431b2a20
JR
380/****************************************************************************
381 *
382 * IOMMU command queuing functions
383 *
384 ****************************************************************************/
385
386/*
387 * Writes the command to the IOMMUs command buffer and informs the
388 * hardware about the new command. Must be called with iommu->lock held.
389 */
d6449536 390static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
a19ae1ec
JR
391{
392 u32 tail, head;
393 u8 *target;
394
549c90dc 395 WARN_ON(iommu->cmd_buf_size & CMD_BUFFER_UNINITIALIZED);
a19ae1ec 396 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
8a7c5ef3 397 target = iommu->cmd_buf + tail;
a19ae1ec
JR
398 memcpy_toio(target, cmd, sizeof(*cmd));
399 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
400 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
401 if (tail == head)
402 return -ENOMEM;
403 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
404
405 return 0;
406}
407
431b2a20
JR
408/*
409 * General queuing function for commands. Takes iommu->lock and calls
410 * __iommu_queue_command().
411 */
d6449536 412static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
a19ae1ec
JR
413{
414 unsigned long flags;
415 int ret;
416
417 spin_lock_irqsave(&iommu->lock, flags);
418 ret = __iommu_queue_command(iommu, cmd);
09ee17eb 419 if (!ret)
0cfd7aa9 420 iommu->need_sync = true;
a19ae1ec
JR
421 spin_unlock_irqrestore(&iommu->lock, flags);
422
423 return ret;
424}
425
8d201968
JR
426/*
427 * This function waits until an IOMMU has completed a completion
428 * wait command
429 */
430static void __iommu_wait_for_completion(struct amd_iommu *iommu)
431{
432 int ready = 0;
433 unsigned status = 0;
434 unsigned long i = 0;
435
da49f6df
JR
436 INC_STATS_COUNTER(compl_wait);
437
8d201968
JR
438 while (!ready && (i < EXIT_LOOP_COUNT)) {
439 ++i;
440 /* wait for the bit to become one */
441 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
442 ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
443 }
444
445 /* set bit back to zero */
446 status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
447 writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
448
8eed9833
JR
449 if (unlikely(i == EXIT_LOOP_COUNT))
450 iommu->reset_in_progress = true;
8d201968
JR
451}
452
453/*
454 * This function queues a completion wait command into the command
455 * buffer of an IOMMU
456 */
457static int __iommu_completion_wait(struct amd_iommu *iommu)
458{
459 struct iommu_cmd cmd;
460
461 memset(&cmd, 0, sizeof(cmd));
462 cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
463 CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
464
465 return __iommu_queue_command(iommu, &cmd);
466}
467
431b2a20
JR
468/*
469 * This function is called whenever we need to ensure that the IOMMU has
470 * completed execution of all commands we sent. It sends a
471 * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
472 * us about that by writing a value to a physical address we pass with
473 * the command.
474 */
a19ae1ec
JR
475static int iommu_completion_wait(struct amd_iommu *iommu)
476{
8d201968
JR
477 int ret = 0;
478 unsigned long flags;
a19ae1ec 479
7e4f88da
JR
480 spin_lock_irqsave(&iommu->lock, flags);
481
09ee17eb
JR
482 if (!iommu->need_sync)
483 goto out;
484
8d201968 485 ret = __iommu_completion_wait(iommu);
09ee17eb 486
0cfd7aa9 487 iommu->need_sync = false;
a19ae1ec
JR
488
489 if (ret)
7e4f88da 490 goto out;
a19ae1ec 491
8d201968 492 __iommu_wait_for_completion(iommu);
84df8175 493
7e4f88da
JR
494out:
495 spin_unlock_irqrestore(&iommu->lock, flags);
a19ae1ec 496
8eed9833
JR
497 if (iommu->reset_in_progress)
498 reset_iommu_command_buffer(iommu);
499
a19ae1ec
JR
500 return 0;
501}
502
0518a3a4
JR
503static void iommu_flush_complete(struct protection_domain *domain)
504{
505 int i;
506
507 for (i = 0; i < amd_iommus_present; ++i) {
508 if (!domain->dev_iommu[i])
509 continue;
510
511 /*
512 * Devices of this domain are behind this IOMMU
513 * We need to wait for completion of all commands.
514 */
515 iommu_completion_wait(amd_iommus[i]);
516 }
517}
518
431b2a20
JR
519/*
520 * Command send function for invalidating a device table entry
521 */
3fa43655
JR
522static int iommu_flush_device(struct device *dev)
523{
524 struct amd_iommu *iommu;
b00d3bcf 525 struct iommu_cmd cmd;
3fa43655
JR
526 u16 devid;
527
528 devid = get_device_id(dev);
529 iommu = amd_iommu_rlookup_table[devid];
530
b00d3bcf
JR
531 /* Build command */
532 memset(&cmd, 0, sizeof(cmd));
533 CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
534 cmd.data[0] = devid;
535
536 return iommu_queue_command(iommu, &cmd);
3fa43655
JR
537}
538
237b6f33
JR
539static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
540 u16 domid, int pde, int s)
541{
542 memset(cmd, 0, sizeof(*cmd));
543 address &= PAGE_MASK;
544 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
545 cmd->data[1] |= domid;
546 cmd->data[2] = lower_32_bits(address);
547 cmd->data[3] = upper_32_bits(address);
548 if (s) /* size bit - we flush more than one 4kb page */
549 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
550 if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
551 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
552}
553
431b2a20
JR
554/*
555 * Generic command send function for invalidaing TLB entries
556 */
a19ae1ec
JR
557static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
558 u64 address, u16 domid, int pde, int s)
559{
d6449536 560 struct iommu_cmd cmd;
ee2fa743 561 int ret;
a19ae1ec 562
237b6f33 563 __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
a19ae1ec 564
ee2fa743
JR
565 ret = iommu_queue_command(iommu, &cmd);
566
ee2fa743 567 return ret;
a19ae1ec
JR
568}
569
431b2a20
JR
570/*
571 * TLB invalidation function which is called from the mapping functions.
572 * It invalidates a single PTE if the range to flush is within a single
573 * page. Otherwise it flushes the whole TLB of the IOMMU.
574 */
6de8ad9b
JR
575static void __iommu_flush_pages(struct protection_domain *domain,
576 u64 address, size_t size, int pde)
a19ae1ec 577{
6de8ad9b 578 int s = 0, i;
dcd1e92e 579 unsigned long pages = iommu_num_pages(address, size, PAGE_SIZE);
a19ae1ec
JR
580
581 address &= PAGE_MASK;
582
999ba417
JR
583 if (pages > 1) {
584 /*
585 * If we have to flush more than one page, flush all
586 * TLB entries for this domain
587 */
588 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
589 s = 1;
a19ae1ec
JR
590 }
591
999ba417 592
6de8ad9b
JR
593 for (i = 0; i < amd_iommus_present; ++i) {
594 if (!domain->dev_iommu[i])
595 continue;
596
597 /*
598 * Devices of this domain are behind this IOMMU
599 * We need a TLB flush
600 */
601 iommu_queue_inv_iommu_pages(amd_iommus[i], address,
602 domain->id, pde, s);
603 }
604
605 return;
606}
607
608static void iommu_flush_pages(struct protection_domain *domain,
609 u64 address, size_t size)
610{
611 __iommu_flush_pages(domain, address, size, 0);
a19ae1ec 612}
b6c02715 613
1c655773 614/* Flush the whole IO/TLB for a given protection domain */
dcd1e92e 615static void iommu_flush_tlb(struct protection_domain *domain)
1c655773 616{
dcd1e92e 617 __iommu_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
1c655773
JR
618}
619
42a49f96 620/* Flush the whole IO/TLB for a given protection domain - including PDE */
dcd1e92e 621static void iommu_flush_tlb_pde(struct protection_domain *domain)
42a49f96 622{
dcd1e92e 623 __iommu_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
42a49f96
CW
624}
625
b00d3bcf 626
43f49609 627/*
b00d3bcf 628 * This function flushes the DTEs for all devices in domain
43f49609 629 */
b00d3bcf
JR
630static void iommu_flush_domain_devices(struct protection_domain *domain)
631{
632 struct iommu_dev_data *dev_data;
633 unsigned long flags;
634
635 spin_lock_irqsave(&domain->lock, flags);
636
637 list_for_each_entry(dev_data, &domain->dev_list, list)
638 iommu_flush_device(dev_data->dev);
639
640 spin_unlock_irqrestore(&domain->lock, flags);
641}
642
643static void iommu_flush_all_domain_devices(void)
43f49609 644{
09b42804 645 struct protection_domain *domain;
e394d72a 646 unsigned long flags;
18811f55 647
09b42804 648 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
bfd1be18 649
09b42804 650 list_for_each_entry(domain, &amd_iommu_pd_list, list) {
b00d3bcf 651 iommu_flush_domain_devices(domain);
09b42804 652 iommu_flush_complete(domain);
bfd1be18 653 }
e394d72a 654
09b42804 655 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
e394d72a
JR
656}
657
b00d3bcf
JR
658void amd_iommu_flush_all_devices(void)
659{
660 iommu_flush_all_domain_devices();
661}
662
09b42804
JR
663/*
664 * This function uses heavy locking and may disable irqs for some time. But
665 * this is no issue because it is only called during resume.
666 */
bfd1be18 667void amd_iommu_flush_all_domains(void)
e394d72a 668{
e3306664 669 struct protection_domain *domain;
09b42804
JR
670 unsigned long flags;
671
672 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
e394d72a 673
e3306664 674 list_for_each_entry(domain, &amd_iommu_pd_list, list) {
09b42804 675 spin_lock(&domain->lock);
e3306664
JR
676 iommu_flush_tlb_pde(domain);
677 iommu_flush_complete(domain);
09b42804 678 spin_unlock(&domain->lock);
e3306664 679 }
09b42804
JR
680
681 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
bfd1be18
JR
682}
683
a345b23b
JR
684static void reset_iommu_command_buffer(struct amd_iommu *iommu)
685{
686 pr_err("AMD-Vi: Resetting IOMMU command buffer\n");
687
b26e81b8
JR
688 if (iommu->reset_in_progress)
689 panic("AMD-Vi: ILLEGAL_COMMAND_ERROR while resetting command buffer\n");
690
a345b23b 691 amd_iommu_reset_cmd_buffer(iommu);
b00d3bcf
JR
692 amd_iommu_flush_all_devices();
693 amd_iommu_flush_all_domains();
b26e81b8
JR
694
695 iommu->reset_in_progress = false;
a345b23b
JR
696}
697
431b2a20
JR
698/****************************************************************************
699 *
700 * The functions below are used the create the page table mappings for
701 * unity mapped regions.
702 *
703 ****************************************************************************/
704
308973d3
JR
705/*
706 * This function is used to add another level to an IO page table. Adding
707 * another level increases the size of the address space by 9 bits to a size up
708 * to 64 bits.
709 */
710static bool increase_address_space(struct protection_domain *domain,
711 gfp_t gfp)
712{
713 u64 *pte;
714
715 if (domain->mode == PAGE_MODE_6_LEVEL)
716 /* address space already 64 bit large */
717 return false;
718
719 pte = (void *)get_zeroed_page(gfp);
720 if (!pte)
721 return false;
722
723 *pte = PM_LEVEL_PDE(domain->mode,
724 virt_to_phys(domain->pt_root));
725 domain->pt_root = pte;
726 domain->mode += 1;
727 domain->updated = true;
728
729 return true;
730}
731
732static u64 *alloc_pte(struct protection_domain *domain,
733 unsigned long address,
cbb9d729 734 unsigned long page_size,
308973d3
JR
735 u64 **pte_page,
736 gfp_t gfp)
737{
cbb9d729 738 int level, end_lvl;
308973d3 739 u64 *pte, *page;
cbb9d729
JR
740
741 BUG_ON(!is_power_of_2(page_size));
308973d3
JR
742
743 while (address > PM_LEVEL_SIZE(domain->mode))
744 increase_address_space(domain, gfp);
745
cbb9d729
JR
746 level = domain->mode - 1;
747 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
748 address = PAGE_SIZE_ALIGN(address, page_size);
749 end_lvl = PAGE_SIZE_LEVEL(page_size);
308973d3
JR
750
751 while (level > end_lvl) {
752 if (!IOMMU_PTE_PRESENT(*pte)) {
753 page = (u64 *)get_zeroed_page(gfp);
754 if (!page)
755 return NULL;
756 *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
757 }
758
cbb9d729
JR
759 /* No level skipping support yet */
760 if (PM_PTE_LEVEL(*pte) != level)
761 return NULL;
762
308973d3
JR
763 level -= 1;
764
765 pte = IOMMU_PTE_PAGE(*pte);
766
767 if (pte_page && level == end_lvl)
768 *pte_page = pte;
769
770 pte = &pte[PM_LEVEL_INDEX(level, address)];
771 }
772
773 return pte;
774}
775
776/*
777 * This function checks if there is a PTE for a given dma address. If
778 * there is one, it returns the pointer to it.
779 */
24cd7723 780static u64 *fetch_pte(struct protection_domain *domain, unsigned long address)
308973d3
JR
781{
782 int level;
783 u64 *pte;
784
24cd7723
JR
785 if (address > PM_LEVEL_SIZE(domain->mode))
786 return NULL;
787
788 level = domain->mode - 1;
789 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
308973d3 790
24cd7723
JR
791 while (level > 0) {
792
793 /* Not Present */
308973d3
JR
794 if (!IOMMU_PTE_PRESENT(*pte))
795 return NULL;
796
24cd7723
JR
797 /* Large PTE */
798 if (PM_PTE_LEVEL(*pte) == 0x07) {
799 unsigned long pte_mask, __pte;
800
801 /*
802 * If we have a series of large PTEs, make
803 * sure to return a pointer to the first one.
804 */
805 pte_mask = PTE_PAGE_SIZE(*pte);
806 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
807 __pte = ((unsigned long)pte) & pte_mask;
808
809 return (u64 *)__pte;
810 }
811
812 /* No level skipping support yet */
813 if (PM_PTE_LEVEL(*pte) != level)
814 return NULL;
815
308973d3
JR
816 level -= 1;
817
24cd7723 818 /* Walk to the next level */
308973d3
JR
819 pte = IOMMU_PTE_PAGE(*pte);
820 pte = &pte[PM_LEVEL_INDEX(level, address)];
308973d3
JR
821 }
822
823 return pte;
824}
825
431b2a20
JR
826/*
827 * Generic mapping functions. It maps a physical address into a DMA
828 * address space. It allocates the page table pages if necessary.
829 * In the future it can be extended to a generic mapping function
830 * supporting all features of AMD IOMMU page tables like level skipping
831 * and full 64 bit address spaces.
832 */
38e817fe
JR
833static int iommu_map_page(struct protection_domain *dom,
834 unsigned long bus_addr,
835 unsigned long phys_addr,
abdc5eb3 836 int prot,
cbb9d729 837 unsigned long page_size)
bd0e5211 838{
8bda3092 839 u64 __pte, *pte;
cbb9d729 840 int i, count;
abdc5eb3 841
bad1cac2 842 if (!(prot & IOMMU_PROT_MASK))
bd0e5211
JR
843 return -EINVAL;
844
cbb9d729
JR
845 bus_addr = PAGE_ALIGN(bus_addr);
846 phys_addr = PAGE_ALIGN(phys_addr);
847 count = PAGE_SIZE_PTE_COUNT(page_size);
848 pte = alloc_pte(dom, bus_addr, page_size, NULL, GFP_KERNEL);
849
850 for (i = 0; i < count; ++i)
851 if (IOMMU_PTE_PRESENT(pte[i]))
852 return -EBUSY;
bd0e5211 853
cbb9d729
JR
854 if (page_size > PAGE_SIZE) {
855 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
856 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
857 } else
858 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
bd0e5211 859
bd0e5211
JR
860 if (prot & IOMMU_PROT_IR)
861 __pte |= IOMMU_PTE_IR;
862 if (prot & IOMMU_PROT_IW)
863 __pte |= IOMMU_PTE_IW;
864
cbb9d729
JR
865 for (i = 0; i < count; ++i)
866 pte[i] = __pte;
bd0e5211 867
04bfdd84
JR
868 update_domain(dom);
869
bd0e5211
JR
870 return 0;
871}
872
24cd7723
JR
873static unsigned long iommu_unmap_page(struct protection_domain *dom,
874 unsigned long bus_addr,
875 unsigned long page_size)
eb74ff6c 876{
24cd7723
JR
877 unsigned long long unmap_size, unmapped;
878 u64 *pte;
879
880 BUG_ON(!is_power_of_2(page_size));
881
882 unmapped = 0;
eb74ff6c 883
24cd7723
JR
884 while (unmapped < page_size) {
885
886 pte = fetch_pte(dom, bus_addr);
887
888 if (!pte) {
889 /*
890 * No PTE for this address
891 * move forward in 4kb steps
892 */
893 unmap_size = PAGE_SIZE;
894 } else if (PM_PTE_LEVEL(*pte) == 0) {
895 /* 4kb PTE found for this address */
896 unmap_size = PAGE_SIZE;
897 *pte = 0ULL;
898 } else {
899 int count, i;
900
901 /* Large PTE found which maps this address */
902 unmap_size = PTE_PAGE_SIZE(*pte);
903 count = PAGE_SIZE_PTE_COUNT(unmap_size);
904 for (i = 0; i < count; i++)
905 pte[i] = 0ULL;
906 }
907
908 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
909 unmapped += unmap_size;
910 }
911
912 BUG_ON(!is_power_of_2(unmapped));
eb74ff6c 913
24cd7723 914 return unmapped;
eb74ff6c 915}
eb74ff6c 916
431b2a20
JR
917/*
918 * This function checks if a specific unity mapping entry is needed for
919 * this specific IOMMU.
920 */
bd0e5211
JR
921static int iommu_for_unity_map(struct amd_iommu *iommu,
922 struct unity_map_entry *entry)
923{
924 u16 bdf, i;
925
926 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
927 bdf = amd_iommu_alias_table[i];
928 if (amd_iommu_rlookup_table[bdf] == iommu)
929 return 1;
930 }
931
932 return 0;
933}
934
431b2a20
JR
935/*
936 * This function actually applies the mapping to the page table of the
937 * dma_ops domain.
938 */
bd0e5211
JR
939static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
940 struct unity_map_entry *e)
941{
942 u64 addr;
943 int ret;
944
945 for (addr = e->address_start; addr < e->address_end;
946 addr += PAGE_SIZE) {
abdc5eb3 947 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot,
cbb9d729 948 PAGE_SIZE);
bd0e5211
JR
949 if (ret)
950 return ret;
951 /*
952 * if unity mapping is in aperture range mark the page
953 * as allocated in the aperture
954 */
955 if (addr < dma_dom->aperture_size)
c3239567 956 __set_bit(addr >> PAGE_SHIFT,
384de729 957 dma_dom->aperture[0]->bitmap);
bd0e5211
JR
958 }
959
960 return 0;
961}
962
171e7b37
JR
963/*
964 * Init the unity mappings for a specific IOMMU in the system
965 *
966 * Basically iterates over all unity mapping entries and applies them to
967 * the default domain DMA of that IOMMU if necessary.
968 */
969static int iommu_init_unity_mappings(struct amd_iommu *iommu)
970{
971 struct unity_map_entry *entry;
972 int ret;
973
974 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
975 if (!iommu_for_unity_map(iommu, entry))
976 continue;
977 ret = dma_ops_unity_map(iommu->default_dom, entry);
978 if (ret)
979 return ret;
980 }
981
982 return 0;
983}
984
431b2a20
JR
985/*
986 * Inits the unity mappings required for a specific device
987 */
bd0e5211
JR
988static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
989 u16 devid)
990{
991 struct unity_map_entry *e;
992 int ret;
993
994 list_for_each_entry(e, &amd_iommu_unity_map, list) {
995 if (!(devid >= e->devid_start && devid <= e->devid_end))
996 continue;
997 ret = dma_ops_unity_map(dma_dom, e);
998 if (ret)
999 return ret;
1000 }
1001
1002 return 0;
1003}
1004
431b2a20
JR
1005/****************************************************************************
1006 *
1007 * The next functions belong to the address allocator for the dma_ops
1008 * interface functions. They work like the allocators in the other IOMMU
1009 * drivers. Its basically a bitmap which marks the allocated pages in
1010 * the aperture. Maybe it could be enhanced in the future to a more
1011 * efficient allocator.
1012 *
1013 ****************************************************************************/
d3086444 1014
431b2a20 1015/*
384de729 1016 * The address allocator core functions.
431b2a20
JR
1017 *
1018 * called with domain->lock held
1019 */
384de729 1020
171e7b37
JR
1021/*
1022 * Used to reserve address ranges in the aperture (e.g. for exclusion
1023 * ranges.
1024 */
1025static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1026 unsigned long start_page,
1027 unsigned int pages)
1028{
1029 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
1030
1031 if (start_page + pages > last_page)
1032 pages = last_page - start_page;
1033
1034 for (i = start_page; i < start_page + pages; ++i) {
1035 int index = i / APERTURE_RANGE_PAGES;
1036 int page = i % APERTURE_RANGE_PAGES;
1037 __set_bit(page, dom->aperture[index]->bitmap);
1038 }
1039}
1040
9cabe89b
JR
1041/*
1042 * This function is used to add a new aperture range to an existing
1043 * aperture in case of dma_ops domain allocation or address allocation
1044 * failure.
1045 */
576175c2 1046static int alloc_new_range(struct dma_ops_domain *dma_dom,
9cabe89b
JR
1047 bool populate, gfp_t gfp)
1048{
1049 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
576175c2 1050 struct amd_iommu *iommu;
d91afd15 1051 unsigned long i;
9cabe89b 1052
f5e9705c
JR
1053#ifdef CONFIG_IOMMU_STRESS
1054 populate = false;
1055#endif
1056
9cabe89b
JR
1057 if (index >= APERTURE_MAX_RANGES)
1058 return -ENOMEM;
1059
1060 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
1061 if (!dma_dom->aperture[index])
1062 return -ENOMEM;
1063
1064 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
1065 if (!dma_dom->aperture[index]->bitmap)
1066 goto out_free;
1067
1068 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
1069
1070 if (populate) {
1071 unsigned long address = dma_dom->aperture_size;
1072 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
1073 u64 *pte, *pte_page;
1074
1075 for (i = 0; i < num_ptes; ++i) {
cbb9d729 1076 pte = alloc_pte(&dma_dom->domain, address, PAGE_SIZE,
9cabe89b
JR
1077 &pte_page, gfp);
1078 if (!pte)
1079 goto out_free;
1080
1081 dma_dom->aperture[index]->pte_pages[i] = pte_page;
1082
1083 address += APERTURE_RANGE_SIZE / 64;
1084 }
1085 }
1086
1087 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
1088
00cd122a 1089 /* Intialize the exclusion range if necessary */
576175c2
JR
1090 for_each_iommu(iommu) {
1091 if (iommu->exclusion_start &&
1092 iommu->exclusion_start >= dma_dom->aperture[index]->offset
1093 && iommu->exclusion_start < dma_dom->aperture_size) {
1094 unsigned long startpage;
1095 int pages = iommu_num_pages(iommu->exclusion_start,
1096 iommu->exclusion_length,
1097 PAGE_SIZE);
1098 startpage = iommu->exclusion_start >> PAGE_SHIFT;
1099 dma_ops_reserve_addresses(dma_dom, startpage, pages);
1100 }
00cd122a
JR
1101 }
1102
1103 /*
1104 * Check for areas already mapped as present in the new aperture
1105 * range and mark those pages as reserved in the allocator. Such
1106 * mappings may already exist as a result of requested unity
1107 * mappings for devices.
1108 */
1109 for (i = dma_dom->aperture[index]->offset;
1110 i < dma_dom->aperture_size;
1111 i += PAGE_SIZE) {
24cd7723 1112 u64 *pte = fetch_pte(&dma_dom->domain, i);
00cd122a
JR
1113 if (!pte || !IOMMU_PTE_PRESENT(*pte))
1114 continue;
1115
1116 dma_ops_reserve_addresses(dma_dom, i << PAGE_SHIFT, 1);
1117 }
1118
04bfdd84
JR
1119 update_domain(&dma_dom->domain);
1120
9cabe89b
JR
1121 return 0;
1122
1123out_free:
04bfdd84
JR
1124 update_domain(&dma_dom->domain);
1125
9cabe89b
JR
1126 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
1127
1128 kfree(dma_dom->aperture[index]);
1129 dma_dom->aperture[index] = NULL;
1130
1131 return -ENOMEM;
1132}
1133
384de729
JR
1134static unsigned long dma_ops_area_alloc(struct device *dev,
1135 struct dma_ops_domain *dom,
1136 unsigned int pages,
1137 unsigned long align_mask,
1138 u64 dma_mask,
1139 unsigned long start)
1140{
803b8cb4 1141 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
384de729
JR
1142 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
1143 int i = start >> APERTURE_RANGE_SHIFT;
1144 unsigned long boundary_size;
1145 unsigned long address = -1;
1146 unsigned long limit;
1147
803b8cb4
JR
1148 next_bit >>= PAGE_SHIFT;
1149
384de729
JR
1150 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
1151 PAGE_SIZE) >> PAGE_SHIFT;
1152
1153 for (;i < max_index; ++i) {
1154 unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
1155
1156 if (dom->aperture[i]->offset >= dma_mask)
1157 break;
1158
1159 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
1160 dma_mask >> PAGE_SHIFT);
1161
1162 address = iommu_area_alloc(dom->aperture[i]->bitmap,
1163 limit, next_bit, pages, 0,
1164 boundary_size, align_mask);
1165 if (address != -1) {
1166 address = dom->aperture[i]->offset +
1167 (address << PAGE_SHIFT);
803b8cb4 1168 dom->next_address = address + (pages << PAGE_SHIFT);
384de729
JR
1169 break;
1170 }
1171
1172 next_bit = 0;
1173 }
1174
1175 return address;
1176}
1177
d3086444
JR
1178static unsigned long dma_ops_alloc_addresses(struct device *dev,
1179 struct dma_ops_domain *dom,
6d4f343f 1180 unsigned int pages,
832a90c3
JR
1181 unsigned long align_mask,
1182 u64 dma_mask)
d3086444 1183{
d3086444 1184 unsigned long address;
d3086444 1185
fe16f088
JR
1186#ifdef CONFIG_IOMMU_STRESS
1187 dom->next_address = 0;
1188 dom->need_flush = true;
1189#endif
d3086444 1190
384de729 1191 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
803b8cb4 1192 dma_mask, dom->next_address);
d3086444 1193
1c655773 1194 if (address == -1) {
803b8cb4 1195 dom->next_address = 0;
384de729
JR
1196 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
1197 dma_mask, 0);
1c655773
JR
1198 dom->need_flush = true;
1199 }
d3086444 1200
384de729 1201 if (unlikely(address == -1))
8fd524b3 1202 address = DMA_ERROR_CODE;
d3086444
JR
1203
1204 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
1205
1206 return address;
1207}
1208
431b2a20
JR
1209/*
1210 * The address free function.
1211 *
1212 * called with domain->lock held
1213 */
d3086444
JR
1214static void dma_ops_free_addresses(struct dma_ops_domain *dom,
1215 unsigned long address,
1216 unsigned int pages)
1217{
384de729
JR
1218 unsigned i = address >> APERTURE_RANGE_SHIFT;
1219 struct aperture_range *range = dom->aperture[i];
80be308d 1220
384de729
JR
1221 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
1222
47bccd6b
JR
1223#ifdef CONFIG_IOMMU_STRESS
1224 if (i < 4)
1225 return;
1226#endif
80be308d 1227
803b8cb4 1228 if (address >= dom->next_address)
80be308d 1229 dom->need_flush = true;
384de729
JR
1230
1231 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
803b8cb4 1232
a66022c4 1233 bitmap_clear(range->bitmap, address, pages);
384de729 1234
d3086444
JR
1235}
1236
431b2a20
JR
1237/****************************************************************************
1238 *
1239 * The next functions belong to the domain allocation. A domain is
1240 * allocated for every IOMMU as the default domain. If device isolation
1241 * is enabled, every device get its own domain. The most important thing
1242 * about domains is the page table mapping the DMA address space they
1243 * contain.
1244 *
1245 ****************************************************************************/
1246
aeb26f55
JR
1247/*
1248 * This function adds a protection domain to the global protection domain list
1249 */
1250static void add_domain_to_list(struct protection_domain *domain)
1251{
1252 unsigned long flags;
1253
1254 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1255 list_add(&domain->list, &amd_iommu_pd_list);
1256 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1257}
1258
1259/*
1260 * This function removes a protection domain to the global
1261 * protection domain list
1262 */
1263static void del_domain_from_list(struct protection_domain *domain)
1264{
1265 unsigned long flags;
1266
1267 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1268 list_del(&domain->list);
1269 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1270}
1271
ec487d1a
JR
1272static u16 domain_id_alloc(void)
1273{
1274 unsigned long flags;
1275 int id;
1276
1277 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1278 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1279 BUG_ON(id == 0);
1280 if (id > 0 && id < MAX_DOMAIN_ID)
1281 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1282 else
1283 id = 0;
1284 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1285
1286 return id;
1287}
1288
a2acfb75
JR
1289static void domain_id_free(int id)
1290{
1291 unsigned long flags;
1292
1293 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1294 if (id > 0 && id < MAX_DOMAIN_ID)
1295 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1296 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1297}
a2acfb75 1298
86db2e5d 1299static void free_pagetable(struct protection_domain *domain)
ec487d1a
JR
1300{
1301 int i, j;
1302 u64 *p1, *p2, *p3;
1303
86db2e5d 1304 p1 = domain->pt_root;
ec487d1a
JR
1305
1306 if (!p1)
1307 return;
1308
1309 for (i = 0; i < 512; ++i) {
1310 if (!IOMMU_PTE_PRESENT(p1[i]))
1311 continue;
1312
1313 p2 = IOMMU_PTE_PAGE(p1[i]);
3cc3d84b 1314 for (j = 0; j < 512; ++j) {
ec487d1a
JR
1315 if (!IOMMU_PTE_PRESENT(p2[j]))
1316 continue;
1317 p3 = IOMMU_PTE_PAGE(p2[j]);
1318 free_page((unsigned long)p3);
1319 }
1320
1321 free_page((unsigned long)p2);
1322 }
1323
1324 free_page((unsigned long)p1);
86db2e5d
JR
1325
1326 domain->pt_root = NULL;
ec487d1a
JR
1327}
1328
431b2a20
JR
1329/*
1330 * Free a domain, only used if something went wrong in the
1331 * allocation path and we need to free an already allocated page table
1332 */
ec487d1a
JR
1333static void dma_ops_domain_free(struct dma_ops_domain *dom)
1334{
384de729
JR
1335 int i;
1336
ec487d1a
JR
1337 if (!dom)
1338 return;
1339
aeb26f55
JR
1340 del_domain_from_list(&dom->domain);
1341
86db2e5d 1342 free_pagetable(&dom->domain);
ec487d1a 1343
384de729
JR
1344 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1345 if (!dom->aperture[i])
1346 continue;
1347 free_page((unsigned long)dom->aperture[i]->bitmap);
1348 kfree(dom->aperture[i]);
1349 }
ec487d1a
JR
1350
1351 kfree(dom);
1352}
1353
431b2a20
JR
1354/*
1355 * Allocates a new protection domain usable for the dma_ops functions.
1356 * It also intializes the page table and the address allocator data
1357 * structures required for the dma_ops interface
1358 */
87a64d52 1359static struct dma_ops_domain *dma_ops_domain_alloc(void)
ec487d1a
JR
1360{
1361 struct dma_ops_domain *dma_dom;
ec487d1a
JR
1362
1363 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1364 if (!dma_dom)
1365 return NULL;
1366
1367 spin_lock_init(&dma_dom->domain.lock);
1368
1369 dma_dom->domain.id = domain_id_alloc();
1370 if (dma_dom->domain.id == 0)
1371 goto free_dma_dom;
7c392cbe 1372 INIT_LIST_HEAD(&dma_dom->domain.dev_list);
8f7a017c 1373 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
ec487d1a 1374 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
9fdb19d6 1375 dma_dom->domain.flags = PD_DMA_OPS_MASK;
ec487d1a
JR
1376 dma_dom->domain.priv = dma_dom;
1377 if (!dma_dom->domain.pt_root)
1378 goto free_dma_dom;
ec487d1a 1379
1c655773 1380 dma_dom->need_flush = false;
bd60b735 1381 dma_dom->target_dev = 0xffff;
1c655773 1382
aeb26f55
JR
1383 add_domain_to_list(&dma_dom->domain);
1384
576175c2 1385 if (alloc_new_range(dma_dom, true, GFP_KERNEL))
ec487d1a 1386 goto free_dma_dom;
ec487d1a 1387
431b2a20 1388 /*
ec487d1a
JR
1389 * mark the first page as allocated so we never return 0 as
1390 * a valid dma-address. So we can use 0 as error value
431b2a20 1391 */
384de729 1392 dma_dom->aperture[0]->bitmap[0] = 1;
803b8cb4 1393 dma_dom->next_address = 0;
ec487d1a 1394
ec487d1a
JR
1395
1396 return dma_dom;
1397
1398free_dma_dom:
1399 dma_ops_domain_free(dma_dom);
1400
1401 return NULL;
1402}
1403
5b28df6f
JR
1404/*
1405 * little helper function to check whether a given protection domain is a
1406 * dma_ops domain
1407 */
1408static bool dma_ops_domain(struct protection_domain *domain)
1409{
1410 return domain->flags & PD_DMA_OPS_MASK;
1411}
1412
407d733e 1413static void set_dte_entry(u16 devid, struct protection_domain *domain)
b20ac0d4 1414{
b20ac0d4 1415 u64 pte_root = virt_to_phys(domain->pt_root);
863c74eb 1416
38ddf41b
JR
1417 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1418 << DEV_ENTRY_MODE_SHIFT;
1419 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
b20ac0d4 1420
b20ac0d4 1421 amd_iommu_dev_table[devid].data[2] = domain->id;
aa879fff
JR
1422 amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
1423 amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
15898bbc
JR
1424}
1425
1426static void clear_dte_entry(u16 devid)
1427{
15898bbc
JR
1428 /* remove entry from the device table seen by the hardware */
1429 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1430 amd_iommu_dev_table[devid].data[1] = 0;
1431 amd_iommu_dev_table[devid].data[2] = 0;
1432
1433 amd_iommu_apply_erratum_63(devid);
7f760ddd
JR
1434}
1435
1436static void do_attach(struct device *dev, struct protection_domain *domain)
1437{
1438 struct iommu_dev_data *dev_data;
1439 struct amd_iommu *iommu;
1440 u16 devid;
1441
1442 devid = get_device_id(dev);
1443 iommu = amd_iommu_rlookup_table[devid];
1444 dev_data = get_dev_data(dev);
1445
1446 /* Update data structures */
1447 dev_data->domain = domain;
1448 list_add(&dev_data->list, &domain->dev_list);
1449 set_dte_entry(devid, domain);
1450
1451 /* Do reference counting */
1452 domain->dev_iommu[iommu->index] += 1;
1453 domain->dev_cnt += 1;
1454
1455 /* Flush the DTE entry */
3fa43655 1456 iommu_flush_device(dev);
7f760ddd
JR
1457}
1458
1459static void do_detach(struct device *dev)
1460{
1461 struct iommu_dev_data *dev_data;
1462 struct amd_iommu *iommu;
1463 u16 devid;
1464
1465 devid = get_device_id(dev);
1466 iommu = amd_iommu_rlookup_table[devid];
1467 dev_data = get_dev_data(dev);
15898bbc
JR
1468
1469 /* decrease reference counters */
7f760ddd
JR
1470 dev_data->domain->dev_iommu[iommu->index] -= 1;
1471 dev_data->domain->dev_cnt -= 1;
1472
1473 /* Update data structures */
1474 dev_data->domain = NULL;
1475 list_del(&dev_data->list);
1476 clear_dte_entry(devid);
15898bbc 1477
7f760ddd 1478 /* Flush the DTE entry */
3fa43655 1479 iommu_flush_device(dev);
2b681faf
JR
1480}
1481
1482/*
1483 * If a device is not yet associated with a domain, this function does
1484 * assigns it visible for the hardware
1485 */
15898bbc
JR
1486static int __attach_device(struct device *dev,
1487 struct protection_domain *domain)
2b681faf 1488{
657cbb6b 1489 struct iommu_dev_data *dev_data, *alias_data;
84fe6c19 1490 int ret;
657cbb6b 1491
657cbb6b
JR
1492 dev_data = get_dev_data(dev);
1493 alias_data = get_dev_data(dev_data->alias);
7f760ddd 1494
657cbb6b
JR
1495 if (!alias_data)
1496 return -EINVAL;
15898bbc 1497
2b681faf
JR
1498 /* lock domain */
1499 spin_lock(&domain->lock);
1500
15898bbc 1501 /* Some sanity checks */
84fe6c19 1502 ret = -EBUSY;
657cbb6b
JR
1503 if (alias_data->domain != NULL &&
1504 alias_data->domain != domain)
84fe6c19 1505 goto out_unlock;
eba6ac60 1506
657cbb6b
JR
1507 if (dev_data->domain != NULL &&
1508 dev_data->domain != domain)
84fe6c19 1509 goto out_unlock;
15898bbc
JR
1510
1511 /* Do real assignment */
7f760ddd
JR
1512 if (dev_data->alias != dev) {
1513 alias_data = get_dev_data(dev_data->alias);
1514 if (alias_data->domain == NULL)
1515 do_attach(dev_data->alias, domain);
24100055
JR
1516
1517 atomic_inc(&alias_data->bind);
657cbb6b 1518 }
15898bbc 1519
7f760ddd
JR
1520 if (dev_data->domain == NULL)
1521 do_attach(dev, domain);
eba6ac60 1522
24100055
JR
1523 atomic_inc(&dev_data->bind);
1524
84fe6c19
JL
1525 ret = 0;
1526
1527out_unlock:
1528
eba6ac60
JR
1529 /* ready */
1530 spin_unlock(&domain->lock);
15898bbc 1531
84fe6c19 1532 return ret;
0feae533 1533}
b20ac0d4 1534
407d733e
JR
1535/*
1536 * If a device is not yet associated with a domain, this function does
1537 * assigns it visible for the hardware
1538 */
15898bbc
JR
1539static int attach_device(struct device *dev,
1540 struct protection_domain *domain)
0feae533 1541{
eba6ac60 1542 unsigned long flags;
15898bbc 1543 int ret;
eba6ac60
JR
1544
1545 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
15898bbc 1546 ret = __attach_device(dev, domain);
b20ac0d4
JR
1547 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1548
0feae533
JR
1549 /*
1550 * We might boot into a crash-kernel here. The crashed kernel
1551 * left the caches in the IOMMU dirty. So we have to flush
1552 * here to evict all dirty stuff.
1553 */
dcd1e92e 1554 iommu_flush_tlb_pde(domain);
15898bbc
JR
1555
1556 return ret;
b20ac0d4
JR
1557}
1558
355bf553
JR
1559/*
1560 * Removes a device from a protection domain (unlocked)
1561 */
15898bbc 1562static void __detach_device(struct device *dev)
355bf553 1563{
657cbb6b 1564 struct iommu_dev_data *dev_data = get_dev_data(dev);
24100055 1565 struct iommu_dev_data *alias_data;
2ca76279 1566 struct protection_domain *domain;
7c392cbe 1567 unsigned long flags;
c4596114 1568
7f760ddd 1569 BUG_ON(!dev_data->domain);
355bf553 1570
2ca76279
JR
1571 domain = dev_data->domain;
1572
1573 spin_lock_irqsave(&domain->lock, flags);
24100055 1574
7f760ddd 1575 if (dev_data->alias != dev) {
24100055 1576 alias_data = get_dev_data(dev_data->alias);
7f760ddd
JR
1577 if (atomic_dec_and_test(&alias_data->bind))
1578 do_detach(dev_data->alias);
24100055
JR
1579 }
1580
7f760ddd
JR
1581 if (atomic_dec_and_test(&dev_data->bind))
1582 do_detach(dev);
1583
2ca76279 1584 spin_unlock_irqrestore(&domain->lock, flags);
21129f78
JR
1585
1586 /*
1587 * If we run in passthrough mode the device must be assigned to the
d3ad9373
JR
1588 * passthrough domain if it is detached from any other domain.
1589 * Make sure we can deassign from the pt_domain itself.
21129f78 1590 */
d3ad9373
JR
1591 if (iommu_pass_through &&
1592 (dev_data->domain == NULL && domain != pt_domain))
15898bbc 1593 __attach_device(dev, pt_domain);
355bf553
JR
1594}
1595
1596/*
1597 * Removes a device from a protection domain (with devtable_lock held)
1598 */
15898bbc 1599static void detach_device(struct device *dev)
355bf553
JR
1600{
1601 unsigned long flags;
1602
1603 /* lock device table */
1604 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
15898bbc 1605 __detach_device(dev);
355bf553
JR
1606 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1607}
e275a2a0 1608
15898bbc
JR
1609/*
1610 * Find out the protection domain structure for a given PCI device. This
1611 * will give us the pointer to the page table root for example.
1612 */
1613static struct protection_domain *domain_for_device(struct device *dev)
1614{
1615 struct protection_domain *dom;
657cbb6b 1616 struct iommu_dev_data *dev_data, *alias_data;
15898bbc
JR
1617 unsigned long flags;
1618 u16 devid, alias;
1619
657cbb6b
JR
1620 devid = get_device_id(dev);
1621 alias = amd_iommu_alias_table[devid];
1622 dev_data = get_dev_data(dev);
1623 alias_data = get_dev_data(dev_data->alias);
1624 if (!alias_data)
1625 return NULL;
15898bbc
JR
1626
1627 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
657cbb6b 1628 dom = dev_data->domain;
15898bbc 1629 if (dom == NULL &&
657cbb6b
JR
1630 alias_data->domain != NULL) {
1631 __attach_device(dev, alias_data->domain);
1632 dom = alias_data->domain;
15898bbc
JR
1633 }
1634
1635 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1636
1637 return dom;
1638}
1639
e275a2a0
JR
1640static int device_change_notifier(struct notifier_block *nb,
1641 unsigned long action, void *data)
1642{
1643 struct device *dev = data;
98fc5a69 1644 u16 devid;
e275a2a0
JR
1645 struct protection_domain *domain;
1646 struct dma_ops_domain *dma_domain;
1647 struct amd_iommu *iommu;
1ac4cbbc 1648 unsigned long flags;
e275a2a0 1649
98fc5a69
JR
1650 if (!check_device(dev))
1651 return 0;
e275a2a0 1652
98fc5a69
JR
1653 devid = get_device_id(dev);
1654 iommu = amd_iommu_rlookup_table[devid];
e275a2a0
JR
1655
1656 switch (action) {
c1eee67b 1657 case BUS_NOTIFY_UNBOUND_DRIVER:
657cbb6b
JR
1658
1659 domain = domain_for_device(dev);
1660
e275a2a0
JR
1661 if (!domain)
1662 goto out;
a1ca331c
JR
1663 if (iommu_pass_through)
1664 break;
15898bbc 1665 detach_device(dev);
1ac4cbbc
JR
1666 break;
1667 case BUS_NOTIFY_ADD_DEVICE:
657cbb6b
JR
1668
1669 iommu_init_device(dev);
1670
1671 domain = domain_for_device(dev);
1672
1ac4cbbc
JR
1673 /* allocate a protection domain if a device is added */
1674 dma_domain = find_protection_domain(devid);
1675 if (dma_domain)
1676 goto out;
87a64d52 1677 dma_domain = dma_ops_domain_alloc();
1ac4cbbc
JR
1678 if (!dma_domain)
1679 goto out;
1680 dma_domain->target_dev = devid;
1681
1682 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1683 list_add_tail(&dma_domain->list, &iommu_pd_list);
1684 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1685
e275a2a0 1686 break;
657cbb6b
JR
1687 case BUS_NOTIFY_DEL_DEVICE:
1688
1689 iommu_uninit_device(dev);
1690
e275a2a0
JR
1691 default:
1692 goto out;
1693 }
1694
3fa43655 1695 iommu_flush_device(dev);
e275a2a0
JR
1696 iommu_completion_wait(iommu);
1697
1698out:
1699 return 0;
1700}
1701
b25ae679 1702static struct notifier_block device_nb = {
e275a2a0
JR
1703 .notifier_call = device_change_notifier,
1704};
355bf553 1705
8638c491
JR
1706void amd_iommu_init_notifier(void)
1707{
1708 bus_register_notifier(&pci_bus_type, &device_nb);
1709}
1710
431b2a20
JR
1711/*****************************************************************************
1712 *
1713 * The next functions belong to the dma_ops mapping/unmapping code.
1714 *
1715 *****************************************************************************/
1716
1717/*
1718 * In the dma_ops path we only have the struct device. This function
1719 * finds the corresponding IOMMU, the protection domain and the
1720 * requestor id for a given device.
1721 * If the device is not yet associated with a domain this is also done
1722 * in this function.
1723 */
94f6d190 1724static struct protection_domain *get_domain(struct device *dev)
b20ac0d4 1725{
94f6d190 1726 struct protection_domain *domain;
b20ac0d4 1727 struct dma_ops_domain *dma_dom;
94f6d190 1728 u16 devid = get_device_id(dev);
b20ac0d4 1729
f99c0f1c 1730 if (!check_device(dev))
94f6d190 1731 return ERR_PTR(-EINVAL);
b20ac0d4 1732
94f6d190
JR
1733 domain = domain_for_device(dev);
1734 if (domain != NULL && !dma_ops_domain(domain))
1735 return ERR_PTR(-EBUSY);
f99c0f1c 1736
94f6d190
JR
1737 if (domain != NULL)
1738 return domain;
b20ac0d4 1739
15898bbc 1740 /* Device not bount yet - bind it */
94f6d190 1741 dma_dom = find_protection_domain(devid);
15898bbc 1742 if (!dma_dom)
94f6d190
JR
1743 dma_dom = amd_iommu_rlookup_table[devid]->default_dom;
1744 attach_device(dev, &dma_dom->domain);
15898bbc 1745 DUMP_printk("Using protection domain %d for device %s\n",
94f6d190 1746 dma_dom->domain.id, dev_name(dev));
f91ba190 1747
94f6d190 1748 return &dma_dom->domain;
b20ac0d4
JR
1749}
1750
04bfdd84
JR
1751static void update_device_table(struct protection_domain *domain)
1752{
492667da 1753 struct iommu_dev_data *dev_data;
04bfdd84 1754
492667da
JR
1755 list_for_each_entry(dev_data, &domain->dev_list, list) {
1756 u16 devid = get_device_id(dev_data->dev);
1757 set_dte_entry(devid, domain);
04bfdd84
JR
1758 }
1759}
1760
1761static void update_domain(struct protection_domain *domain)
1762{
1763 if (!domain->updated)
1764 return;
1765
1766 update_device_table(domain);
b00d3bcf 1767 iommu_flush_domain_devices(domain);
601367d7 1768 iommu_flush_tlb_pde(domain);
04bfdd84
JR
1769
1770 domain->updated = false;
1771}
1772
8bda3092
JR
1773/*
1774 * This function fetches the PTE for a given address in the aperture
1775 */
1776static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
1777 unsigned long address)
1778{
384de729 1779 struct aperture_range *aperture;
8bda3092
JR
1780 u64 *pte, *pte_page;
1781
384de729
JR
1782 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1783 if (!aperture)
1784 return NULL;
1785
1786 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
8bda3092 1787 if (!pte) {
cbb9d729 1788 pte = alloc_pte(&dom->domain, address, PAGE_SIZE, &pte_page,
abdc5eb3 1789 GFP_ATOMIC);
384de729
JR
1790 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
1791 } else
8c8c143c 1792 pte += PM_LEVEL_INDEX(0, address);
8bda3092 1793
04bfdd84 1794 update_domain(&dom->domain);
8bda3092
JR
1795
1796 return pte;
1797}
1798
431b2a20
JR
1799/*
1800 * This is the generic map function. It maps one 4kb page at paddr to
1801 * the given address in the DMA address space for the domain.
1802 */
680525e0 1803static dma_addr_t dma_ops_domain_map(struct dma_ops_domain *dom,
cb76c322
JR
1804 unsigned long address,
1805 phys_addr_t paddr,
1806 int direction)
1807{
1808 u64 *pte, __pte;
1809
1810 WARN_ON(address > dom->aperture_size);
1811
1812 paddr &= PAGE_MASK;
1813
8bda3092 1814 pte = dma_ops_get_pte(dom, address);
53812c11 1815 if (!pte)
8fd524b3 1816 return DMA_ERROR_CODE;
cb76c322
JR
1817
1818 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
1819
1820 if (direction == DMA_TO_DEVICE)
1821 __pte |= IOMMU_PTE_IR;
1822 else if (direction == DMA_FROM_DEVICE)
1823 __pte |= IOMMU_PTE_IW;
1824 else if (direction == DMA_BIDIRECTIONAL)
1825 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
1826
1827 WARN_ON(*pte);
1828
1829 *pte = __pte;
1830
1831 return (dma_addr_t)address;
1832}
1833
431b2a20
JR
1834/*
1835 * The generic unmapping function for on page in the DMA address space.
1836 */
680525e0 1837static void dma_ops_domain_unmap(struct dma_ops_domain *dom,
cb76c322
JR
1838 unsigned long address)
1839{
384de729 1840 struct aperture_range *aperture;
cb76c322
JR
1841 u64 *pte;
1842
1843 if (address >= dom->aperture_size)
1844 return;
1845
384de729
JR
1846 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1847 if (!aperture)
1848 return;
1849
1850 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
1851 if (!pte)
1852 return;
cb76c322 1853
8c8c143c 1854 pte += PM_LEVEL_INDEX(0, address);
cb76c322
JR
1855
1856 WARN_ON(!*pte);
1857
1858 *pte = 0ULL;
1859}
1860
431b2a20
JR
1861/*
1862 * This function contains common code for mapping of a physically
24f81160
JR
1863 * contiguous memory region into DMA address space. It is used by all
1864 * mapping functions provided with this IOMMU driver.
431b2a20
JR
1865 * Must be called with the domain lock held.
1866 */
cb76c322 1867static dma_addr_t __map_single(struct device *dev,
cb76c322
JR
1868 struct dma_ops_domain *dma_dom,
1869 phys_addr_t paddr,
1870 size_t size,
6d4f343f 1871 int dir,
832a90c3
JR
1872 bool align,
1873 u64 dma_mask)
cb76c322
JR
1874{
1875 dma_addr_t offset = paddr & ~PAGE_MASK;
53812c11 1876 dma_addr_t address, start, ret;
cb76c322 1877 unsigned int pages;
6d4f343f 1878 unsigned long align_mask = 0;
cb76c322
JR
1879 int i;
1880
e3c449f5 1881 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
cb76c322
JR
1882 paddr &= PAGE_MASK;
1883
8ecaf8f1
JR
1884 INC_STATS_COUNTER(total_map_requests);
1885
c1858976
JR
1886 if (pages > 1)
1887 INC_STATS_COUNTER(cross_page);
1888
6d4f343f
JR
1889 if (align)
1890 align_mask = (1UL << get_order(size)) - 1;
1891
11b83888 1892retry:
832a90c3
JR
1893 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
1894 dma_mask);
8fd524b3 1895 if (unlikely(address == DMA_ERROR_CODE)) {
11b83888
JR
1896 /*
1897 * setting next_address here will let the address
1898 * allocator only scan the new allocated range in the
1899 * first run. This is a small optimization.
1900 */
1901 dma_dom->next_address = dma_dom->aperture_size;
1902
576175c2 1903 if (alloc_new_range(dma_dom, false, GFP_ATOMIC))
11b83888
JR
1904 goto out;
1905
1906 /*
af901ca1 1907 * aperture was successfully enlarged by 128 MB, try
11b83888
JR
1908 * allocation again
1909 */
1910 goto retry;
1911 }
cb76c322
JR
1912
1913 start = address;
1914 for (i = 0; i < pages; ++i) {
680525e0 1915 ret = dma_ops_domain_map(dma_dom, start, paddr, dir);
8fd524b3 1916 if (ret == DMA_ERROR_CODE)
53812c11
JR
1917 goto out_unmap;
1918
cb76c322
JR
1919 paddr += PAGE_SIZE;
1920 start += PAGE_SIZE;
1921 }
1922 address += offset;
1923
5774f7c5
JR
1924 ADD_STATS_COUNTER(alloced_io_mem, size);
1925
afa9fdc2 1926 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
dcd1e92e 1927 iommu_flush_tlb(&dma_dom->domain);
1c655773 1928 dma_dom->need_flush = false;
318afd41 1929 } else if (unlikely(amd_iommu_np_cache))
6de8ad9b 1930 iommu_flush_pages(&dma_dom->domain, address, size);
270cab24 1931
cb76c322
JR
1932out:
1933 return address;
53812c11
JR
1934
1935out_unmap:
1936
1937 for (--i; i >= 0; --i) {
1938 start -= PAGE_SIZE;
680525e0 1939 dma_ops_domain_unmap(dma_dom, start);
53812c11
JR
1940 }
1941
1942 dma_ops_free_addresses(dma_dom, address, pages);
1943
8fd524b3 1944 return DMA_ERROR_CODE;
cb76c322
JR
1945}
1946
431b2a20
JR
1947/*
1948 * Does the reverse of the __map_single function. Must be called with
1949 * the domain lock held too
1950 */
cd8c82e8 1951static void __unmap_single(struct dma_ops_domain *dma_dom,
cb76c322
JR
1952 dma_addr_t dma_addr,
1953 size_t size,
1954 int dir)
1955{
1956 dma_addr_t i, start;
1957 unsigned int pages;
1958
8fd524b3 1959 if ((dma_addr == DMA_ERROR_CODE) ||
b8d9905d 1960 (dma_addr + size > dma_dom->aperture_size))
cb76c322
JR
1961 return;
1962
e3c449f5 1963 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
cb76c322
JR
1964 dma_addr &= PAGE_MASK;
1965 start = dma_addr;
1966
1967 for (i = 0; i < pages; ++i) {
680525e0 1968 dma_ops_domain_unmap(dma_dom, start);
cb76c322
JR
1969 start += PAGE_SIZE;
1970 }
1971
5774f7c5
JR
1972 SUB_STATS_COUNTER(alloced_io_mem, size);
1973
cb76c322 1974 dma_ops_free_addresses(dma_dom, dma_addr, pages);
270cab24 1975
80be308d 1976 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
6de8ad9b 1977 iommu_flush_pages(&dma_dom->domain, dma_addr, size);
80be308d
JR
1978 dma_dom->need_flush = false;
1979 }
cb76c322
JR
1980}
1981
431b2a20
JR
1982/*
1983 * The exported map_single function for dma_ops.
1984 */
51491367
FT
1985static dma_addr_t map_page(struct device *dev, struct page *page,
1986 unsigned long offset, size_t size,
1987 enum dma_data_direction dir,
1988 struct dma_attrs *attrs)
4da70b9e
JR
1989{
1990 unsigned long flags;
4da70b9e 1991 struct protection_domain *domain;
4da70b9e 1992 dma_addr_t addr;
832a90c3 1993 u64 dma_mask;
51491367 1994 phys_addr_t paddr = page_to_phys(page) + offset;
4da70b9e 1995
0f2a86f2
JR
1996 INC_STATS_COUNTER(cnt_map_single);
1997
94f6d190
JR
1998 domain = get_domain(dev);
1999 if (PTR_ERR(domain) == -EINVAL)
4da70b9e 2000 return (dma_addr_t)paddr;
94f6d190
JR
2001 else if (IS_ERR(domain))
2002 return DMA_ERROR_CODE;
4da70b9e 2003
f99c0f1c
JR
2004 dma_mask = *dev->dma_mask;
2005
4da70b9e 2006 spin_lock_irqsave(&domain->lock, flags);
94f6d190 2007
cd8c82e8 2008 addr = __map_single(dev, domain->priv, paddr, size, dir, false,
832a90c3 2009 dma_mask);
8fd524b3 2010 if (addr == DMA_ERROR_CODE)
4da70b9e
JR
2011 goto out;
2012
0518a3a4 2013 iommu_flush_complete(domain);
4da70b9e
JR
2014
2015out:
2016 spin_unlock_irqrestore(&domain->lock, flags);
2017
2018 return addr;
2019}
2020
431b2a20
JR
2021/*
2022 * The exported unmap_single function for dma_ops.
2023 */
51491367
FT
2024static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
2025 enum dma_data_direction dir, struct dma_attrs *attrs)
4da70b9e
JR
2026{
2027 unsigned long flags;
4da70b9e 2028 struct protection_domain *domain;
4da70b9e 2029
146a6917
JR
2030 INC_STATS_COUNTER(cnt_unmap_single);
2031
94f6d190
JR
2032 domain = get_domain(dev);
2033 if (IS_ERR(domain))
5b28df6f
JR
2034 return;
2035
4da70b9e
JR
2036 spin_lock_irqsave(&domain->lock, flags);
2037
cd8c82e8 2038 __unmap_single(domain->priv, dma_addr, size, dir);
4da70b9e 2039
0518a3a4 2040 iommu_flush_complete(domain);
4da70b9e
JR
2041
2042 spin_unlock_irqrestore(&domain->lock, flags);
2043}
2044
431b2a20
JR
2045/*
2046 * This is a special map_sg function which is used if we should map a
2047 * device which is not handled by an AMD IOMMU in the system.
2048 */
65b050ad
JR
2049static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
2050 int nelems, int dir)
2051{
2052 struct scatterlist *s;
2053 int i;
2054
2055 for_each_sg(sglist, s, nelems, i) {
2056 s->dma_address = (dma_addr_t)sg_phys(s);
2057 s->dma_length = s->length;
2058 }
2059
2060 return nelems;
2061}
2062
431b2a20
JR
2063/*
2064 * The exported map_sg function for dma_ops (handles scatter-gather
2065 * lists).
2066 */
65b050ad 2067static int map_sg(struct device *dev, struct scatterlist *sglist,
160c1d8e
FT
2068 int nelems, enum dma_data_direction dir,
2069 struct dma_attrs *attrs)
65b050ad
JR
2070{
2071 unsigned long flags;
65b050ad 2072 struct protection_domain *domain;
65b050ad
JR
2073 int i;
2074 struct scatterlist *s;
2075 phys_addr_t paddr;
2076 int mapped_elems = 0;
832a90c3 2077 u64 dma_mask;
65b050ad 2078
d03f067a
JR
2079 INC_STATS_COUNTER(cnt_map_sg);
2080
94f6d190
JR
2081 domain = get_domain(dev);
2082 if (PTR_ERR(domain) == -EINVAL)
f99c0f1c 2083 return map_sg_no_iommu(dev, sglist, nelems, dir);
94f6d190
JR
2084 else if (IS_ERR(domain))
2085 return 0;
dbcc112e 2086
832a90c3 2087 dma_mask = *dev->dma_mask;
65b050ad 2088
65b050ad
JR
2089 spin_lock_irqsave(&domain->lock, flags);
2090
2091 for_each_sg(sglist, s, nelems, i) {
2092 paddr = sg_phys(s);
2093
cd8c82e8 2094 s->dma_address = __map_single(dev, domain->priv,
832a90c3
JR
2095 paddr, s->length, dir, false,
2096 dma_mask);
65b050ad
JR
2097
2098 if (s->dma_address) {
2099 s->dma_length = s->length;
2100 mapped_elems++;
2101 } else
2102 goto unmap;
65b050ad
JR
2103 }
2104
0518a3a4 2105 iommu_flush_complete(domain);
65b050ad
JR
2106
2107out:
2108 spin_unlock_irqrestore(&domain->lock, flags);
2109
2110 return mapped_elems;
2111unmap:
2112 for_each_sg(sglist, s, mapped_elems, i) {
2113 if (s->dma_address)
cd8c82e8 2114 __unmap_single(domain->priv, s->dma_address,
65b050ad
JR
2115 s->dma_length, dir);
2116 s->dma_address = s->dma_length = 0;
2117 }
2118
2119 mapped_elems = 0;
2120
2121 goto out;
2122}
2123
431b2a20
JR
2124/*
2125 * The exported map_sg function for dma_ops (handles scatter-gather
2126 * lists).
2127 */
65b050ad 2128static void unmap_sg(struct device *dev, struct scatterlist *sglist,
160c1d8e
FT
2129 int nelems, enum dma_data_direction dir,
2130 struct dma_attrs *attrs)
65b050ad
JR
2131{
2132 unsigned long flags;
65b050ad
JR
2133 struct protection_domain *domain;
2134 struct scatterlist *s;
65b050ad
JR
2135 int i;
2136
55877a6b
JR
2137 INC_STATS_COUNTER(cnt_unmap_sg);
2138
94f6d190
JR
2139 domain = get_domain(dev);
2140 if (IS_ERR(domain))
5b28df6f
JR
2141 return;
2142
65b050ad
JR
2143 spin_lock_irqsave(&domain->lock, flags);
2144
2145 for_each_sg(sglist, s, nelems, i) {
cd8c82e8 2146 __unmap_single(domain->priv, s->dma_address,
65b050ad 2147 s->dma_length, dir);
65b050ad
JR
2148 s->dma_address = s->dma_length = 0;
2149 }
2150
0518a3a4 2151 iommu_flush_complete(domain);
65b050ad
JR
2152
2153 spin_unlock_irqrestore(&domain->lock, flags);
2154}
2155
431b2a20
JR
2156/*
2157 * The exported alloc_coherent function for dma_ops.
2158 */
5d8b53cf
JR
2159static void *alloc_coherent(struct device *dev, size_t size,
2160 dma_addr_t *dma_addr, gfp_t flag)
2161{
2162 unsigned long flags;
2163 void *virt_addr;
5d8b53cf 2164 struct protection_domain *domain;
5d8b53cf 2165 phys_addr_t paddr;
832a90c3 2166 u64 dma_mask = dev->coherent_dma_mask;
5d8b53cf 2167
c8f0fb36
JR
2168 INC_STATS_COUNTER(cnt_alloc_coherent);
2169
94f6d190
JR
2170 domain = get_domain(dev);
2171 if (PTR_ERR(domain) == -EINVAL) {
f99c0f1c
JR
2172 virt_addr = (void *)__get_free_pages(flag, get_order(size));
2173 *dma_addr = __pa(virt_addr);
2174 return virt_addr;
94f6d190
JR
2175 } else if (IS_ERR(domain))
2176 return NULL;
5d8b53cf 2177
f99c0f1c
JR
2178 dma_mask = dev->coherent_dma_mask;
2179 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
2180 flag |= __GFP_ZERO;
5d8b53cf
JR
2181
2182 virt_addr = (void *)__get_free_pages(flag, get_order(size));
2183 if (!virt_addr)
b25ae679 2184 return NULL;
5d8b53cf 2185
5d8b53cf
JR
2186 paddr = virt_to_phys(virt_addr);
2187
832a90c3
JR
2188 if (!dma_mask)
2189 dma_mask = *dev->dma_mask;
2190
5d8b53cf
JR
2191 spin_lock_irqsave(&domain->lock, flags);
2192
cd8c82e8 2193 *dma_addr = __map_single(dev, domain->priv, paddr,
832a90c3 2194 size, DMA_BIDIRECTIONAL, true, dma_mask);
5d8b53cf 2195
8fd524b3 2196 if (*dma_addr == DMA_ERROR_CODE) {
367d04c4 2197 spin_unlock_irqrestore(&domain->lock, flags);
5b28df6f 2198 goto out_free;
367d04c4 2199 }
5d8b53cf 2200
0518a3a4 2201 iommu_flush_complete(domain);
5d8b53cf 2202
5d8b53cf
JR
2203 spin_unlock_irqrestore(&domain->lock, flags);
2204
2205 return virt_addr;
5b28df6f
JR
2206
2207out_free:
2208
2209 free_pages((unsigned long)virt_addr, get_order(size));
2210
2211 return NULL;
5d8b53cf
JR
2212}
2213
431b2a20
JR
2214/*
2215 * The exported free_coherent function for dma_ops.
431b2a20 2216 */
5d8b53cf
JR
2217static void free_coherent(struct device *dev, size_t size,
2218 void *virt_addr, dma_addr_t dma_addr)
2219{
2220 unsigned long flags;
5d8b53cf 2221 struct protection_domain *domain;
5d8b53cf 2222
5d31ee7e
JR
2223 INC_STATS_COUNTER(cnt_free_coherent);
2224
94f6d190
JR
2225 domain = get_domain(dev);
2226 if (IS_ERR(domain))
5b28df6f
JR
2227 goto free_mem;
2228
5d8b53cf
JR
2229 spin_lock_irqsave(&domain->lock, flags);
2230
cd8c82e8 2231 __unmap_single(domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
5d8b53cf 2232
0518a3a4 2233 iommu_flush_complete(domain);
5d8b53cf
JR
2234
2235 spin_unlock_irqrestore(&domain->lock, flags);
2236
2237free_mem:
2238 free_pages((unsigned long)virt_addr, get_order(size));
2239}
2240
b39ba6ad
JR
2241/*
2242 * This function is called by the DMA layer to find out if we can handle a
2243 * particular device. It is part of the dma_ops.
2244 */
2245static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2246{
420aef8a 2247 return check_device(dev);
b39ba6ad
JR
2248}
2249
c432f3df 2250/*
431b2a20
JR
2251 * The function for pre-allocating protection domains.
2252 *
c432f3df
JR
2253 * If the driver core informs the DMA layer if a driver grabs a device
2254 * we don't need to preallocate the protection domains anymore.
2255 * For now we have to.
2256 */
0e93dd88 2257static void prealloc_protection_domains(void)
c432f3df
JR
2258{
2259 struct pci_dev *dev = NULL;
2260 struct dma_ops_domain *dma_dom;
98fc5a69 2261 u16 devid;
c432f3df 2262
d18c69d3 2263 for_each_pci_dev(dev) {
98fc5a69
JR
2264
2265 /* Do we handle this device? */
2266 if (!check_device(&dev->dev))
c432f3df 2267 continue;
98fc5a69
JR
2268
2269 /* Is there already any domain for it? */
15898bbc 2270 if (domain_for_device(&dev->dev))
c432f3df 2271 continue;
98fc5a69
JR
2272
2273 devid = get_device_id(&dev->dev);
2274
87a64d52 2275 dma_dom = dma_ops_domain_alloc();
c432f3df
JR
2276 if (!dma_dom)
2277 continue;
2278 init_unity_mappings_for_device(dma_dom, devid);
bd60b735
JR
2279 dma_dom->target_dev = devid;
2280
15898bbc 2281 attach_device(&dev->dev, &dma_dom->domain);
be831297 2282
bd60b735 2283 list_add_tail(&dma_dom->list, &iommu_pd_list);
c432f3df
JR
2284 }
2285}
2286
160c1d8e 2287static struct dma_map_ops amd_iommu_dma_ops = {
6631ee9d
JR
2288 .alloc_coherent = alloc_coherent,
2289 .free_coherent = free_coherent,
51491367
FT
2290 .map_page = map_page,
2291 .unmap_page = unmap_page,
6631ee9d
JR
2292 .map_sg = map_sg,
2293 .unmap_sg = unmap_sg,
b39ba6ad 2294 .dma_supported = amd_iommu_dma_supported,
6631ee9d
JR
2295};
2296
431b2a20
JR
2297/*
2298 * The function which clues the AMD IOMMU driver into dma_ops.
2299 */
f5325094
JR
2300
2301void __init amd_iommu_init_api(void)
2302{
2303 register_iommu(&amd_iommu_ops);
2304}
2305
6631ee9d
JR
2306int __init amd_iommu_init_dma_ops(void)
2307{
2308 struct amd_iommu *iommu;
6631ee9d
JR
2309 int ret;
2310
431b2a20
JR
2311 /*
2312 * first allocate a default protection domain for every IOMMU we
2313 * found in the system. Devices not assigned to any other
2314 * protection domain will be assigned to the default one.
2315 */
3bd22172 2316 for_each_iommu(iommu) {
87a64d52 2317 iommu->default_dom = dma_ops_domain_alloc();
6631ee9d
JR
2318 if (iommu->default_dom == NULL)
2319 return -ENOMEM;
e2dc14a2 2320 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
6631ee9d
JR
2321 ret = iommu_init_unity_mappings(iommu);
2322 if (ret)
2323 goto free_domains;
2324 }
2325
431b2a20 2326 /*
8793abeb 2327 * Pre-allocate the protection domains for each device.
431b2a20 2328 */
8793abeb 2329 prealloc_protection_domains();
6631ee9d
JR
2330
2331 iommu_detected = 1;
75f1cdf1 2332 swiotlb = 0;
6631ee9d 2333
431b2a20 2334 /* Make the driver finally visible to the drivers */
6631ee9d
JR
2335 dma_ops = &amd_iommu_dma_ops;
2336
7f26508b
JR
2337 amd_iommu_stats_init();
2338
6631ee9d
JR
2339 return 0;
2340
2341free_domains:
2342
3bd22172 2343 for_each_iommu(iommu) {
6631ee9d
JR
2344 if (iommu->default_dom)
2345 dma_ops_domain_free(iommu->default_dom);
2346 }
2347
2348 return ret;
2349}
6d98cd80
JR
2350
2351/*****************************************************************************
2352 *
2353 * The following functions belong to the exported interface of AMD IOMMU
2354 *
2355 * This interface allows access to lower level functions of the IOMMU
2356 * like protection domain handling and assignement of devices to domains
2357 * which is not possible with the dma_ops interface.
2358 *
2359 *****************************************************************************/
2360
6d98cd80
JR
2361static void cleanup_domain(struct protection_domain *domain)
2362{
492667da 2363 struct iommu_dev_data *dev_data, *next;
6d98cd80 2364 unsigned long flags;
6d98cd80
JR
2365
2366 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2367
492667da
JR
2368 list_for_each_entry_safe(dev_data, next, &domain->dev_list, list) {
2369 struct device *dev = dev_data->dev;
2370
04e856c0 2371 __detach_device(dev);
492667da
JR
2372 atomic_set(&dev_data->bind, 0);
2373 }
6d98cd80
JR
2374
2375 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2376}
2377
2650815f
JR
2378static void protection_domain_free(struct protection_domain *domain)
2379{
2380 if (!domain)
2381 return;
2382
aeb26f55
JR
2383 del_domain_from_list(domain);
2384
2650815f
JR
2385 if (domain->id)
2386 domain_id_free(domain->id);
2387
2388 kfree(domain);
2389}
2390
2391static struct protection_domain *protection_domain_alloc(void)
c156e347
JR
2392{
2393 struct protection_domain *domain;
2394
2395 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2396 if (!domain)
2650815f 2397 return NULL;
c156e347
JR
2398
2399 spin_lock_init(&domain->lock);
5d214fe6 2400 mutex_init(&domain->api_lock);
c156e347
JR
2401 domain->id = domain_id_alloc();
2402 if (!domain->id)
2650815f 2403 goto out_err;
7c392cbe 2404 INIT_LIST_HEAD(&domain->dev_list);
2650815f 2405
aeb26f55
JR
2406 add_domain_to_list(domain);
2407
2650815f
JR
2408 return domain;
2409
2410out_err:
2411 kfree(domain);
2412
2413 return NULL;
2414}
2415
2416static int amd_iommu_domain_init(struct iommu_domain *dom)
2417{
2418 struct protection_domain *domain;
2419
2420 domain = protection_domain_alloc();
2421 if (!domain)
c156e347 2422 goto out_free;
2650815f
JR
2423
2424 domain->mode = PAGE_MODE_3_LEVEL;
c156e347
JR
2425 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2426 if (!domain->pt_root)
2427 goto out_free;
2428
2429 dom->priv = domain;
2430
2431 return 0;
2432
2433out_free:
2650815f 2434 protection_domain_free(domain);
c156e347
JR
2435
2436 return -ENOMEM;
2437}
2438
98383fc3
JR
2439static void amd_iommu_domain_destroy(struct iommu_domain *dom)
2440{
2441 struct protection_domain *domain = dom->priv;
2442
2443 if (!domain)
2444 return;
2445
2446 if (domain->dev_cnt > 0)
2447 cleanup_domain(domain);
2448
2449 BUG_ON(domain->dev_cnt != 0);
2450
2451 free_pagetable(domain);
2452
8b408fe4 2453 protection_domain_free(domain);
98383fc3
JR
2454
2455 dom->priv = NULL;
2456}
2457
684f2888
JR
2458static void amd_iommu_detach_device(struct iommu_domain *dom,
2459 struct device *dev)
2460{
657cbb6b 2461 struct iommu_dev_data *dev_data = dev->archdata.iommu;
684f2888 2462 struct amd_iommu *iommu;
684f2888
JR
2463 u16 devid;
2464
98fc5a69 2465 if (!check_device(dev))
684f2888
JR
2466 return;
2467
98fc5a69 2468 devid = get_device_id(dev);
684f2888 2469
657cbb6b 2470 if (dev_data->domain != NULL)
15898bbc 2471 detach_device(dev);
684f2888
JR
2472
2473 iommu = amd_iommu_rlookup_table[devid];
2474 if (!iommu)
2475 return;
2476
3fa43655 2477 iommu_flush_device(dev);
684f2888
JR
2478 iommu_completion_wait(iommu);
2479}
2480
01106066
JR
2481static int amd_iommu_attach_device(struct iommu_domain *dom,
2482 struct device *dev)
2483{
2484 struct protection_domain *domain = dom->priv;
657cbb6b 2485 struct iommu_dev_data *dev_data;
01106066 2486 struct amd_iommu *iommu;
15898bbc 2487 int ret;
01106066
JR
2488 u16 devid;
2489
98fc5a69 2490 if (!check_device(dev))
01106066
JR
2491 return -EINVAL;
2492
657cbb6b
JR
2493 dev_data = dev->archdata.iommu;
2494
98fc5a69 2495 devid = get_device_id(dev);
01106066
JR
2496
2497 iommu = amd_iommu_rlookup_table[devid];
2498 if (!iommu)
2499 return -EINVAL;
2500
657cbb6b 2501 if (dev_data->domain)
15898bbc 2502 detach_device(dev);
01106066 2503
15898bbc 2504 ret = attach_device(dev, domain);
01106066
JR
2505
2506 iommu_completion_wait(iommu);
2507
15898bbc 2508 return ret;
01106066
JR
2509}
2510
468e2366
JR
2511static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
2512 phys_addr_t paddr, int gfp_order, int iommu_prot)
c6229ca6 2513{
468e2366 2514 unsigned long page_size = 0x1000UL << gfp_order;
c6229ca6 2515 struct protection_domain *domain = dom->priv;
c6229ca6
JR
2516 int prot = 0;
2517 int ret;
2518
2519 if (iommu_prot & IOMMU_READ)
2520 prot |= IOMMU_PROT_IR;
2521 if (iommu_prot & IOMMU_WRITE)
2522 prot |= IOMMU_PROT_IW;
2523
5d214fe6 2524 mutex_lock(&domain->api_lock);
795e74f7 2525 ret = iommu_map_page(domain, iova, paddr, prot, page_size);
5d214fe6
JR
2526 mutex_unlock(&domain->api_lock);
2527
795e74f7 2528 return ret;
c6229ca6
JR
2529}
2530
468e2366
JR
2531static int amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
2532 int gfp_order)
eb74ff6c 2533{
eb74ff6c 2534 struct protection_domain *domain = dom->priv;
468e2366 2535 unsigned long page_size, unmap_size;
eb74ff6c 2536
468e2366 2537 page_size = 0x1000UL << gfp_order;
eb74ff6c 2538
5d214fe6 2539 mutex_lock(&domain->api_lock);
468e2366 2540 unmap_size = iommu_unmap_page(domain, iova, page_size);
795e74f7 2541 mutex_unlock(&domain->api_lock);
eb74ff6c 2542
601367d7 2543 iommu_flush_tlb_pde(domain);
5d214fe6 2544
468e2366 2545 return get_order(unmap_size);
eb74ff6c
JR
2546}
2547
645c4c8d
JR
2548static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
2549 unsigned long iova)
2550{
2551 struct protection_domain *domain = dom->priv;
f03152bb 2552 unsigned long offset_mask;
645c4c8d 2553 phys_addr_t paddr;
f03152bb 2554 u64 *pte, __pte;
645c4c8d 2555
24cd7723 2556 pte = fetch_pte(domain, iova);
645c4c8d 2557
a6d41a40 2558 if (!pte || !IOMMU_PTE_PRESENT(*pte))
645c4c8d
JR
2559 return 0;
2560
f03152bb
JR
2561 if (PM_PTE_LEVEL(*pte) == 0)
2562 offset_mask = PAGE_SIZE - 1;
2563 else
2564 offset_mask = PTE_PAGE_SIZE(*pte) - 1;
2565
2566 __pte = *pte & PM_ADDR_MASK;
2567 paddr = (__pte & ~offset_mask) | (iova & offset_mask);
645c4c8d
JR
2568
2569 return paddr;
2570}
2571
dbb9fd86
SY
2572static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
2573 unsigned long cap)
2574{
2575 return 0;
2576}
2577
26961efe
JR
2578static struct iommu_ops amd_iommu_ops = {
2579 .domain_init = amd_iommu_domain_init,
2580 .domain_destroy = amd_iommu_domain_destroy,
2581 .attach_dev = amd_iommu_attach_device,
2582 .detach_dev = amd_iommu_detach_device,
468e2366
JR
2583 .map = amd_iommu_map,
2584 .unmap = amd_iommu_unmap,
26961efe 2585 .iova_to_phys = amd_iommu_iova_to_phys,
dbb9fd86 2586 .domain_has_cap = amd_iommu_domain_has_cap,
26961efe
JR
2587};
2588
0feae533
JR
2589/*****************************************************************************
2590 *
2591 * The next functions do a basic initialization of IOMMU for pass through
2592 * mode
2593 *
2594 * In passthrough mode the IOMMU is initialized and enabled but not used for
2595 * DMA-API translation.
2596 *
2597 *****************************************************************************/
2598
2599int __init amd_iommu_init_passthrough(void)
2600{
15898bbc 2601 struct amd_iommu *iommu;
0feae533 2602 struct pci_dev *dev = NULL;
15898bbc 2603 u16 devid;
0feae533 2604
af901ca1 2605 /* allocate passthrough domain */
0feae533
JR
2606 pt_domain = protection_domain_alloc();
2607 if (!pt_domain)
2608 return -ENOMEM;
2609
2610 pt_domain->mode |= PAGE_MODE_NONE;
2611
6c54aabd 2612 for_each_pci_dev(dev) {
98fc5a69 2613 if (!check_device(&dev->dev))
0feae533
JR
2614 continue;
2615
98fc5a69
JR
2616 devid = get_device_id(&dev->dev);
2617
15898bbc 2618 iommu = amd_iommu_rlookup_table[devid];
0feae533
JR
2619 if (!iommu)
2620 continue;
2621
15898bbc 2622 attach_device(&dev->dev, pt_domain);
0feae533
JR
2623 }
2624
2625 pr_info("AMD-Vi: Initialized for Passthrough Mode\n");
2626
2627 return 0;
2628}