Merge branch 'for-3.10' of git://linux-nfs.org/~bfields/linux
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
7563bbf8 6 select ARCH_HAVE_CUSTOM_GPIO_H
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
b1b3f49c 8 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 9 select BUILDTIME_EXTABLE_SORT if MMU
b1b3f49c 10 select CPU_PM if (SUSPEND || CPU_IDLE)
39b175a0 11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
a41297a0 12 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c
RK
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
b1b3f49c
RK
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SMP_IDLE_THREAD
f7b861b7 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_STRNCPY_FROM_USER
20 select GENERIC_STRNLEN_USER
21 select HARDIRQS_SW_RESEND
22 select HAVE_AOUT
09f05d85 23 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 24 select HAVE_ARCH_KGDB
4095ccc3 25 select HAVE_ARCH_SECCOMP_FILTER
0693bf68 26 select HAVE_ARCH_TRACEHOOK
b1b3f49c
RK
27 select HAVE_BPF_JIT
28 select HAVE_C_RECORDMCOUNT
29 select HAVE_DEBUG_KMEMLEAK
30 select HAVE_DMA_API_DEBUG
31 select HAVE_DMA_ATTRS
32 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 33 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 34 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 35 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 36 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 37 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
38 select HAVE_GENERIC_HARDIRQS
39 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
40 select HAVE_IDE if PCI || ISA || PCMCIA
e7db7b42 41 select HAVE_KERNEL_GZIP
6e8699f7 42 select HAVE_KERNEL_LZMA
b1b3f49c 43 select HAVE_KERNEL_LZO
a7f464f3 44 select HAVE_KERNEL_XZ
b1b3f49c
RK
45 select HAVE_KPROBES if !XIP_KERNEL
46 select HAVE_KRETPROBES if (HAVE_KPROBES)
47 select HAVE_MEMBLOCK
48 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 49 select HAVE_PERF_EVENTS
e513f8bf 50 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 51 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 52 select HAVE_UID16
3d92a71a 53 select KTIME_SCALAR
b1b3f49c
RK
54 select PERF_USE_VMALLOC
55 select RTC_LIB
56 select SYS_SUPPORTS_APM_EMULATION
786d35d4
DH
57 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
58 select MODULES_USE_ELF_REL
38a61b6b 59 select CLONE_BACKWARDS
b68fec24 60 select OLD_SIGSUSPEND3
50bcb7e4 61 select OLD_SIGACTION
b0088480 62 select HAVE_CONTEXT_TRACKING
1da177e4
LT
63 help
64 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 65 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 66 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 67 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
68 Europe. There is an ARM Linux project with a web page at
69 <http://www.arm.linux.org.uk/>.
70
74facffe
RK
71config ARM_HAS_SG_CHAIN
72 bool
73
4ce63fcd
MS
74config NEED_SG_DMA_LENGTH
75 bool
76
77config ARM_DMA_USE_IOMMU
4ce63fcd 78 bool
b1b3f49c
RK
79 select ARM_HAS_SG_CHAIN
80 select NEED_SG_DMA_LENGTH
4ce63fcd 81
60460abf
SWK
82if ARM_DMA_USE_IOMMU
83
84config ARM_DMA_IOMMU_ALIGNMENT
85 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
86 range 4 9
87 default 8
88 help
89 DMA mapping framework by default aligns all buffers to the smallest
90 PAGE_SIZE order which is greater than or equal to the requested buffer
91 size. This works well for buffers up to a few hundreds kilobytes, but
92 for larger buffers it just a waste of address space. Drivers which has
93 relatively small addressing window (like 64Mib) might run out of
94 virtual space with just a few allocations.
95
96 With this parameter you can specify the maximum PAGE_SIZE order for
97 DMA IOMMU buffers. Larger buffers will be aligned only to this
98 specified order. The order is expressed as a power of two multiplied
99 by the PAGE_SIZE.
100
101endif
102
1a189b97
RK
103config HAVE_PWM
104 bool
105
0b05da72
HUK
106config MIGHT_HAVE_PCI
107 bool
108
75e7153a
RB
109config SYS_SUPPORTS_APM_EMULATION
110 bool
111
0a938b97
DB
112config GENERIC_GPIO
113 bool
0a938b97 114
bc581770
LW
115config HAVE_TCM
116 bool
117 select GENERIC_ALLOCATOR
118
e119bfff
RK
119config HAVE_PROC_CPU
120 bool
121
5ea81769
AV
122config NO_IOPORT
123 bool
5ea81769 124
1da177e4
LT
125config EISA
126 bool
127 ---help---
128 The Extended Industry Standard Architecture (EISA) bus was
129 developed as an open alternative to the IBM MicroChannel bus.
130
131 The EISA bus provided some of the features of the IBM MicroChannel
132 bus while maintaining backward compatibility with cards made for
133 the older ISA bus. The EISA bus saw limited use between 1988 and
134 1995 when it was made obsolete by the PCI bus.
135
136 Say Y here if you are building a kernel for an EISA-based machine.
137
138 Otherwise, say N.
139
140config SBUS
141 bool
142
f16fb1ec
RK
143config STACKTRACE_SUPPORT
144 bool
145 default y
146
f76e9154
NP
147config HAVE_LATENCYTOP_SUPPORT
148 bool
149 depends on !SMP
150 default y
151
f16fb1ec
RK
152config LOCKDEP_SUPPORT
153 bool
154 default y
155
7ad1bcb2
RK
156config TRACE_IRQFLAGS_SUPPORT
157 bool
158 default y
159
1da177e4
LT
160config RWSEM_GENERIC_SPINLOCK
161 bool
162 default y
163
164config RWSEM_XCHGADD_ALGORITHM
165 bool
166
f0d1b0b3
DH
167config ARCH_HAS_ILOG2_U32
168 bool
f0d1b0b3
DH
169
170config ARCH_HAS_ILOG2_U64
171 bool
f0d1b0b3 172
89c52ed4
BD
173config ARCH_HAS_CPUFREQ
174 bool
175 help
176 Internal node to signify that the ARCH has CPUFREQ support
177 and that the relevant menu configurations are displayed for
178 it.
179
b89c3b16
AM
180config GENERIC_HWEIGHT
181 bool
182 default y
183
1da177e4
LT
184config GENERIC_CALIBRATE_DELAY
185 bool
186 default y
187
a08b6b79
AV
188config ARCH_MAY_HAVE_PC_FDC
189 bool
190
5ac6da66
CL
191config ZONE_DMA
192 bool
5ac6da66 193
ccd7ab7f
FT
194config NEED_DMA_MAP_STATE
195 def_bool y
196
58af4a24
RH
197config ARCH_HAS_DMA_SET_COHERENT_MASK
198 bool
199
1da177e4
LT
200config GENERIC_ISA_DMA
201 bool
202
1da177e4
LT
203config FIQ
204 bool
205
13a5045d
RH
206config NEED_RET_TO_USER
207 bool
208
034d2f5a
AV
209config ARCH_MTD_XIP
210 bool
211
c760fc19
HC
212config VECTORS_BASE
213 hex
6afd6fae 214 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
215 default DRAM_BASE if REMAP_VECTORS_TO_RAM
216 default 0x00000000
217 help
218 The base address of exception vectors.
219
dc21af99 220config ARM_PATCH_PHYS_VIRT
c1becedc
RK
221 bool "Patch physical to virtual translations at runtime" if EMBEDDED
222 default y
b511d75d 223 depends on !XIP_KERNEL && MMU
dc21af99
RK
224 depends on !ARCH_REALVIEW || !SPARSEMEM
225 help
111e9a5c
RK
226 Patch phys-to-virt and virt-to-phys translation functions at
227 boot and module load time according to the position of the
228 kernel in system memory.
dc21af99 229
111e9a5c 230 This can only be used with non-XIP MMU kernels where the base
daece596 231 of physical memory is at a 16MB boundary.
dc21af99 232
c1becedc
RK
233 Only disable this option if you know that you do not require
234 this feature (eg, building a kernel for a single machine) and
235 you need to shrink the kernel to the minimal size.
dc21af99 236
01464226
RH
237config NEED_MACH_GPIO_H
238 bool
239 help
240 Select this when mach/gpio.h is required to provide special
241 definitions for this platform. The need for mach/gpio.h should
242 be avoided when possible.
243
c334bc15
RH
244config NEED_MACH_IO_H
245 bool
246 help
247 Select this when mach/io.h is required to provide special
248 definitions for this platform. The need for mach/io.h should
249 be avoided when possible.
250
0cdc8b92 251config NEED_MACH_MEMORY_H
1b9f95f8
NP
252 bool
253 help
0cdc8b92
NP
254 Select this when mach/memory.h is required to provide special
255 definitions for this platform. The need for mach/memory.h should
256 be avoided when possible.
dc21af99 257
1b9f95f8 258config PHYS_OFFSET
974c0724 259 hex "Physical address of main memory" if MMU
0cdc8b92 260 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 261 default DRAM_BASE if !MMU
111e9a5c 262 help
1b9f95f8
NP
263 Please provide the physical address corresponding to the
264 location of main memory in your system.
cada3c08 265
87e040b6
SG
266config GENERIC_BUG
267 def_bool y
268 depends on BUG
269
1da177e4
LT
270source "init/Kconfig"
271
dc52ddc0
MH
272source "kernel/Kconfig.freezer"
273
1da177e4
LT
274menu "System Type"
275
3c427975
HC
276config MMU
277 bool "MMU-based Paged Memory Management Support"
278 default y
279 help
280 Select if you want MMU-based virtualised addressing space
281 support by paged memory management. If unsure, say 'Y'.
282
ccf50e23
RK
283#
284# The "ARM system type" choice list is ordered alphabetically by option
285# text. Please add new entries in the option alphabetic order.
286#
1da177e4
LT
287choice
288 prompt "ARM system type"
1420b22b
AB
289 default ARCH_VERSATILE if !MMU
290 default ARCH_MULTIPLATFORM if MMU
1da177e4 291
387798b3
RH
292config ARCH_MULTIPLATFORM
293 bool "Allow multiple platforms to be selected"
b1b3f49c 294 depends on MMU
387798b3
RH
295 select ARM_PATCH_PHYS_VIRT
296 select AUTO_ZRELADDR
66314223 297 select COMMON_CLK
387798b3 298 select MULTI_IRQ_HANDLER
66314223
DN
299 select SPARSE_IRQ
300 select USE_OF
66314223 301
4af6fee1
DS
302config ARCH_INTEGRATOR
303 bool "ARM Ltd. Integrator family"
89c52ed4 304 select ARCH_HAS_CPUFREQ
b1b3f49c 305 select ARM_AMBA
a613163d 306 select COMMON_CLK
f9a6aa43 307 select COMMON_CLK_VERSATILE
b1b3f49c 308 select GENERIC_CLOCKEVENTS
9904f793 309 select HAVE_TCM
c5a0adb5 310 select ICST
b1b3f49c
RK
311 select MULTI_IRQ_HANDLER
312 select NEED_MACH_MEMORY_H
f4b8b319 313 select PLAT_VERSATILE
695436e3 314 select SPARSE_IRQ
2389d501 315 select VERSATILE_FPGA_IRQ
4af6fee1
DS
316 help
317 Support for ARM's Integrator platform.
318
319config ARCH_REALVIEW
320 bool "ARM Ltd. RealView family"
b1b3f49c 321 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 322 select ARM_AMBA
b1b3f49c 323 select ARM_TIMER_SP804
f9a6aa43
LW
324 select COMMON_CLK
325 select COMMON_CLK_VERSATILE
ae30ceac 326 select GENERIC_CLOCKEVENTS
b56ba8aa 327 select GPIO_PL061 if GPIOLIB
b1b3f49c 328 select ICST
0cdc8b92 329 select NEED_MACH_MEMORY_H
b1b3f49c
RK
330 select PLAT_VERSATILE
331 select PLAT_VERSATILE_CLCD
4af6fee1
DS
332 help
333 This enables support for ARM Ltd RealView boards.
334
335config ARCH_VERSATILE
336 bool "ARM Ltd. Versatile family"
b1b3f49c 337 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 338 select ARM_AMBA
b1b3f49c 339 select ARM_TIMER_SP804
4af6fee1 340 select ARM_VIC
6d803ba7 341 select CLKDEV_LOOKUP
b1b3f49c 342 select GENERIC_CLOCKEVENTS
aa3831cf 343 select HAVE_MACH_CLKDEV
c5a0adb5 344 select ICST
f4b8b319 345 select PLAT_VERSATILE
3414ba8c 346 select PLAT_VERSATILE_CLCD
b1b3f49c 347 select PLAT_VERSATILE_CLOCK
2389d501 348 select VERSATILE_FPGA_IRQ
4af6fee1
DS
349 help
350 This enables support for ARM Ltd Versatile board.
351
8fc5ffa0
AV
352config ARCH_AT91
353 bool "Atmel AT91"
f373e8c0 354 select ARCH_REQUIRE_GPIOLIB
bd602995 355 select CLKDEV_LOOKUP
b1b3f49c 356 select HAVE_CLK
e261501d 357 select IRQ_DOMAIN
01464226 358 select NEED_MACH_GPIO_H
1ac02d79 359 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
360 select PINCTRL
361 select PINCTRL_AT91 if USE_OF
4af6fee1 362 help
929e994f
NF
363 This enables support for systems based on Atmel
364 AT91RM9200 and AT91SAM9* processors.
4af6fee1 365
93e22567
RK
366config ARCH_CLPS711X
367 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 368 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 369 select AUTO_ZRELADDR
93e22567
RK
370 select CLKDEV_LOOKUP
371 select COMMON_CLK
372 select CPU_ARM720T
4a8355c4 373 select GENERIC_CLOCKEVENTS
99f04c8f 374 select MULTI_IRQ_HANDLER
93e22567 375 select NEED_MACH_MEMORY_H
0d8be81c 376 select SPARSE_IRQ
93e22567
RK
377 help
378 Support for Cirrus Logic 711x/721x/731x based boards.
379
788c9700
RK
380config ARCH_GEMINI
381 bool "Cortina Systems Gemini"
788c9700 382 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 383 select ARCH_USES_GETTIMEOFFSET
662146b1 384 select NEED_MACH_GPIO_H
b1b3f49c 385 select CPU_FA526
788c9700
RK
386 help
387 Support for the Cortina Systems Gemini family SoCs
388
1da177e4
LT
389config ARCH_EBSA110
390 bool "EBSA-110"
b1b3f49c 391 select ARCH_USES_GETTIMEOFFSET
c750815e 392 select CPU_SA110
f7e68bbf 393 select ISA
c334bc15 394 select NEED_MACH_IO_H
0cdc8b92 395 select NEED_MACH_MEMORY_H
b1b3f49c 396 select NO_IOPORT
1da177e4
LT
397 help
398 This is an evaluation board for the StrongARM processor available
f6c8965a 399 from Digital. It has limited hardware on-board, including an
1da177e4
LT
400 Ethernet interface, two PCMCIA sockets, two serial ports and a
401 parallel port.
402
e7736d47
LB
403config ARCH_EP93XX
404 bool "EP93xx-based"
b1b3f49c
RK
405 select ARCH_HAS_HOLES_MEMORYMODEL
406 select ARCH_REQUIRE_GPIOLIB
407 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
408 select ARM_AMBA
409 select ARM_VIC
6d803ba7 410 select CLKDEV_LOOKUP
b1b3f49c 411 select CPU_ARM920T
5725aeae 412 select NEED_MACH_MEMORY_H
e7736d47
LB
413 help
414 This enables support for the Cirrus EP93xx series of CPUs.
415
1da177e4
LT
416config ARCH_FOOTBRIDGE
417 bool "FootBridge"
c750815e 418 select CPU_SA110
1da177e4 419 select FOOTBRIDGE
4e8d7637 420 select GENERIC_CLOCKEVENTS
d0ee9f40 421 select HAVE_IDE
8ef6e620 422 select NEED_MACH_IO_H if !MMU
0cdc8b92 423 select NEED_MACH_MEMORY_H
f999b8bd
MM
424 help
425 Support for systems based on the DC21285 companion chip
426 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 427
4af6fee1
DS
428config ARCH_NETX
429 bool "Hilscher NetX based"
b1b3f49c 430 select ARM_VIC
234b6ced 431 select CLKSRC_MMIO
c750815e 432 select CPU_ARM926T
2fcfe6b8 433 select GENERIC_CLOCKEVENTS
f999b8bd 434 help
4af6fee1
DS
435 This enables support for systems based on the Hilscher NetX Soc
436
3b938be6
RK
437config ARCH_IOP13XX
438 bool "IOP13xx-based"
439 depends on MMU
3b938be6 440 select ARCH_SUPPORTS_MSI
b1b3f49c 441 select CPU_XSC3
0cdc8b92 442 select NEED_MACH_MEMORY_H
13a5045d 443 select NEED_RET_TO_USER
b1b3f49c
RK
444 select PCI
445 select PLAT_IOP
446 select VMSPLIT_1G
3b938be6
RK
447 help
448 Support for Intel's IOP13XX (XScale) family of processors.
449
3f7e5815
LB
450config ARCH_IOP32X
451 bool "IOP32x-based"
a4f7e763 452 depends on MMU
b1b3f49c 453 select ARCH_REQUIRE_GPIOLIB
c750815e 454 select CPU_XSCALE
01464226 455 select NEED_MACH_GPIO_H
13a5045d 456 select NEED_RET_TO_USER
f7e68bbf 457 select PCI
b1b3f49c 458 select PLAT_IOP
f999b8bd 459 help
3f7e5815
LB
460 Support for Intel's 80219 and IOP32X (XScale) family of
461 processors.
462
463config ARCH_IOP33X
464 bool "IOP33x-based"
465 depends on MMU
b1b3f49c 466 select ARCH_REQUIRE_GPIOLIB
c750815e 467 select CPU_XSCALE
01464226 468 select NEED_MACH_GPIO_H
13a5045d 469 select NEED_RET_TO_USER
3f7e5815 470 select PCI
b1b3f49c 471 select PLAT_IOP
3f7e5815
LB
472 help
473 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 474
3b938be6
RK
475config ARCH_IXP4XX
476 bool "IXP4xx-based"
a4f7e763 477 depends on MMU
58af4a24 478 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 479 select ARCH_REQUIRE_GPIOLIB
234b6ced 480 select CLKSRC_MMIO
c750815e 481 select CPU_XSCALE
b1b3f49c 482 select DMABOUNCE if PCI
3b938be6 483 select GENERIC_CLOCKEVENTS
0b05da72 484 select MIGHT_HAVE_PCI
c334bc15 485 select NEED_MACH_IO_H
9296d94d
FF
486 select USB_EHCI_BIG_ENDIAN_MMIO
487 select USB_EHCI_BIG_ENDIAN_DESC
c4713074 488 help
3b938be6 489 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 490
edabd38e
SB
491config ARCH_DOVE
492 bool "Marvell Dove"
edabd38e 493 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 494 select CPU_V7
edabd38e 495 select GENERIC_CLOCKEVENTS
0f81bd43 496 select MIGHT_HAVE_PCI
9139acd1
SH
497 select PINCTRL
498 select PINCTRL_DOVE
abcda1dc 499 select PLAT_ORION_LEGACY
0f81bd43 500 select USB_ARCH_HAS_EHCI
edabd38e
SB
501 help
502 Support for the Marvell Dove SoC 88AP510
503
651c74c7
SB
504config ARCH_KIRKWOOD
505 bool "Marvell Kirkwood"
a8865655 506 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 507 select CPU_FEROCEON
651c74c7 508 select GENERIC_CLOCKEVENTS
b1b3f49c 509 select PCI
1dc831bf 510 select PCI_QUIRKS
f9e75922
AL
511 select PINCTRL
512 select PINCTRL_KIRKWOOD
abcda1dc 513 select PLAT_ORION_LEGACY
651c74c7
SB
514 help
515 Support for the following Marvell Kirkwood series SoCs:
516 88F6180, 88F6192 and 88F6281.
517
794d15b2
SS
518config ARCH_MV78XX0
519 bool "Marvell MV78xx0"
a8865655 520 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 521 select CPU_FEROCEON
794d15b2 522 select GENERIC_CLOCKEVENTS
b1b3f49c 523 select PCI
abcda1dc 524 select PLAT_ORION_LEGACY
794d15b2
SS
525 help
526 Support for the following Marvell MV78xx0 series SoCs:
527 MV781x0, MV782x0.
528
9dd0b194 529config ARCH_ORION5X
585cf175
TP
530 bool "Marvell Orion"
531 depends on MMU
a8865655 532 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 533 select CPU_FEROCEON
51cbff1d 534 select GENERIC_CLOCKEVENTS
b1b3f49c 535 select PCI
abcda1dc 536 select PLAT_ORION_LEGACY
585cf175 537 help
9dd0b194 538 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 539 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 540 Orion-2 (5281), Orion-1-90 (6183).
585cf175 541
788c9700 542config ARCH_MMP
2f7e8fae 543 bool "Marvell PXA168/910/MMP2"
788c9700 544 depends on MMU
788c9700 545 select ARCH_REQUIRE_GPIOLIB
6d803ba7 546 select CLKDEV_LOOKUP
b1b3f49c 547 select GENERIC_ALLOCATOR
788c9700 548 select GENERIC_CLOCKEVENTS
157d2644 549 select GPIO_PXA
c24b3114 550 select IRQ_DOMAIN
b1b3f49c 551 select NEED_MACH_GPIO_H
7c8f86a4 552 select PINCTRL
788c9700 553 select PLAT_PXA
0bd86961 554 select SPARSE_IRQ
788c9700 555 help
2f7e8fae 556 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
557
558config ARCH_KS8695
559 bool "Micrel/Kendin KS8695"
98830bc9 560 select ARCH_REQUIRE_GPIOLIB
c7e783d6 561 select CLKSRC_MMIO
b1b3f49c 562 select CPU_ARM922T
c7e783d6 563 select GENERIC_CLOCKEVENTS
b1b3f49c 564 select NEED_MACH_MEMORY_H
788c9700
RK
565 help
566 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
567 System-on-Chip devices.
568
788c9700
RK
569config ARCH_W90X900
570 bool "Nuvoton W90X900 CPU"
c52d3d68 571 select ARCH_REQUIRE_GPIOLIB
6d803ba7 572 select CLKDEV_LOOKUP
6fa5d5f7 573 select CLKSRC_MMIO
b1b3f49c 574 select CPU_ARM926T
58b5369e 575 select GENERIC_CLOCKEVENTS
788c9700 576 help
a8bc4ead 577 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
578 At present, the w90x900 has been renamed nuc900, regarding
579 the ARM series product line, you can login the following
580 link address to know more.
581
582 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
583 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 584
93e22567
RK
585config ARCH_LPC32XX
586 bool "NXP LPC32XX"
587 select ARCH_REQUIRE_GPIOLIB
588 select ARM_AMBA
589 select CLKDEV_LOOKUP
590 select CLKSRC_MMIO
591 select CPU_ARM926T
592 select GENERIC_CLOCKEVENTS
593 select HAVE_IDE
594 select HAVE_PWM
595 select USB_ARCH_HAS_OHCI
596 select USE_OF
597 help
598 Support for the NXP LPC32XX family of processors
599
1da177e4 600config ARCH_PXA
2c8086a5 601 bool "PXA2xx/PXA3xx-based"
a4f7e763 602 depends on MMU
89c52ed4 603 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
604 select ARCH_MTD_XIP
605 select ARCH_REQUIRE_GPIOLIB
606 select ARM_CPU_SUSPEND if PM
607 select AUTO_ZRELADDR
6d803ba7 608 select CLKDEV_LOOKUP
234b6ced 609 select CLKSRC_MMIO
981d0f39 610 select GENERIC_CLOCKEVENTS
157d2644 611 select GPIO_PXA
d0ee9f40 612 select HAVE_IDE
b1b3f49c 613 select MULTI_IRQ_HANDLER
01464226 614 select NEED_MACH_GPIO_H
b1b3f49c
RK
615 select PLAT_PXA
616 select SPARSE_IRQ
f999b8bd 617 help
2c8086a5 618 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 619
788c9700
RK
620config ARCH_MSM
621 bool "Qualcomm MSM"
923a081c 622 select ARCH_REQUIRE_GPIOLIB
bd32344a 623 select CLKDEV_LOOKUP
b1b3f49c
RK
624 select GENERIC_CLOCKEVENTS
625 select HAVE_CLK
49cbe786 626 help
4b53eb4f
DW
627 Support for Qualcomm MSM/QSD based systems. This runs on the
628 apps processor of the MSM/QSD and depends on a shared memory
629 interface to the modem processor which runs the baseband
630 stack and controls some vital subsystems
631 (clock and power control, etc).
49cbe786 632
c793c1b0 633config ARCH_SHMOBILE
6d72ad35 634 bool "Renesas SH-Mobile / R-Mobile"
5e93c6b4 635 select CLKDEV_LOOKUP
b1b3f49c 636 select GENERIC_CLOCKEVENTS
4c3ffffd
SB
637 select HAVE_ARM_SCU if SMP
638 select HAVE_ARM_TWD if LOCAL_TIMERS
b1b3f49c 639 select HAVE_CLK
aa3831cf 640 select HAVE_MACH_CLKDEV
3b55658a 641 select HAVE_SMP
ce5ea9f3 642 select MIGHT_HAVE_CACHE_L2X0
60f1435c 643 select MULTI_IRQ_HANDLER
0cdc8b92 644 select NEED_MACH_MEMORY_H
b1b3f49c 645 select NO_IOPORT
a47029c1 646 select PINCTRL
b1b3f49c
RK
647 select PM_GENERIC_DOMAINS if PM
648 select SPARSE_IRQ
c793c1b0 649 help
6d72ad35 650 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 651
1da177e4
LT
652config ARCH_RPC
653 bool "RiscPC"
654 select ARCH_ACORN
a08b6b79 655 select ARCH_MAY_HAVE_PC_FDC
07f841b7 656 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 657 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 658 select FIQ
d0ee9f40 659 select HAVE_IDE
b1b3f49c
RK
660 select HAVE_PATA_PLATFORM
661 select ISA_DMA_API
c334bc15 662 select NEED_MACH_IO_H
0cdc8b92 663 select NEED_MACH_MEMORY_H
b1b3f49c 664 select NO_IOPORT
b4811bac 665 select VIRT_TO_BUS
1da177e4
LT
666 help
667 On the Acorn Risc-PC, Linux can support the internal IDE disk and
668 CD-ROM interface, serial and parallel port, and the floppy drive.
669
670config ARCH_SA1100
671 bool "SA1100-based"
89c52ed4 672 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
673 select ARCH_MTD_XIP
674 select ARCH_REQUIRE_GPIOLIB
675 select ARCH_SPARSEMEM_ENABLE
676 select CLKDEV_LOOKUP
677 select CLKSRC_MMIO
1937f5b9 678 select CPU_FREQ
b1b3f49c 679 select CPU_SA1100
3e238be2 680 select GENERIC_CLOCKEVENTS
d0ee9f40 681 select HAVE_IDE
b1b3f49c 682 select ISA
01464226 683 select NEED_MACH_GPIO_H
0cdc8b92 684 select NEED_MACH_MEMORY_H
375dec92 685 select SPARSE_IRQ
f999b8bd
MM
686 help
687 Support for StrongARM 11x0 based boards.
1da177e4 688
b130d5c2
KK
689config ARCH_S3C24XX
690 bool "Samsung S3C24XX SoCs"
9d56c02a 691 select ARCH_HAS_CPUFREQ
5cfc8ee0 692 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 693 select CLKDEV_LOOKUP
b1b3f49c 694 select HAVE_CLK
20676c15 695 select HAVE_S3C2410_I2C if I2C
b130d5c2 696 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 697 select HAVE_S3C_RTC if RTC_CLASS
01464226 698 select NEED_MACH_GPIO_H
c334bc15 699 select NEED_MACH_IO_H
1da177e4 700 help
b130d5c2
KK
701 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
702 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
703 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
704 Samsung SMDK2410 development board (and derivatives).
63b1f51b 705
a08ab637
BD
706config ARCH_S3C64XX
707 bool "Samsung S3C64XX"
b1b3f49c
RK
708 select ARCH_HAS_CPUFREQ
709 select ARCH_REQUIRE_GPIOLIB
710 select ARCH_USES_GETTIMEOFFSET
89f0ce72 711 select ARM_VIC
b1b3f49c
RK
712 select CLKDEV_LOOKUP
713 select CPU_V6
a08ab637 714 select HAVE_CLK
b1b3f49c
RK
715 select HAVE_S3C2410_I2C if I2C
716 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 717 select HAVE_TCM
b1b3f49c 718 select NEED_MACH_GPIO_H
89f0ce72 719 select NO_IOPORT
b1b3f49c
RK
720 select PLAT_SAMSUNG
721 select S3C_DEV_NAND
722 select S3C_GPIO_TRACK
89f0ce72 723 select SAMSUNG_CLKSRC
b1b3f49c 724 select SAMSUNG_GPIOLIB_4BIT
89f0ce72 725 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 726 select USB_ARCH_HAS_OHCI
a08ab637
BD
727 help
728 Samsung S3C64XX series based systems
729
49b7a491
KK
730config ARCH_S5P64X0
731 bool "Samsung S5P6440 S5P6450"
d8b22d25 732 select CLKDEV_LOOKUP
0665ccc4 733 select CLKSRC_MMIO
b1b3f49c 734 select CPU_V6
9e65bbf2 735 select GENERIC_CLOCKEVENTS
b1b3f49c 736 select HAVE_CLK
20676c15 737 select HAVE_S3C2410_I2C if I2C
b1b3f49c 738 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 739 select HAVE_S3C_RTC if RTC_CLASS
01464226 740 select NEED_MACH_GPIO_H
c4ffccdd 741 help
49b7a491
KK
742 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
743 SMDK6450.
c4ffccdd 744
acc84707
MS
745config ARCH_S5PC100
746 bool "Samsung S5PC100"
b1b3f49c 747 select ARCH_USES_GETTIMEOFFSET
29e8eb0f 748 select CLKDEV_LOOKUP
5a7652f2 749 select CPU_V7
b1b3f49c 750 select HAVE_CLK
20676c15 751 select HAVE_S3C2410_I2C if I2C
c39d8d55 752 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 753 select HAVE_S3C_RTC if RTC_CLASS
01464226 754 select NEED_MACH_GPIO_H
5a7652f2 755 help
acc84707 756 Samsung S5PC100 series based systems
5a7652f2 757
170f4e42
KK
758config ARCH_S5PV210
759 bool "Samsung S5PV210/S5PC110"
b1b3f49c 760 select ARCH_HAS_CPUFREQ
0f75a96b 761 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 762 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 763 select CLKDEV_LOOKUP
0665ccc4 764 select CLKSRC_MMIO
b1b3f49c 765 select CPU_V7
9e65bbf2 766 select GENERIC_CLOCKEVENTS
b1b3f49c 767 select HAVE_CLK
20676c15 768 select HAVE_S3C2410_I2C if I2C
c39d8d55 769 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 770 select HAVE_S3C_RTC if RTC_CLASS
01464226 771 select NEED_MACH_GPIO_H
0cdc8b92 772 select NEED_MACH_MEMORY_H
170f4e42
KK
773 help
774 Samsung S5PV210/S5PC110 series based systems
775
83014579 776config ARCH_EXYNOS
93e22567 777 bool "Samsung EXYNOS"
b1b3f49c 778 select ARCH_HAS_CPUFREQ
0f75a96b 779 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 780 select ARCH_SPARSEMEM_ENABLE
badc4f2d 781 select CLKDEV_LOOKUP
b1b3f49c 782 select CPU_V7
cc0e72b8 783 select GENERIC_CLOCKEVENTS
b1b3f49c 784 select HAVE_CLK
20676c15 785 select HAVE_S3C2410_I2C if I2C
c39d8d55 786 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 787 select HAVE_S3C_RTC if RTC_CLASS
01464226 788 select NEED_MACH_GPIO_H
0cdc8b92 789 select NEED_MACH_MEMORY_H
cc0e72b8 790 help
83014579 791 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 792
1da177e4
LT
793config ARCH_SHARK
794 bool "Shark"
b1b3f49c 795 select ARCH_USES_GETTIMEOFFSET
c750815e 796 select CPU_SA110
f7e68bbf
RK
797 select ISA
798 select ISA_DMA
0cdc8b92 799 select NEED_MACH_MEMORY_H
b1b3f49c 800 select PCI
b4811bac 801 select VIRT_TO_BUS
b1b3f49c 802 select ZONE_DMA
f999b8bd
MM
803 help
804 Support for the StrongARM based Digital DNARD machine, also known
805 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 806
d98aac75
LW
807config ARCH_U300
808 bool "ST-Ericsson U300 Series"
809 depends on MMU
b1b3f49c 810 select ARCH_REQUIRE_GPIOLIB
d98aac75 811 select ARM_AMBA
5485c1e0 812 select ARM_PATCH_PHYS_VIRT
d98aac75 813 select ARM_VIC
6d803ba7 814 select CLKDEV_LOOKUP
b1b3f49c 815 select CLKSRC_MMIO
50667d63 816 select COMMON_CLK
b1b3f49c
RK
817 select CPU_ARM926T
818 select GENERIC_CLOCKEVENTS
b1b3f49c 819 select HAVE_TCM
a4fe292f 820 select SPARSE_IRQ
d98aac75
LW
821 help
822 Support for ST-Ericsson U300 series mobile platforms.
823
7c6337e2
KH
824config ARCH_DAVINCI
825 bool "TI DaVinci"
b1b3f49c 826 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 827 select ARCH_REQUIRE_GPIOLIB
6d803ba7 828 select CLKDEV_LOOKUP
20e9969b 829 select GENERIC_ALLOCATOR
b1b3f49c 830 select GENERIC_CLOCKEVENTS
dc7ad3b3 831 select GENERIC_IRQ_CHIP
b1b3f49c 832 select HAVE_IDE
01464226 833 select NEED_MACH_GPIO_H
689e331f 834 select USE_OF
b1b3f49c 835 select ZONE_DMA
7c6337e2
KH
836 help
837 Support for TI's DaVinci platform.
838
a0694861
TL
839config ARCH_OMAP1
840 bool "TI OMAP1"
00a36698 841 depends on MMU
89c52ed4 842 select ARCH_HAS_CPUFREQ
9af915da 843 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 844 select ARCH_OMAP
21f47fbc 845 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 846 select CLKDEV_LOOKUP
d6e15d78 847 select CLKSRC_MMIO
b1b3f49c 848 select GENERIC_CLOCKEVENTS
a0694861 849 select GENERIC_IRQ_CHIP
e9a91de7 850 select HAVE_CLK
a0694861
TL
851 select HAVE_IDE
852 select IRQ_DOMAIN
853 select NEED_MACH_IO_H if PCCARD
854 select NEED_MACH_MEMORY_H
21f47fbc 855 help
a0694861 856 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 857
1da177e4
LT
858endchoice
859
387798b3
RH
860menu "Multiple platform selection"
861 depends on ARCH_MULTIPLATFORM
862
863comment "CPU Core family selection"
864
865config ARCH_MULTI_V4
866 bool "ARMv4 based platforms (FA526, StrongARM)"
387798b3 867 depends on !ARCH_MULTI_V6_V7
b1b3f49c 868 select ARCH_MULTI_V4_V5
387798b3
RH
869
870config ARCH_MULTI_V4T
871 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 872 depends on !ARCH_MULTI_V6_V7
b1b3f49c 873 select ARCH_MULTI_V4_V5
387798b3
RH
874
875config ARCH_MULTI_V5
876 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 877 depends on !ARCH_MULTI_V6_V7
b1b3f49c 878 select ARCH_MULTI_V4_V5
387798b3
RH
879
880config ARCH_MULTI_V4_V5
881 bool
882
883config ARCH_MULTI_V6
8dda05cc 884 bool "ARMv6 based platforms (ARM11)"
387798b3 885 select ARCH_MULTI_V6_V7
b1b3f49c 886 select CPU_V6
387798b3
RH
887
888config ARCH_MULTI_V7
8dda05cc 889 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
890 default y
891 select ARCH_MULTI_V6_V7
b1b3f49c
RK
892 select ARCH_VEXPRESS
893 select CPU_V7
387798b3
RH
894
895config ARCH_MULTI_V6_V7
896 bool
897
898config ARCH_MULTI_CPU_AUTO
899 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
900 select ARCH_MULTI_V5
901
902endmenu
903
ccf50e23
RK
904#
905# This is sorted alphabetically by mach-* pathname. However, plat-*
906# Kconfigs may be included either alphabetically (according to the
907# plat- suffix) or along side the corresponding mach-* source.
908#
3e93a22b
GC
909source "arch/arm/mach-mvebu/Kconfig"
910
95b8f20f
RK
911source "arch/arm/mach-at91/Kconfig"
912
8ac49e04
CD
913source "arch/arm/mach-bcm/Kconfig"
914
f1ac922d
SW
915source "arch/arm/mach-bcm2835/Kconfig"
916
1da177e4
LT
917source "arch/arm/mach-clps711x/Kconfig"
918
d94f944e
AV
919source "arch/arm/mach-cns3xxx/Kconfig"
920
95b8f20f
RK
921source "arch/arm/mach-davinci/Kconfig"
922
923source "arch/arm/mach-dove/Kconfig"
924
e7736d47
LB
925source "arch/arm/mach-ep93xx/Kconfig"
926
1da177e4
LT
927source "arch/arm/mach-footbridge/Kconfig"
928
59d3a193
PZ
929source "arch/arm/mach-gemini/Kconfig"
930
387798b3
RH
931source "arch/arm/mach-highbank/Kconfig"
932
1da177e4
LT
933source "arch/arm/mach-integrator/Kconfig"
934
3f7e5815
LB
935source "arch/arm/mach-iop32x/Kconfig"
936
937source "arch/arm/mach-iop33x/Kconfig"
1da177e4 938
285f5fa7
DW
939source "arch/arm/mach-iop13xx/Kconfig"
940
1da177e4
LT
941source "arch/arm/mach-ixp4xx/Kconfig"
942
95b8f20f
RK
943source "arch/arm/mach-kirkwood/Kconfig"
944
945source "arch/arm/mach-ks8695/Kconfig"
946
95b8f20f
RK
947source "arch/arm/mach-msm/Kconfig"
948
794d15b2
SS
949source "arch/arm/mach-mv78xx0/Kconfig"
950
3995eb82 951source "arch/arm/mach-imx/Kconfig"
1da177e4 952
1d3f33d5
SG
953source "arch/arm/mach-mxs/Kconfig"
954
95b8f20f 955source "arch/arm/mach-netx/Kconfig"
49cbe786 956
95b8f20f 957source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 958
d48af15e
TL
959source "arch/arm/plat-omap/Kconfig"
960
961source "arch/arm/mach-omap1/Kconfig"
1da177e4 962
1dbae815
TL
963source "arch/arm/mach-omap2/Kconfig"
964
9dd0b194 965source "arch/arm/mach-orion5x/Kconfig"
585cf175 966
387798b3
RH
967source "arch/arm/mach-picoxcell/Kconfig"
968
95b8f20f
RK
969source "arch/arm/mach-pxa/Kconfig"
970source "arch/arm/plat-pxa/Kconfig"
585cf175 971
95b8f20f
RK
972source "arch/arm/mach-mmp/Kconfig"
973
974source "arch/arm/mach-realview/Kconfig"
975
976source "arch/arm/mach-sa1100/Kconfig"
edabd38e 977
cf383678 978source "arch/arm/plat-samsung/Kconfig"
a21765a7 979
387798b3
RH
980source "arch/arm/mach-socfpga/Kconfig"
981
a7ed099f 982source "arch/arm/mach-spear/Kconfig"
a21765a7 983
85fd6d63 984source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 985
a08ab637 986if ARCH_S3C64XX
431107ea 987source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
988endif
989
49b7a491 990source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 991
5a7652f2 992source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 993
170f4e42
KK
994source "arch/arm/mach-s5pv210/Kconfig"
995
83014579 996source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 997
882d01f9 998source "arch/arm/mach-shmobile/Kconfig"
52c543f9 999
3b52634f
MR
1000source "arch/arm/mach-sunxi/Kconfig"
1001
156a0997
BS
1002source "arch/arm/mach-prima2/Kconfig"
1003
c5f80065
EG
1004source "arch/arm/mach-tegra/Kconfig"
1005
95b8f20f 1006source "arch/arm/mach-u300/Kconfig"
1da177e4 1007
95b8f20f 1008source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1009
1010source "arch/arm/mach-versatile/Kconfig"
1011
ceade897 1012source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1013source "arch/arm/plat-versatile/Kconfig"
ceade897 1014
2a0ba738
MZ
1015source "arch/arm/mach-virt/Kconfig"
1016
6f35f9a9
TP
1017source "arch/arm/mach-vt8500/Kconfig"
1018
7ec80ddf 1019source "arch/arm/mach-w90x900/Kconfig"
1020
9a45eb69
JC
1021source "arch/arm/mach-zynq/Kconfig"
1022
1da177e4
LT
1023# Definitions to make life easier
1024config ARCH_ACORN
1025 bool
1026
7ae1f7ec
LB
1027config PLAT_IOP
1028 bool
469d3044 1029 select GENERIC_CLOCKEVENTS
7ae1f7ec 1030
69b02f6a
LB
1031config PLAT_ORION
1032 bool
bfe45e0b 1033 select CLKSRC_MMIO
b1b3f49c 1034 select COMMON_CLK
dc7ad3b3 1035 select GENERIC_IRQ_CHIP
278b45b0 1036 select IRQ_DOMAIN
69b02f6a 1037
abcda1dc
TP
1038config PLAT_ORION_LEGACY
1039 bool
1040 select PLAT_ORION
1041
bd5ce433
EM
1042config PLAT_PXA
1043 bool
1044
f4b8b319
RK
1045config PLAT_VERSATILE
1046 bool
1047
e3887714
RK
1048config ARM_TIMER_SP804
1049 bool
bfe45e0b 1050 select CLKSRC_MMIO
e3887714 1051
1da177e4
LT
1052source arch/arm/mm/Kconfig
1053
958cab0f
RK
1054config ARM_NR_BANKS
1055 int
1056 default 16 if ARCH_EP93XX
1057 default 8
1058
afe4b25e 1059config IWMMXT
698613b6 1060 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1061 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1062 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1063 help
1064 Enable support for iWMMXt context switching at run time if
1065 running on a CPU that supports it.
1066
1da177e4
LT
1067config XSCALE_PMU
1068 bool
bfc994b5 1069 depends on CPU_XSCALE
1da177e4
LT
1070 default y
1071
52108641 1072config MULTI_IRQ_HANDLER
1073 bool
1074 help
1075 Allow each machine to specify it's own IRQ handler at run time.
1076
3b93e7b0
HC
1077if !MMU
1078source "arch/arm/Kconfig-nommu"
1079endif
1080
f0c4b8d6
WD
1081config ARM_ERRATA_326103
1082 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1083 depends on CPU_V6
1084 help
1085 Executing a SWP instruction to read-only memory does not set bit 11
1086 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1087 treat the access as a read, preventing a COW from occurring and
1088 causing the faulting task to livelock.
1089
9cba3ccc
CM
1090config ARM_ERRATA_411920
1091 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1092 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1093 help
1094 Invalidation of the Instruction Cache operation can
1095 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1096 It does not affect the MPCore. This option enables the ARM Ltd.
1097 recommended workaround.
1098
7ce236fc
CM
1099config ARM_ERRATA_430973
1100 bool "ARM errata: Stale prediction on replaced interworking branch"
1101 depends on CPU_V7
1102 help
1103 This option enables the workaround for the 430973 Cortex-A8
1104 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1105 interworking branch is replaced with another code sequence at the
1106 same virtual address, whether due to self-modifying code or virtual
1107 to physical address re-mapping, Cortex-A8 does not recover from the
1108 stale interworking branch prediction. This results in Cortex-A8
1109 executing the new code sequence in the incorrect ARM or Thumb state.
1110 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1111 and also flushes the branch target cache at every context switch.
1112 Note that setting specific bits in the ACTLR register may not be
1113 available in non-secure mode.
1114
855c551f
CM
1115config ARM_ERRATA_458693
1116 bool "ARM errata: Processor deadlock when a false hazard is created"
1117 depends on CPU_V7
62e4d357 1118 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1119 help
1120 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1121 erratum. For very specific sequences of memory operations, it is
1122 possible for a hazard condition intended for a cache line to instead
1123 be incorrectly associated with a different cache line. This false
1124 hazard might then cause a processor deadlock. The workaround enables
1125 the L1 caching of the NEON accesses and disables the PLD instruction
1126 in the ACTLR register. Note that setting specific bits in the ACTLR
1127 register may not be available in non-secure mode.
1128
0516e464
CM
1129config ARM_ERRATA_460075
1130 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1131 depends on CPU_V7
62e4d357 1132 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1133 help
1134 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1135 erratum. Any asynchronous access to the L2 cache may encounter a
1136 situation in which recent store transactions to the L2 cache are lost
1137 and overwritten with stale memory contents from external memory. The
1138 workaround disables the write-allocate mode for the L2 cache via the
1139 ACTLR register. Note that setting specific bits in the ACTLR register
1140 may not be available in non-secure mode.
1141
9f05027c
WD
1142config ARM_ERRATA_742230
1143 bool "ARM errata: DMB operation may be faulty"
1144 depends on CPU_V7 && SMP
62e4d357 1145 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1146 help
1147 This option enables the workaround for the 742230 Cortex-A9
1148 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1149 between two write operations may not ensure the correct visibility
1150 ordering of the two writes. This workaround sets a specific bit in
1151 the diagnostic register of the Cortex-A9 which causes the DMB
1152 instruction to behave as a DSB, ensuring the correct behaviour of
1153 the two writes.
1154
a672e99b
WD
1155config ARM_ERRATA_742231
1156 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1157 depends on CPU_V7 && SMP
62e4d357 1158 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1159 help
1160 This option enables the workaround for the 742231 Cortex-A9
1161 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1162 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1163 accessing some data located in the same cache line, may get corrupted
1164 data due to bad handling of the address hazard when the line gets
1165 replaced from one of the CPUs at the same time as another CPU is
1166 accessing it. This workaround sets specific bits in the diagnostic
1167 register of the Cortex-A9 which reduces the linefill issuing
1168 capabilities of the processor.
1169
9e65582a 1170config PL310_ERRATA_588369
fa0ce403 1171 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1172 depends on CACHE_L2X0
9e65582a
SS
1173 help
1174 The PL310 L2 cache controller implements three types of Clean &
1175 Invalidate maintenance operations: by Physical Address
1176 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1177 They are architecturally defined to behave as the execution of a
1178 clean operation followed immediately by an invalidate operation,
1179 both performing to the same memory location. This functionality
1180 is not correctly implemented in PL310 as clean lines are not
2839e06c 1181 invalidated as a result of these operations.
cdf357f1
WD
1182
1183config ARM_ERRATA_720789
1184 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1185 depends on CPU_V7
cdf357f1
WD
1186 help
1187 This option enables the workaround for the 720789 Cortex-A9 (prior to
1188 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1189 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1190 As a consequence of this erratum, some TLB entries which should be
1191 invalidated are not, resulting in an incoherency in the system page
1192 tables. The workaround changes the TLB flushing routines to invalidate
1193 entries regardless of the ASID.
475d92fc 1194
1f0090a1 1195config PL310_ERRATA_727915
fa0ce403 1196 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1197 depends on CACHE_L2X0
1198 help
1199 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1200 operation (offset 0x7FC). This operation runs in background so that
1201 PL310 can handle normal accesses while it is in progress. Under very
1202 rare circumstances, due to this erratum, write data can be lost when
1203 PL310 treats a cacheable write transaction during a Clean &
1204 Invalidate by Way operation.
1205
475d92fc
WD
1206config ARM_ERRATA_743622
1207 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1208 depends on CPU_V7
62e4d357 1209 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1210 help
1211 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1212 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1213 optimisation in the Cortex-A9 Store Buffer may lead to data
1214 corruption. This workaround sets a specific bit in the diagnostic
1215 register of the Cortex-A9 which disables the Store Buffer
1216 optimisation, preventing the defect from occurring. This has no
1217 visible impact on the overall performance or power consumption of the
1218 processor.
1219
9a27c27c
WD
1220config ARM_ERRATA_751472
1221 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1222 depends on CPU_V7
62e4d357 1223 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1224 help
1225 This option enables the workaround for the 751472 Cortex-A9 (prior
1226 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1227 completion of a following broadcasted operation if the second
1228 operation is received by a CPU before the ICIALLUIS has completed,
1229 potentially leading to corrupted entries in the cache or TLB.
1230
fa0ce403
WD
1231config PL310_ERRATA_753970
1232 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1233 depends on CACHE_PL310
1234 help
1235 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1236
1237 Under some condition the effect of cache sync operation on
1238 the store buffer still remains when the operation completes.
1239 This means that the store buffer is always asked to drain and
1240 this prevents it from merging any further writes. The workaround
1241 is to replace the normal offset of cache sync operation (0x730)
1242 by another offset targeting an unmapped PL310 register 0x740.
1243 This has the same effect as the cache sync operation: store buffer
1244 drain and waiting for all buffers empty.
1245
fcbdc5fe
WD
1246config ARM_ERRATA_754322
1247 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1248 depends on CPU_V7
1249 help
1250 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1251 r3p*) erratum. A speculative memory access may cause a page table walk
1252 which starts prior to an ASID switch but completes afterwards. This
1253 can populate the micro-TLB with a stale entry which may be hit with
1254 the new ASID. This workaround places two dsb instructions in the mm
1255 switching code so that no page table walks can cross the ASID switch.
1256
5dab26af
WD
1257config ARM_ERRATA_754327
1258 bool "ARM errata: no automatic Store Buffer drain"
1259 depends on CPU_V7 && SMP
1260 help
1261 This option enables the workaround for the 754327 Cortex-A9 (prior to
1262 r2p0) erratum. The Store Buffer does not have any automatic draining
1263 mechanism and therefore a livelock may occur if an external agent
1264 continuously polls a memory location waiting to observe an update.
1265 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1266 written polling loops from denying visibility of updates to memory.
1267
145e10e1
CM
1268config ARM_ERRATA_364296
1269 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1270 depends on CPU_V6 && !SMP
1271 help
1272 This options enables the workaround for the 364296 ARM1136
1273 r0p2 erratum (possible cache data corruption with
1274 hit-under-miss enabled). It sets the undocumented bit 31 in
1275 the auxiliary control register and the FI bit in the control
1276 register, thus disabling hit-under-miss without putting the
1277 processor into full low interrupt latency mode. ARM11MPCore
1278 is not affected.
1279
f630c1bd
WD
1280config ARM_ERRATA_764369
1281 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1282 depends on CPU_V7 && SMP
1283 help
1284 This option enables the workaround for erratum 764369
1285 affecting Cortex-A9 MPCore with two or more processors (all
1286 current revisions). Under certain timing circumstances, a data
1287 cache line maintenance operation by MVA targeting an Inner
1288 Shareable memory region may fail to proceed up to either the
1289 Point of Coherency or to the Point of Unification of the
1290 system. This workaround adds a DSB instruction before the
1291 relevant cache maintenance functions and sets a specific bit
1292 in the diagnostic control register of the SCU.
1293
11ed0ba1
WD
1294config PL310_ERRATA_769419
1295 bool "PL310 errata: no automatic Store Buffer drain"
1296 depends on CACHE_L2X0
1297 help
1298 On revisions of the PL310 prior to r3p2, the Store Buffer does
1299 not automatically drain. This can cause normal, non-cacheable
1300 writes to be retained when the memory system is idle, leading
1301 to suboptimal I/O performance for drivers using coherent DMA.
1302 This option adds a write barrier to the cpu_idle loop so that,
1303 on systems with an outer cache, the store buffer is drained
1304 explicitly.
1305
7253b85c
SH
1306config ARM_ERRATA_775420
1307 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1308 depends on CPU_V7
1309 help
1310 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1311 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1312 operation aborts with MMU exception, it might cause the processor
1313 to deadlock. This workaround puts DSB before executing ISB if
1314 an abort may occur on cache maintenance.
1315
93dc6887
CM
1316config ARM_ERRATA_798181
1317 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1318 depends on CPU_V7 && SMP
1319 help
1320 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1321 adequately shooting down all use of the old entries. This
1322 option enables the Linux kernel workaround for this erratum
1323 which sends an IPI to the CPUs that are running the same ASID
1324 as the one being invalidated.
1325
1da177e4
LT
1326endmenu
1327
1328source "arch/arm/common/Kconfig"
1329
1da177e4
LT
1330menu "Bus support"
1331
1332config ARM_AMBA
1333 bool
1334
1335config ISA
1336 bool
1da177e4
LT
1337 help
1338 Find out whether you have ISA slots on your motherboard. ISA is the
1339 name of a bus system, i.e. the way the CPU talks to the other stuff
1340 inside your box. Other bus systems are PCI, EISA, MicroChannel
1341 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1342 newer boards don't support it. If you have ISA, say Y, otherwise N.
1343
065909b9 1344# Select ISA DMA controller support
1da177e4
LT
1345config ISA_DMA
1346 bool
065909b9 1347 select ISA_DMA_API
1da177e4 1348
065909b9 1349# Select ISA DMA interface
5cae841b
AV
1350config ISA_DMA_API
1351 bool
5cae841b 1352
1da177e4 1353config PCI
0b05da72 1354 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1355 help
1356 Find out whether you have a PCI motherboard. PCI is the name of a
1357 bus system, i.e. the way the CPU talks to the other stuff inside
1358 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1359 VESA. If you have PCI, say Y, otherwise N.
1360
52882173
AV
1361config PCI_DOMAINS
1362 bool
1363 depends on PCI
1364
b080ac8a
MRJ
1365config PCI_NANOENGINE
1366 bool "BSE nanoEngine PCI support"
1367 depends on SA1100_NANOENGINE
1368 help
1369 Enable PCI on the BSE nanoEngine board.
1370
36e23590
MW
1371config PCI_SYSCALL
1372 def_bool PCI
1373
1da177e4
LT
1374# Select the host bridge type
1375config PCI_HOST_VIA82C505
1376 bool
1377 depends on PCI && ARCH_SHARK
1378 default y
1379
a0113a99
MR
1380config PCI_HOST_ITE8152
1381 bool
1382 depends on PCI && MACH_ARMCORE
1383 default y
1384 select DMABOUNCE
1385
1da177e4
LT
1386source "drivers/pci/Kconfig"
1387
1388source "drivers/pcmcia/Kconfig"
1389
1390endmenu
1391
1392menu "Kernel Features"
1393
3b55658a
DM
1394config HAVE_SMP
1395 bool
1396 help
1397 This option should be selected by machines which have an SMP-
1398 capable CPU.
1399
1400 The only effect of this option is to make the SMP-related
1401 options available to the user for configuration.
1402
1da177e4 1403config SMP
bb2d8130 1404 bool "Symmetric Multi-Processing"
fbb4ddac 1405 depends on CPU_V6K || CPU_V7
bc28248e 1406 depends on GENERIC_CLOCKEVENTS
3b55658a 1407 depends on HAVE_SMP
9934ebb8 1408 depends on MMU
b1b3f49c 1409 select USE_GENERIC_SMP_HELPERS
1da177e4
LT
1410 help
1411 This enables support for systems with more than one CPU. If you have
1412 a system with only one CPU, like most personal computers, say N. If
1413 you have a system with more than one CPU, say Y.
1414
1415 If you say N here, the kernel will run on single and multiprocessor
1416 machines, but will use only one CPU of a multiprocessor machine. If
1417 you say Y here, the kernel will run on many, but not all, single
1418 processor machines. On a single processor machine, the kernel will
1419 run faster if you say N here.
1420
395cf969 1421 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1422 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1423 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1424
1425 If you don't know what to do here, say N.
1426
f00ec48f
RK
1427config SMP_ON_UP
1428 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
4d2692a7 1429 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1430 default y
1431 help
1432 SMP kernels contain instructions which fail on non-SMP processors.
1433 Enabling this option allows the kernel to modify itself to make
1434 these instructions safe. Disabling it allows about 1K of space
1435 savings.
1436
1437 If you don't know what to do here, say Y.
1438
c9018aab
VG
1439config ARM_CPU_TOPOLOGY
1440 bool "Support cpu topology definition"
1441 depends on SMP && CPU_V7
1442 default y
1443 help
1444 Support ARM cpu topology definition. The MPIDR register defines
1445 affinity between processors which is then used to describe the cpu
1446 topology of an ARM System.
1447
1448config SCHED_MC
1449 bool "Multi-core scheduler support"
1450 depends on ARM_CPU_TOPOLOGY
1451 help
1452 Multi-core scheduler support improves the CPU scheduler's decision
1453 making when dealing with multi-core CPU chips at a cost of slightly
1454 increased overhead in some places. If unsure say N here.
1455
1456config SCHED_SMT
1457 bool "SMT scheduler support"
1458 depends on ARM_CPU_TOPOLOGY
1459 help
1460 Improves the CPU scheduler's decision making when dealing with
1461 MultiThreading at a cost of slightly increased overhead in some
1462 places. If unsure say N here.
1463
a8cbcd92
RK
1464config HAVE_ARM_SCU
1465 bool
a8cbcd92
RK
1466 help
1467 This option enables support for the ARM system coherency unit
1468
8a4da6e3 1469config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1470 bool "Architected timer support"
1471 depends on CPU_V7
8a4da6e3 1472 select ARM_ARCH_TIMER
022c03a2
MZ
1473 help
1474 This option enables support for the ARM architected timer
1475
f32f4ce2
RK
1476config HAVE_ARM_TWD
1477 bool
1478 depends on SMP
da4a686a 1479 select CLKSRC_OF if OF
f32f4ce2
RK
1480 help
1481 This options enables support for the ARM timer and watchdog unit
1482
e8db288e
NP
1483config MCPM
1484 bool "Multi-Cluster Power Management"
1485 depends on CPU_V7 && SMP
1486 help
1487 This option provides the common power management infrastructure
1488 for (multi-)cluster based systems, such as big.LITTLE based
1489 systems.
1490
8d5796d2
LB
1491choice
1492 prompt "Memory split"
1493 default VMSPLIT_3G
1494 help
1495 Select the desired split between kernel and user memory.
1496
1497 If you are not absolutely sure what you are doing, leave this
1498 option alone!
1499
1500 config VMSPLIT_3G
1501 bool "3G/1G user/kernel split"
1502 config VMSPLIT_2G
1503 bool "2G/2G user/kernel split"
1504 config VMSPLIT_1G
1505 bool "1G/3G user/kernel split"
1506endchoice
1507
1508config PAGE_OFFSET
1509 hex
1510 default 0x40000000 if VMSPLIT_1G
1511 default 0x80000000 if VMSPLIT_2G
1512 default 0xC0000000
1513
1da177e4
LT
1514config NR_CPUS
1515 int "Maximum number of CPUs (2-32)"
1516 range 2 32
1517 depends on SMP
1518 default "4"
1519
a054a811 1520config HOTPLUG_CPU
00b7dede
RK
1521 bool "Support for hot-pluggable CPUs"
1522 depends on SMP && HOTPLUG
a054a811
RK
1523 help
1524 Say Y here to experiment with turning CPUs off and on. CPUs
1525 can be controlled through /sys/devices/system/cpu.
1526
2bdd424f
WD
1527config ARM_PSCI
1528 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1529 depends on CPU_V7
1530 help
1531 Say Y here if you want Linux to communicate with system firmware
1532 implementing the PSCI specification for CPU-centric power
1533 management operations described in ARM document number ARM DEN
1534 0022A ("Power State Coordination Interface System Software on
1535 ARM processors").
1536
37ee16ae
RK
1537config LOCAL_TIMERS
1538 bool "Use local timer interrupts"
971acb9b 1539 depends on SMP
37ee16ae
RK
1540 default y
1541 help
1542 Enable support for local timers on SMP platforms, rather then the
1543 legacy IPI broadcast method. Local timers allows the system
1544 accounting to be spread across the timer interval, preventing a
1545 "thundering herd" at every timer tick.
1546
2a6ad871
MR
1547# The GPIO number here must be sorted by descending number. In case of
1548# a multiplatform kernel, we just want the highest value required by the
1549# selected platforms.
44986ab0
PDSN
1550config ARCH_NR_GPIO
1551 int
3dea19e8 1552 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
39f47d9f 1553 default 512 if SOC_OMAP5
06b851e5 1554 default 392 if ARCH_U8500
e590b91e 1555 default 288 if ARCH_VT8500 || ARCH_SUNXI
2a6ad871 1556 default 264 if MACH_H4700
44986ab0
PDSN
1557 default 0
1558 help
1559 Maximum number of GPIOs in the system.
1560
1561 If unsure, leave the default value.
1562
d45a398f 1563source kernel/Kconfig.preempt
1da177e4 1564
f8065813
RK
1565config HZ
1566 int
b130d5c2 1567 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1568 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1569 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1570 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1571 default 100
1572
b28748fb
RK
1573config SCHED_HRTICK
1574 def_bool HIGH_RES_TIMERS
1575
16c79651 1576config THUMB2_KERNEL
bc7dea00 1577 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
00b7dede 1578 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
bc7dea00 1579 default y if CPU_THUMBONLY
16c79651
CM
1580 select AEABI
1581 select ARM_ASM_UNIFIED
89bace65 1582 select ARM_UNWIND
16c79651
CM
1583 help
1584 By enabling this option, the kernel will be compiled in
1585 Thumb-2 mode. A compiler/assembler that understand the unified
1586 ARM-Thumb syntax is needed.
1587
1588 If unsure, say N.
1589
6f685c5c
DM
1590config THUMB2_AVOID_R_ARM_THM_JUMP11
1591 bool "Work around buggy Thumb-2 short branch relocations in gas"
1592 depends on THUMB2_KERNEL && MODULES
1593 default y
1594 help
1595 Various binutils versions can resolve Thumb-2 branches to
1596 locally-defined, preemptible global symbols as short-range "b.n"
1597 branch instructions.
1598
1599 This is a problem, because there's no guarantee the final
1600 destination of the symbol, or any candidate locations for a
1601 trampoline, are within range of the branch. For this reason, the
1602 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1603 relocation in modules at all, and it makes little sense to add
1604 support.
1605
1606 The symptom is that the kernel fails with an "unsupported
1607 relocation" error when loading some modules.
1608
1609 Until fixed tools are available, passing
1610 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1611 code which hits this problem, at the cost of a bit of extra runtime
1612 stack usage in some cases.
1613
1614 The problem is described in more detail at:
1615 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1616
1617 Only Thumb-2 kernels are affected.
1618
1619 Unless you are sure your tools don't have this problem, say Y.
1620
0becb088
CM
1621config ARM_ASM_UNIFIED
1622 bool
1623
704bdda0
NP
1624config AEABI
1625 bool "Use the ARM EABI to compile the kernel"
1626 help
1627 This option allows for the kernel to be compiled using the latest
1628 ARM ABI (aka EABI). This is only useful if you are using a user
1629 space environment that is also compiled with EABI.
1630
1631 Since there are major incompatibilities between the legacy ABI and
1632 EABI, especially with regard to structure member alignment, this
1633 option also changes the kernel syscall calling convention to
1634 disambiguate both ABIs and allow for backward compatibility support
1635 (selected with CONFIG_OABI_COMPAT).
1636
1637 To use this you need GCC version 4.0.0 or later.
1638
6c90c872 1639config OABI_COMPAT
a73a3ff1 1640 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1641 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1642 default y
1643 help
1644 This option preserves the old syscall interface along with the
1645 new (ARM EABI) one. It also provides a compatibility layer to
1646 intercept syscalls that have structure arguments which layout
1647 in memory differs between the legacy ABI and the new ARM EABI
1648 (only for non "thumb" binaries). This option adds a tiny
1649 overhead to all syscalls and produces a slightly larger kernel.
1650 If you know you'll be using only pure EABI user space then you
1651 can say N here. If this option is not selected and you attempt
1652 to execute a legacy ABI binary then the result will be
1653 UNPREDICTABLE (in fact it can be predicted that it won't work
1654 at all). If in doubt say Y.
1655
eb33575c 1656config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1657 bool
e80d6a24 1658
05944d74
RK
1659config ARCH_SPARSEMEM_ENABLE
1660 bool
1661
07a2f737
RK
1662config ARCH_SPARSEMEM_DEFAULT
1663 def_bool ARCH_SPARSEMEM_ENABLE
1664
05944d74 1665config ARCH_SELECT_MEMORY_MODEL
be370302 1666 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1667
7b7bf499
WD
1668config HAVE_ARCH_PFN_VALID
1669 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1670
053a96ca 1671config HIGHMEM
e8db89a2
RK
1672 bool "High Memory Support"
1673 depends on MMU
053a96ca
NP
1674 help
1675 The address space of ARM processors is only 4 Gigabytes large
1676 and it has to accommodate user address space, kernel address
1677 space as well as some memory mapped IO. That means that, if you
1678 have a large amount of physical memory and/or IO, not all of the
1679 memory can be "permanently mapped" by the kernel. The physical
1680 memory that is not permanently mapped is called "high memory".
1681
1682 Depending on the selected kernel/user memory split, minimum
1683 vmalloc space and actual amount of RAM, you may not need this
1684 option which should result in a slightly faster kernel.
1685
1686 If unsure, say n.
1687
65cec8e3
RK
1688config HIGHPTE
1689 bool "Allocate 2nd-level pagetables from highmem"
1690 depends on HIGHMEM
65cec8e3 1691
1b8873a0
JI
1692config HW_PERF_EVENTS
1693 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1694 depends on PERF_EVENTS
1b8873a0
JI
1695 default y
1696 help
1697 Enable hardware performance counter support for perf events. If
1698 disabled, perf events will use software events only.
1699
3f22ab27
DH
1700source "mm/Kconfig"
1701
c1b2d970
MD
1702config FORCE_MAX_ZONEORDER
1703 int "Maximum zone order" if ARCH_SHMOBILE
1704 range 11 64 if ARCH_SHMOBILE
898f08e1 1705 default "12" if SOC_AM33XX
c1b2d970
MD
1706 default "9" if SA1111
1707 default "11"
1708 help
1709 The kernel memory allocator divides physically contiguous memory
1710 blocks into "zones", where each zone is a power of two number of
1711 pages. This option selects the largest power of two that the kernel
1712 keeps in the memory allocator. If you need to allocate very large
1713 blocks of physically contiguous memory, then you may need to
1714 increase this value.
1715
1716 This config option is actually maximum order plus one. For example,
1717 a value of 11 means that the largest free memory block is 2^10 pages.
1718
1da177e4
LT
1719config ALIGNMENT_TRAP
1720 bool
f12d0d7c 1721 depends on CPU_CP15_MMU
1da177e4 1722 default y if !ARCH_EBSA110
e119bfff 1723 select HAVE_PROC_CPU if PROC_FS
1da177e4 1724 help
84eb8d06 1725 ARM processors cannot fetch/store information which is not
1da177e4
LT
1726 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1727 address divisible by 4. On 32-bit ARM processors, these non-aligned
1728 fetch/store instructions will be emulated in software if you say
1729 here, which has a severe performance impact. This is necessary for
1730 correct operation of some network protocols. With an IP-only
1731 configuration it is safe to say N, otherwise say Y.
1732
39ec58f3 1733config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1734 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1735 depends on MMU
39ec58f3
LB
1736 default y if CPU_FEROCEON
1737 help
1738 Implement faster copy_to_user and clear_user methods for CPU
1739 cores where a 8-word STM instruction give significantly higher
1740 memory write throughput than a sequence of individual 32bit stores.
1741
1742 A possible side effect is a slight increase in scheduling latency
1743 between threads sharing the same address space if they invoke
1744 such copy operations with large buffers.
1745
1746 However, if the CPU data cache is using a write-allocate mode,
1747 this option is unlikely to provide any performance gain.
1748
70c70d97
NP
1749config SECCOMP
1750 bool
1751 prompt "Enable seccomp to safely compute untrusted bytecode"
1752 ---help---
1753 This kernel feature is useful for number crunching applications
1754 that may need to compute untrusted bytecode during their
1755 execution. By using pipes or other transports made available to
1756 the process as file descriptors supporting the read/write
1757 syscalls, it's possible to isolate those applications in
1758 their own address space using seccomp. Once seccomp is
1759 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1760 and the task is only allowed to execute a few safe syscalls
1761 defined by each seccomp mode.
1762
c743f380
NP
1763config CC_STACKPROTECTOR
1764 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1765 help
1766 This option turns on the -fstack-protector GCC feature. This
1767 feature puts, at the beginning of functions, a canary value on
1768 the stack just before the return address, and validates
1769 the value just before actually returning. Stack based buffer
1770 overflows (that need to overwrite this return address) now also
1771 overwrite the canary, which gets detected and the attack is then
1772 neutralized via a kernel panic.
1773 This feature requires gcc version 4.2 or above.
1774
eff8d644
SS
1775config XEN_DOM0
1776 def_bool y
1777 depends on XEN
1778
1779config XEN
1780 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1781 depends on ARM && AEABI && OF
f880b67d 1782 depends on CPU_V7 && !CPU_V6
85323a99 1783 depends on !GENERIC_ATOMIC64
eff8d644
SS
1784 help
1785 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1786
1da177e4
LT
1787endmenu
1788
1789menu "Boot options"
1790
9eb8f674
GL
1791config USE_OF
1792 bool "Flattened Device Tree support"
b1b3f49c 1793 select IRQ_DOMAIN
9eb8f674
GL
1794 select OF
1795 select OF_EARLY_FLATTREE
1796 help
1797 Include support for flattened device tree machine descriptions.
1798
bd51e2f5
NP
1799config ATAGS
1800 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1801 default y
1802 help
1803 This is the traditional way of passing data to the kernel at boot
1804 time. If you are solely relying on the flattened device tree (or
1805 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1806 to remove ATAGS support from your kernel binary. If unsure,
1807 leave this to y.
1808
1809config DEPRECATED_PARAM_STRUCT
1810 bool "Provide old way to pass kernel parameters"
1811 depends on ATAGS
1812 help
1813 This was deprecated in 2001 and announced to live on for 5 years.
1814 Some old boot loaders still use this way.
1815
1da177e4
LT
1816# Compressed boot loader in ROM. Yes, we really want to ask about
1817# TEXT and BSS so we preserve their values in the config files.
1818config ZBOOT_ROM_TEXT
1819 hex "Compressed ROM boot loader base address"
1820 default "0"
1821 help
1822 The physical address at which the ROM-able zImage is to be
1823 placed in the target. Platforms which normally make use of
1824 ROM-able zImage formats normally set this to a suitable
1825 value in their defconfig file.
1826
1827 If ZBOOT_ROM is not enabled, this has no effect.
1828
1829config ZBOOT_ROM_BSS
1830 hex "Compressed ROM boot loader BSS address"
1831 default "0"
1832 help
f8c440b2
DF
1833 The base address of an area of read/write memory in the target
1834 for the ROM-able zImage which must be available while the
1835 decompressor is running. It must be large enough to hold the
1836 entire decompressed kernel plus an additional 128 KiB.
1837 Platforms which normally make use of ROM-able zImage formats
1838 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1839
1840 If ZBOOT_ROM is not enabled, this has no effect.
1841
1842config ZBOOT_ROM
1843 bool "Compressed boot loader in ROM/flash"
1844 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1845 help
1846 Say Y here if you intend to execute your compressed kernel image
1847 (zImage) directly from ROM or flash. If unsure, say N.
1848
090ab3ff
SH
1849choice
1850 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1851 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1852 default ZBOOT_ROM_NONE
1853 help
1854 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1855 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1856 kernel image to an MMC or SD card and boot the kernel straight
1857 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1858 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1859 rest the kernel image to RAM.
1860
1861config ZBOOT_ROM_NONE
1862 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1863 help
1864 Do not load image from SD or MMC
1865
f45b1149
SH
1866config ZBOOT_ROM_MMCIF
1867 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1868 help
090ab3ff
SH
1869 Load image from MMCIF hardware block.
1870
1871config ZBOOT_ROM_SH_MOBILE_SDHI
1872 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1873 help
1874 Load image from SDHI hardware block
1875
1876endchoice
f45b1149 1877
e2a6a3aa
JB
1878config ARM_APPENDED_DTB
1879 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
d6f94fa0 1880 depends on OF && !ZBOOT_ROM
e2a6a3aa
JB
1881 help
1882 With this option, the boot code will look for a device tree binary
1883 (DTB) appended to zImage
1884 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1885
1886 This is meant as a backward compatibility convenience for those
1887 systems with a bootloader that can't be upgraded to accommodate
1888 the documented boot protocol using a device tree.
1889
1890 Beware that there is very little in terms of protection against
1891 this option being confused by leftover garbage in memory that might
1892 look like a DTB header after a reboot if no actual DTB is appended
1893 to zImage. Do not leave this option active in a production kernel
1894 if you don't intend to always append a DTB. Proper passing of the
1895 location into r2 of a bootloader provided DTB is always preferable
1896 to this option.
1897
b90b9a38
NP
1898config ARM_ATAG_DTB_COMPAT
1899 bool "Supplement the appended DTB with traditional ATAG information"
1900 depends on ARM_APPENDED_DTB
1901 help
1902 Some old bootloaders can't be updated to a DTB capable one, yet
1903 they provide ATAGs with memory configuration, the ramdisk address,
1904 the kernel cmdline string, etc. Such information is dynamically
1905 provided by the bootloader and can't always be stored in a static
1906 DTB. To allow a device tree enabled kernel to be used with such
1907 bootloaders, this option allows zImage to extract the information
1908 from the ATAG list and store it at run time into the appended DTB.
1909
d0f34a11
GR
1910choice
1911 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1912 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1913
1914config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1915 bool "Use bootloader kernel arguments if available"
1916 help
1917 Uses the command-line options passed by the boot loader instead of
1918 the device tree bootargs property. If the boot loader doesn't provide
1919 any, the device tree bootargs property will be used.
1920
1921config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1922 bool "Extend with bootloader kernel arguments"
1923 help
1924 The command-line arguments provided by the boot loader will be
1925 appended to the the device tree bootargs property.
1926
1927endchoice
1928
1da177e4
LT
1929config CMDLINE
1930 string "Default kernel command string"
1931 default ""
1932 help
1933 On some architectures (EBSA110 and CATS), there is currently no way
1934 for the boot loader to pass arguments to the kernel. For these
1935 architectures, you should supply some command-line options at build
1936 time by entering them here. As a minimum, you should specify the
1937 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1938
4394c124
VB
1939choice
1940 prompt "Kernel command line type" if CMDLINE != ""
1941 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1942 depends on ATAGS
4394c124
VB
1943
1944config CMDLINE_FROM_BOOTLOADER
1945 bool "Use bootloader kernel arguments if available"
1946 help
1947 Uses the command-line options passed by the boot loader. If
1948 the boot loader doesn't provide any, the default kernel command
1949 string provided in CMDLINE will be used.
1950
1951config CMDLINE_EXTEND
1952 bool "Extend bootloader kernel arguments"
1953 help
1954 The command-line arguments provided by the boot loader will be
1955 appended to the default kernel command string.
1956
92d2040d
AH
1957config CMDLINE_FORCE
1958 bool "Always use the default kernel command string"
92d2040d
AH
1959 help
1960 Always use the default kernel command string, even if the boot
1961 loader passes other arguments to the kernel.
1962 This is useful if you cannot or don't want to change the
1963 command-line options your boot loader passes to the kernel.
4394c124 1964endchoice
92d2040d 1965
1da177e4
LT
1966config XIP_KERNEL
1967 bool "Kernel Execute-In-Place from ROM"
387798b3 1968 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1969 help
1970 Execute-In-Place allows the kernel to run from non-volatile storage
1971 directly addressable by the CPU, such as NOR flash. This saves RAM
1972 space since the text section of the kernel is not loaded from flash
1973 to RAM. Read-write sections, such as the data section and stack,
1974 are still copied to RAM. The XIP kernel is not compressed since
1975 it has to run directly from flash, so it will take more space to
1976 store it. The flash address used to link the kernel object files,
1977 and for storing it, is configuration dependent. Therefore, if you
1978 say Y here, you must know the proper physical address where to
1979 store the kernel image depending on your own flash memory usage.
1980
1981 Also note that the make target becomes "make xipImage" rather than
1982 "make zImage" or "make Image". The final kernel binary to put in
1983 ROM memory will be arch/arm/boot/xipImage.
1984
1985 If unsure, say N.
1986
1987config XIP_PHYS_ADDR
1988 hex "XIP Kernel Physical Location"
1989 depends on XIP_KERNEL
1990 default "0x00080000"
1991 help
1992 This is the physical address in your flash memory the kernel will
1993 be linked for and stored to. This address is dependent on your
1994 own flash usage.
1995
c587e4a6
RP
1996config KEXEC
1997 bool "Kexec system call (EXPERIMENTAL)"
d6f94fa0 1998 depends on (!SMP || HOTPLUG_CPU)
c587e4a6
RP
1999 help
2000 kexec is a system call that implements the ability to shutdown your
2001 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2002 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2003 you can start any kernel with it, not just Linux.
2004
2005 It is an ongoing process to be certain the hardware in a machine
2006 is properly shutdown, so do not be surprised if this code does not
2007 initially work for you. It may help to enable device hotplugging
2008 support.
2009
4cd9d6f7
RP
2010config ATAGS_PROC
2011 bool "Export atags in procfs"
bd51e2f5 2012 depends on ATAGS && KEXEC
b98d7291 2013 default y
4cd9d6f7
RP
2014 help
2015 Should the atags used to boot the kernel be exported in an "atags"
2016 file in procfs. Useful with kexec.
2017
cb5d39b3
MW
2018config CRASH_DUMP
2019 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2020 help
2021 Generate crash dump after being started by kexec. This should
2022 be normally only set in special crash dump kernels which are
2023 loaded in the main kernel with kexec-tools into a specially
2024 reserved region and then later executed after a crash by
2025 kdump/kexec. The crash dump kernel must be compiled to a
2026 memory address not used by the main kernel
2027
2028 For more details see Documentation/kdump/kdump.txt
2029
e69edc79
EM
2030config AUTO_ZRELADDR
2031 bool "Auto calculation of the decompressed kernel image address"
2032 depends on !ZBOOT_ROM && !ARCH_U300
2033 help
2034 ZRELADDR is the physical address where the decompressed kernel
2035 image will be placed. If AUTO_ZRELADDR is selected, the address
2036 will be determined at run-time by masking the current IP with
2037 0xf8000000. This assumes the zImage being placed in the first 128MB
2038 from start of memory.
2039
1da177e4
LT
2040endmenu
2041
ac9d7efc 2042menu "CPU Power Management"
1da177e4 2043
89c52ed4 2044if ARCH_HAS_CPUFREQ
1da177e4
LT
2045source "drivers/cpufreq/Kconfig"
2046
9d56c02a
BD
2047config CPU_FREQ_S3C
2048 bool
2049 help
2050 Internal configuration node for common cpufreq on Samsung SoC
2051
2052config CPU_FREQ_S3C24XX
4a50bfe3 2053 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
d6f94fa0 2054 depends on ARCH_S3C24XX && CPU_FREQ
9d56c02a
BD
2055 select CPU_FREQ_S3C
2056 help
2057 This enables the CPUfreq driver for the Samsung S3C24XX family
2058 of CPUs.
2059
2060 For details, take a look at <file:Documentation/cpu-freq>.
2061
2062 If in doubt, say N.
2063
2064config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2065 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
d6f94fa0 2066 depends on CPU_FREQ_S3C24XX
9d56c02a
BD
2067 help
2068 Compile in support for changing the PLL frequency from the
2069 S3C24XX series CPUfreq driver. The PLL takes time to settle
2070 after a frequency change, so by default it is not enabled.
2071
2072 This also means that the PLL tables for the selected CPU(s) will
2073 be built which may increase the size of the kernel image.
2074
2075config CPU_FREQ_S3C24XX_DEBUG
2076 bool "Debug CPUfreq Samsung driver core"
2077 depends on CPU_FREQ_S3C24XX
2078 help
2079 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2080
2081config CPU_FREQ_S3C24XX_IODEBUG
2082 bool "Debug CPUfreq Samsung driver IO timing"
2083 depends on CPU_FREQ_S3C24XX
2084 help
2085 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2086
e6d197a6
BD
2087config CPU_FREQ_S3C24XX_DEBUGFS
2088 bool "Export debugfs for CPUFreq"
2089 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2090 help
2091 Export status information via debugfs.
2092
1da177e4
LT
2093endif
2094
ac9d7efc
RK
2095source "drivers/cpuidle/Kconfig"
2096
2097endmenu
2098
1da177e4
LT
2099menu "Floating point emulation"
2100
2101comment "At least one emulation must be selected"
2102
2103config FPE_NWFPE
2104 bool "NWFPE math emulation"
593c252a 2105 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2106 ---help---
2107 Say Y to include the NWFPE floating point emulator in the kernel.
2108 This is necessary to run most binaries. Linux does not currently
2109 support floating point hardware so you need to say Y here even if
2110 your machine has an FPA or floating point co-processor podule.
2111
2112 You may say N here if you are going to load the Acorn FPEmulator
2113 early in the bootup.
2114
2115config FPE_NWFPE_XP
2116 bool "Support extended precision"
bedf142b 2117 depends on FPE_NWFPE
1da177e4
LT
2118 help
2119 Say Y to include 80-bit support in the kernel floating-point
2120 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2121 Note that gcc does not generate 80-bit operations by default,
2122 so in most cases this option only enlarges the size of the
2123 floating point emulator without any good reason.
2124
2125 You almost surely want to say N here.
2126
2127config FPE_FASTFPE
2128 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2129 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2130 ---help---
2131 Say Y here to include the FAST floating point emulator in the kernel.
2132 This is an experimental much faster emulator which now also has full
2133 precision for the mantissa. It does not support any exceptions.
2134 It is very simple, and approximately 3-6 times faster than NWFPE.
2135
2136 It should be sufficient for most programs. It may be not suitable
2137 for scientific calculations, but you have to check this for yourself.
2138 If you do not feel you need a faster FP emulation you should better
2139 choose NWFPE.
2140
2141config VFP
2142 bool "VFP-format floating point maths"
e399b1a4 2143 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2144 help
2145 Say Y to include VFP support code in the kernel. This is needed
2146 if your hardware includes a VFP unit.
2147
2148 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2149 release notes and additional status information.
2150
2151 Say N if your target does not have VFP hardware.
2152
25ebee02
CM
2153config VFPv3
2154 bool
2155 depends on VFP
2156 default y if CPU_V7
2157
b5872db4
CM
2158config NEON
2159 bool "Advanced SIMD (NEON) Extension support"
2160 depends on VFPv3 && CPU_V7
2161 help
2162 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2163 Extension.
2164
1da177e4
LT
2165endmenu
2166
2167menu "Userspace binary formats"
2168
2169source "fs/Kconfig.binfmt"
2170
2171config ARTHUR
2172 tristate "RISC OS personality"
704bdda0 2173 depends on !AEABI
1da177e4
LT
2174 help
2175 Say Y here to include the kernel code necessary if you want to run
2176 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2177 experimental; if this sounds frightening, say N and sleep in peace.
2178 You can also say M here to compile this support as a module (which
2179 will be called arthur).
2180
2181endmenu
2182
2183menu "Power management options"
2184
eceab4ac 2185source "kernel/power/Kconfig"
1da177e4 2186
f4cb5700 2187config ARCH_SUSPEND_POSSIBLE
4b1082ca 2188 depends on !ARCH_S5PC100
6a786182 2189 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2190 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2191 def_bool y
2192
15e0d9e3
AB
2193config ARM_CPU_SUSPEND
2194 def_bool PM_SLEEP
2195
1da177e4
LT
2196endmenu
2197
d5950b43
SR
2198source "net/Kconfig"
2199
ac25150f 2200source "drivers/Kconfig"
1da177e4
LT
2201
2202source "fs/Kconfig"
2203
1da177e4
LT
2204source "arch/arm/Kconfig.debug"
2205
2206source "security/Kconfig"
2207
2208source "crypto/Kconfig"
2209
2210source "lib/Kconfig"
749cf76c
CD
2211
2212source "arch/arm/kvm/Kconfig"