Merge tag 'renesas-fixes-for-v3.9' of git://git.kernel.org/pub/scm/linux/kernel/git...
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
7563bbf8 6 select ARCH_HAVE_CUSTOM_GPIO_H
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
b1b3f49c 8 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 9 select BUILDTIME_EXTABLE_SORT if MMU
b1b3f49c 10 select CPU_PM if (SUSPEND || CPU_IDLE)
39b175a0 11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
a41297a0 12 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c
RK
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
b1b3f49c
RK
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SMP_IDLE_THREAD
18 select GENERIC_STRNCPY_FROM_USER
19 select GENERIC_STRNLEN_USER
20 select HARDIRQS_SW_RESEND
21 select HAVE_AOUT
09f05d85 22 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 23 select HAVE_ARCH_KGDB
4095ccc3 24 select HAVE_ARCH_SECCOMP_FILTER
0693bf68 25 select HAVE_ARCH_TRACEHOOK
b1b3f49c
RK
26 select HAVE_BPF_JIT
27 select HAVE_C_RECORDMCOUNT
28 select HAVE_DEBUG_KMEMLEAK
29 select HAVE_DMA_API_DEBUG
30 select HAVE_DMA_ATTRS
31 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 32 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 33 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 34 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 35 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 36 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
37 select HAVE_GENERIC_HARDIRQS
38 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
39 select HAVE_IDE if PCI || ISA || PCMCIA
e7db7b42 40 select HAVE_KERNEL_GZIP
6e8699f7 41 select HAVE_KERNEL_LZMA
b1b3f49c 42 select HAVE_KERNEL_LZO
a7f464f3 43 select HAVE_KERNEL_XZ
b1b3f49c
RK
44 select HAVE_KPROBES if !XIP_KERNEL
45 select HAVE_KRETPROBES if (HAVE_KPROBES)
46 select HAVE_MEMBLOCK
47 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 48 select HAVE_PERF_EVENTS
e513f8bf 49 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 50 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 51 select HAVE_UID16
887cbce0 52 select HAVE_VIRT_TO_BUS
3d92a71a 53 select KTIME_SCALAR
b1b3f49c
RK
54 select PERF_USE_VMALLOC
55 select RTC_LIB
56 select SYS_SUPPORTS_APM_EMULATION
786d35d4
DH
57 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
58 select MODULES_USE_ELF_REL
38a61b6b 59 select CLONE_BACKWARDS
b68fec24 60 select OLD_SIGSUSPEND3
50bcb7e4 61 select OLD_SIGACTION
1da177e4
LT
62 help
63 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 64 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 65 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 66 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
67 Europe. There is an ARM Linux project with a web page at
68 <http://www.arm.linux.org.uk/>.
69
74facffe
RK
70config ARM_HAS_SG_CHAIN
71 bool
72
4ce63fcd
MS
73config NEED_SG_DMA_LENGTH
74 bool
75
76config ARM_DMA_USE_IOMMU
4ce63fcd 77 bool
b1b3f49c
RK
78 select ARM_HAS_SG_CHAIN
79 select NEED_SG_DMA_LENGTH
4ce63fcd 80
60460abf
SWK
81if ARM_DMA_USE_IOMMU
82
83config ARM_DMA_IOMMU_ALIGNMENT
84 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
85 range 4 9
86 default 8
87 help
88 DMA mapping framework by default aligns all buffers to the smallest
89 PAGE_SIZE order which is greater than or equal to the requested buffer
90 size. This works well for buffers up to a few hundreds kilobytes, but
91 for larger buffers it just a waste of address space. Drivers which has
92 relatively small addressing window (like 64Mib) might run out of
93 virtual space with just a few allocations.
94
95 With this parameter you can specify the maximum PAGE_SIZE order for
96 DMA IOMMU buffers. Larger buffers will be aligned only to this
97 specified order. The order is expressed as a power of two multiplied
98 by the PAGE_SIZE.
99
100endif
101
1a189b97
RK
102config HAVE_PWM
103 bool
104
0b05da72
HUK
105config MIGHT_HAVE_PCI
106 bool
107
75e7153a
RB
108config SYS_SUPPORTS_APM_EMULATION
109 bool
110
0a938b97
DB
111config GENERIC_GPIO
112 bool
0a938b97 113
bc581770
LW
114config HAVE_TCM
115 bool
116 select GENERIC_ALLOCATOR
117
e119bfff
RK
118config HAVE_PROC_CPU
119 bool
120
5ea81769
AV
121config NO_IOPORT
122 bool
5ea81769 123
1da177e4
LT
124config EISA
125 bool
126 ---help---
127 The Extended Industry Standard Architecture (EISA) bus was
128 developed as an open alternative to the IBM MicroChannel bus.
129
130 The EISA bus provided some of the features of the IBM MicroChannel
131 bus while maintaining backward compatibility with cards made for
132 the older ISA bus. The EISA bus saw limited use between 1988 and
133 1995 when it was made obsolete by the PCI bus.
134
135 Say Y here if you are building a kernel for an EISA-based machine.
136
137 Otherwise, say N.
138
139config SBUS
140 bool
141
f16fb1ec
RK
142config STACKTRACE_SUPPORT
143 bool
144 default y
145
f76e9154
NP
146config HAVE_LATENCYTOP_SUPPORT
147 bool
148 depends on !SMP
149 default y
150
f16fb1ec
RK
151config LOCKDEP_SUPPORT
152 bool
153 default y
154
7ad1bcb2
RK
155config TRACE_IRQFLAGS_SUPPORT
156 bool
157 default y
158
1da177e4
LT
159config RWSEM_GENERIC_SPINLOCK
160 bool
161 default y
162
163config RWSEM_XCHGADD_ALGORITHM
164 bool
165
f0d1b0b3
DH
166config ARCH_HAS_ILOG2_U32
167 bool
f0d1b0b3
DH
168
169config ARCH_HAS_ILOG2_U64
170 bool
f0d1b0b3 171
89c52ed4
BD
172config ARCH_HAS_CPUFREQ
173 bool
174 help
175 Internal node to signify that the ARCH has CPUFREQ support
176 and that the relevant menu configurations are displayed for
177 it.
178
b89c3b16
AM
179config GENERIC_HWEIGHT
180 bool
181 default y
182
1da177e4
LT
183config GENERIC_CALIBRATE_DELAY
184 bool
185 default y
186
a08b6b79
AV
187config ARCH_MAY_HAVE_PC_FDC
188 bool
189
5ac6da66
CL
190config ZONE_DMA
191 bool
5ac6da66 192
ccd7ab7f
FT
193config NEED_DMA_MAP_STATE
194 def_bool y
195
58af4a24
RH
196config ARCH_HAS_DMA_SET_COHERENT_MASK
197 bool
198
1da177e4
LT
199config GENERIC_ISA_DMA
200 bool
201
1da177e4
LT
202config FIQ
203 bool
204
13a5045d
RH
205config NEED_RET_TO_USER
206 bool
207
034d2f5a
AV
208config ARCH_MTD_XIP
209 bool
210
c760fc19
HC
211config VECTORS_BASE
212 hex
6afd6fae 213 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
214 default DRAM_BASE if REMAP_VECTORS_TO_RAM
215 default 0x00000000
216 help
217 The base address of exception vectors.
218
dc21af99 219config ARM_PATCH_PHYS_VIRT
c1becedc
RK
220 bool "Patch physical to virtual translations at runtime" if EMBEDDED
221 default y
b511d75d 222 depends on !XIP_KERNEL && MMU
dc21af99
RK
223 depends on !ARCH_REALVIEW || !SPARSEMEM
224 help
111e9a5c
RK
225 Patch phys-to-virt and virt-to-phys translation functions at
226 boot and module load time according to the position of the
227 kernel in system memory.
dc21af99 228
111e9a5c 229 This can only be used with non-XIP MMU kernels where the base
daece596 230 of physical memory is at a 16MB boundary.
dc21af99 231
c1becedc
RK
232 Only disable this option if you know that you do not require
233 this feature (eg, building a kernel for a single machine) and
234 you need to shrink the kernel to the minimal size.
dc21af99 235
01464226
RH
236config NEED_MACH_GPIO_H
237 bool
238 help
239 Select this when mach/gpio.h is required to provide special
240 definitions for this platform. The need for mach/gpio.h should
241 be avoided when possible.
242
c334bc15
RH
243config NEED_MACH_IO_H
244 bool
245 help
246 Select this when mach/io.h is required to provide special
247 definitions for this platform. The need for mach/io.h should
248 be avoided when possible.
249
0cdc8b92 250config NEED_MACH_MEMORY_H
1b9f95f8
NP
251 bool
252 help
0cdc8b92
NP
253 Select this when mach/memory.h is required to provide special
254 definitions for this platform. The need for mach/memory.h should
255 be avoided when possible.
dc21af99 256
1b9f95f8 257config PHYS_OFFSET
974c0724 258 hex "Physical address of main memory" if MMU
0cdc8b92 259 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 260 default DRAM_BASE if !MMU
111e9a5c 261 help
1b9f95f8
NP
262 Please provide the physical address corresponding to the
263 location of main memory in your system.
cada3c08 264
87e040b6
SG
265config GENERIC_BUG
266 def_bool y
267 depends on BUG
268
1da177e4
LT
269source "init/Kconfig"
270
dc52ddc0
MH
271source "kernel/Kconfig.freezer"
272
1da177e4
LT
273menu "System Type"
274
3c427975
HC
275config MMU
276 bool "MMU-based Paged Memory Management Support"
277 default y
278 help
279 Select if you want MMU-based virtualised addressing space
280 support by paged memory management. If unsure, say 'Y'.
281
ccf50e23
RK
282#
283# The "ARM system type" choice list is ordered alphabetically by option
284# text. Please add new entries in the option alphabetic order.
285#
1da177e4
LT
286choice
287 prompt "ARM system type"
1420b22b
AB
288 default ARCH_VERSATILE if !MMU
289 default ARCH_MULTIPLATFORM if MMU
1da177e4 290
387798b3
RH
291config ARCH_MULTIPLATFORM
292 bool "Allow multiple platforms to be selected"
b1b3f49c 293 depends on MMU
387798b3
RH
294 select ARM_PATCH_PHYS_VIRT
295 select AUTO_ZRELADDR
66314223 296 select COMMON_CLK
387798b3 297 select MULTI_IRQ_HANDLER
66314223
DN
298 select SPARSE_IRQ
299 select USE_OF
66314223 300
4af6fee1
DS
301config ARCH_INTEGRATOR
302 bool "ARM Ltd. Integrator family"
89c52ed4 303 select ARCH_HAS_CPUFREQ
b1b3f49c 304 select ARM_AMBA
a613163d 305 select COMMON_CLK
f9a6aa43 306 select COMMON_CLK_VERSATILE
b1b3f49c 307 select GENERIC_CLOCKEVENTS
9904f793 308 select HAVE_TCM
c5a0adb5 309 select ICST
b1b3f49c
RK
310 select MULTI_IRQ_HANDLER
311 select NEED_MACH_MEMORY_H
f4b8b319 312 select PLAT_VERSATILE
695436e3 313 select SPARSE_IRQ
2389d501 314 select VERSATILE_FPGA_IRQ
4af6fee1
DS
315 help
316 Support for ARM's Integrator platform.
317
318config ARCH_REALVIEW
319 bool "ARM Ltd. RealView family"
b1b3f49c 320 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 321 select ARM_AMBA
b1b3f49c 322 select ARM_TIMER_SP804
f9a6aa43
LW
323 select COMMON_CLK
324 select COMMON_CLK_VERSATILE
ae30ceac 325 select GENERIC_CLOCKEVENTS
b56ba8aa 326 select GPIO_PL061 if GPIOLIB
b1b3f49c 327 select ICST
0cdc8b92 328 select NEED_MACH_MEMORY_H
b1b3f49c
RK
329 select PLAT_VERSATILE
330 select PLAT_VERSATILE_CLCD
4af6fee1
DS
331 help
332 This enables support for ARM Ltd RealView boards.
333
334config ARCH_VERSATILE
335 bool "ARM Ltd. Versatile family"
b1b3f49c 336 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 337 select ARM_AMBA
b1b3f49c 338 select ARM_TIMER_SP804
4af6fee1 339 select ARM_VIC
6d803ba7 340 select CLKDEV_LOOKUP
b1b3f49c 341 select GENERIC_CLOCKEVENTS
aa3831cf 342 select HAVE_MACH_CLKDEV
c5a0adb5 343 select ICST
f4b8b319 344 select PLAT_VERSATILE
3414ba8c 345 select PLAT_VERSATILE_CLCD
b1b3f49c 346 select PLAT_VERSATILE_CLOCK
2389d501 347 select VERSATILE_FPGA_IRQ
4af6fee1
DS
348 help
349 This enables support for ARM Ltd Versatile board.
350
8fc5ffa0
AV
351config ARCH_AT91
352 bool "Atmel AT91"
f373e8c0 353 select ARCH_REQUIRE_GPIOLIB
bd602995 354 select CLKDEV_LOOKUP
b1b3f49c 355 select HAVE_CLK
e261501d 356 select IRQ_DOMAIN
01464226 357 select NEED_MACH_GPIO_H
1ac02d79 358 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
359 select PINCTRL
360 select PINCTRL_AT91 if USE_OF
4af6fee1 361 help
929e994f
NF
362 This enables support for systems based on Atmel
363 AT91RM9200 and AT91SAM9* processors.
4af6fee1 364
ec9653b8
SA
365config ARCH_BCM2835
366 bool "Broadcom BCM2835 family"
805504ab 367 select ARCH_REQUIRE_GPIOLIB
ec9653b8
SA
368 select ARM_AMBA
369 select ARM_ERRATA_411920
370 select ARM_TIMER_SP804
371 select CLKDEV_LOOKUP
c1b724f6 372 select CLKSRC_OF
ec9653b8
SA
373 select COMMON_CLK
374 select CPU_V6
375 select GENERIC_CLOCKEVENTS
376 select MULTI_IRQ_HANDLER
805504ab
SW
377 select PINCTRL
378 select PINCTRL_BCM2835
ec9653b8
SA
379 select SPARSE_IRQ
380 select USE_OF
381 help
382 This enables support for the Broadcom BCM2835 SoC. This SoC is
383 use in the Raspberry Pi, and Roku 2 devices.
384
d94f944e
AV
385config ARCH_CNS3XXX
386 bool "Cavium Networks CNS3XXX family"
b1b3f49c 387 select ARM_GIC
00d2711d 388 select CPU_V6K
d94f944e 389 select GENERIC_CLOCKEVENTS
ce5ea9f3 390 select MIGHT_HAVE_CACHE_L2X0
0b05da72 391 select MIGHT_HAVE_PCI
5f32f7a0 392 select PCI_DOMAINS if PCI
d94f944e
AV
393 help
394 Support for Cavium Networks CNS3XXX platform.
395
93e22567
RK
396config ARCH_CLPS711X
397 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 398 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 399 select AUTO_ZRELADDR
93e22567
RK
400 select CLKDEV_LOOKUP
401 select COMMON_CLK
402 select CPU_ARM720T
4a8355c4 403 select GENERIC_CLOCKEVENTS
99f04c8f 404 select MULTI_IRQ_HANDLER
93e22567 405 select NEED_MACH_MEMORY_H
0d8be81c 406 select SPARSE_IRQ
93e22567
RK
407 help
408 Support for Cirrus Logic 711x/721x/731x based boards.
409
788c9700
RK
410config ARCH_GEMINI
411 bool "Cortina Systems Gemini"
788c9700 412 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 413 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 414 select CPU_FA526
788c9700
RK
415 help
416 Support for the Cortina Systems Gemini family SoCs
417
156a0997
BS
418config ARCH_SIRF
419 bool "CSR SiRF"
f6387092 420 select ARCH_REQUIRE_GPIOLIB
20ddfa93 421 select AUTO_ZRELADDR
198678b0 422 select COMMON_CLK
b1b3f49c 423 select GENERIC_CLOCKEVENTS
3a6cb8ce 424 select GENERIC_IRQ_CHIP
ce5ea9f3 425 select MIGHT_HAVE_CACHE_L2X0
b1b3f49c 426 select NO_IOPORT
cbd8d842
BS
427 select PINCTRL
428 select PINCTRL_SIRF
3a6cb8ce 429 select USE_OF
3a6cb8ce 430 help
156a0997 431 Support for CSR SiRFprimaII/Marco/Polo platforms
3a6cb8ce 432
1da177e4
LT
433config ARCH_EBSA110
434 bool "EBSA-110"
b1b3f49c 435 select ARCH_USES_GETTIMEOFFSET
c750815e 436 select CPU_SA110
f7e68bbf 437 select ISA
c334bc15 438 select NEED_MACH_IO_H
0cdc8b92 439 select NEED_MACH_MEMORY_H
b1b3f49c 440 select NO_IOPORT
1da177e4
LT
441 help
442 This is an evaluation board for the StrongARM processor available
f6c8965a 443 from Digital. It has limited hardware on-board, including an
1da177e4
LT
444 Ethernet interface, two PCMCIA sockets, two serial ports and a
445 parallel port.
446
e7736d47
LB
447config ARCH_EP93XX
448 bool "EP93xx-based"
b1b3f49c
RK
449 select ARCH_HAS_HOLES_MEMORYMODEL
450 select ARCH_REQUIRE_GPIOLIB
451 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
452 select ARM_AMBA
453 select ARM_VIC
6d803ba7 454 select CLKDEV_LOOKUP
b1b3f49c 455 select CPU_ARM920T
5725aeae 456 select NEED_MACH_MEMORY_H
e7736d47
LB
457 help
458 This enables support for the Cirrus EP93xx series of CPUs.
459
1da177e4
LT
460config ARCH_FOOTBRIDGE
461 bool "FootBridge"
c750815e 462 select CPU_SA110
1da177e4 463 select FOOTBRIDGE
4e8d7637 464 select GENERIC_CLOCKEVENTS
d0ee9f40 465 select HAVE_IDE
8ef6e620 466 select NEED_MACH_IO_H if !MMU
0cdc8b92 467 select NEED_MACH_MEMORY_H
f999b8bd
MM
468 help
469 Support for systems based on the DC21285 companion chip
470 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 471
1d3f33d5
SG
472config ARCH_MXS
473 bool "Freescale MXS-based"
1d3f33d5 474 select ARCH_REQUIRE_GPIOLIB
b9214b97 475 select CLKDEV_LOOKUP
5c61ddcf 476 select CLKSRC_MMIO
2664681f 477 select COMMON_CLK
b1b3f49c 478 select GENERIC_CLOCKEVENTS
6abda3e1 479 select HAVE_CLK_PREPARE
4e0a1b8c 480 select MULTI_IRQ_HANDLER
a0f5e363 481 select PINCTRL
c2668206 482 select SPARSE_IRQ
6c4d4efb 483 select USE_OF
1d3f33d5
SG
484 help
485 Support for Freescale MXS-based family of processors
486
4af6fee1
DS
487config ARCH_NETX
488 bool "Hilscher NetX based"
b1b3f49c 489 select ARM_VIC
234b6ced 490 select CLKSRC_MMIO
c750815e 491 select CPU_ARM926T
2fcfe6b8 492 select GENERIC_CLOCKEVENTS
f999b8bd 493 help
4af6fee1
DS
494 This enables support for systems based on the Hilscher NetX Soc
495
496config ARCH_H720X
497 bool "Hynix HMS720x-based"
b1b3f49c 498 select ARCH_USES_GETTIMEOFFSET
c750815e 499 select CPU_ARM720T
4af6fee1
DS
500 select ISA_DMA_API
501 help
502 This enables support for systems based on the Hynix HMS720x
503
3b938be6
RK
504config ARCH_IOP13XX
505 bool "IOP13xx-based"
506 depends on MMU
3b938be6 507 select ARCH_SUPPORTS_MSI
b1b3f49c 508 select CPU_XSC3
0cdc8b92 509 select NEED_MACH_MEMORY_H
13a5045d 510 select NEED_RET_TO_USER
b1b3f49c
RK
511 select PCI
512 select PLAT_IOP
513 select VMSPLIT_1G
3b938be6
RK
514 help
515 Support for Intel's IOP13XX (XScale) family of processors.
516
3f7e5815
LB
517config ARCH_IOP32X
518 bool "IOP32x-based"
a4f7e763 519 depends on MMU
b1b3f49c 520 select ARCH_REQUIRE_GPIOLIB
c750815e 521 select CPU_XSCALE
01464226 522 select NEED_MACH_GPIO_H
13a5045d 523 select NEED_RET_TO_USER
f7e68bbf 524 select PCI
b1b3f49c 525 select PLAT_IOP
f999b8bd 526 help
3f7e5815
LB
527 Support for Intel's 80219 and IOP32X (XScale) family of
528 processors.
529
530config ARCH_IOP33X
531 bool "IOP33x-based"
532 depends on MMU
b1b3f49c 533 select ARCH_REQUIRE_GPIOLIB
c750815e 534 select CPU_XSCALE
01464226 535 select NEED_MACH_GPIO_H
13a5045d 536 select NEED_RET_TO_USER
3f7e5815 537 select PCI
b1b3f49c 538 select PLAT_IOP
3f7e5815
LB
539 help
540 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 541
3b938be6
RK
542config ARCH_IXP4XX
543 bool "IXP4xx-based"
a4f7e763 544 depends on MMU
58af4a24 545 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 546 select ARCH_REQUIRE_GPIOLIB
234b6ced 547 select CLKSRC_MMIO
c750815e 548 select CPU_XSCALE
b1b3f49c 549 select DMABOUNCE if PCI
3b938be6 550 select GENERIC_CLOCKEVENTS
0b05da72 551 select MIGHT_HAVE_PCI
c334bc15 552 select NEED_MACH_IO_H
c4713074 553 help
3b938be6 554 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 555
edabd38e
SB
556config ARCH_DOVE
557 bool "Marvell Dove"
edabd38e 558 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 559 select CPU_V7
edabd38e 560 select GENERIC_CLOCKEVENTS
0f81bd43 561 select MIGHT_HAVE_PCI
9139acd1
SH
562 select PINCTRL
563 select PINCTRL_DOVE
abcda1dc 564 select PLAT_ORION_LEGACY
0f81bd43 565 select USB_ARCH_HAS_EHCI
edabd38e
SB
566 help
567 Support for the Marvell Dove SoC 88AP510
568
651c74c7
SB
569config ARCH_KIRKWOOD
570 bool "Marvell Kirkwood"
a8865655 571 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 572 select CPU_FEROCEON
651c74c7 573 select GENERIC_CLOCKEVENTS
b1b3f49c 574 select PCI
1dc831bf 575 select PCI_QUIRKS
f9e75922
AL
576 select PINCTRL
577 select PINCTRL_KIRKWOOD
abcda1dc 578 select PLAT_ORION_LEGACY
651c74c7
SB
579 help
580 Support for the following Marvell Kirkwood series SoCs:
581 88F6180, 88F6192 and 88F6281.
582
794d15b2
SS
583config ARCH_MV78XX0
584 bool "Marvell MV78xx0"
a8865655 585 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 586 select CPU_FEROCEON
794d15b2 587 select GENERIC_CLOCKEVENTS
b1b3f49c 588 select PCI
abcda1dc 589 select PLAT_ORION_LEGACY
794d15b2
SS
590 help
591 Support for the following Marvell MV78xx0 series SoCs:
592 MV781x0, MV782x0.
593
9dd0b194 594config ARCH_ORION5X
585cf175
TP
595 bool "Marvell Orion"
596 depends on MMU
a8865655 597 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 598 select CPU_FEROCEON
51cbff1d 599 select GENERIC_CLOCKEVENTS
b1b3f49c 600 select PCI
abcda1dc 601 select PLAT_ORION_LEGACY
585cf175 602 help
9dd0b194 603 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 604 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 605 Orion-2 (5281), Orion-1-90 (6183).
585cf175 606
788c9700 607config ARCH_MMP
2f7e8fae 608 bool "Marvell PXA168/910/MMP2"
788c9700 609 depends on MMU
788c9700 610 select ARCH_REQUIRE_GPIOLIB
6d803ba7 611 select CLKDEV_LOOKUP
b1b3f49c 612 select GENERIC_ALLOCATOR
788c9700 613 select GENERIC_CLOCKEVENTS
157d2644 614 select GPIO_PXA
c24b3114 615 select IRQ_DOMAIN
b1b3f49c 616 select NEED_MACH_GPIO_H
7c8f86a4 617 select PINCTRL
788c9700 618 select PLAT_PXA
0bd86961 619 select SPARSE_IRQ
788c9700 620 help
2f7e8fae 621 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
622
623config ARCH_KS8695
624 bool "Micrel/Kendin KS8695"
98830bc9 625 select ARCH_REQUIRE_GPIOLIB
c7e783d6 626 select CLKSRC_MMIO
b1b3f49c 627 select CPU_ARM922T
c7e783d6 628 select GENERIC_CLOCKEVENTS
b1b3f49c 629 select NEED_MACH_MEMORY_H
788c9700
RK
630 help
631 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
632 System-on-Chip devices.
633
788c9700
RK
634config ARCH_W90X900
635 bool "Nuvoton W90X900 CPU"
c52d3d68 636 select ARCH_REQUIRE_GPIOLIB
6d803ba7 637 select CLKDEV_LOOKUP
6fa5d5f7 638 select CLKSRC_MMIO
b1b3f49c 639 select CPU_ARM926T
58b5369e 640 select GENERIC_CLOCKEVENTS
788c9700 641 help
a8bc4ead 642 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
643 At present, the w90x900 has been renamed nuc900, regarding
644 the ARM series product line, you can login the following
645 link address to know more.
646
647 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
648 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 649
93e22567
RK
650config ARCH_LPC32XX
651 bool "NXP LPC32XX"
652 select ARCH_REQUIRE_GPIOLIB
653 select ARM_AMBA
654 select CLKDEV_LOOKUP
655 select CLKSRC_MMIO
656 select CPU_ARM926T
657 select GENERIC_CLOCKEVENTS
658 select HAVE_IDE
659 select HAVE_PWM
660 select USB_ARCH_HAS_OHCI
661 select USE_OF
662 help
663 Support for the NXP LPC32XX family of processors
664
c5f80065
EG
665config ARCH_TEGRA
666 bool "NVIDIA Tegra"
b1b3f49c 667 select ARCH_HAS_CPUFREQ
23c8c4b4 668 select ARCH_REQUIRE_GPIOLIB
4073723a 669 select CLKDEV_LOOKUP
234b6ced 670 select CLKSRC_MMIO
1711b1e1 671 select CLKSRC_OF
b1b3f49c 672 select COMMON_CLK
c5f80065 673 select GENERIC_CLOCKEVENTS
c5f80065 674 select HAVE_CLK
3b55658a 675 select HAVE_SMP
ce5ea9f3 676 select MIGHT_HAVE_CACHE_L2X0
c5a4d6b0 677 select SPARSE_IRQ
2c95b7e0 678 select USE_OF
c5f80065
EG
679 help
680 This enables support for NVIDIA Tegra based systems (Tegra APX,
681 Tegra 6xx and Tegra 2 series).
682
1da177e4 683config ARCH_PXA
2c8086a5 684 bool "PXA2xx/PXA3xx-based"
a4f7e763 685 depends on MMU
89c52ed4 686 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
687 select ARCH_MTD_XIP
688 select ARCH_REQUIRE_GPIOLIB
689 select ARM_CPU_SUSPEND if PM
690 select AUTO_ZRELADDR
6d803ba7 691 select CLKDEV_LOOKUP
234b6ced 692 select CLKSRC_MMIO
981d0f39 693 select GENERIC_CLOCKEVENTS
157d2644 694 select GPIO_PXA
d0ee9f40 695 select HAVE_IDE
b1b3f49c 696 select MULTI_IRQ_HANDLER
01464226 697 select NEED_MACH_GPIO_H
b1b3f49c
RK
698 select PLAT_PXA
699 select SPARSE_IRQ
f999b8bd 700 help
2c8086a5 701 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 702
788c9700
RK
703config ARCH_MSM
704 bool "Qualcomm MSM"
923a081c 705 select ARCH_REQUIRE_GPIOLIB
bd32344a 706 select CLKDEV_LOOKUP
b1b3f49c
RK
707 select GENERIC_CLOCKEVENTS
708 select HAVE_CLK
49cbe786 709 help
4b53eb4f
DW
710 Support for Qualcomm MSM/QSD based systems. This runs on the
711 apps processor of the MSM/QSD and depends on a shared memory
712 interface to the modem processor which runs the baseband
713 stack and controls some vital subsystems
714 (clock and power control, etc).
49cbe786 715
c793c1b0 716config ARCH_SHMOBILE
6d72ad35 717 bool "Renesas SH-Mobile / R-Mobile"
5e93c6b4 718 select CLKDEV_LOOKUP
b1b3f49c
RK
719 select GENERIC_CLOCKEVENTS
720 select HAVE_CLK
aa3831cf 721 select HAVE_MACH_CLKDEV
3b55658a 722 select HAVE_SMP
ce5ea9f3 723 select MIGHT_HAVE_CACHE_L2X0
60f1435c 724 select MULTI_IRQ_HANDLER
0cdc8b92 725 select NEED_MACH_MEMORY_H
b1b3f49c 726 select NO_IOPORT
a47029c1 727 select PINCTRL
b1b3f49c
RK
728 select PM_GENERIC_DOMAINS if PM
729 select SPARSE_IRQ
c793c1b0 730 help
6d72ad35 731 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 732
1da177e4
LT
733config ARCH_RPC
734 bool "RiscPC"
735 select ARCH_ACORN
a08b6b79 736 select ARCH_MAY_HAVE_PC_FDC
07f841b7 737 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 738 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 739 select FIQ
d0ee9f40 740 select HAVE_IDE
b1b3f49c
RK
741 select HAVE_PATA_PLATFORM
742 select ISA_DMA_API
c334bc15 743 select NEED_MACH_IO_H
0cdc8b92 744 select NEED_MACH_MEMORY_H
b1b3f49c 745 select NO_IOPORT
1da177e4
LT
746 help
747 On the Acorn Risc-PC, Linux can support the internal IDE disk and
748 CD-ROM interface, serial and parallel port, and the floppy drive.
749
750config ARCH_SA1100
751 bool "SA1100-based"
89c52ed4 752 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
753 select ARCH_MTD_XIP
754 select ARCH_REQUIRE_GPIOLIB
755 select ARCH_SPARSEMEM_ENABLE
756 select CLKDEV_LOOKUP
757 select CLKSRC_MMIO
1937f5b9 758 select CPU_FREQ
b1b3f49c 759 select CPU_SA1100
3e238be2 760 select GENERIC_CLOCKEVENTS
d0ee9f40 761 select HAVE_IDE
b1b3f49c 762 select ISA
01464226 763 select NEED_MACH_GPIO_H
0cdc8b92 764 select NEED_MACH_MEMORY_H
375dec92 765 select SPARSE_IRQ
f999b8bd
MM
766 help
767 Support for StrongARM 11x0 based boards.
1da177e4 768
b130d5c2
KK
769config ARCH_S3C24XX
770 bool "Samsung S3C24XX SoCs"
9d56c02a 771 select ARCH_HAS_CPUFREQ
5cfc8ee0 772 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 773 select CLKDEV_LOOKUP
b1b3f49c 774 select HAVE_CLK
20676c15 775 select HAVE_S3C2410_I2C if I2C
b130d5c2 776 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 777 select HAVE_S3C_RTC if RTC_CLASS
01464226 778 select NEED_MACH_GPIO_H
c334bc15 779 select NEED_MACH_IO_H
1da177e4 780 help
b130d5c2
KK
781 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
782 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
783 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
784 Samsung SMDK2410 development board (and derivatives).
63b1f51b 785
a08ab637
BD
786config ARCH_S3C64XX
787 bool "Samsung S3C64XX"
b1b3f49c
RK
788 select ARCH_HAS_CPUFREQ
789 select ARCH_REQUIRE_GPIOLIB
790 select ARCH_USES_GETTIMEOFFSET
89f0ce72 791 select ARM_VIC
b1b3f49c
RK
792 select CLKDEV_LOOKUP
793 select CPU_V6
a08ab637 794 select HAVE_CLK
b1b3f49c
RK
795 select HAVE_S3C2410_I2C if I2C
796 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 797 select HAVE_TCM
b1b3f49c 798 select NEED_MACH_GPIO_H
89f0ce72 799 select NO_IOPORT
b1b3f49c
RK
800 select PLAT_SAMSUNG
801 select S3C_DEV_NAND
802 select S3C_GPIO_TRACK
89f0ce72 803 select SAMSUNG_CLKSRC
b1b3f49c 804 select SAMSUNG_GPIOLIB_4BIT
89f0ce72 805 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 806 select USB_ARCH_HAS_OHCI
a08ab637
BD
807 help
808 Samsung S3C64XX series based systems
809
49b7a491
KK
810config ARCH_S5P64X0
811 bool "Samsung S5P6440 S5P6450"
d8b22d25 812 select CLKDEV_LOOKUP
0665ccc4 813 select CLKSRC_MMIO
b1b3f49c 814 select CPU_V6
9e65bbf2 815 select GENERIC_CLOCKEVENTS
b1b3f49c 816 select HAVE_CLK
20676c15 817 select HAVE_S3C2410_I2C if I2C
b1b3f49c 818 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 819 select HAVE_S3C_RTC if RTC_CLASS
01464226 820 select NEED_MACH_GPIO_H
c4ffccdd 821 help
49b7a491
KK
822 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
823 SMDK6450.
c4ffccdd 824
acc84707
MS
825config ARCH_S5PC100
826 bool "Samsung S5PC100"
b1b3f49c 827 select ARCH_USES_GETTIMEOFFSET
29e8eb0f 828 select CLKDEV_LOOKUP
5a7652f2 829 select CPU_V7
b1b3f49c 830 select HAVE_CLK
20676c15 831 select HAVE_S3C2410_I2C if I2C
c39d8d55 832 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 833 select HAVE_S3C_RTC if RTC_CLASS
01464226 834 select NEED_MACH_GPIO_H
5a7652f2 835 help
acc84707 836 Samsung S5PC100 series based systems
5a7652f2 837
170f4e42
KK
838config ARCH_S5PV210
839 bool "Samsung S5PV210/S5PC110"
b1b3f49c 840 select ARCH_HAS_CPUFREQ
0f75a96b 841 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 842 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 843 select CLKDEV_LOOKUP
0665ccc4 844 select CLKSRC_MMIO
b1b3f49c 845 select CPU_V7
9e65bbf2 846 select GENERIC_CLOCKEVENTS
b1b3f49c 847 select HAVE_CLK
20676c15 848 select HAVE_S3C2410_I2C if I2C
c39d8d55 849 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 850 select HAVE_S3C_RTC if RTC_CLASS
01464226 851 select NEED_MACH_GPIO_H
0cdc8b92 852 select NEED_MACH_MEMORY_H
170f4e42
KK
853 help
854 Samsung S5PV210/S5PC110 series based systems
855
83014579 856config ARCH_EXYNOS
93e22567 857 bool "Samsung EXYNOS"
b1b3f49c 858 select ARCH_HAS_CPUFREQ
0f75a96b 859 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 860 select ARCH_SPARSEMEM_ENABLE
badc4f2d 861 select CLKDEV_LOOKUP
b1b3f49c 862 select CPU_V7
cc0e72b8 863 select GENERIC_CLOCKEVENTS
b1b3f49c 864 select HAVE_CLK
20676c15 865 select HAVE_S3C2410_I2C if I2C
c39d8d55 866 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 867 select HAVE_S3C_RTC if RTC_CLASS
01464226 868 select NEED_MACH_GPIO_H
0cdc8b92 869 select NEED_MACH_MEMORY_H
cc0e72b8 870 help
83014579 871 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 872
1da177e4
LT
873config ARCH_SHARK
874 bool "Shark"
b1b3f49c 875 select ARCH_USES_GETTIMEOFFSET
c750815e 876 select CPU_SA110
f7e68bbf
RK
877 select ISA
878 select ISA_DMA
0cdc8b92 879 select NEED_MACH_MEMORY_H
b1b3f49c
RK
880 select PCI
881 select ZONE_DMA
f999b8bd
MM
882 help
883 Support for the StrongARM based Digital DNARD machine, also known
884 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 885
d98aac75
LW
886config ARCH_U300
887 bool "ST-Ericsson U300 Series"
888 depends on MMU
b1b3f49c 889 select ARCH_REQUIRE_GPIOLIB
d98aac75 890 select ARM_AMBA
5485c1e0 891 select ARM_PATCH_PHYS_VIRT
d98aac75 892 select ARM_VIC
6d803ba7 893 select CLKDEV_LOOKUP
b1b3f49c 894 select CLKSRC_MMIO
50667d63 895 select COMMON_CLK
b1b3f49c
RK
896 select CPU_ARM926T
897 select GENERIC_CLOCKEVENTS
b1b3f49c 898 select HAVE_TCM
a4fe292f 899 select SPARSE_IRQ
d98aac75
LW
900 help
901 Support for ST-Ericsson U300 series mobile platforms.
902
ccf50e23
RK
903config ARCH_U8500
904 bool "ST-Ericsson U8500 Series"
67ae14fc 905 depends on MMU
b1b3f49c
RK
906 select ARCH_HAS_CPUFREQ
907 select ARCH_REQUIRE_GPIOLIB
ccf50e23 908 select ARM_AMBA
6d803ba7 909 select CLKDEV_LOOKUP
b1b3f49c
RK
910 select CPU_V7
911 select GENERIC_CLOCKEVENTS
3b55658a 912 select HAVE_SMP
ce5ea9f3 913 select MIGHT_HAVE_CACHE_L2X0
c3b9d1db 914 select SPARSE_IRQ
ccf50e23
RK
915 help
916 Support for ST-Ericsson's Ux500 architecture
917
918config ARCH_NOMADIK
919 bool "STMicroelectronics Nomadik"
b1b3f49c 920 select ARCH_REQUIRE_GPIOLIB
ccf50e23
RK
921 select ARM_AMBA
922 select ARM_VIC
5f66d482 923 select CLKSRC_NOMADIK_MTU
4a31bd28 924 select COMMON_CLK
b1b3f49c 925 select CPU_ARM926T
ccf50e23 926 select GENERIC_CLOCKEVENTS
b1b3f49c 927 select MIGHT_HAVE_CACHE_L2X0
f015941f 928 select USE_OF
0fa7be40 929 select PINCTRL
2601ccfe 930 select PINCTRL_STN8815
c3b9d1db 931 select SPARSE_IRQ
ccf50e23
RK
932 help
933 Support for the Nomadik platform by ST-Ericsson
934
93e22567
RK
935config PLAT_SPEAR
936 bool "ST SPEAr"
42099322 937 select ARCH_HAS_CPUFREQ
93e22567
RK
938 select ARCH_REQUIRE_GPIOLIB
939 select ARM_AMBA
940 select CLKDEV_LOOKUP
941 select CLKSRC_MMIO
942 select COMMON_CLK
943 select GENERIC_CLOCKEVENTS
944 select HAVE_CLK
945 help
946 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
947
7c6337e2
KH
948config ARCH_DAVINCI
949 bool "TI DaVinci"
b1b3f49c 950 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 951 select ARCH_REQUIRE_GPIOLIB
6d803ba7 952 select CLKDEV_LOOKUP
20e9969b 953 select GENERIC_ALLOCATOR
b1b3f49c 954 select GENERIC_CLOCKEVENTS
dc7ad3b3 955 select GENERIC_IRQ_CHIP
b1b3f49c 956 select HAVE_IDE
01464226 957 select NEED_MACH_GPIO_H
689e331f 958 select USE_OF
b1b3f49c 959 select ZONE_DMA
7c6337e2
KH
960 help
961 Support for TI's DaVinci platform.
962
a0694861
TL
963config ARCH_OMAP1
964 bool "TI OMAP1"
00a36698 965 depends on MMU
89c52ed4 966 select ARCH_HAS_CPUFREQ
9af915da 967 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 968 select ARCH_OMAP
21f47fbc 969 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 970 select CLKDEV_LOOKUP
d6e15d78 971 select CLKSRC_MMIO
b1b3f49c 972 select GENERIC_CLOCKEVENTS
a0694861 973 select GENERIC_IRQ_CHIP
e9a91de7 974 select HAVE_CLK
a0694861
TL
975 select HAVE_IDE
976 select IRQ_DOMAIN
977 select NEED_MACH_IO_H if PCCARD
978 select NEED_MACH_MEMORY_H
21f47fbc 979 help
a0694861 980 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 981
1da177e4
LT
982endchoice
983
387798b3
RH
984menu "Multiple platform selection"
985 depends on ARCH_MULTIPLATFORM
986
987comment "CPU Core family selection"
988
989config ARCH_MULTI_V4
990 bool "ARMv4 based platforms (FA526, StrongARM)"
387798b3 991 depends on !ARCH_MULTI_V6_V7
b1b3f49c 992 select ARCH_MULTI_V4_V5
387798b3
RH
993
994config ARCH_MULTI_V4T
995 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 996 depends on !ARCH_MULTI_V6_V7
b1b3f49c 997 select ARCH_MULTI_V4_V5
387798b3
RH
998
999config ARCH_MULTI_V5
1000 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 1001 depends on !ARCH_MULTI_V6_V7
b1b3f49c 1002 select ARCH_MULTI_V4_V5
387798b3
RH
1003
1004config ARCH_MULTI_V4_V5
1005 bool
1006
1007config ARCH_MULTI_V6
8dda05cc 1008 bool "ARMv6 based platforms (ARM11)"
387798b3 1009 select ARCH_MULTI_V6_V7
b1b3f49c 1010 select CPU_V6
387798b3
RH
1011
1012config ARCH_MULTI_V7
8dda05cc 1013 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
1014 default y
1015 select ARCH_MULTI_V6_V7
b1b3f49c
RK
1016 select ARCH_VEXPRESS
1017 select CPU_V7
387798b3
RH
1018
1019config ARCH_MULTI_V6_V7
1020 bool
1021
1022config ARCH_MULTI_CPU_AUTO
1023 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1024 select ARCH_MULTI_V5
1025
1026endmenu
1027
ccf50e23
RK
1028#
1029# This is sorted alphabetically by mach-* pathname. However, plat-*
1030# Kconfigs may be included either alphabetically (according to the
1031# plat- suffix) or along side the corresponding mach-* source.
1032#
3e93a22b
GC
1033source "arch/arm/mach-mvebu/Kconfig"
1034
95b8f20f
RK
1035source "arch/arm/mach-at91/Kconfig"
1036
8ac49e04
CD
1037source "arch/arm/mach-bcm/Kconfig"
1038
1da177e4
LT
1039source "arch/arm/mach-clps711x/Kconfig"
1040
d94f944e
AV
1041source "arch/arm/mach-cns3xxx/Kconfig"
1042
95b8f20f
RK
1043source "arch/arm/mach-davinci/Kconfig"
1044
1045source "arch/arm/mach-dove/Kconfig"
1046
e7736d47
LB
1047source "arch/arm/mach-ep93xx/Kconfig"
1048
1da177e4
LT
1049source "arch/arm/mach-footbridge/Kconfig"
1050
59d3a193
PZ
1051source "arch/arm/mach-gemini/Kconfig"
1052
95b8f20f
RK
1053source "arch/arm/mach-h720x/Kconfig"
1054
387798b3
RH
1055source "arch/arm/mach-highbank/Kconfig"
1056
1da177e4
LT
1057source "arch/arm/mach-integrator/Kconfig"
1058
3f7e5815
LB
1059source "arch/arm/mach-iop32x/Kconfig"
1060
1061source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1062
285f5fa7
DW
1063source "arch/arm/mach-iop13xx/Kconfig"
1064
1da177e4
LT
1065source "arch/arm/mach-ixp4xx/Kconfig"
1066
95b8f20f
RK
1067source "arch/arm/mach-kirkwood/Kconfig"
1068
1069source "arch/arm/mach-ks8695/Kconfig"
1070
95b8f20f
RK
1071source "arch/arm/mach-msm/Kconfig"
1072
794d15b2
SS
1073source "arch/arm/mach-mv78xx0/Kconfig"
1074
3995eb82 1075source "arch/arm/mach-imx/Kconfig"
1da177e4 1076
1d3f33d5
SG
1077source "arch/arm/mach-mxs/Kconfig"
1078
95b8f20f 1079source "arch/arm/mach-netx/Kconfig"
49cbe786 1080
95b8f20f 1081source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 1082
d48af15e
TL
1083source "arch/arm/plat-omap/Kconfig"
1084
1085source "arch/arm/mach-omap1/Kconfig"
1da177e4 1086
1dbae815
TL
1087source "arch/arm/mach-omap2/Kconfig"
1088
9dd0b194 1089source "arch/arm/mach-orion5x/Kconfig"
585cf175 1090
387798b3
RH
1091source "arch/arm/mach-picoxcell/Kconfig"
1092
95b8f20f
RK
1093source "arch/arm/mach-pxa/Kconfig"
1094source "arch/arm/plat-pxa/Kconfig"
585cf175 1095
95b8f20f
RK
1096source "arch/arm/mach-mmp/Kconfig"
1097
1098source "arch/arm/mach-realview/Kconfig"
1099
1100source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1101
cf383678 1102source "arch/arm/plat-samsung/Kconfig"
a21765a7 1103
387798b3
RH
1104source "arch/arm/mach-socfpga/Kconfig"
1105
cee37e50 1106source "arch/arm/plat-spear/Kconfig"
a21765a7 1107
85fd6d63 1108source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1109
a08ab637 1110if ARCH_S3C64XX
431107ea 1111source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1112endif
1113
49b7a491 1114source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1115
5a7652f2 1116source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1117
170f4e42
KK
1118source "arch/arm/mach-s5pv210/Kconfig"
1119
83014579 1120source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1121
882d01f9 1122source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1123
3b52634f
MR
1124source "arch/arm/mach-sunxi/Kconfig"
1125
156a0997
BS
1126source "arch/arm/mach-prima2/Kconfig"
1127
c5f80065
EG
1128source "arch/arm/mach-tegra/Kconfig"
1129
95b8f20f 1130source "arch/arm/mach-u300/Kconfig"
1da177e4 1131
95b8f20f 1132source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1133
1134source "arch/arm/mach-versatile/Kconfig"
1135
ceade897 1136source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1137source "arch/arm/plat-versatile/Kconfig"
ceade897 1138
2a0ba738
MZ
1139source "arch/arm/mach-virt/Kconfig"
1140
6f35f9a9
TP
1141source "arch/arm/mach-vt8500/Kconfig"
1142
7ec80ddf 1143source "arch/arm/mach-w90x900/Kconfig"
1144
9a45eb69
JC
1145source "arch/arm/mach-zynq/Kconfig"
1146
1da177e4
LT
1147# Definitions to make life easier
1148config ARCH_ACORN
1149 bool
1150
7ae1f7ec
LB
1151config PLAT_IOP
1152 bool
469d3044 1153 select GENERIC_CLOCKEVENTS
7ae1f7ec 1154
69b02f6a
LB
1155config PLAT_ORION
1156 bool
bfe45e0b 1157 select CLKSRC_MMIO
b1b3f49c 1158 select COMMON_CLK
dc7ad3b3 1159 select GENERIC_IRQ_CHIP
278b45b0 1160 select IRQ_DOMAIN
69b02f6a 1161
abcda1dc
TP
1162config PLAT_ORION_LEGACY
1163 bool
1164 select PLAT_ORION
1165
bd5ce433
EM
1166config PLAT_PXA
1167 bool
1168
f4b8b319
RK
1169config PLAT_VERSATILE
1170 bool
1171
e3887714
RK
1172config ARM_TIMER_SP804
1173 bool
bfe45e0b 1174 select CLKSRC_MMIO
a7bf6162 1175 select HAVE_SCHED_CLOCK
e3887714 1176
1da177e4
LT
1177source arch/arm/mm/Kconfig
1178
958cab0f
RK
1179config ARM_NR_BANKS
1180 int
1181 default 16 if ARCH_EP93XX
1182 default 8
1183
afe4b25e
LB
1184config IWMMXT
1185 bool "Enable iWMMXt support"
ef6c8445 1186 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
49ea7fc0 1187 default y if PXA27x || PXA3xx || ARCH_MMP
afe4b25e
LB
1188 help
1189 Enable support for iWMMXt context switching at run time if
1190 running on a CPU that supports it.
1191
1da177e4
LT
1192config XSCALE_PMU
1193 bool
bfc994b5 1194 depends on CPU_XSCALE
1da177e4
LT
1195 default y
1196
52108641 1197config MULTI_IRQ_HANDLER
1198 bool
1199 help
1200 Allow each machine to specify it's own IRQ handler at run time.
1201
3b93e7b0
HC
1202if !MMU
1203source "arch/arm/Kconfig-nommu"
1204endif
1205
f0c4b8d6
WD
1206config ARM_ERRATA_326103
1207 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1208 depends on CPU_V6
1209 help
1210 Executing a SWP instruction to read-only memory does not set bit 11
1211 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1212 treat the access as a read, preventing a COW from occurring and
1213 causing the faulting task to livelock.
1214
9cba3ccc
CM
1215config ARM_ERRATA_411920
1216 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1217 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1218 help
1219 Invalidation of the Instruction Cache operation can
1220 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1221 It does not affect the MPCore. This option enables the ARM Ltd.
1222 recommended workaround.
1223
7ce236fc
CM
1224config ARM_ERRATA_430973
1225 bool "ARM errata: Stale prediction on replaced interworking branch"
1226 depends on CPU_V7
1227 help
1228 This option enables the workaround for the 430973 Cortex-A8
1229 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1230 interworking branch is replaced with another code sequence at the
1231 same virtual address, whether due to self-modifying code or virtual
1232 to physical address re-mapping, Cortex-A8 does not recover from the
1233 stale interworking branch prediction. This results in Cortex-A8
1234 executing the new code sequence in the incorrect ARM or Thumb state.
1235 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1236 and also flushes the branch target cache at every context switch.
1237 Note that setting specific bits in the ACTLR register may not be
1238 available in non-secure mode.
1239
855c551f
CM
1240config ARM_ERRATA_458693
1241 bool "ARM errata: Processor deadlock when a false hazard is created"
1242 depends on CPU_V7
62e4d357 1243 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1244 help
1245 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1246 erratum. For very specific sequences of memory operations, it is
1247 possible for a hazard condition intended for a cache line to instead
1248 be incorrectly associated with a different cache line. This false
1249 hazard might then cause a processor deadlock. The workaround enables
1250 the L1 caching of the NEON accesses and disables the PLD instruction
1251 in the ACTLR register. Note that setting specific bits in the ACTLR
1252 register may not be available in non-secure mode.
1253
0516e464
CM
1254config ARM_ERRATA_460075
1255 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1256 depends on CPU_V7
62e4d357 1257 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1258 help
1259 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1260 erratum. Any asynchronous access to the L2 cache may encounter a
1261 situation in which recent store transactions to the L2 cache are lost
1262 and overwritten with stale memory contents from external memory. The
1263 workaround disables the write-allocate mode for the L2 cache via the
1264 ACTLR register. Note that setting specific bits in the ACTLR register
1265 may not be available in non-secure mode.
1266
9f05027c
WD
1267config ARM_ERRATA_742230
1268 bool "ARM errata: DMB operation may be faulty"
1269 depends on CPU_V7 && SMP
62e4d357 1270 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1271 help
1272 This option enables the workaround for the 742230 Cortex-A9
1273 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1274 between two write operations may not ensure the correct visibility
1275 ordering of the two writes. This workaround sets a specific bit in
1276 the diagnostic register of the Cortex-A9 which causes the DMB
1277 instruction to behave as a DSB, ensuring the correct behaviour of
1278 the two writes.
1279
a672e99b
WD
1280config ARM_ERRATA_742231
1281 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1282 depends on CPU_V7 && SMP
62e4d357 1283 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1284 help
1285 This option enables the workaround for the 742231 Cortex-A9
1286 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1287 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1288 accessing some data located in the same cache line, may get corrupted
1289 data due to bad handling of the address hazard when the line gets
1290 replaced from one of the CPUs at the same time as another CPU is
1291 accessing it. This workaround sets specific bits in the diagnostic
1292 register of the Cortex-A9 which reduces the linefill issuing
1293 capabilities of the processor.
1294
9e65582a 1295config PL310_ERRATA_588369
fa0ce403 1296 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1297 depends on CACHE_L2X0
9e65582a
SS
1298 help
1299 The PL310 L2 cache controller implements three types of Clean &
1300 Invalidate maintenance operations: by Physical Address
1301 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1302 They are architecturally defined to behave as the execution of a
1303 clean operation followed immediately by an invalidate operation,
1304 both performing to the same memory location. This functionality
1305 is not correctly implemented in PL310 as clean lines are not
2839e06c 1306 invalidated as a result of these operations.
cdf357f1
WD
1307
1308config ARM_ERRATA_720789
1309 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1310 depends on CPU_V7
cdf357f1
WD
1311 help
1312 This option enables the workaround for the 720789 Cortex-A9 (prior to
1313 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1314 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1315 As a consequence of this erratum, some TLB entries which should be
1316 invalidated are not, resulting in an incoherency in the system page
1317 tables. The workaround changes the TLB flushing routines to invalidate
1318 entries regardless of the ASID.
475d92fc 1319
1f0090a1 1320config PL310_ERRATA_727915
fa0ce403 1321 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1322 depends on CACHE_L2X0
1323 help
1324 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1325 operation (offset 0x7FC). This operation runs in background so that
1326 PL310 can handle normal accesses while it is in progress. Under very
1327 rare circumstances, due to this erratum, write data can be lost when
1328 PL310 treats a cacheable write transaction during a Clean &
1329 Invalidate by Way operation.
1330
475d92fc
WD
1331config ARM_ERRATA_743622
1332 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1333 depends on CPU_V7
62e4d357 1334 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1335 help
1336 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1337 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1338 optimisation in the Cortex-A9 Store Buffer may lead to data
1339 corruption. This workaround sets a specific bit in the diagnostic
1340 register of the Cortex-A9 which disables the Store Buffer
1341 optimisation, preventing the defect from occurring. This has no
1342 visible impact on the overall performance or power consumption of the
1343 processor.
1344
9a27c27c
WD
1345config ARM_ERRATA_751472
1346 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1347 depends on CPU_V7
62e4d357 1348 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1349 help
1350 This option enables the workaround for the 751472 Cortex-A9 (prior
1351 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1352 completion of a following broadcasted operation if the second
1353 operation is received by a CPU before the ICIALLUIS has completed,
1354 potentially leading to corrupted entries in the cache or TLB.
1355
fa0ce403
WD
1356config PL310_ERRATA_753970
1357 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1358 depends on CACHE_PL310
1359 help
1360 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1361
1362 Under some condition the effect of cache sync operation on
1363 the store buffer still remains when the operation completes.
1364 This means that the store buffer is always asked to drain and
1365 this prevents it from merging any further writes. The workaround
1366 is to replace the normal offset of cache sync operation (0x730)
1367 by another offset targeting an unmapped PL310 register 0x740.
1368 This has the same effect as the cache sync operation: store buffer
1369 drain and waiting for all buffers empty.
1370
fcbdc5fe
WD
1371config ARM_ERRATA_754322
1372 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1373 depends on CPU_V7
1374 help
1375 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1376 r3p*) erratum. A speculative memory access may cause a page table walk
1377 which starts prior to an ASID switch but completes afterwards. This
1378 can populate the micro-TLB with a stale entry which may be hit with
1379 the new ASID. This workaround places two dsb instructions in the mm
1380 switching code so that no page table walks can cross the ASID switch.
1381
5dab26af
WD
1382config ARM_ERRATA_754327
1383 bool "ARM errata: no automatic Store Buffer drain"
1384 depends on CPU_V7 && SMP
1385 help
1386 This option enables the workaround for the 754327 Cortex-A9 (prior to
1387 r2p0) erratum. The Store Buffer does not have any automatic draining
1388 mechanism and therefore a livelock may occur if an external agent
1389 continuously polls a memory location waiting to observe an update.
1390 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1391 written polling loops from denying visibility of updates to memory.
1392
145e10e1
CM
1393config ARM_ERRATA_364296
1394 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1395 depends on CPU_V6 && !SMP
1396 help
1397 This options enables the workaround for the 364296 ARM1136
1398 r0p2 erratum (possible cache data corruption with
1399 hit-under-miss enabled). It sets the undocumented bit 31 in
1400 the auxiliary control register and the FI bit in the control
1401 register, thus disabling hit-under-miss without putting the
1402 processor into full low interrupt latency mode. ARM11MPCore
1403 is not affected.
1404
f630c1bd
WD
1405config ARM_ERRATA_764369
1406 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1407 depends on CPU_V7 && SMP
1408 help
1409 This option enables the workaround for erratum 764369
1410 affecting Cortex-A9 MPCore with two or more processors (all
1411 current revisions). Under certain timing circumstances, a data
1412 cache line maintenance operation by MVA targeting an Inner
1413 Shareable memory region may fail to proceed up to either the
1414 Point of Coherency or to the Point of Unification of the
1415 system. This workaround adds a DSB instruction before the
1416 relevant cache maintenance functions and sets a specific bit
1417 in the diagnostic control register of the SCU.
1418
11ed0ba1
WD
1419config PL310_ERRATA_769419
1420 bool "PL310 errata: no automatic Store Buffer drain"
1421 depends on CACHE_L2X0
1422 help
1423 On revisions of the PL310 prior to r3p2, the Store Buffer does
1424 not automatically drain. This can cause normal, non-cacheable
1425 writes to be retained when the memory system is idle, leading
1426 to suboptimal I/O performance for drivers using coherent DMA.
1427 This option adds a write barrier to the cpu_idle loop so that,
1428 on systems with an outer cache, the store buffer is drained
1429 explicitly.
1430
7253b85c
SH
1431config ARM_ERRATA_775420
1432 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1433 depends on CPU_V7
1434 help
1435 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1436 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1437 operation aborts with MMU exception, it might cause the processor
1438 to deadlock. This workaround puts DSB before executing ISB if
1439 an abort may occur on cache maintenance.
1440
1da177e4
LT
1441endmenu
1442
1443source "arch/arm/common/Kconfig"
1444
1da177e4
LT
1445menu "Bus support"
1446
1447config ARM_AMBA
1448 bool
1449
1450config ISA
1451 bool
1da177e4
LT
1452 help
1453 Find out whether you have ISA slots on your motherboard. ISA is the
1454 name of a bus system, i.e. the way the CPU talks to the other stuff
1455 inside your box. Other bus systems are PCI, EISA, MicroChannel
1456 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1457 newer boards don't support it. If you have ISA, say Y, otherwise N.
1458
065909b9 1459# Select ISA DMA controller support
1da177e4
LT
1460config ISA_DMA
1461 bool
065909b9 1462 select ISA_DMA_API
1da177e4 1463
a5d533ee
AB
1464config ARCH_NO_VIRT_TO_BUS
1465 def_bool y
1466 depends on !ARCH_RPC && !ARCH_NETWINDER && !ARCH_SHARK
1467
065909b9 1468# Select ISA DMA interface
5cae841b
AV
1469config ISA_DMA_API
1470 bool
5cae841b 1471
1da177e4 1472config PCI
0b05da72 1473 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1474 help
1475 Find out whether you have a PCI motherboard. PCI is the name of a
1476 bus system, i.e. the way the CPU talks to the other stuff inside
1477 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1478 VESA. If you have PCI, say Y, otherwise N.
1479
52882173
AV
1480config PCI_DOMAINS
1481 bool
1482 depends on PCI
1483
b080ac8a
MRJ
1484config PCI_NANOENGINE
1485 bool "BSE nanoEngine PCI support"
1486 depends on SA1100_NANOENGINE
1487 help
1488 Enable PCI on the BSE nanoEngine board.
1489
36e23590
MW
1490config PCI_SYSCALL
1491 def_bool PCI
1492
1da177e4
LT
1493# Select the host bridge type
1494config PCI_HOST_VIA82C505
1495 bool
1496 depends on PCI && ARCH_SHARK
1497 default y
1498
a0113a99
MR
1499config PCI_HOST_ITE8152
1500 bool
1501 depends on PCI && MACH_ARMCORE
1502 default y
1503 select DMABOUNCE
1504
1da177e4
LT
1505source "drivers/pci/Kconfig"
1506
1507source "drivers/pcmcia/Kconfig"
1508
1509endmenu
1510
1511menu "Kernel Features"
1512
3b55658a
DM
1513config HAVE_SMP
1514 bool
1515 help
1516 This option should be selected by machines which have an SMP-
1517 capable CPU.
1518
1519 The only effect of this option is to make the SMP-related
1520 options available to the user for configuration.
1521
1da177e4 1522config SMP
bb2d8130 1523 bool "Symmetric Multi-Processing"
fbb4ddac 1524 depends on CPU_V6K || CPU_V7
bc28248e 1525 depends on GENERIC_CLOCKEVENTS
3b55658a 1526 depends on HAVE_SMP
9934ebb8 1527 depends on MMU
89c3dedf 1528 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
b1b3f49c 1529 select USE_GENERIC_SMP_HELPERS
1da177e4
LT
1530 help
1531 This enables support for systems with more than one CPU. If you have
1532 a system with only one CPU, like most personal computers, say N. If
1533 you have a system with more than one CPU, say Y.
1534
1535 If you say N here, the kernel will run on single and multiprocessor
1536 machines, but will use only one CPU of a multiprocessor machine. If
1537 you say Y here, the kernel will run on many, but not all, single
1538 processor machines. On a single processor machine, the kernel will
1539 run faster if you say N here.
1540
395cf969 1541 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1542 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1543 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1544
1545 If you don't know what to do here, say N.
1546
f00ec48f
RK
1547config SMP_ON_UP
1548 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
4d2692a7 1549 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1550 default y
1551 help
1552 SMP kernels contain instructions which fail on non-SMP processors.
1553 Enabling this option allows the kernel to modify itself to make
1554 these instructions safe. Disabling it allows about 1K of space
1555 savings.
1556
1557 If you don't know what to do here, say Y.
1558
c9018aab
VG
1559config ARM_CPU_TOPOLOGY
1560 bool "Support cpu topology definition"
1561 depends on SMP && CPU_V7
1562 default y
1563 help
1564 Support ARM cpu topology definition. The MPIDR register defines
1565 affinity between processors which is then used to describe the cpu
1566 topology of an ARM System.
1567
1568config SCHED_MC
1569 bool "Multi-core scheduler support"
1570 depends on ARM_CPU_TOPOLOGY
1571 help
1572 Multi-core scheduler support improves the CPU scheduler's decision
1573 making when dealing with multi-core CPU chips at a cost of slightly
1574 increased overhead in some places. If unsure say N here.
1575
1576config SCHED_SMT
1577 bool "SMT scheduler support"
1578 depends on ARM_CPU_TOPOLOGY
1579 help
1580 Improves the CPU scheduler's decision making when dealing with
1581 MultiThreading at a cost of slightly increased overhead in some
1582 places. If unsure say N here.
1583
a8cbcd92
RK
1584config HAVE_ARM_SCU
1585 bool
a8cbcd92
RK
1586 help
1587 This option enables support for the ARM system coherency unit
1588
8a4da6e3 1589config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1590 bool "Architected timer support"
1591 depends on CPU_V7
8a4da6e3 1592 select ARM_ARCH_TIMER
022c03a2
MZ
1593 help
1594 This option enables support for the ARM architected timer
1595
f32f4ce2
RK
1596config HAVE_ARM_TWD
1597 bool
1598 depends on SMP
1599 help
1600 This options enables support for the ARM timer and watchdog unit
1601
8d5796d2
LB
1602choice
1603 prompt "Memory split"
1604 default VMSPLIT_3G
1605 help
1606 Select the desired split between kernel and user memory.
1607
1608 If you are not absolutely sure what you are doing, leave this
1609 option alone!
1610
1611 config VMSPLIT_3G
1612 bool "3G/1G user/kernel split"
1613 config VMSPLIT_2G
1614 bool "2G/2G user/kernel split"
1615 config VMSPLIT_1G
1616 bool "1G/3G user/kernel split"
1617endchoice
1618
1619config PAGE_OFFSET
1620 hex
1621 default 0x40000000 if VMSPLIT_1G
1622 default 0x80000000 if VMSPLIT_2G
1623 default 0xC0000000
1624
1da177e4
LT
1625config NR_CPUS
1626 int "Maximum number of CPUs (2-32)"
1627 range 2 32
1628 depends on SMP
1629 default "4"
1630
a054a811 1631config HOTPLUG_CPU
00b7dede
RK
1632 bool "Support for hot-pluggable CPUs"
1633 depends on SMP && HOTPLUG
a054a811
RK
1634 help
1635 Say Y here to experiment with turning CPUs off and on. CPUs
1636 can be controlled through /sys/devices/system/cpu.
1637
2bdd424f
WD
1638config ARM_PSCI
1639 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1640 depends on CPU_V7
1641 help
1642 Say Y here if you want Linux to communicate with system firmware
1643 implementing the PSCI specification for CPU-centric power
1644 management operations described in ARM document number ARM DEN
1645 0022A ("Power State Coordination Interface System Software on
1646 ARM processors").
1647
37ee16ae
RK
1648config LOCAL_TIMERS
1649 bool "Use local timer interrupts"
971acb9b 1650 depends on SMP
37ee16ae 1651 default y
30d8bead 1652 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1653 help
1654 Enable support for local timers on SMP platforms, rather then the
1655 legacy IPI broadcast method. Local timers allows the system
1656 accounting to be spread across the timer interval, preventing a
1657 "thundering herd" at every timer tick.
1658
2a6ad871
MR
1659# The GPIO number here must be sorted by descending number. In case of
1660# a multiplatform kernel, we just want the highest value required by the
1661# selected platforms.
44986ab0
PDSN
1662config ARCH_NR_GPIO
1663 int
3dea19e8 1664 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
39f47d9f 1665 default 512 if SOC_OMAP5
2a6ad871 1666 default 355 if ARCH_U8500
e590b91e 1667 default 288 if ARCH_VT8500 || ARCH_SUNXI
2a6ad871 1668 default 264 if MACH_H4700
44986ab0
PDSN
1669 default 0
1670 help
1671 Maximum number of GPIOs in the system.
1672
1673 If unsure, leave the default value.
1674
d45a398f 1675source kernel/Kconfig.preempt
1da177e4 1676
f8065813
RK
1677config HZ
1678 int
b130d5c2 1679 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1680 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1681 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1682 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1683 default 100
1684
b28748fb
RK
1685config SCHED_HRTICK
1686 def_bool HIGH_RES_TIMERS
1687
16c79651 1688config THUMB2_KERNEL
00b7dede
RK
1689 bool "Compile the kernel in Thumb-2 mode"
1690 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
16c79651
CM
1691 select AEABI
1692 select ARM_ASM_UNIFIED
89bace65 1693 select ARM_UNWIND
16c79651
CM
1694 help
1695 By enabling this option, the kernel will be compiled in
1696 Thumb-2 mode. A compiler/assembler that understand the unified
1697 ARM-Thumb syntax is needed.
1698
1699 If unsure, say N.
1700
6f685c5c
DM
1701config THUMB2_AVOID_R_ARM_THM_JUMP11
1702 bool "Work around buggy Thumb-2 short branch relocations in gas"
1703 depends on THUMB2_KERNEL && MODULES
1704 default y
1705 help
1706 Various binutils versions can resolve Thumb-2 branches to
1707 locally-defined, preemptible global symbols as short-range "b.n"
1708 branch instructions.
1709
1710 This is a problem, because there's no guarantee the final
1711 destination of the symbol, or any candidate locations for a
1712 trampoline, are within range of the branch. For this reason, the
1713 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1714 relocation in modules at all, and it makes little sense to add
1715 support.
1716
1717 The symptom is that the kernel fails with an "unsupported
1718 relocation" error when loading some modules.
1719
1720 Until fixed tools are available, passing
1721 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1722 code which hits this problem, at the cost of a bit of extra runtime
1723 stack usage in some cases.
1724
1725 The problem is described in more detail at:
1726 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1727
1728 Only Thumb-2 kernels are affected.
1729
1730 Unless you are sure your tools don't have this problem, say Y.
1731
0becb088
CM
1732config ARM_ASM_UNIFIED
1733 bool
1734
704bdda0
NP
1735config AEABI
1736 bool "Use the ARM EABI to compile the kernel"
1737 help
1738 This option allows for the kernel to be compiled using the latest
1739 ARM ABI (aka EABI). This is only useful if you are using a user
1740 space environment that is also compiled with EABI.
1741
1742 Since there are major incompatibilities between the legacy ABI and
1743 EABI, especially with regard to structure member alignment, this
1744 option also changes the kernel syscall calling convention to
1745 disambiguate both ABIs and allow for backward compatibility support
1746 (selected with CONFIG_OABI_COMPAT).
1747
1748 To use this you need GCC version 4.0.0 or later.
1749
6c90c872 1750config OABI_COMPAT
a73a3ff1 1751 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1752 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1753 default y
1754 help
1755 This option preserves the old syscall interface along with the
1756 new (ARM EABI) one. It also provides a compatibility layer to
1757 intercept syscalls that have structure arguments which layout
1758 in memory differs between the legacy ABI and the new ARM EABI
1759 (only for non "thumb" binaries). This option adds a tiny
1760 overhead to all syscalls and produces a slightly larger kernel.
1761 If you know you'll be using only pure EABI user space then you
1762 can say N here. If this option is not selected and you attempt
1763 to execute a legacy ABI binary then the result will be
1764 UNPREDICTABLE (in fact it can be predicted that it won't work
1765 at all). If in doubt say Y.
1766
eb33575c 1767config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1768 bool
e80d6a24 1769
05944d74
RK
1770config ARCH_SPARSEMEM_ENABLE
1771 bool
1772
07a2f737
RK
1773config ARCH_SPARSEMEM_DEFAULT
1774 def_bool ARCH_SPARSEMEM_ENABLE
1775
05944d74 1776config ARCH_SELECT_MEMORY_MODEL
be370302 1777 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1778
7b7bf499
WD
1779config HAVE_ARCH_PFN_VALID
1780 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1781
053a96ca 1782config HIGHMEM
e8db89a2
RK
1783 bool "High Memory Support"
1784 depends on MMU
053a96ca
NP
1785 help
1786 The address space of ARM processors is only 4 Gigabytes large
1787 and it has to accommodate user address space, kernel address
1788 space as well as some memory mapped IO. That means that, if you
1789 have a large amount of physical memory and/or IO, not all of the
1790 memory can be "permanently mapped" by the kernel. The physical
1791 memory that is not permanently mapped is called "high memory".
1792
1793 Depending on the selected kernel/user memory split, minimum
1794 vmalloc space and actual amount of RAM, you may not need this
1795 option which should result in a slightly faster kernel.
1796
1797 If unsure, say n.
1798
65cec8e3
RK
1799config HIGHPTE
1800 bool "Allocate 2nd-level pagetables from highmem"
1801 depends on HIGHMEM
65cec8e3 1802
1b8873a0
JI
1803config HW_PERF_EVENTS
1804 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1805 depends on PERF_EVENTS
1b8873a0
JI
1806 default y
1807 help
1808 Enable hardware performance counter support for perf events. If
1809 disabled, perf events will use software events only.
1810
3f22ab27
DH
1811source "mm/Kconfig"
1812
c1b2d970
MD
1813config FORCE_MAX_ZONEORDER
1814 int "Maximum zone order" if ARCH_SHMOBILE
1815 range 11 64 if ARCH_SHMOBILE
898f08e1 1816 default "12" if SOC_AM33XX
c1b2d970
MD
1817 default "9" if SA1111
1818 default "11"
1819 help
1820 The kernel memory allocator divides physically contiguous memory
1821 blocks into "zones", where each zone is a power of two number of
1822 pages. This option selects the largest power of two that the kernel
1823 keeps in the memory allocator. If you need to allocate very large
1824 blocks of physically contiguous memory, then you may need to
1825 increase this value.
1826
1827 This config option is actually maximum order plus one. For example,
1828 a value of 11 means that the largest free memory block is 2^10 pages.
1829
1da177e4
LT
1830config ALIGNMENT_TRAP
1831 bool
f12d0d7c 1832 depends on CPU_CP15_MMU
1da177e4 1833 default y if !ARCH_EBSA110
e119bfff 1834 select HAVE_PROC_CPU if PROC_FS
1da177e4 1835 help
84eb8d06 1836 ARM processors cannot fetch/store information which is not
1da177e4
LT
1837 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1838 address divisible by 4. On 32-bit ARM processors, these non-aligned
1839 fetch/store instructions will be emulated in software if you say
1840 here, which has a severe performance impact. This is necessary for
1841 correct operation of some network protocols. With an IP-only
1842 configuration it is safe to say N, otherwise say Y.
1843
39ec58f3 1844config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1845 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1846 depends on MMU
39ec58f3
LB
1847 default y if CPU_FEROCEON
1848 help
1849 Implement faster copy_to_user and clear_user methods for CPU
1850 cores where a 8-word STM instruction give significantly higher
1851 memory write throughput than a sequence of individual 32bit stores.
1852
1853 A possible side effect is a slight increase in scheduling latency
1854 between threads sharing the same address space if they invoke
1855 such copy operations with large buffers.
1856
1857 However, if the CPU data cache is using a write-allocate mode,
1858 this option is unlikely to provide any performance gain.
1859
70c70d97
NP
1860config SECCOMP
1861 bool
1862 prompt "Enable seccomp to safely compute untrusted bytecode"
1863 ---help---
1864 This kernel feature is useful for number crunching applications
1865 that may need to compute untrusted bytecode during their
1866 execution. By using pipes or other transports made available to
1867 the process as file descriptors supporting the read/write
1868 syscalls, it's possible to isolate those applications in
1869 their own address space using seccomp. Once seccomp is
1870 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1871 and the task is only allowed to execute a few safe syscalls
1872 defined by each seccomp mode.
1873
c743f380
NP
1874config CC_STACKPROTECTOR
1875 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1876 help
1877 This option turns on the -fstack-protector GCC feature. This
1878 feature puts, at the beginning of functions, a canary value on
1879 the stack just before the return address, and validates
1880 the value just before actually returning. Stack based buffer
1881 overflows (that need to overwrite this return address) now also
1882 overwrite the canary, which gets detected and the attack is then
1883 neutralized via a kernel panic.
1884 This feature requires gcc version 4.2 or above.
1885
eff8d644
SS
1886config XEN_DOM0
1887 def_bool y
1888 depends on XEN
1889
1890config XEN
1891 bool "Xen guest support on ARM (EXPERIMENTAL)"
d6f94fa0 1892 depends on ARM && OF
f880b67d 1893 depends on CPU_V7 && !CPU_V6
eff8d644
SS
1894 help
1895 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1896
1da177e4
LT
1897endmenu
1898
1899menu "Boot options"
1900
9eb8f674
GL
1901config USE_OF
1902 bool "Flattened Device Tree support"
b1b3f49c 1903 select IRQ_DOMAIN
9eb8f674
GL
1904 select OF
1905 select OF_EARLY_FLATTREE
1906 help
1907 Include support for flattened device tree machine descriptions.
1908
bd51e2f5
NP
1909config ATAGS
1910 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1911 default y
1912 help
1913 This is the traditional way of passing data to the kernel at boot
1914 time. If you are solely relying on the flattened device tree (or
1915 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1916 to remove ATAGS support from your kernel binary. If unsure,
1917 leave this to y.
1918
1919config DEPRECATED_PARAM_STRUCT
1920 bool "Provide old way to pass kernel parameters"
1921 depends on ATAGS
1922 help
1923 This was deprecated in 2001 and announced to live on for 5 years.
1924 Some old boot loaders still use this way.
1925
1da177e4
LT
1926# Compressed boot loader in ROM. Yes, we really want to ask about
1927# TEXT and BSS so we preserve their values in the config files.
1928config ZBOOT_ROM_TEXT
1929 hex "Compressed ROM boot loader base address"
1930 default "0"
1931 help
1932 The physical address at which the ROM-able zImage is to be
1933 placed in the target. Platforms which normally make use of
1934 ROM-able zImage formats normally set this to a suitable
1935 value in their defconfig file.
1936
1937 If ZBOOT_ROM is not enabled, this has no effect.
1938
1939config ZBOOT_ROM_BSS
1940 hex "Compressed ROM boot loader BSS address"
1941 default "0"
1942 help
f8c440b2
DF
1943 The base address of an area of read/write memory in the target
1944 for the ROM-able zImage which must be available while the
1945 decompressor is running. It must be large enough to hold the
1946 entire decompressed kernel plus an additional 128 KiB.
1947 Platforms which normally make use of ROM-able zImage formats
1948 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1949
1950 If ZBOOT_ROM is not enabled, this has no effect.
1951
1952config ZBOOT_ROM
1953 bool "Compressed boot loader in ROM/flash"
1954 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1955 help
1956 Say Y here if you intend to execute your compressed kernel image
1957 (zImage) directly from ROM or flash. If unsure, say N.
1958
090ab3ff
SH
1959choice
1960 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1961 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1962 default ZBOOT_ROM_NONE
1963 help
1964 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1965 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1966 kernel image to an MMC or SD card and boot the kernel straight
1967 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1968 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1969 rest the kernel image to RAM.
1970
1971config ZBOOT_ROM_NONE
1972 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1973 help
1974 Do not load image from SD or MMC
1975
f45b1149
SH
1976config ZBOOT_ROM_MMCIF
1977 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1978 help
090ab3ff
SH
1979 Load image from MMCIF hardware block.
1980
1981config ZBOOT_ROM_SH_MOBILE_SDHI
1982 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1983 help
1984 Load image from SDHI hardware block
1985
1986endchoice
f45b1149 1987
e2a6a3aa
JB
1988config ARM_APPENDED_DTB
1989 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
d6f94fa0 1990 depends on OF && !ZBOOT_ROM
e2a6a3aa
JB
1991 help
1992 With this option, the boot code will look for a device tree binary
1993 (DTB) appended to zImage
1994 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1995
1996 This is meant as a backward compatibility convenience for those
1997 systems with a bootloader that can't be upgraded to accommodate
1998 the documented boot protocol using a device tree.
1999
2000 Beware that there is very little in terms of protection against
2001 this option being confused by leftover garbage in memory that might
2002 look like a DTB header after a reboot if no actual DTB is appended
2003 to zImage. Do not leave this option active in a production kernel
2004 if you don't intend to always append a DTB. Proper passing of the
2005 location into r2 of a bootloader provided DTB is always preferable
2006 to this option.
2007
b90b9a38
NP
2008config ARM_ATAG_DTB_COMPAT
2009 bool "Supplement the appended DTB with traditional ATAG information"
2010 depends on ARM_APPENDED_DTB
2011 help
2012 Some old bootloaders can't be updated to a DTB capable one, yet
2013 they provide ATAGs with memory configuration, the ramdisk address,
2014 the kernel cmdline string, etc. Such information is dynamically
2015 provided by the bootloader and can't always be stored in a static
2016 DTB. To allow a device tree enabled kernel to be used with such
2017 bootloaders, this option allows zImage to extract the information
2018 from the ATAG list and store it at run time into the appended DTB.
2019
d0f34a11
GR
2020choice
2021 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2022 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2023
2024config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2025 bool "Use bootloader kernel arguments if available"
2026 help
2027 Uses the command-line options passed by the boot loader instead of
2028 the device tree bootargs property. If the boot loader doesn't provide
2029 any, the device tree bootargs property will be used.
2030
2031config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2032 bool "Extend with bootloader kernel arguments"
2033 help
2034 The command-line arguments provided by the boot loader will be
2035 appended to the the device tree bootargs property.
2036
2037endchoice
2038
1da177e4
LT
2039config CMDLINE
2040 string "Default kernel command string"
2041 default ""
2042 help
2043 On some architectures (EBSA110 and CATS), there is currently no way
2044 for the boot loader to pass arguments to the kernel. For these
2045 architectures, you should supply some command-line options at build
2046 time by entering them here. As a minimum, you should specify the
2047 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2048
4394c124
VB
2049choice
2050 prompt "Kernel command line type" if CMDLINE != ""
2051 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2052 depends on ATAGS
4394c124
VB
2053
2054config CMDLINE_FROM_BOOTLOADER
2055 bool "Use bootloader kernel arguments if available"
2056 help
2057 Uses the command-line options passed by the boot loader. If
2058 the boot loader doesn't provide any, the default kernel command
2059 string provided in CMDLINE will be used.
2060
2061config CMDLINE_EXTEND
2062 bool "Extend bootloader kernel arguments"
2063 help
2064 The command-line arguments provided by the boot loader will be
2065 appended to the default kernel command string.
2066
92d2040d
AH
2067config CMDLINE_FORCE
2068 bool "Always use the default kernel command string"
92d2040d
AH
2069 help
2070 Always use the default kernel command string, even if the boot
2071 loader passes other arguments to the kernel.
2072 This is useful if you cannot or don't want to change the
2073 command-line options your boot loader passes to the kernel.
4394c124 2074endchoice
92d2040d 2075
1da177e4
LT
2076config XIP_KERNEL
2077 bool "Kernel Execute-In-Place from ROM"
387798b3 2078 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2079 help
2080 Execute-In-Place allows the kernel to run from non-volatile storage
2081 directly addressable by the CPU, such as NOR flash. This saves RAM
2082 space since the text section of the kernel is not loaded from flash
2083 to RAM. Read-write sections, such as the data section and stack,
2084 are still copied to RAM. The XIP kernel is not compressed since
2085 it has to run directly from flash, so it will take more space to
2086 store it. The flash address used to link the kernel object files,
2087 and for storing it, is configuration dependent. Therefore, if you
2088 say Y here, you must know the proper physical address where to
2089 store the kernel image depending on your own flash memory usage.
2090
2091 Also note that the make target becomes "make xipImage" rather than
2092 "make zImage" or "make Image". The final kernel binary to put in
2093 ROM memory will be arch/arm/boot/xipImage.
2094
2095 If unsure, say N.
2096
2097config XIP_PHYS_ADDR
2098 hex "XIP Kernel Physical Location"
2099 depends on XIP_KERNEL
2100 default "0x00080000"
2101 help
2102 This is the physical address in your flash memory the kernel will
2103 be linked for and stored to. This address is dependent on your
2104 own flash usage.
2105
c587e4a6
RP
2106config KEXEC
2107 bool "Kexec system call (EXPERIMENTAL)"
d6f94fa0 2108 depends on (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2109 help
2110 kexec is a system call that implements the ability to shutdown your
2111 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2112 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2113 you can start any kernel with it, not just Linux.
2114
2115 It is an ongoing process to be certain the hardware in a machine
2116 is properly shutdown, so do not be surprised if this code does not
2117 initially work for you. It may help to enable device hotplugging
2118 support.
2119
4cd9d6f7
RP
2120config ATAGS_PROC
2121 bool "Export atags in procfs"
bd51e2f5 2122 depends on ATAGS && KEXEC
b98d7291 2123 default y
4cd9d6f7
RP
2124 help
2125 Should the atags used to boot the kernel be exported in an "atags"
2126 file in procfs. Useful with kexec.
2127
cb5d39b3
MW
2128config CRASH_DUMP
2129 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2130 help
2131 Generate crash dump after being started by kexec. This should
2132 be normally only set in special crash dump kernels which are
2133 loaded in the main kernel with kexec-tools into a specially
2134 reserved region and then later executed after a crash by
2135 kdump/kexec. The crash dump kernel must be compiled to a
2136 memory address not used by the main kernel
2137
2138 For more details see Documentation/kdump/kdump.txt
2139
e69edc79
EM
2140config AUTO_ZRELADDR
2141 bool "Auto calculation of the decompressed kernel image address"
2142 depends on !ZBOOT_ROM && !ARCH_U300
2143 help
2144 ZRELADDR is the physical address where the decompressed kernel
2145 image will be placed. If AUTO_ZRELADDR is selected, the address
2146 will be determined at run-time by masking the current IP with
2147 0xf8000000. This assumes the zImage being placed in the first 128MB
2148 from start of memory.
2149
1da177e4
LT
2150endmenu
2151
ac9d7efc 2152menu "CPU Power Management"
1da177e4 2153
89c52ed4 2154if ARCH_HAS_CPUFREQ
1da177e4
LT
2155
2156source "drivers/cpufreq/Kconfig"
2157
64f102b6
YS
2158config CPU_FREQ_IMX
2159 tristate "CPUfreq driver for i.MX CPUs"
2160 depends on ARCH_MXC && CPU_FREQ
f637c4c9 2161 select CPU_FREQ_TABLE
64f102b6
YS
2162 help
2163 This enables the CPUfreq driver for i.MX CPUs.
2164
1da177e4
LT
2165config CPU_FREQ_SA1100
2166 bool
1da177e4
LT
2167
2168config CPU_FREQ_SA1110
2169 bool
1da177e4
LT
2170
2171config CPU_FREQ_INTEGRATOR
2172 tristate "CPUfreq driver for ARM Integrator CPUs"
2173 depends on ARCH_INTEGRATOR && CPU_FREQ
2174 default y
2175 help
2176 This enables the CPUfreq driver for ARM Integrator CPUs.
2177
2178 For details, take a look at <file:Documentation/cpu-freq>.
2179
2180 If in doubt, say Y.
2181
9e2697ff
RK
2182config CPU_FREQ_PXA
2183 bool
2184 depends on CPU_FREQ && ARCH_PXA && PXA25x
2185 default y
2186 select CPU_FREQ_DEFAULT_GOV_USERSPACE
b1b3f49c 2187 select CPU_FREQ_TABLE
9e2697ff 2188
9d56c02a
BD
2189config CPU_FREQ_S3C
2190 bool
2191 help
2192 Internal configuration node for common cpufreq on Samsung SoC
2193
2194config CPU_FREQ_S3C24XX
4a50bfe3 2195 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
d6f94fa0 2196 depends on ARCH_S3C24XX && CPU_FREQ
9d56c02a
BD
2197 select CPU_FREQ_S3C
2198 help
2199 This enables the CPUfreq driver for the Samsung S3C24XX family
2200 of CPUs.
2201
2202 For details, take a look at <file:Documentation/cpu-freq>.
2203
2204 If in doubt, say N.
2205
2206config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2207 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
d6f94fa0 2208 depends on CPU_FREQ_S3C24XX
9d56c02a
BD
2209 help
2210 Compile in support for changing the PLL frequency from the
2211 S3C24XX series CPUfreq driver. The PLL takes time to settle
2212 after a frequency change, so by default it is not enabled.
2213
2214 This also means that the PLL tables for the selected CPU(s) will
2215 be built which may increase the size of the kernel image.
2216
2217config CPU_FREQ_S3C24XX_DEBUG
2218 bool "Debug CPUfreq Samsung driver core"
2219 depends on CPU_FREQ_S3C24XX
2220 help
2221 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2222
2223config CPU_FREQ_S3C24XX_IODEBUG
2224 bool "Debug CPUfreq Samsung driver IO timing"
2225 depends on CPU_FREQ_S3C24XX
2226 help
2227 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2228
e6d197a6
BD
2229config CPU_FREQ_S3C24XX_DEBUGFS
2230 bool "Export debugfs for CPUFreq"
2231 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2232 help
2233 Export status information via debugfs.
2234
1da177e4
LT
2235endif
2236
ac9d7efc
RK
2237source "drivers/cpuidle/Kconfig"
2238
2239endmenu
2240
1da177e4
LT
2241menu "Floating point emulation"
2242
2243comment "At least one emulation must be selected"
2244
2245config FPE_NWFPE
2246 bool "NWFPE math emulation"
593c252a 2247 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2248 ---help---
2249 Say Y to include the NWFPE floating point emulator in the kernel.
2250 This is necessary to run most binaries. Linux does not currently
2251 support floating point hardware so you need to say Y here even if
2252 your machine has an FPA or floating point co-processor podule.
2253
2254 You may say N here if you are going to load the Acorn FPEmulator
2255 early in the bootup.
2256
2257config FPE_NWFPE_XP
2258 bool "Support extended precision"
bedf142b 2259 depends on FPE_NWFPE
1da177e4
LT
2260 help
2261 Say Y to include 80-bit support in the kernel floating-point
2262 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2263 Note that gcc does not generate 80-bit operations by default,
2264 so in most cases this option only enlarges the size of the
2265 floating point emulator without any good reason.
2266
2267 You almost surely want to say N here.
2268
2269config FPE_FASTFPE
2270 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2271 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2272 ---help---
2273 Say Y here to include the FAST floating point emulator in the kernel.
2274 This is an experimental much faster emulator which now also has full
2275 precision for the mantissa. It does not support any exceptions.
2276 It is very simple, and approximately 3-6 times faster than NWFPE.
2277
2278 It should be sufficient for most programs. It may be not suitable
2279 for scientific calculations, but you have to check this for yourself.
2280 If you do not feel you need a faster FP emulation you should better
2281 choose NWFPE.
2282
2283config VFP
2284 bool "VFP-format floating point maths"
e399b1a4 2285 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2286 help
2287 Say Y to include VFP support code in the kernel. This is needed
2288 if your hardware includes a VFP unit.
2289
2290 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2291 release notes and additional status information.
2292
2293 Say N if your target does not have VFP hardware.
2294
25ebee02
CM
2295config VFPv3
2296 bool
2297 depends on VFP
2298 default y if CPU_V7
2299
b5872db4
CM
2300config NEON
2301 bool "Advanced SIMD (NEON) Extension support"
2302 depends on VFPv3 && CPU_V7
2303 help
2304 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2305 Extension.
2306
1da177e4
LT
2307endmenu
2308
2309menu "Userspace binary formats"
2310
2311source "fs/Kconfig.binfmt"
2312
2313config ARTHUR
2314 tristate "RISC OS personality"
704bdda0 2315 depends on !AEABI
1da177e4
LT
2316 help
2317 Say Y here to include the kernel code necessary if you want to run
2318 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2319 experimental; if this sounds frightening, say N and sleep in peace.
2320 You can also say M here to compile this support as a module (which
2321 will be called arthur).
2322
2323endmenu
2324
2325menu "Power management options"
2326
eceab4ac 2327source "kernel/power/Kconfig"
1da177e4 2328
f4cb5700 2329config ARCH_SUSPEND_POSSIBLE
4b1082ca 2330 depends on !ARCH_S5PC100
6a786182 2331 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2332 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2333 def_bool y
2334
15e0d9e3
AB
2335config ARM_CPU_SUSPEND
2336 def_bool PM_SLEEP
2337
1da177e4
LT
2338endmenu
2339
d5950b43
SR
2340source "net/Kconfig"
2341
ac25150f 2342source "drivers/Kconfig"
1da177e4
LT
2343
2344source "fs/Kconfig"
2345
1da177e4
LT
2346source "arch/arm/Kconfig.debug"
2347
2348source "security/Kconfig"
2349
2350source "crypto/Kconfig"
2351
2352source "lib/Kconfig"
749cf76c
CD
2353
2354source "arch/arm/kvm/Kconfig"