MAINTAINERS: add Konrad as the SWIOTLB maintainer
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
7563bbf8 4 select ARCH_HAVE_CUSTOM_GPIO_H
e17c6d56 5 select HAVE_AOUT
24056f52 6 select HAVE_DMA_API_DEBUG
d0ee9f40 7 select HAVE_IDE if PCI || ISA || PCMCIA
2dc6a016 8 select HAVE_DMA_ATTRS
e092705b 9 select HAVE_DMA_CONTIGUOUS if MMU
2778f620 10 select HAVE_MEMBLOCK
12b824fb 11 select RTC_LIB
75e7153a 12 select SYS_SUPPORTS_APM_EMULATION
a41297a0 13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
7463449b 14 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
fe166148 15 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 16 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 17 select HAVE_ARCH_KGDB
0693bf68 18 select HAVE_ARCH_TRACEHOOK
1f66e06f 19 select HAVE_SYSCALL_TRACEPOINTS
856bc356 20 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 21 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 22 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
23 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
24 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 25 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 26 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 27 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
28 select HAVE_KERNEL_GZIP
29 select HAVE_KERNEL_LZO
6e8699f7 30 select HAVE_KERNEL_LZMA
a7f464f3 31 select HAVE_KERNEL_XZ
e360adbe 32 select HAVE_IRQ_WORK
7ada189f
JI
33 select HAVE_PERF_EVENTS
34 select PERF_USE_VMALLOC
e513f8bf 35 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 36 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 37 select HAVE_C_RECORDMCOUNT
e2a93ecc 38 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
39 select HARDIRQS_SW_RESEND
40 select GENERIC_IRQ_PROBE
25a5662a 41 select GENERIC_IRQ_SHOW
c1d7e01d 42 select ARCH_WANT_IPC_PARSE_VERSION
d4aa8b15 43 select HARDIRQS_SW_RESEND
1fb90263 44 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 45 select GENERIC_PCI_IOMAP
e47b65b0 46 select HAVE_BPF_JIT
84ec6d57 47 select GENERIC_SMP_IDLE_THREAD
3d92a71a
AMG
48 select KTIME_SCALAR
49 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
8c56cc8b
WD
50 select GENERIC_STRNCPY_FROM_USER
51 select GENERIC_STRNLEN_USER
b9a50f74 52 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
1da177e4
LT
53 help
54 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 55 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 56 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 57 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
58 Europe. There is an ARM Linux project with a web page at
59 <http://www.arm.linux.org.uk/>.
60
74facffe
RK
61config ARM_HAS_SG_CHAIN
62 bool
63
4ce63fcd
MS
64config NEED_SG_DMA_LENGTH
65 bool
66
67config ARM_DMA_USE_IOMMU
68 select NEED_SG_DMA_LENGTH
69 select ARM_HAS_SG_CHAIN
70 bool
71
1a189b97
RK
72config HAVE_PWM
73 bool
74
0b05da72
HUK
75config MIGHT_HAVE_PCI
76 bool
77
75e7153a
RB
78config SYS_SUPPORTS_APM_EMULATION
79 bool
80
0a938b97
DB
81config GENERIC_GPIO
82 bool
0a938b97 83
bc581770
LW
84config HAVE_TCM
85 bool
86 select GENERIC_ALLOCATOR
87
e119bfff
RK
88config HAVE_PROC_CPU
89 bool
90
5ea81769
AV
91config NO_IOPORT
92 bool
5ea81769 93
1da177e4
LT
94config EISA
95 bool
96 ---help---
97 The Extended Industry Standard Architecture (EISA) bus was
98 developed as an open alternative to the IBM MicroChannel bus.
99
100 The EISA bus provided some of the features of the IBM MicroChannel
101 bus while maintaining backward compatibility with cards made for
102 the older ISA bus. The EISA bus saw limited use between 1988 and
103 1995 when it was made obsolete by the PCI bus.
104
105 Say Y here if you are building a kernel for an EISA-based machine.
106
107 Otherwise, say N.
108
109config SBUS
110 bool
111
f16fb1ec
RK
112config STACKTRACE_SUPPORT
113 bool
114 default y
115
f76e9154
NP
116config HAVE_LATENCYTOP_SUPPORT
117 bool
118 depends on !SMP
119 default y
120
f16fb1ec
RK
121config LOCKDEP_SUPPORT
122 bool
123 default y
124
7ad1bcb2
RK
125config TRACE_IRQFLAGS_SUPPORT
126 bool
127 default y
128
1da177e4
LT
129config RWSEM_GENERIC_SPINLOCK
130 bool
131 default y
132
133config RWSEM_XCHGADD_ALGORITHM
134 bool
135
f0d1b0b3
DH
136config ARCH_HAS_ILOG2_U32
137 bool
f0d1b0b3
DH
138
139config ARCH_HAS_ILOG2_U64
140 bool
f0d1b0b3 141
89c52ed4
BD
142config ARCH_HAS_CPUFREQ
143 bool
144 help
145 Internal node to signify that the ARCH has CPUFREQ support
146 and that the relevant menu configurations are displayed for
147 it.
148
b89c3b16
AM
149config GENERIC_HWEIGHT
150 bool
151 default y
152
1da177e4
LT
153config GENERIC_CALIBRATE_DELAY
154 bool
155 default y
156
a08b6b79
AV
157config ARCH_MAY_HAVE_PC_FDC
158 bool
159
5ac6da66
CL
160config ZONE_DMA
161 bool
5ac6da66 162
ccd7ab7f
FT
163config NEED_DMA_MAP_STATE
164 def_bool y
165
58af4a24
RH
166config ARCH_HAS_DMA_SET_COHERENT_MASK
167 bool
168
1da177e4
LT
169config GENERIC_ISA_DMA
170 bool
171
1da177e4
LT
172config FIQ
173 bool
174
13a5045d
RH
175config NEED_RET_TO_USER
176 bool
177
034d2f5a
AV
178config ARCH_MTD_XIP
179 bool
180
c760fc19
HC
181config VECTORS_BASE
182 hex
6afd6fae 183 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
184 default DRAM_BASE if REMAP_VECTORS_TO_RAM
185 default 0x00000000
186 help
187 The base address of exception vectors.
188
dc21af99 189config ARM_PATCH_PHYS_VIRT
c1becedc
RK
190 bool "Patch physical to virtual translations at runtime" if EMBEDDED
191 default y
b511d75d 192 depends on !XIP_KERNEL && MMU
dc21af99
RK
193 depends on !ARCH_REALVIEW || !SPARSEMEM
194 help
111e9a5c
RK
195 Patch phys-to-virt and virt-to-phys translation functions at
196 boot and module load time according to the position of the
197 kernel in system memory.
dc21af99 198
111e9a5c 199 This can only be used with non-XIP MMU kernels where the base
daece596 200 of physical memory is at a 16MB boundary.
dc21af99 201
c1becedc
RK
202 Only disable this option if you know that you do not require
203 this feature (eg, building a kernel for a single machine) and
204 you need to shrink the kernel to the minimal size.
dc21af99 205
01464226
RH
206config NEED_MACH_GPIO_H
207 bool
208 help
209 Select this when mach/gpio.h is required to provide special
210 definitions for this platform. The need for mach/gpio.h should
211 be avoided when possible.
212
c334bc15
RH
213config NEED_MACH_IO_H
214 bool
215 help
216 Select this when mach/io.h is required to provide special
217 definitions for this platform. The need for mach/io.h should
218 be avoided when possible.
219
0cdc8b92 220config NEED_MACH_MEMORY_H
1b9f95f8
NP
221 bool
222 help
0cdc8b92
NP
223 Select this when mach/memory.h is required to provide special
224 definitions for this platform. The need for mach/memory.h should
225 be avoided when possible.
dc21af99 226
1b9f95f8 227config PHYS_OFFSET
974c0724 228 hex "Physical address of main memory" if MMU
0cdc8b92 229 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 230 default DRAM_BASE if !MMU
111e9a5c 231 help
1b9f95f8
NP
232 Please provide the physical address corresponding to the
233 location of main memory in your system.
cada3c08 234
87e040b6
SG
235config GENERIC_BUG
236 def_bool y
237 depends on BUG
238
1da177e4
LT
239source "init/Kconfig"
240
dc52ddc0
MH
241source "kernel/Kconfig.freezer"
242
1da177e4
LT
243menu "System Type"
244
3c427975
HC
245config MMU
246 bool "MMU-based Paged Memory Management Support"
247 default y
248 help
249 Select if you want MMU-based virtualised addressing space
250 support by paged memory management. If unsure, say 'Y'.
251
ccf50e23
RK
252#
253# The "ARM system type" choice list is ordered alphabetically by option
254# text. Please add new entries in the option alphabetic order.
255#
1da177e4
LT
256choice
257 prompt "ARM system type"
387798b3 258 default ARCH_MULTIPLATFORM
1da177e4 259
387798b3
RH
260config ARCH_MULTIPLATFORM
261 bool "Allow multiple platforms to be selected"
262 select ARM_PATCH_PHYS_VIRT
263 select AUTO_ZRELADDR
66314223 264 select COMMON_CLK
387798b3 265 select MULTI_IRQ_HANDLER
66314223
DN
266 select SPARSE_IRQ
267 select USE_OF
387798b3 268 depends on MMU
66314223 269
4af6fee1
DS
270config ARCH_INTEGRATOR
271 bool "ARM Ltd. Integrator family"
272 select ARM_AMBA
89c52ed4 273 select ARCH_HAS_CPUFREQ
a613163d 274 select COMMON_CLK
f9a6aa43 275 select COMMON_CLK_VERSATILE
9904f793 276 select HAVE_TCM
c5a0adb5 277 select ICST
13edd86d 278 select GENERIC_CLOCKEVENTS
f4b8b319 279 select PLAT_VERSATILE
c41b16f8 280 select PLAT_VERSATILE_FPGA_IRQ
0cdc8b92 281 select NEED_MACH_MEMORY_H
695436e3 282 select SPARSE_IRQ
3108e6ab 283 select MULTI_IRQ_HANDLER
4af6fee1
DS
284 help
285 Support for ARM's Integrator platform.
286
287config ARCH_REALVIEW
288 bool "ARM Ltd. RealView family"
289 select ARM_AMBA
f9a6aa43
LW
290 select COMMON_CLK
291 select COMMON_CLK_VERSATILE
c5a0adb5 292 select ICST
ae30ceac 293 select GENERIC_CLOCKEVENTS
eb7fffa3 294 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 295 select PLAT_VERSATILE
3cb5ee49 296 select PLAT_VERSATILE_CLCD
e3887714 297 select ARM_TIMER_SP804
b56ba8aa 298 select GPIO_PL061 if GPIOLIB
0cdc8b92 299 select NEED_MACH_MEMORY_H
4af6fee1
DS
300 help
301 This enables support for ARM Ltd RealView boards.
302
303config ARCH_VERSATILE
304 bool "ARM Ltd. Versatile family"
305 select ARM_AMBA
306 select ARM_VIC
6d803ba7 307 select CLKDEV_LOOKUP
aa3831cf 308 select HAVE_MACH_CLKDEV
c5a0adb5 309 select ICST
89df1272 310 select GENERIC_CLOCKEVENTS
bbeddc43 311 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 312 select PLAT_VERSATILE
56a34b03 313 select PLAT_VERSATILE_CLOCK
3414ba8c 314 select PLAT_VERSATILE_CLCD
c41b16f8 315 select PLAT_VERSATILE_FPGA_IRQ
e3887714 316 select ARM_TIMER_SP804
4af6fee1
DS
317 help
318 This enables support for ARM Ltd Versatile board.
319
8fc5ffa0
AV
320config ARCH_AT91
321 bool "Atmel AT91"
f373e8c0 322 select ARCH_REQUIRE_GPIOLIB
93686ae8 323 select HAVE_CLK
bd602995 324 select CLKDEV_LOOKUP
e261501d 325 select IRQ_DOMAIN
01464226 326 select NEED_MACH_GPIO_H
1ac02d79 327 select NEED_MACH_IO_H if PCCARD
4af6fee1 328 help
929e994f
NF
329 This enables support for systems based on Atmel
330 AT91RM9200 and AT91SAM9* processors.
4af6fee1 331
ec9653b8
SA
332config ARCH_BCM2835
333 bool "Broadcom BCM2835 family"
334 select ARCH_WANT_OPTIONAL_GPIOLIB
335 select ARM_AMBA
336 select ARM_ERRATA_411920
337 select ARM_TIMER_SP804
338 select CLKDEV_LOOKUP
339 select COMMON_CLK
340 select CPU_V6
341 select GENERIC_CLOCKEVENTS
342 select MULTI_IRQ_HANDLER
343 select SPARSE_IRQ
344 select USE_OF
345 help
346 This enables support for the Broadcom BCM2835 SoC. This SoC is
347 use in the Raspberry Pi, and Roku 2 devices.
348
1da177e4 349config ARCH_CLPS711X
0e2fce59 350 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
c750815e 351 select CPU_ARM720T
5cfc8ee0 352 select ARCH_USES_GETTIMEOFFSET
61ae48c3
AS
353 select COMMON_CLK
354 select CLKDEV_LOOKUP
0cdc8b92 355 select NEED_MACH_MEMORY_H
f999b8bd 356 help
0e2fce59 357 Support for Cirrus Logic 711x/721x/731x based boards.
1da177e4 358
d94f944e
AV
359config ARCH_CNS3XXX
360 bool "Cavium Networks CNS3XXX family"
00d2711d 361 select CPU_V6K
d94f944e
AV
362 select GENERIC_CLOCKEVENTS
363 select ARM_GIC
ce5ea9f3 364 select MIGHT_HAVE_CACHE_L2X0
0b05da72 365 select MIGHT_HAVE_PCI
5f32f7a0 366 select PCI_DOMAINS if PCI
d94f944e
AV
367 help
368 Support for Cavium Networks CNS3XXX platform.
369
788c9700
RK
370config ARCH_GEMINI
371 bool "Cortina Systems Gemini"
372 select CPU_FA526
788c9700 373 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 374 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
375 help
376 Support for the Cortina Systems Gemini family SoCs
377
156a0997
BS
378config ARCH_SIRF
379 bool "CSR SiRF"
3a6cb8ce 380 select NO_IOPORT
f6387092 381 select ARCH_REQUIRE_GPIOLIB
3a6cb8ce 382 select GENERIC_CLOCKEVENTS
198678b0 383 select COMMON_CLK
3a6cb8ce 384 select GENERIC_IRQ_CHIP
ce5ea9f3 385 select MIGHT_HAVE_CACHE_L2X0
cbd8d842
BS
386 select PINCTRL
387 select PINCTRL_SIRF
3a6cb8ce 388 select USE_OF
3a6cb8ce 389 help
156a0997 390 Support for CSR SiRFprimaII/Marco/Polo platforms
3a6cb8ce 391
1da177e4
LT
392config ARCH_EBSA110
393 bool "EBSA-110"
c750815e 394 select CPU_SA110
f7e68bbf 395 select ISA
c5eb2a2b 396 select NO_IOPORT
5cfc8ee0 397 select ARCH_USES_GETTIMEOFFSET
c334bc15 398 select NEED_MACH_IO_H
0cdc8b92 399 select NEED_MACH_MEMORY_H
1da177e4
LT
400 help
401 This is an evaluation board for the StrongARM processor available
f6c8965a 402 from Digital. It has limited hardware on-board, including an
1da177e4
LT
403 Ethernet interface, two PCMCIA sockets, two serial ports and a
404 parallel port.
405
e7736d47
LB
406config ARCH_EP93XX
407 bool "EP93xx-based"
c750815e 408 select CPU_ARM920T
e7736d47
LB
409 select ARM_AMBA
410 select ARM_VIC
6d803ba7 411 select CLKDEV_LOOKUP
7444a72e 412 select ARCH_REQUIRE_GPIOLIB
eb33575c 413 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 414 select ARCH_USES_GETTIMEOFFSET
5725aeae 415 select NEED_MACH_MEMORY_H
e7736d47
LB
416 help
417 This enables support for the Cirrus EP93xx series of CPUs.
418
1da177e4
LT
419config ARCH_FOOTBRIDGE
420 bool "FootBridge"
c750815e 421 select CPU_SA110
1da177e4 422 select FOOTBRIDGE
4e8d7637 423 select GENERIC_CLOCKEVENTS
d0ee9f40 424 select HAVE_IDE
8ef6e620 425 select NEED_MACH_IO_H if !MMU
0cdc8b92 426 select NEED_MACH_MEMORY_H
f999b8bd
MM
427 help
428 Support for systems based on the DC21285 companion chip
429 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 430
788c9700
RK
431config ARCH_MXC
432 bool "Freescale MXC/iMX-based"
788c9700 433 select GENERIC_CLOCKEVENTS
788c9700 434 select ARCH_REQUIRE_GPIOLIB
6d803ba7 435 select CLKDEV_LOOKUP
234b6ced 436 select CLKSRC_MMIO
8b6c44f1 437 select GENERIC_IRQ_CHIP
ffa2ea3f 438 select MULTI_IRQ_HANDLER
8842a9e2 439 select SPARSE_IRQ
3e62af82 440 select USE_OF
788c9700
RK
441 help
442 Support for Freescale MXC/iMX-based family of processors
443
1d3f33d5
SG
444config ARCH_MXS
445 bool "Freescale MXS-based"
446 select GENERIC_CLOCKEVENTS
447 select ARCH_REQUIRE_GPIOLIB
b9214b97 448 select CLKDEV_LOOKUP
5c61ddcf 449 select CLKSRC_MMIO
2664681f 450 select COMMON_CLK
6abda3e1 451 select HAVE_CLK_PREPARE
4e0a1b8c 452 select MULTI_IRQ_HANDLER
a0f5e363 453 select PINCTRL
c2668206 454 select SPARSE_IRQ
6c4d4efb 455 select USE_OF
1d3f33d5
SG
456 help
457 Support for Freescale MXS-based family of processors
458
4af6fee1
DS
459config ARCH_NETX
460 bool "Hilscher NetX based"
234b6ced 461 select CLKSRC_MMIO
c750815e 462 select CPU_ARM926T
4af6fee1 463 select ARM_VIC
2fcfe6b8 464 select GENERIC_CLOCKEVENTS
f999b8bd 465 help
4af6fee1
DS
466 This enables support for systems based on the Hilscher NetX Soc
467
468config ARCH_H720X
469 bool "Hynix HMS720x-based"
c750815e 470 select CPU_ARM720T
4af6fee1 471 select ISA_DMA_API
5cfc8ee0 472 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
473 help
474 This enables support for systems based on the Hynix HMS720x
475
3b938be6
RK
476config ARCH_IOP13XX
477 bool "IOP13xx-based"
478 depends on MMU
c750815e 479 select CPU_XSC3
3b938be6
RK
480 select PLAT_IOP
481 select PCI
482 select ARCH_SUPPORTS_MSI
8d5796d2 483 select VMSPLIT_1G
0cdc8b92 484 select NEED_MACH_MEMORY_H
13a5045d 485 select NEED_RET_TO_USER
3b938be6
RK
486 help
487 Support for Intel's IOP13XX (XScale) family of processors.
488
3f7e5815
LB
489config ARCH_IOP32X
490 bool "IOP32x-based"
a4f7e763 491 depends on MMU
c750815e 492 select CPU_XSCALE
01464226 493 select NEED_MACH_GPIO_H
c334bc15 494 select NEED_MACH_IO_H
13a5045d 495 select NEED_RET_TO_USER
7ae1f7ec 496 select PLAT_IOP
f7e68bbf 497 select PCI
bb2b180c 498 select ARCH_REQUIRE_GPIOLIB
f999b8bd 499 help
3f7e5815
LB
500 Support for Intel's 80219 and IOP32X (XScale) family of
501 processors.
502
503config ARCH_IOP33X
504 bool "IOP33x-based"
505 depends on MMU
c750815e 506 select CPU_XSCALE
01464226 507 select NEED_MACH_GPIO_H
c334bc15 508 select NEED_MACH_IO_H
13a5045d 509 select NEED_RET_TO_USER
7ae1f7ec 510 select PLAT_IOP
3f7e5815 511 select PCI
bb2b180c 512 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
513 help
514 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 515
3b938be6
RK
516config ARCH_IXP4XX
517 bool "IXP4xx-based"
a4f7e763 518 depends on MMU
58af4a24 519 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 520 select CLKSRC_MMIO
c750815e 521 select CPU_XSCALE
9dde0ae3 522 select ARCH_REQUIRE_GPIOLIB
3b938be6 523 select GENERIC_CLOCKEVENTS
0b05da72 524 select MIGHT_HAVE_PCI
c334bc15 525 select NEED_MACH_IO_H
485bdde7 526 select DMABOUNCE if PCI
c4713074 527 help
3b938be6 528 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 529
edabd38e
SB
530config ARCH_DOVE
531 bool "Marvell Dove"
7b769bb3 532 select CPU_V7
edabd38e 533 select ARCH_REQUIRE_GPIOLIB
edabd38e 534 select GENERIC_CLOCKEVENTS
0f81bd43 535 select MIGHT_HAVE_PCI
abcda1dc 536 select PLAT_ORION_LEGACY
0f81bd43 537 select USB_ARCH_HAS_EHCI
edabd38e
SB
538 help
539 Support for the Marvell Dove SoC 88AP510
540
651c74c7
SB
541config ARCH_KIRKWOOD
542 bool "Marvell Kirkwood"
c750815e 543 select CPU_FEROCEON
651c74c7 544 select PCI
a8865655 545 select ARCH_REQUIRE_GPIOLIB
651c74c7 546 select GENERIC_CLOCKEVENTS
abcda1dc 547 select PLAT_ORION_LEGACY
651c74c7
SB
548 help
549 Support for the following Marvell Kirkwood series SoCs:
550 88F6180, 88F6192 and 88F6281.
551
40805949
KW
552config ARCH_LPC32XX
553 bool "NXP LPC32XX"
234b6ced 554 select CLKSRC_MMIO
40805949
KW
555 select CPU_ARM926T
556 select ARCH_REQUIRE_GPIOLIB
557 select HAVE_IDE
558 select ARM_AMBA
559 select USB_ARCH_HAS_OHCI
6d803ba7 560 select CLKDEV_LOOKUP
40805949 561 select GENERIC_CLOCKEVENTS
f5c42271 562 select USE_OF
c49a1830 563 select HAVE_PWM
40805949
KW
564 help
565 Support for the NXP LPC32XX family of processors
566
794d15b2
SS
567config ARCH_MV78XX0
568 bool "Marvell MV78xx0"
c750815e 569 select CPU_FEROCEON
794d15b2 570 select PCI
a8865655 571 select ARCH_REQUIRE_GPIOLIB
794d15b2 572 select GENERIC_CLOCKEVENTS
abcda1dc 573 select PLAT_ORION_LEGACY
794d15b2
SS
574 help
575 Support for the following Marvell MV78xx0 series SoCs:
576 MV781x0, MV782x0.
577
9dd0b194 578config ARCH_ORION5X
585cf175
TP
579 bool "Marvell Orion"
580 depends on MMU
c750815e 581 select CPU_FEROCEON
038ee083 582 select PCI
a8865655 583 select ARCH_REQUIRE_GPIOLIB
51cbff1d 584 select GENERIC_CLOCKEVENTS
abcda1dc 585 select PLAT_ORION_LEGACY
585cf175 586 help
9dd0b194 587 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 588 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 589 Orion-2 (5281), Orion-1-90 (6183).
585cf175 590
788c9700 591config ARCH_MMP
2f7e8fae 592 bool "Marvell PXA168/910/MMP2"
788c9700 593 depends on MMU
788c9700 594 select ARCH_REQUIRE_GPIOLIB
6d803ba7 595 select CLKDEV_LOOKUP
788c9700 596 select GENERIC_CLOCKEVENTS
157d2644 597 select GPIO_PXA
c24b3114 598 select IRQ_DOMAIN
788c9700 599 select PLAT_PXA
0bd86961 600 select SPARSE_IRQ
3c7241bd 601 select GENERIC_ALLOCATOR
01464226 602 select NEED_MACH_GPIO_H
788c9700 603 help
2f7e8fae 604 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
605
606config ARCH_KS8695
607 bool "Micrel/Kendin KS8695"
608 select CPU_ARM922T
98830bc9 609 select ARCH_REQUIRE_GPIOLIB
0cdc8b92 610 select NEED_MACH_MEMORY_H
c7e783d6
LW
611 select CLKSRC_MMIO
612 select GENERIC_CLOCKEVENTS
788c9700
RK
613 help
614 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
615 System-on-Chip devices.
616
788c9700
RK
617config ARCH_W90X900
618 bool "Nuvoton W90X900 CPU"
619 select CPU_ARM926T
c52d3d68 620 select ARCH_REQUIRE_GPIOLIB
6d803ba7 621 select CLKDEV_LOOKUP
6fa5d5f7 622 select CLKSRC_MMIO
58b5369e 623 select GENERIC_CLOCKEVENTS
788c9700 624 help
a8bc4ead 625 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
626 At present, the w90x900 has been renamed nuc900, regarding
627 the ARM series product line, you can login the following
628 link address to know more.
629
630 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
631 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 632
c5f80065
EG
633config ARCH_TEGRA
634 bool "NVIDIA Tegra"
4073723a 635 select CLKDEV_LOOKUP
234b6ced 636 select CLKSRC_MMIO
c5f80065
EG
637 select GENERIC_CLOCKEVENTS
638 select GENERIC_GPIO
639 select HAVE_CLK
3b55658a 640 select HAVE_SMP
ce5ea9f3 641 select MIGHT_HAVE_CACHE_L2X0
7056d423 642 select ARCH_HAS_CPUFREQ
2c95b7e0 643 select USE_OF
92fe58f0 644 select COMMON_CLK
c5f80065
EG
645 help
646 This enables support for NVIDIA Tegra based systems (Tegra APX,
647 Tegra 6xx and Tegra 2 series).
648
1da177e4 649config ARCH_PXA
2c8086a5 650 bool "PXA2xx/PXA3xx-based"
a4f7e763 651 depends on MMU
034d2f5a 652 select ARCH_MTD_XIP
89c52ed4 653 select ARCH_HAS_CPUFREQ
6d803ba7 654 select CLKDEV_LOOKUP
234b6ced 655 select CLKSRC_MMIO
7444a72e 656 select ARCH_REQUIRE_GPIOLIB
981d0f39 657 select GENERIC_CLOCKEVENTS
157d2644 658 select GPIO_PXA
bd5ce433 659 select PLAT_PXA
6ac6b817 660 select SPARSE_IRQ
4e234cc0 661 select AUTO_ZRELADDR
8a97ae2f 662 select MULTI_IRQ_HANDLER
15e0d9e3 663 select ARM_CPU_SUSPEND if PM
d0ee9f40 664 select HAVE_IDE
01464226 665 select NEED_MACH_GPIO_H
f999b8bd 666 help
2c8086a5 667 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 668
788c9700
RK
669config ARCH_MSM
670 bool "Qualcomm MSM"
4b536b8d 671 select HAVE_CLK
49cbe786 672 select GENERIC_CLOCKEVENTS
923a081c 673 select ARCH_REQUIRE_GPIOLIB
bd32344a 674 select CLKDEV_LOOKUP
49cbe786 675 help
4b53eb4f
DW
676 Support for Qualcomm MSM/QSD based systems. This runs on the
677 apps processor of the MSM/QSD and depends on a shared memory
678 interface to the modem processor which runs the baseband
679 stack and controls some vital subsystems
680 (clock and power control, etc).
49cbe786 681
c793c1b0 682config ARCH_SHMOBILE
6d72ad35
PM
683 bool "Renesas SH-Mobile / R-Mobile"
684 select HAVE_CLK
5e93c6b4 685 select CLKDEV_LOOKUP
aa3831cf 686 select HAVE_MACH_CLKDEV
3b55658a 687 select HAVE_SMP
6d72ad35 688 select GENERIC_CLOCKEVENTS
ce5ea9f3 689 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
690 select NO_IOPORT
691 select SPARSE_IRQ
60f1435c 692 select MULTI_IRQ_HANDLER
e3e01091 693 select PM_GENERIC_DOMAINS if PM
0cdc8b92 694 select NEED_MACH_MEMORY_H
c793c1b0 695 help
6d72ad35 696 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 697
1da177e4
LT
698config ARCH_RPC
699 bool "RiscPC"
700 select ARCH_ACORN
701 select FIQ
a08b6b79 702 select ARCH_MAY_HAVE_PC_FDC
341eb781 703 select HAVE_PATA_PLATFORM
065909b9 704 select ISA_DMA_API
5ea81769 705 select NO_IOPORT
07f841b7 706 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 707 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 708 select HAVE_IDE
c334bc15 709 select NEED_MACH_IO_H
0cdc8b92 710 select NEED_MACH_MEMORY_H
1da177e4
LT
711 help
712 On the Acorn Risc-PC, Linux can support the internal IDE disk and
713 CD-ROM interface, serial and parallel port, and the floppy drive.
714
715config ARCH_SA1100
716 bool "SA1100-based"
234b6ced 717 select CLKSRC_MMIO
c750815e 718 select CPU_SA1100
f7e68bbf 719 select ISA
05944d74 720 select ARCH_SPARSEMEM_ENABLE
034d2f5a 721 select ARCH_MTD_XIP
89c52ed4 722 select ARCH_HAS_CPUFREQ
1937f5b9 723 select CPU_FREQ
3e238be2 724 select GENERIC_CLOCKEVENTS
4a8f8340 725 select CLKDEV_LOOKUP
7444a72e 726 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 727 select HAVE_IDE
01464226 728 select NEED_MACH_GPIO_H
0cdc8b92 729 select NEED_MACH_MEMORY_H
375dec92 730 select SPARSE_IRQ
f999b8bd
MM
731 help
732 Support for StrongARM 11x0 based boards.
1da177e4 733
b130d5c2
KK
734config ARCH_S3C24XX
735 bool "Samsung S3C24XX SoCs"
0a938b97 736 select GENERIC_GPIO
9d56c02a 737 select ARCH_HAS_CPUFREQ
9483a578 738 select HAVE_CLK
e83626f2 739 select CLKDEV_LOOKUP
5cfc8ee0 740 select ARCH_USES_GETTIMEOFFSET
20676c15 741 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
742 select HAVE_S3C_RTC if RTC_CLASS
743 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 744 select NEED_MACH_GPIO_H
c334bc15 745 select NEED_MACH_IO_H
1da177e4 746 help
b130d5c2
KK
747 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
748 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
749 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
750 Samsung SMDK2410 development board (and derivatives).
63b1f51b 751
a08ab637
BD
752config ARCH_S3C64XX
753 bool "Samsung S3C64XX"
89f1fa08 754 select PLAT_SAMSUNG
89f0ce72 755 select CPU_V6
89f0ce72 756 select ARM_VIC
a08ab637 757 select HAVE_CLK
6700397a 758 select HAVE_TCM
226e85f4 759 select CLKDEV_LOOKUP
89f0ce72 760 select NO_IOPORT
5cfc8ee0 761 select ARCH_USES_GETTIMEOFFSET
89c52ed4 762 select ARCH_HAS_CPUFREQ
89f0ce72
BD
763 select ARCH_REQUIRE_GPIOLIB
764 select SAMSUNG_CLKSRC
765 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 766 select S3C_GPIO_TRACK
89f0ce72
BD
767 select S3C_DEV_NAND
768 select USB_ARCH_HAS_OHCI
769 select SAMSUNG_GPIOLIB_4BIT
20676c15 770 select HAVE_S3C2410_I2C if I2C
c39d8d55 771 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 772 select NEED_MACH_GPIO_H
a08ab637
BD
773 help
774 Samsung S3C64XX series based systems
775
49b7a491
KK
776config ARCH_S5P64X0
777 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
778 select CPU_V6
779 select GENERIC_GPIO
780 select HAVE_CLK
d8b22d25 781 select CLKDEV_LOOKUP
0665ccc4 782 select CLKSRC_MMIO
c39d8d55 783 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 784 select GENERIC_CLOCKEVENTS
20676c15 785 select HAVE_S3C2410_I2C if I2C
754961a8 786 select HAVE_S3C_RTC if RTC_CLASS
01464226 787 select NEED_MACH_GPIO_H
c4ffccdd 788 help
49b7a491
KK
789 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
790 SMDK6450.
c4ffccdd 791
acc84707
MS
792config ARCH_S5PC100
793 bool "Samsung S5PC100"
5a7652f2
BM
794 select GENERIC_GPIO
795 select HAVE_CLK
29e8eb0f 796 select CLKDEV_LOOKUP
5a7652f2 797 select CPU_V7
925c68cd 798 select ARCH_USES_GETTIMEOFFSET
20676c15 799 select HAVE_S3C2410_I2C if I2C
754961a8 800 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 801 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 802 select NEED_MACH_GPIO_H
5a7652f2 803 help
acc84707 804 Samsung S5PC100 series based systems
5a7652f2 805
170f4e42
KK
806config ARCH_S5PV210
807 bool "Samsung S5PV210/S5PC110"
808 select CPU_V7
eecb6a84 809 select ARCH_SPARSEMEM_ENABLE
0f75a96b 810 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
811 select GENERIC_GPIO
812 select HAVE_CLK
b2a9dd46 813 select CLKDEV_LOOKUP
0665ccc4 814 select CLKSRC_MMIO
d8144aea 815 select ARCH_HAS_CPUFREQ
9e65bbf2 816 select GENERIC_CLOCKEVENTS
20676c15 817 select HAVE_S3C2410_I2C if I2C
754961a8 818 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 819 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 820 select NEED_MACH_GPIO_H
0cdc8b92 821 select NEED_MACH_MEMORY_H
170f4e42
KK
822 help
823 Samsung S5PV210/S5PC110 series based systems
824
83014579
KK
825config ARCH_EXYNOS
826 bool "SAMSUNG EXYNOS"
cc0e72b8 827 select CPU_V7
f567fa6f 828 select ARCH_SPARSEMEM_ENABLE
0f75a96b 829 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
830 select GENERIC_GPIO
831 select HAVE_CLK
badc4f2d 832 select CLKDEV_LOOKUP
b333fb16 833 select ARCH_HAS_CPUFREQ
cc0e72b8 834 select GENERIC_CLOCKEVENTS
754961a8 835 select HAVE_S3C_RTC if RTC_CLASS
20676c15 836 select HAVE_S3C2410_I2C if I2C
c39d8d55 837 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 838 select NEED_MACH_GPIO_H
0cdc8b92 839 select NEED_MACH_MEMORY_H
cc0e72b8 840 help
83014579 841 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 842
1da177e4
LT
843config ARCH_SHARK
844 bool "Shark"
c750815e 845 select CPU_SA110
f7e68bbf
RK
846 select ISA
847 select ISA_DMA
3bca103a 848 select ZONE_DMA
f7e68bbf 849 select PCI
5cfc8ee0 850 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 851 select NEED_MACH_MEMORY_H
f999b8bd
MM
852 help
853 Support for the StrongARM based Digital DNARD machine, also known
854 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 855
d98aac75
LW
856config ARCH_U300
857 bool "ST-Ericsson U300 Series"
858 depends on MMU
234b6ced 859 select CLKSRC_MMIO
d98aac75 860 select CPU_ARM926T
bc581770 861 select HAVE_TCM
d98aac75 862 select ARM_AMBA
5485c1e0 863 select ARM_PATCH_PHYS_VIRT
d98aac75 864 select ARM_VIC
d98aac75 865 select GENERIC_CLOCKEVENTS
6d803ba7 866 select CLKDEV_LOOKUP
50667d63 867 select COMMON_CLK
d98aac75 868 select GENERIC_GPIO
cc890cd7 869 select ARCH_REQUIRE_GPIOLIB
a4fe292f 870 select SPARSE_IRQ
d98aac75
LW
871 help
872 Support for ST-Ericsson U300 series mobile platforms.
873
ccf50e23
RK
874config ARCH_U8500
875 bool "ST-Ericsson U8500 Series"
67ae14fc 876 depends on MMU
ccf50e23
RK
877 select CPU_V7
878 select ARM_AMBA
ccf50e23 879 select GENERIC_CLOCKEVENTS
6d803ba7 880 select CLKDEV_LOOKUP
94bdc0e2 881 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 882 select ARCH_HAS_CPUFREQ
3b55658a 883 select HAVE_SMP
ce5ea9f3 884 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
885 help
886 Support for ST-Ericsson's Ux500 architecture
887
888config ARCH_NOMADIK
889 bool "STMicroelectronics Nomadik"
890 select ARM_AMBA
891 select ARM_VIC
892 select CPU_ARM926T
4a31bd28 893 select COMMON_CLK
ccf50e23 894 select GENERIC_CLOCKEVENTS
0fa7be40 895 select PINCTRL
2601ccfe 896 select PINCTRL_STN8815
ce5ea9f3 897 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
898 select ARCH_REQUIRE_GPIOLIB
899 help
900 Support for the Nomadik platform by ST-Ericsson
901
7c6337e2
KH
902config ARCH_DAVINCI
903 bool "TI DaVinci"
7c6337e2 904 select GENERIC_CLOCKEVENTS
dce1115b 905 select ARCH_REQUIRE_GPIOLIB
3bca103a 906 select ZONE_DMA
9232fcc9 907 select HAVE_IDE
6d803ba7 908 select CLKDEV_LOOKUP
20e9969b 909 select GENERIC_ALLOCATOR
dc7ad3b3 910 select GENERIC_IRQ_CHIP
ae88e05a 911 select ARCH_HAS_HOLES_MEMORYMODEL
01464226 912 select NEED_MACH_GPIO_H
7c6337e2
KH
913 help
914 Support for TI's DaVinci platform.
915
3b938be6
RK
916config ARCH_OMAP
917 bool "TI OMAP"
00a36698 918 depends on MMU
9483a578 919 select HAVE_CLK
7444a72e 920 select ARCH_REQUIRE_GPIOLIB
89c52ed4 921 select ARCH_HAS_CPUFREQ
354a183f 922 select CLKSRC_MMIO
06cad098 923 select GENERIC_CLOCKEVENTS
9af915da 924 select ARCH_HAS_HOLES_MEMORYMODEL
01464226 925 select NEED_MACH_GPIO_H
3b938be6 926 help
6e457bb0 927 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 928
cee37e50
VK
929config PLAT_SPEAR
930 bool "ST SPEAr"
931 select ARM_AMBA
932 select ARCH_REQUIRE_GPIOLIB
6d803ba7 933 select CLKDEV_LOOKUP
5df33a62 934 select COMMON_CLK
d6e15d78 935 select CLKSRC_MMIO
cee37e50 936 select GENERIC_CLOCKEVENTS
cee37e50
VK
937 select HAVE_CLK
938 help
939 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
940
21f47fbc
AC
941config ARCH_VT8500
942 bool "VIA/WonderMedia 85xx"
943 select CPU_ARM926T
944 select GENERIC_GPIO
945 select ARCH_HAS_CPUFREQ
946 select GENERIC_CLOCKEVENTS
947 select ARCH_REQUIRE_GPIOLIB
e9a91de7
TP
948 select USE_OF
949 select COMMON_CLK
950 select HAVE_CLK
951 select CLKDEV_LOOKUP
21f47fbc
AC
952 help
953 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 954
b85a3ef4
JL
955config ARCH_ZYNQ
956 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 957 select CPU_V7
02c981c0
BD
958 select GENERIC_CLOCKEVENTS
959 select CLKDEV_LOOKUP
b85a3ef4
JL
960 select ARM_GIC
961 select ARM_AMBA
962 select ICST
ce5ea9f3 963 select MIGHT_HAVE_CACHE_L2X0
02c981c0 964 select USE_OF
02c981c0 965 help
b85a3ef4 966 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
967endchoice
968
387798b3
RH
969menu "Multiple platform selection"
970 depends on ARCH_MULTIPLATFORM
971
972comment "CPU Core family selection"
973
974config ARCH_MULTI_V4
975 bool "ARMv4 based platforms (FA526, StrongARM)"
976 select ARCH_MULTI_V4_V5
977 depends on !ARCH_MULTI_V6_V7
978
979config ARCH_MULTI_V4T
980 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
981 select ARCH_MULTI_V4_V5
982 depends on !ARCH_MULTI_V6_V7
983
984config ARCH_MULTI_V5
985 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
986 select ARCH_MULTI_V4_V5
987 depends on !ARCH_MULTI_V6_V7
988
989config ARCH_MULTI_V4_V5
990 bool
991
992config ARCH_MULTI_V6
993 bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
994 select CPU_V6
995 select ARCH_MULTI_V6_V7
996
997config ARCH_MULTI_V7
998 bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
999 select CPU_V7
61727630 1000 select ARCH_VEXPRESS
387798b3
RH
1001 default y
1002 select ARCH_MULTI_V6_V7
1003
1004config ARCH_MULTI_V6_V7
1005 bool
1006
1007config ARCH_MULTI_CPU_AUTO
1008 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1009 select ARCH_MULTI_V5
1010
1011endmenu
1012
ccf50e23
RK
1013#
1014# This is sorted alphabetically by mach-* pathname. However, plat-*
1015# Kconfigs may be included either alphabetically (according to the
1016# plat- suffix) or along side the corresponding mach-* source.
1017#
3e93a22b
GC
1018source "arch/arm/mach-mvebu/Kconfig"
1019
95b8f20f
RK
1020source "arch/arm/mach-at91/Kconfig"
1021
1da177e4
LT
1022source "arch/arm/mach-clps711x/Kconfig"
1023
d94f944e
AV
1024source "arch/arm/mach-cns3xxx/Kconfig"
1025
95b8f20f
RK
1026source "arch/arm/mach-davinci/Kconfig"
1027
1028source "arch/arm/mach-dove/Kconfig"
1029
e7736d47
LB
1030source "arch/arm/mach-ep93xx/Kconfig"
1031
1da177e4
LT
1032source "arch/arm/mach-footbridge/Kconfig"
1033
59d3a193
PZ
1034source "arch/arm/mach-gemini/Kconfig"
1035
95b8f20f
RK
1036source "arch/arm/mach-h720x/Kconfig"
1037
387798b3
RH
1038source "arch/arm/mach-highbank/Kconfig"
1039
1da177e4
LT
1040source "arch/arm/mach-integrator/Kconfig"
1041
3f7e5815
LB
1042source "arch/arm/mach-iop32x/Kconfig"
1043
1044source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1045
285f5fa7
DW
1046source "arch/arm/mach-iop13xx/Kconfig"
1047
1da177e4
LT
1048source "arch/arm/mach-ixp4xx/Kconfig"
1049
95b8f20f
RK
1050source "arch/arm/mach-kirkwood/Kconfig"
1051
1052source "arch/arm/mach-ks8695/Kconfig"
1053
95b8f20f
RK
1054source "arch/arm/mach-msm/Kconfig"
1055
794d15b2
SS
1056source "arch/arm/mach-mv78xx0/Kconfig"
1057
95b8f20f 1058source "arch/arm/plat-mxc/Kconfig"
1da177e4 1059
1d3f33d5
SG
1060source "arch/arm/mach-mxs/Kconfig"
1061
95b8f20f 1062source "arch/arm/mach-netx/Kconfig"
49cbe786 1063
95b8f20f
RK
1064source "arch/arm/mach-nomadik/Kconfig"
1065source "arch/arm/plat-nomadik/Kconfig"
1066
d48af15e
TL
1067source "arch/arm/plat-omap/Kconfig"
1068
1069source "arch/arm/mach-omap1/Kconfig"
1da177e4 1070
1dbae815
TL
1071source "arch/arm/mach-omap2/Kconfig"
1072
9dd0b194 1073source "arch/arm/mach-orion5x/Kconfig"
585cf175 1074
387798b3
RH
1075source "arch/arm/mach-picoxcell/Kconfig"
1076
95b8f20f
RK
1077source "arch/arm/mach-pxa/Kconfig"
1078source "arch/arm/plat-pxa/Kconfig"
585cf175 1079
95b8f20f
RK
1080source "arch/arm/mach-mmp/Kconfig"
1081
1082source "arch/arm/mach-realview/Kconfig"
1083
1084source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1085
cf383678 1086source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1087source "arch/arm/plat-s3c24xx/Kconfig"
1088
387798b3
RH
1089source "arch/arm/mach-socfpga/Kconfig"
1090
cee37e50 1091source "arch/arm/plat-spear/Kconfig"
a21765a7 1092
85fd6d63 1093source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1094if ARCH_S3C24XX
a21765a7
BD
1095source "arch/arm/mach-s3c2412/Kconfig"
1096source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1097endif
1da177e4 1098
a08ab637 1099if ARCH_S3C64XX
431107ea 1100source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1101endif
1102
49b7a491 1103source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1104
5a7652f2 1105source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1106
170f4e42
KK
1107source "arch/arm/mach-s5pv210/Kconfig"
1108
83014579 1109source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1110
882d01f9 1111source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1112
156a0997
BS
1113source "arch/arm/mach-prima2/Kconfig"
1114
c5f80065
EG
1115source "arch/arm/mach-tegra/Kconfig"
1116
95b8f20f 1117source "arch/arm/mach-u300/Kconfig"
1da177e4 1118
95b8f20f 1119source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1120
1121source "arch/arm/mach-versatile/Kconfig"
1122
ceade897 1123source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1124source "arch/arm/plat-versatile/Kconfig"
ceade897 1125
7ec80ddf 1126source "arch/arm/mach-w90x900/Kconfig"
1127
1da177e4
LT
1128# Definitions to make life easier
1129config ARCH_ACORN
1130 bool
1131
7ae1f7ec
LB
1132config PLAT_IOP
1133 bool
469d3044 1134 select GENERIC_CLOCKEVENTS
7ae1f7ec 1135
69b02f6a
LB
1136config PLAT_ORION
1137 bool
bfe45e0b 1138 select CLKSRC_MMIO
dc7ad3b3 1139 select GENERIC_IRQ_CHIP
278b45b0 1140 select IRQ_DOMAIN
2f129bf4 1141 select COMMON_CLK
69b02f6a 1142
abcda1dc
TP
1143config PLAT_ORION_LEGACY
1144 bool
1145 select PLAT_ORION
1146
bd5ce433
EM
1147config PLAT_PXA
1148 bool
1149
f4b8b319
RK
1150config PLAT_VERSATILE
1151 bool
1152
e3887714
RK
1153config ARM_TIMER_SP804
1154 bool
bfe45e0b 1155 select CLKSRC_MMIO
a7bf6162 1156 select HAVE_SCHED_CLOCK
e3887714 1157
1da177e4
LT
1158source arch/arm/mm/Kconfig
1159
958cab0f
RK
1160config ARM_NR_BANKS
1161 int
1162 default 16 if ARCH_EP93XX
1163 default 8
1164
afe4b25e
LB
1165config IWMMXT
1166 bool "Enable iWMMXt support"
ef6c8445
HZ
1167 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1168 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1169 help
1170 Enable support for iWMMXt context switching at run time if
1171 running on a CPU that supports it.
1172
1da177e4
LT
1173config XSCALE_PMU
1174 bool
bfc994b5 1175 depends on CPU_XSCALE
1da177e4
LT
1176 default y
1177
52108641 1178config MULTI_IRQ_HANDLER
1179 bool
1180 help
1181 Allow each machine to specify it's own IRQ handler at run time.
1182
3b93e7b0
HC
1183if !MMU
1184source "arch/arm/Kconfig-nommu"
1185endif
1186
f0c4b8d6
WD
1187config ARM_ERRATA_326103
1188 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1189 depends on CPU_V6
1190 help
1191 Executing a SWP instruction to read-only memory does not set bit 11
1192 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1193 treat the access as a read, preventing a COW from occurring and
1194 causing the faulting task to livelock.
1195
9cba3ccc
CM
1196config ARM_ERRATA_411920
1197 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1198 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1199 help
1200 Invalidation of the Instruction Cache operation can
1201 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1202 It does not affect the MPCore. This option enables the ARM Ltd.
1203 recommended workaround.
1204
7ce236fc
CM
1205config ARM_ERRATA_430973
1206 bool "ARM errata: Stale prediction on replaced interworking branch"
1207 depends on CPU_V7
1208 help
1209 This option enables the workaround for the 430973 Cortex-A8
1210 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1211 interworking branch is replaced with another code sequence at the
1212 same virtual address, whether due to self-modifying code or virtual
1213 to physical address re-mapping, Cortex-A8 does not recover from the
1214 stale interworking branch prediction. This results in Cortex-A8
1215 executing the new code sequence in the incorrect ARM or Thumb state.
1216 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1217 and also flushes the branch target cache at every context switch.
1218 Note that setting specific bits in the ACTLR register may not be
1219 available in non-secure mode.
1220
855c551f
CM
1221config ARM_ERRATA_458693
1222 bool "ARM errata: Processor deadlock when a false hazard is created"
1223 depends on CPU_V7
1224 help
1225 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1226 erratum. For very specific sequences of memory operations, it is
1227 possible for a hazard condition intended for a cache line to instead
1228 be incorrectly associated with a different cache line. This false
1229 hazard might then cause a processor deadlock. The workaround enables
1230 the L1 caching of the NEON accesses and disables the PLD instruction
1231 in the ACTLR register. Note that setting specific bits in the ACTLR
1232 register may not be available in non-secure mode.
1233
0516e464
CM
1234config ARM_ERRATA_460075
1235 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1236 depends on CPU_V7
1237 help
1238 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1239 erratum. Any asynchronous access to the L2 cache may encounter a
1240 situation in which recent store transactions to the L2 cache are lost
1241 and overwritten with stale memory contents from external memory. The
1242 workaround disables the write-allocate mode for the L2 cache via the
1243 ACTLR register. Note that setting specific bits in the ACTLR register
1244 may not be available in non-secure mode.
1245
9f05027c
WD
1246config ARM_ERRATA_742230
1247 bool "ARM errata: DMB operation may be faulty"
1248 depends on CPU_V7 && SMP
1249 help
1250 This option enables the workaround for the 742230 Cortex-A9
1251 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1252 between two write operations may not ensure the correct visibility
1253 ordering of the two writes. This workaround sets a specific bit in
1254 the diagnostic register of the Cortex-A9 which causes the DMB
1255 instruction to behave as a DSB, ensuring the correct behaviour of
1256 the two writes.
1257
a672e99b
WD
1258config ARM_ERRATA_742231
1259 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1260 depends on CPU_V7 && SMP
1261 help
1262 This option enables the workaround for the 742231 Cortex-A9
1263 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1264 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1265 accessing some data located in the same cache line, may get corrupted
1266 data due to bad handling of the address hazard when the line gets
1267 replaced from one of the CPUs at the same time as another CPU is
1268 accessing it. This workaround sets specific bits in the diagnostic
1269 register of the Cortex-A9 which reduces the linefill issuing
1270 capabilities of the processor.
1271
9e65582a 1272config PL310_ERRATA_588369
fa0ce403 1273 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1274 depends on CACHE_L2X0
9e65582a
SS
1275 help
1276 The PL310 L2 cache controller implements three types of Clean &
1277 Invalidate maintenance operations: by Physical Address
1278 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1279 They are architecturally defined to behave as the execution of a
1280 clean operation followed immediately by an invalidate operation,
1281 both performing to the same memory location. This functionality
1282 is not correctly implemented in PL310 as clean lines are not
2839e06c 1283 invalidated as a result of these operations.
cdf357f1
WD
1284
1285config ARM_ERRATA_720789
1286 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1287 depends on CPU_V7
cdf357f1
WD
1288 help
1289 This option enables the workaround for the 720789 Cortex-A9 (prior to
1290 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1291 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1292 As a consequence of this erratum, some TLB entries which should be
1293 invalidated are not, resulting in an incoherency in the system page
1294 tables. The workaround changes the TLB flushing routines to invalidate
1295 entries regardless of the ASID.
475d92fc 1296
1f0090a1 1297config PL310_ERRATA_727915
fa0ce403 1298 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1299 depends on CACHE_L2X0
1300 help
1301 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1302 operation (offset 0x7FC). This operation runs in background so that
1303 PL310 can handle normal accesses while it is in progress. Under very
1304 rare circumstances, due to this erratum, write data can be lost when
1305 PL310 treats a cacheable write transaction during a Clean &
1306 Invalidate by Way operation.
1307
475d92fc
WD
1308config ARM_ERRATA_743622
1309 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1310 depends on CPU_V7
1311 help
1312 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1313 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1314 optimisation in the Cortex-A9 Store Buffer may lead to data
1315 corruption. This workaround sets a specific bit in the diagnostic
1316 register of the Cortex-A9 which disables the Store Buffer
1317 optimisation, preventing the defect from occurring. This has no
1318 visible impact on the overall performance or power consumption of the
1319 processor.
1320
9a27c27c
WD
1321config ARM_ERRATA_751472
1322 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1323 depends on CPU_V7
9a27c27c
WD
1324 help
1325 This option enables the workaround for the 751472 Cortex-A9 (prior
1326 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1327 completion of a following broadcasted operation if the second
1328 operation is received by a CPU before the ICIALLUIS has completed,
1329 potentially leading to corrupted entries in the cache or TLB.
1330
fa0ce403
WD
1331config PL310_ERRATA_753970
1332 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1333 depends on CACHE_PL310
1334 help
1335 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1336
1337 Under some condition the effect of cache sync operation on
1338 the store buffer still remains when the operation completes.
1339 This means that the store buffer is always asked to drain and
1340 this prevents it from merging any further writes. The workaround
1341 is to replace the normal offset of cache sync operation (0x730)
1342 by another offset targeting an unmapped PL310 register 0x740.
1343 This has the same effect as the cache sync operation: store buffer
1344 drain and waiting for all buffers empty.
1345
fcbdc5fe
WD
1346config ARM_ERRATA_754322
1347 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1348 depends on CPU_V7
1349 help
1350 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1351 r3p*) erratum. A speculative memory access may cause a page table walk
1352 which starts prior to an ASID switch but completes afterwards. This
1353 can populate the micro-TLB with a stale entry which may be hit with
1354 the new ASID. This workaround places two dsb instructions in the mm
1355 switching code so that no page table walks can cross the ASID switch.
1356
5dab26af
WD
1357config ARM_ERRATA_754327
1358 bool "ARM errata: no automatic Store Buffer drain"
1359 depends on CPU_V7 && SMP
1360 help
1361 This option enables the workaround for the 754327 Cortex-A9 (prior to
1362 r2p0) erratum. The Store Buffer does not have any automatic draining
1363 mechanism and therefore a livelock may occur if an external agent
1364 continuously polls a memory location waiting to observe an update.
1365 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1366 written polling loops from denying visibility of updates to memory.
1367
145e10e1
CM
1368config ARM_ERRATA_364296
1369 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1370 depends on CPU_V6 && !SMP
1371 help
1372 This options enables the workaround for the 364296 ARM1136
1373 r0p2 erratum (possible cache data corruption with
1374 hit-under-miss enabled). It sets the undocumented bit 31 in
1375 the auxiliary control register and the FI bit in the control
1376 register, thus disabling hit-under-miss without putting the
1377 processor into full low interrupt latency mode. ARM11MPCore
1378 is not affected.
1379
f630c1bd
WD
1380config ARM_ERRATA_764369
1381 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1382 depends on CPU_V7 && SMP
1383 help
1384 This option enables the workaround for erratum 764369
1385 affecting Cortex-A9 MPCore with two or more processors (all
1386 current revisions). Under certain timing circumstances, a data
1387 cache line maintenance operation by MVA targeting an Inner
1388 Shareable memory region may fail to proceed up to either the
1389 Point of Coherency or to the Point of Unification of the
1390 system. This workaround adds a DSB instruction before the
1391 relevant cache maintenance functions and sets a specific bit
1392 in the diagnostic control register of the SCU.
1393
11ed0ba1
WD
1394config PL310_ERRATA_769419
1395 bool "PL310 errata: no automatic Store Buffer drain"
1396 depends on CACHE_L2X0
1397 help
1398 On revisions of the PL310 prior to r3p2, the Store Buffer does
1399 not automatically drain. This can cause normal, non-cacheable
1400 writes to be retained when the memory system is idle, leading
1401 to suboptimal I/O performance for drivers using coherent DMA.
1402 This option adds a write barrier to the cpu_idle loop so that,
1403 on systems with an outer cache, the store buffer is drained
1404 explicitly.
1405
7253b85c
SH
1406config ARM_ERRATA_775420
1407 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1408 depends on CPU_V7
1409 help
1410 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1411 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1412 operation aborts with MMU exception, it might cause the processor
1413 to deadlock. This workaround puts DSB before executing ISB if
1414 an abort may occur on cache maintenance.
1415
1da177e4
LT
1416endmenu
1417
1418source "arch/arm/common/Kconfig"
1419
1da177e4
LT
1420menu "Bus support"
1421
1422config ARM_AMBA
1423 bool
1424
1425config ISA
1426 bool
1da177e4
LT
1427 help
1428 Find out whether you have ISA slots on your motherboard. ISA is the
1429 name of a bus system, i.e. the way the CPU talks to the other stuff
1430 inside your box. Other bus systems are PCI, EISA, MicroChannel
1431 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1432 newer boards don't support it. If you have ISA, say Y, otherwise N.
1433
065909b9 1434# Select ISA DMA controller support
1da177e4
LT
1435config ISA_DMA
1436 bool
065909b9 1437 select ISA_DMA_API
1da177e4 1438
065909b9 1439# Select ISA DMA interface
5cae841b
AV
1440config ISA_DMA_API
1441 bool
5cae841b 1442
1da177e4 1443config PCI
0b05da72 1444 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1445 help
1446 Find out whether you have a PCI motherboard. PCI is the name of a
1447 bus system, i.e. the way the CPU talks to the other stuff inside
1448 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1449 VESA. If you have PCI, say Y, otherwise N.
1450
52882173
AV
1451config PCI_DOMAINS
1452 bool
1453 depends on PCI
1454
b080ac8a
MRJ
1455config PCI_NANOENGINE
1456 bool "BSE nanoEngine PCI support"
1457 depends on SA1100_NANOENGINE
1458 help
1459 Enable PCI on the BSE nanoEngine board.
1460
36e23590
MW
1461config PCI_SYSCALL
1462 def_bool PCI
1463
1da177e4
LT
1464# Select the host bridge type
1465config PCI_HOST_VIA82C505
1466 bool
1467 depends on PCI && ARCH_SHARK
1468 default y
1469
a0113a99
MR
1470config PCI_HOST_ITE8152
1471 bool
1472 depends on PCI && MACH_ARMCORE
1473 default y
1474 select DMABOUNCE
1475
1da177e4
LT
1476source "drivers/pci/Kconfig"
1477
1478source "drivers/pcmcia/Kconfig"
1479
1480endmenu
1481
1482menu "Kernel Features"
1483
3b55658a
DM
1484config HAVE_SMP
1485 bool
1486 help
1487 This option should be selected by machines which have an SMP-
1488 capable CPU.
1489
1490 The only effect of this option is to make the SMP-related
1491 options available to the user for configuration.
1492
1da177e4 1493config SMP
bb2d8130 1494 bool "Symmetric Multi-Processing"
fbb4ddac 1495 depends on CPU_V6K || CPU_V7
bc28248e 1496 depends on GENERIC_CLOCKEVENTS
3b55658a 1497 depends on HAVE_SMP
9934ebb8 1498 depends on MMU
f6dd9fa5 1499 select USE_GENERIC_SMP_HELPERS
89c3dedf 1500 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1501 help
1502 This enables support for systems with more than one CPU. If you have
1503 a system with only one CPU, like most personal computers, say N. If
1504 you have a system with more than one CPU, say Y.
1505
1506 If you say N here, the kernel will run on single and multiprocessor
1507 machines, but will use only one CPU of a multiprocessor machine. If
1508 you say Y here, the kernel will run on many, but not all, single
1509 processor machines. On a single processor machine, the kernel will
1510 run faster if you say N here.
1511
395cf969 1512 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1513 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1514 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1515
1516 If you don't know what to do here, say N.
1517
f00ec48f
RK
1518config SMP_ON_UP
1519 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1520 depends on EXPERIMENTAL
4d2692a7 1521 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1522 default y
1523 help
1524 SMP kernels contain instructions which fail on non-SMP processors.
1525 Enabling this option allows the kernel to modify itself to make
1526 these instructions safe. Disabling it allows about 1K of space
1527 savings.
1528
1529 If you don't know what to do here, say Y.
1530
c9018aab
VG
1531config ARM_CPU_TOPOLOGY
1532 bool "Support cpu topology definition"
1533 depends on SMP && CPU_V7
1534 default y
1535 help
1536 Support ARM cpu topology definition. The MPIDR register defines
1537 affinity between processors which is then used to describe the cpu
1538 topology of an ARM System.
1539
1540config SCHED_MC
1541 bool "Multi-core scheduler support"
1542 depends on ARM_CPU_TOPOLOGY
1543 help
1544 Multi-core scheduler support improves the CPU scheduler's decision
1545 making when dealing with multi-core CPU chips at a cost of slightly
1546 increased overhead in some places. If unsure say N here.
1547
1548config SCHED_SMT
1549 bool "SMT scheduler support"
1550 depends on ARM_CPU_TOPOLOGY
1551 help
1552 Improves the CPU scheduler's decision making when dealing with
1553 MultiThreading at a cost of slightly increased overhead in some
1554 places. If unsure say N here.
1555
a8cbcd92
RK
1556config HAVE_ARM_SCU
1557 bool
a8cbcd92
RK
1558 help
1559 This option enables support for the ARM system coherency unit
1560
022c03a2
MZ
1561config ARM_ARCH_TIMER
1562 bool "Architected timer support"
1563 depends on CPU_V7
1564 help
1565 This option enables support for the ARM architected timer
1566
f32f4ce2
RK
1567config HAVE_ARM_TWD
1568 bool
1569 depends on SMP
1570 help
1571 This options enables support for the ARM timer and watchdog unit
1572
8d5796d2
LB
1573choice
1574 prompt "Memory split"
1575 default VMSPLIT_3G
1576 help
1577 Select the desired split between kernel and user memory.
1578
1579 If you are not absolutely sure what you are doing, leave this
1580 option alone!
1581
1582 config VMSPLIT_3G
1583 bool "3G/1G user/kernel split"
1584 config VMSPLIT_2G
1585 bool "2G/2G user/kernel split"
1586 config VMSPLIT_1G
1587 bool "1G/3G user/kernel split"
1588endchoice
1589
1590config PAGE_OFFSET
1591 hex
1592 default 0x40000000 if VMSPLIT_1G
1593 default 0x80000000 if VMSPLIT_2G
1594 default 0xC0000000
1595
1da177e4
LT
1596config NR_CPUS
1597 int "Maximum number of CPUs (2-32)"
1598 range 2 32
1599 depends on SMP
1600 default "4"
1601
a054a811
RK
1602config HOTPLUG_CPU
1603 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1604 depends on SMP && HOTPLUG && EXPERIMENTAL
1605 help
1606 Say Y here to experiment with turning CPUs off and on. CPUs
1607 can be controlled through /sys/devices/system/cpu.
1608
37ee16ae
RK
1609config LOCAL_TIMERS
1610 bool "Use local timer interrupts"
971acb9b 1611 depends on SMP
37ee16ae 1612 default y
30d8bead 1613 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1614 help
1615 Enable support for local timers on SMP platforms, rather then the
1616 legacy IPI broadcast method. Local timers allows the system
1617 accounting to be spread across the timer interval, preventing a
1618 "thundering herd" at every timer tick.
1619
44986ab0
PDSN
1620config ARCH_NR_GPIO
1621 int
3dea19e8 1622 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1623 default 355 if ARCH_U8500
9a01ec30 1624 default 264 if MACH_H4700
39f47d9f 1625 default 512 if SOC_OMAP5
e9a91de7 1626 default 288 if ARCH_VT8500
44986ab0
PDSN
1627 default 0
1628 help
1629 Maximum number of GPIOs in the system.
1630
1631 If unsure, leave the default value.
1632
d45a398f 1633source kernel/Kconfig.preempt
1da177e4 1634
f8065813
RK
1635config HZ
1636 int
b130d5c2 1637 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1638 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1639 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1640 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1641 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1642 default 100
1643
16c79651 1644config THUMB2_KERNEL
4a50bfe3 1645 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1646 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1647 select AEABI
1648 select ARM_ASM_UNIFIED
89bace65 1649 select ARM_UNWIND
16c79651
CM
1650 help
1651 By enabling this option, the kernel will be compiled in
1652 Thumb-2 mode. A compiler/assembler that understand the unified
1653 ARM-Thumb syntax is needed.
1654
1655 If unsure, say N.
1656
6f685c5c
DM
1657config THUMB2_AVOID_R_ARM_THM_JUMP11
1658 bool "Work around buggy Thumb-2 short branch relocations in gas"
1659 depends on THUMB2_KERNEL && MODULES
1660 default y
1661 help
1662 Various binutils versions can resolve Thumb-2 branches to
1663 locally-defined, preemptible global symbols as short-range "b.n"
1664 branch instructions.
1665
1666 This is a problem, because there's no guarantee the final
1667 destination of the symbol, or any candidate locations for a
1668 trampoline, are within range of the branch. For this reason, the
1669 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1670 relocation in modules at all, and it makes little sense to add
1671 support.
1672
1673 The symptom is that the kernel fails with an "unsupported
1674 relocation" error when loading some modules.
1675
1676 Until fixed tools are available, passing
1677 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1678 code which hits this problem, at the cost of a bit of extra runtime
1679 stack usage in some cases.
1680
1681 The problem is described in more detail at:
1682 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1683
1684 Only Thumb-2 kernels are affected.
1685
1686 Unless you are sure your tools don't have this problem, say Y.
1687
0becb088
CM
1688config ARM_ASM_UNIFIED
1689 bool
1690
704bdda0
NP
1691config AEABI
1692 bool "Use the ARM EABI to compile the kernel"
1693 help
1694 This option allows for the kernel to be compiled using the latest
1695 ARM ABI (aka EABI). This is only useful if you are using a user
1696 space environment that is also compiled with EABI.
1697
1698 Since there are major incompatibilities between the legacy ABI and
1699 EABI, especially with regard to structure member alignment, this
1700 option also changes the kernel syscall calling convention to
1701 disambiguate both ABIs and allow for backward compatibility support
1702 (selected with CONFIG_OABI_COMPAT).
1703
1704 To use this you need GCC version 4.0.0 or later.
1705
6c90c872 1706config OABI_COMPAT
a73a3ff1 1707 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1708 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1709 default y
1710 help
1711 This option preserves the old syscall interface along with the
1712 new (ARM EABI) one. It also provides a compatibility layer to
1713 intercept syscalls that have structure arguments which layout
1714 in memory differs between the legacy ABI and the new ARM EABI
1715 (only for non "thumb" binaries). This option adds a tiny
1716 overhead to all syscalls and produces a slightly larger kernel.
1717 If you know you'll be using only pure EABI user space then you
1718 can say N here. If this option is not selected and you attempt
1719 to execute a legacy ABI binary then the result will be
1720 UNPREDICTABLE (in fact it can be predicted that it won't work
1721 at all). If in doubt say Y.
1722
eb33575c 1723config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1724 bool
e80d6a24 1725
05944d74
RK
1726config ARCH_SPARSEMEM_ENABLE
1727 bool
1728
07a2f737
RK
1729config ARCH_SPARSEMEM_DEFAULT
1730 def_bool ARCH_SPARSEMEM_ENABLE
1731
05944d74 1732config ARCH_SELECT_MEMORY_MODEL
be370302 1733 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1734
7b7bf499
WD
1735config HAVE_ARCH_PFN_VALID
1736 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1737
053a96ca 1738config HIGHMEM
e8db89a2
RK
1739 bool "High Memory Support"
1740 depends on MMU
053a96ca
NP
1741 help
1742 The address space of ARM processors is only 4 Gigabytes large
1743 and it has to accommodate user address space, kernel address
1744 space as well as some memory mapped IO. That means that, if you
1745 have a large amount of physical memory and/or IO, not all of the
1746 memory can be "permanently mapped" by the kernel. The physical
1747 memory that is not permanently mapped is called "high memory".
1748
1749 Depending on the selected kernel/user memory split, minimum
1750 vmalloc space and actual amount of RAM, you may not need this
1751 option which should result in a slightly faster kernel.
1752
1753 If unsure, say n.
1754
65cec8e3
RK
1755config HIGHPTE
1756 bool "Allocate 2nd-level pagetables from highmem"
1757 depends on HIGHMEM
65cec8e3 1758
1b8873a0
JI
1759config HW_PERF_EVENTS
1760 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1761 depends on PERF_EVENTS
1b8873a0
JI
1762 default y
1763 help
1764 Enable hardware performance counter support for perf events. If
1765 disabled, perf events will use software events only.
1766
3f22ab27
DH
1767source "mm/Kconfig"
1768
c1b2d970
MD
1769config FORCE_MAX_ZONEORDER
1770 int "Maximum zone order" if ARCH_SHMOBILE
1771 range 11 64 if ARCH_SHMOBILE
1772 default "9" if SA1111
1773 default "11"
1774 help
1775 The kernel memory allocator divides physically contiguous memory
1776 blocks into "zones", where each zone is a power of two number of
1777 pages. This option selects the largest power of two that the kernel
1778 keeps in the memory allocator. If you need to allocate very large
1779 blocks of physically contiguous memory, then you may need to
1780 increase this value.
1781
1782 This config option is actually maximum order plus one. For example,
1783 a value of 11 means that the largest free memory block is 2^10 pages.
1784
1da177e4
LT
1785config ALIGNMENT_TRAP
1786 bool
f12d0d7c 1787 depends on CPU_CP15_MMU
1da177e4 1788 default y if !ARCH_EBSA110
e119bfff 1789 select HAVE_PROC_CPU if PROC_FS
1da177e4 1790 help
84eb8d06 1791 ARM processors cannot fetch/store information which is not
1da177e4
LT
1792 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1793 address divisible by 4. On 32-bit ARM processors, these non-aligned
1794 fetch/store instructions will be emulated in software if you say
1795 here, which has a severe performance impact. This is necessary for
1796 correct operation of some network protocols. With an IP-only
1797 configuration it is safe to say N, otherwise say Y.
1798
39ec58f3 1799config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1800 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1801 depends on MMU
39ec58f3
LB
1802 default y if CPU_FEROCEON
1803 help
1804 Implement faster copy_to_user and clear_user methods for CPU
1805 cores where a 8-word STM instruction give significantly higher
1806 memory write throughput than a sequence of individual 32bit stores.
1807
1808 A possible side effect is a slight increase in scheduling latency
1809 between threads sharing the same address space if they invoke
1810 such copy operations with large buffers.
1811
1812 However, if the CPU data cache is using a write-allocate mode,
1813 this option is unlikely to provide any performance gain.
1814
70c70d97
NP
1815config SECCOMP
1816 bool
1817 prompt "Enable seccomp to safely compute untrusted bytecode"
1818 ---help---
1819 This kernel feature is useful for number crunching applications
1820 that may need to compute untrusted bytecode during their
1821 execution. By using pipes or other transports made available to
1822 the process as file descriptors supporting the read/write
1823 syscalls, it's possible to isolate those applications in
1824 their own address space using seccomp. Once seccomp is
1825 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1826 and the task is only allowed to execute a few safe syscalls
1827 defined by each seccomp mode.
1828
c743f380
NP
1829config CC_STACKPROTECTOR
1830 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1831 depends on EXPERIMENTAL
c743f380
NP
1832 help
1833 This option turns on the -fstack-protector GCC feature. This
1834 feature puts, at the beginning of functions, a canary value on
1835 the stack just before the return address, and validates
1836 the value just before actually returning. Stack based buffer
1837 overflows (that need to overwrite this return address) now also
1838 overwrite the canary, which gets detected and the attack is then
1839 neutralized via a kernel panic.
1840 This feature requires gcc version 4.2 or above.
1841
eff8d644
SS
1842config XEN_DOM0
1843 def_bool y
1844 depends on XEN
1845
1846config XEN
1847 bool "Xen guest support on ARM (EXPERIMENTAL)"
1848 depends on EXPERIMENTAL && ARM && OF
1849 help
1850 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1851
1da177e4
LT
1852endmenu
1853
1854menu "Boot options"
1855
9eb8f674
GL
1856config USE_OF
1857 bool "Flattened Device Tree support"
1858 select OF
1859 select OF_EARLY_FLATTREE
08a543ad 1860 select IRQ_DOMAIN
9eb8f674
GL
1861 help
1862 Include support for flattened device tree machine descriptions.
1863
bd51e2f5
NP
1864config ATAGS
1865 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1866 default y
1867 help
1868 This is the traditional way of passing data to the kernel at boot
1869 time. If you are solely relying on the flattened device tree (or
1870 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1871 to remove ATAGS support from your kernel binary. If unsure,
1872 leave this to y.
1873
1874config DEPRECATED_PARAM_STRUCT
1875 bool "Provide old way to pass kernel parameters"
1876 depends on ATAGS
1877 help
1878 This was deprecated in 2001 and announced to live on for 5 years.
1879 Some old boot loaders still use this way.
1880
1da177e4
LT
1881# Compressed boot loader in ROM. Yes, we really want to ask about
1882# TEXT and BSS so we preserve their values in the config files.
1883config ZBOOT_ROM_TEXT
1884 hex "Compressed ROM boot loader base address"
1885 default "0"
1886 help
1887 The physical address at which the ROM-able zImage is to be
1888 placed in the target. Platforms which normally make use of
1889 ROM-able zImage formats normally set this to a suitable
1890 value in their defconfig file.
1891
1892 If ZBOOT_ROM is not enabled, this has no effect.
1893
1894config ZBOOT_ROM_BSS
1895 hex "Compressed ROM boot loader BSS address"
1896 default "0"
1897 help
f8c440b2
DF
1898 The base address of an area of read/write memory in the target
1899 for the ROM-able zImage which must be available while the
1900 decompressor is running. It must be large enough to hold the
1901 entire decompressed kernel plus an additional 128 KiB.
1902 Platforms which normally make use of ROM-able zImage formats
1903 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1904
1905 If ZBOOT_ROM is not enabled, this has no effect.
1906
1907config ZBOOT_ROM
1908 bool "Compressed boot loader in ROM/flash"
1909 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1910 help
1911 Say Y here if you intend to execute your compressed kernel image
1912 (zImage) directly from ROM or flash. If unsure, say N.
1913
090ab3ff
SH
1914choice
1915 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1916 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1917 default ZBOOT_ROM_NONE
1918 help
1919 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1920 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1921 kernel image to an MMC or SD card and boot the kernel straight
1922 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1923 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1924 rest the kernel image to RAM.
1925
1926config ZBOOT_ROM_NONE
1927 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1928 help
1929 Do not load image from SD or MMC
1930
f45b1149
SH
1931config ZBOOT_ROM_MMCIF
1932 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1933 help
090ab3ff
SH
1934 Load image from MMCIF hardware block.
1935
1936config ZBOOT_ROM_SH_MOBILE_SDHI
1937 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1938 help
1939 Load image from SDHI hardware block
1940
1941endchoice
f45b1149 1942
e2a6a3aa
JB
1943config ARM_APPENDED_DTB
1944 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1945 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1946 help
1947 With this option, the boot code will look for a device tree binary
1948 (DTB) appended to zImage
1949 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1950
1951 This is meant as a backward compatibility convenience for those
1952 systems with a bootloader that can't be upgraded to accommodate
1953 the documented boot protocol using a device tree.
1954
1955 Beware that there is very little in terms of protection against
1956 this option being confused by leftover garbage in memory that might
1957 look like a DTB header after a reboot if no actual DTB is appended
1958 to zImage. Do not leave this option active in a production kernel
1959 if you don't intend to always append a DTB. Proper passing of the
1960 location into r2 of a bootloader provided DTB is always preferable
1961 to this option.
1962
b90b9a38
NP
1963config ARM_ATAG_DTB_COMPAT
1964 bool "Supplement the appended DTB with traditional ATAG information"
1965 depends on ARM_APPENDED_DTB
1966 help
1967 Some old bootloaders can't be updated to a DTB capable one, yet
1968 they provide ATAGs with memory configuration, the ramdisk address,
1969 the kernel cmdline string, etc. Such information is dynamically
1970 provided by the bootloader and can't always be stored in a static
1971 DTB. To allow a device tree enabled kernel to be used with such
1972 bootloaders, this option allows zImage to extract the information
1973 from the ATAG list and store it at run time into the appended DTB.
1974
d0f34a11
GR
1975choice
1976 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1977 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1978
1979config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1980 bool "Use bootloader kernel arguments if available"
1981 help
1982 Uses the command-line options passed by the boot loader instead of
1983 the device tree bootargs property. If the boot loader doesn't provide
1984 any, the device tree bootargs property will be used.
1985
1986config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1987 bool "Extend with bootloader kernel arguments"
1988 help
1989 The command-line arguments provided by the boot loader will be
1990 appended to the the device tree bootargs property.
1991
1992endchoice
1993
1da177e4
LT
1994config CMDLINE
1995 string "Default kernel command string"
1996 default ""
1997 help
1998 On some architectures (EBSA110 and CATS), there is currently no way
1999 for the boot loader to pass arguments to the kernel. For these
2000 architectures, you should supply some command-line options at build
2001 time by entering them here. As a minimum, you should specify the
2002 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2003
4394c124
VB
2004choice
2005 prompt "Kernel command line type" if CMDLINE != ""
2006 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2007 depends on ATAGS
4394c124
VB
2008
2009config CMDLINE_FROM_BOOTLOADER
2010 bool "Use bootloader kernel arguments if available"
2011 help
2012 Uses the command-line options passed by the boot loader. If
2013 the boot loader doesn't provide any, the default kernel command
2014 string provided in CMDLINE will be used.
2015
2016config CMDLINE_EXTEND
2017 bool "Extend bootloader kernel arguments"
2018 help
2019 The command-line arguments provided by the boot loader will be
2020 appended to the default kernel command string.
2021
92d2040d
AH
2022config CMDLINE_FORCE
2023 bool "Always use the default kernel command string"
92d2040d
AH
2024 help
2025 Always use the default kernel command string, even if the boot
2026 loader passes other arguments to the kernel.
2027 This is useful if you cannot or don't want to change the
2028 command-line options your boot loader passes to the kernel.
4394c124 2029endchoice
92d2040d 2030
1da177e4
LT
2031config XIP_KERNEL
2032 bool "Kernel Execute-In-Place from ROM"
387798b3 2033 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2034 help
2035 Execute-In-Place allows the kernel to run from non-volatile storage
2036 directly addressable by the CPU, such as NOR flash. This saves RAM
2037 space since the text section of the kernel is not loaded from flash
2038 to RAM. Read-write sections, such as the data section and stack,
2039 are still copied to RAM. The XIP kernel is not compressed since
2040 it has to run directly from flash, so it will take more space to
2041 store it. The flash address used to link the kernel object files,
2042 and for storing it, is configuration dependent. Therefore, if you
2043 say Y here, you must know the proper physical address where to
2044 store the kernel image depending on your own flash memory usage.
2045
2046 Also note that the make target becomes "make xipImage" rather than
2047 "make zImage" or "make Image". The final kernel binary to put in
2048 ROM memory will be arch/arm/boot/xipImage.
2049
2050 If unsure, say N.
2051
2052config XIP_PHYS_ADDR
2053 hex "XIP Kernel Physical Location"
2054 depends on XIP_KERNEL
2055 default "0x00080000"
2056 help
2057 This is the physical address in your flash memory the kernel will
2058 be linked for and stored to. This address is dependent on your
2059 own flash usage.
2060
c587e4a6
RP
2061config KEXEC
2062 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2063 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2064 help
2065 kexec is a system call that implements the ability to shutdown your
2066 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2067 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2068 you can start any kernel with it, not just Linux.
2069
2070 It is an ongoing process to be certain the hardware in a machine
2071 is properly shutdown, so do not be surprised if this code does not
2072 initially work for you. It may help to enable device hotplugging
2073 support.
2074
4cd9d6f7
RP
2075config ATAGS_PROC
2076 bool "Export atags in procfs"
bd51e2f5 2077 depends on ATAGS && KEXEC
b98d7291 2078 default y
4cd9d6f7
RP
2079 help
2080 Should the atags used to boot the kernel be exported in an "atags"
2081 file in procfs. Useful with kexec.
2082
cb5d39b3
MW
2083config CRASH_DUMP
2084 bool "Build kdump crash kernel (EXPERIMENTAL)"
2085 depends on EXPERIMENTAL
2086 help
2087 Generate crash dump after being started by kexec. This should
2088 be normally only set in special crash dump kernels which are
2089 loaded in the main kernel with kexec-tools into a specially
2090 reserved region and then later executed after a crash by
2091 kdump/kexec. The crash dump kernel must be compiled to a
2092 memory address not used by the main kernel
2093
2094 For more details see Documentation/kdump/kdump.txt
2095
e69edc79
EM
2096config AUTO_ZRELADDR
2097 bool "Auto calculation of the decompressed kernel image address"
2098 depends on !ZBOOT_ROM && !ARCH_U300
2099 help
2100 ZRELADDR is the physical address where the decompressed kernel
2101 image will be placed. If AUTO_ZRELADDR is selected, the address
2102 will be determined at run-time by masking the current IP with
2103 0xf8000000. This assumes the zImage being placed in the first 128MB
2104 from start of memory.
2105
1da177e4
LT
2106endmenu
2107
ac9d7efc 2108menu "CPU Power Management"
1da177e4 2109
89c52ed4 2110if ARCH_HAS_CPUFREQ
1da177e4
LT
2111
2112source "drivers/cpufreq/Kconfig"
2113
64f102b6
YS
2114config CPU_FREQ_IMX
2115 tristate "CPUfreq driver for i.MX CPUs"
2116 depends on ARCH_MXC && CPU_FREQ
f637c4c9 2117 select CPU_FREQ_TABLE
64f102b6
YS
2118 help
2119 This enables the CPUfreq driver for i.MX CPUs.
2120
1da177e4
LT
2121config CPU_FREQ_SA1100
2122 bool
1da177e4
LT
2123
2124config CPU_FREQ_SA1110
2125 bool
1da177e4
LT
2126
2127config CPU_FREQ_INTEGRATOR
2128 tristate "CPUfreq driver for ARM Integrator CPUs"
2129 depends on ARCH_INTEGRATOR && CPU_FREQ
2130 default y
2131 help
2132 This enables the CPUfreq driver for ARM Integrator CPUs.
2133
2134 For details, take a look at <file:Documentation/cpu-freq>.
2135
2136 If in doubt, say Y.
2137
9e2697ff
RK
2138config CPU_FREQ_PXA
2139 bool
2140 depends on CPU_FREQ && ARCH_PXA && PXA25x
2141 default y
ca7d156e 2142 select CPU_FREQ_TABLE
9e2697ff
RK
2143 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2144
9d56c02a
BD
2145config CPU_FREQ_S3C
2146 bool
2147 help
2148 Internal configuration node for common cpufreq on Samsung SoC
2149
2150config CPU_FREQ_S3C24XX
4a50bfe3 2151 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2152 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2153 select CPU_FREQ_S3C
2154 help
2155 This enables the CPUfreq driver for the Samsung S3C24XX family
2156 of CPUs.
2157
2158 For details, take a look at <file:Documentation/cpu-freq>.
2159
2160 If in doubt, say N.
2161
2162config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2163 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2164 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2165 help
2166 Compile in support for changing the PLL frequency from the
2167 S3C24XX series CPUfreq driver. The PLL takes time to settle
2168 after a frequency change, so by default it is not enabled.
2169
2170 This also means that the PLL tables for the selected CPU(s) will
2171 be built which may increase the size of the kernel image.
2172
2173config CPU_FREQ_S3C24XX_DEBUG
2174 bool "Debug CPUfreq Samsung driver core"
2175 depends on CPU_FREQ_S3C24XX
2176 help
2177 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2178
2179config CPU_FREQ_S3C24XX_IODEBUG
2180 bool "Debug CPUfreq Samsung driver IO timing"
2181 depends on CPU_FREQ_S3C24XX
2182 help
2183 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2184
e6d197a6
BD
2185config CPU_FREQ_S3C24XX_DEBUGFS
2186 bool "Export debugfs for CPUFreq"
2187 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2188 help
2189 Export status information via debugfs.
2190
1da177e4
LT
2191endif
2192
ac9d7efc
RK
2193source "drivers/cpuidle/Kconfig"
2194
2195endmenu
2196
1da177e4
LT
2197menu "Floating point emulation"
2198
2199comment "At least one emulation must be selected"
2200
2201config FPE_NWFPE
2202 bool "NWFPE math emulation"
593c252a 2203 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2204 ---help---
2205 Say Y to include the NWFPE floating point emulator in the kernel.
2206 This is necessary to run most binaries. Linux does not currently
2207 support floating point hardware so you need to say Y here even if
2208 your machine has an FPA or floating point co-processor podule.
2209
2210 You may say N here if you are going to load the Acorn FPEmulator
2211 early in the bootup.
2212
2213config FPE_NWFPE_XP
2214 bool "Support extended precision"
bedf142b 2215 depends on FPE_NWFPE
1da177e4
LT
2216 help
2217 Say Y to include 80-bit support in the kernel floating-point
2218 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2219 Note that gcc does not generate 80-bit operations by default,
2220 so in most cases this option only enlarges the size of the
2221 floating point emulator without any good reason.
2222
2223 You almost surely want to say N here.
2224
2225config FPE_FASTFPE
2226 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2227 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2228 ---help---
2229 Say Y here to include the FAST floating point emulator in the kernel.
2230 This is an experimental much faster emulator which now also has full
2231 precision for the mantissa. It does not support any exceptions.
2232 It is very simple, and approximately 3-6 times faster than NWFPE.
2233
2234 It should be sufficient for most programs. It may be not suitable
2235 for scientific calculations, but you have to check this for yourself.
2236 If you do not feel you need a faster FP emulation you should better
2237 choose NWFPE.
2238
2239config VFP
2240 bool "VFP-format floating point maths"
e399b1a4 2241 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2242 help
2243 Say Y to include VFP support code in the kernel. This is needed
2244 if your hardware includes a VFP unit.
2245
2246 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2247 release notes and additional status information.
2248
2249 Say N if your target does not have VFP hardware.
2250
25ebee02
CM
2251config VFPv3
2252 bool
2253 depends on VFP
2254 default y if CPU_V7
2255
b5872db4
CM
2256config NEON
2257 bool "Advanced SIMD (NEON) Extension support"
2258 depends on VFPv3 && CPU_V7
2259 help
2260 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2261 Extension.
2262
1da177e4
LT
2263endmenu
2264
2265menu "Userspace binary formats"
2266
2267source "fs/Kconfig.binfmt"
2268
2269config ARTHUR
2270 tristate "RISC OS personality"
704bdda0 2271 depends on !AEABI
1da177e4
LT
2272 help
2273 Say Y here to include the kernel code necessary if you want to run
2274 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2275 experimental; if this sounds frightening, say N and sleep in peace.
2276 You can also say M here to compile this support as a module (which
2277 will be called arthur).
2278
2279endmenu
2280
2281menu "Power management options"
2282
eceab4ac 2283source "kernel/power/Kconfig"
1da177e4 2284
f4cb5700 2285config ARCH_SUSPEND_POSSIBLE
4b1082ca 2286 depends on !ARCH_S5PC100
6a786182 2287 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2288 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2289 def_bool y
2290
15e0d9e3
AB
2291config ARM_CPU_SUSPEND
2292 def_bool PM_SLEEP
2293
1da177e4
LT
2294endmenu
2295
d5950b43
SR
2296source "net/Kconfig"
2297
ac25150f 2298source "drivers/Kconfig"
1da177e4
LT
2299
2300source "fs/Kconfig"
2301
1da177e4
LT
2302source "arch/arm/Kconfig.debug"
2303
2304source "security/Kconfig"
2305
2306source "crypto/Kconfig"
2307
2308source "lib/Kconfig"