ARM: move high-usage mostly read variables in setup.c to __read_mostly
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
e17c6d56 4 select HAVE_AOUT
2064c946 5 select HAVE_IDE
2778f620 6 select HAVE_MEMBLOCK
12b824fb 7 select RTC_LIB
75e7153a 8 select SYS_SUPPORTS_APM_EMULATION
24b44a66 9 select GENERIC_ATOMIC64 if (!CPU_32v6K)
fe166148 10 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
5cbad0eb 11 select HAVE_ARCH_KGDB
3f550096 12 select HAVE_KPROBES if (!XIP_KERNEL)
9edddaa2 13 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 14 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
15 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
16 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
1fe53268 17 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
18 select HAVE_KERNEL_GZIP
19 select HAVE_KERNEL_LZO
6e8699f7 20 select HAVE_KERNEL_LZMA
e360adbe 21 select HAVE_IRQ_WORK
7ada189f
JI
22 select HAVE_PERF_EVENTS
23 select PERF_USE_VMALLOC
e513f8bf 24 select HAVE_REGS_AND_STACK_ACCESS_API
19852e59 25 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V7))
1da177e4
LT
26 help
27 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 28 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 29 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 30 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
31 Europe. There is an ARM Linux project with a web page at
32 <http://www.arm.linux.org.uk/>.
33
1a189b97
RK
34config HAVE_PWM
35 bool
36
0b05da72
HUK
37config MIGHT_HAVE_PCI
38 bool
39
75e7153a
RB
40config SYS_SUPPORTS_APM_EMULATION
41 bool
42
0a938b97
DB
43config GENERIC_GPIO
44 bool
0a938b97 45
5cfc8ee0
JS
46config ARCH_USES_GETTIMEOFFSET
47 bool
48 default n
746140c7 49
0567a0c0
KH
50config GENERIC_CLOCKEVENTS
51 bool
0567a0c0 52
a8655e83
CM
53config GENERIC_CLOCKEVENTS_BROADCAST
54 bool
55 depends on GENERIC_CLOCKEVENTS
5388a6b2 56 default y if SMP
a8655e83 57
bc581770
LW
58config HAVE_TCM
59 bool
60 select GENERIC_ALLOCATOR
61
e119bfff
RK
62config HAVE_PROC_CPU
63 bool
64
5ea81769
AV
65config NO_IOPORT
66 bool
5ea81769 67
1da177e4
LT
68config EISA
69 bool
70 ---help---
71 The Extended Industry Standard Architecture (EISA) bus was
72 developed as an open alternative to the IBM MicroChannel bus.
73
74 The EISA bus provided some of the features of the IBM MicroChannel
75 bus while maintaining backward compatibility with cards made for
76 the older ISA bus. The EISA bus saw limited use between 1988 and
77 1995 when it was made obsolete by the PCI bus.
78
79 Say Y here if you are building a kernel for an EISA-based machine.
80
81 Otherwise, say N.
82
83config SBUS
84 bool
85
86config MCA
87 bool
88 help
89 MicroChannel Architecture is found in some IBM PS/2 machines and
90 laptops. It is a bus system similar to PCI or ISA. See
91 <file:Documentation/mca.txt> (and especially the web page given
92 there) before attempting to build an MCA bus kernel.
93
4a2581a0
TG
94config GENERIC_HARDIRQS
95 bool
96 default y
97
f16fb1ec
RK
98config STACKTRACE_SUPPORT
99 bool
100 default y
101
f76e9154
NP
102config HAVE_LATENCYTOP_SUPPORT
103 bool
104 depends on !SMP
105 default y
106
f16fb1ec
RK
107config LOCKDEP_SUPPORT
108 bool
109 default y
110
7ad1bcb2
RK
111config TRACE_IRQFLAGS_SUPPORT
112 bool
113 default y
114
4a2581a0
TG
115config HARDIRQS_SW_RESEND
116 bool
117 default y
118
119config GENERIC_IRQ_PROBE
120 bool
121 default y
122
95c354fe
NP
123config GENERIC_LOCKBREAK
124 bool
125 default y
126 depends on SMP && PREEMPT
127
1da177e4
LT
128config RWSEM_GENERIC_SPINLOCK
129 bool
130 default y
131
132config RWSEM_XCHGADD_ALGORITHM
133 bool
134
f0d1b0b3
DH
135config ARCH_HAS_ILOG2_U32
136 bool
f0d1b0b3
DH
137
138config ARCH_HAS_ILOG2_U64
139 bool
f0d1b0b3 140
89c52ed4
BD
141config ARCH_HAS_CPUFREQ
142 bool
143 help
144 Internal node to signify that the ARCH has CPUFREQ support
145 and that the relevant menu configurations are displayed for
146 it.
147
c7b0aff4
KH
148config ARCH_HAS_CPU_IDLE_WAIT
149 def_bool y
150
b89c3b16
AM
151config GENERIC_HWEIGHT
152 bool
153 default y
154
1da177e4
LT
155config GENERIC_CALIBRATE_DELAY
156 bool
157 default y
158
a08b6b79
AV
159config ARCH_MAY_HAVE_PC_FDC
160 bool
161
5ac6da66
CL
162config ZONE_DMA
163 bool
5ac6da66 164
ccd7ab7f
FT
165config NEED_DMA_MAP_STATE
166 def_bool y
167
1da177e4
LT
168config GENERIC_ISA_DMA
169 bool
170
1da177e4
LT
171config FIQ
172 bool
173
034d2f5a
AV
174config ARCH_MTD_XIP
175 bool
176
60a752ef 177config GENERIC_HARDIRQS_NO__DO_IRQ
60a752ef
PZ
178 def_bool y
179
d6d502fa
KK
180config ARM_L1_CACHE_SHIFT_6
181 bool
182 help
183 Setting ARM L1 cache line size to 64 Bytes.
184
c760fc19
HC
185config VECTORS_BASE
186 hex
6afd6fae 187 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
188 default DRAM_BASE if REMAP_VECTORS_TO_RAM
189 default 0x00000000
190 help
191 The base address of exception vectors.
192
1da177e4
LT
193source "init/Kconfig"
194
dc52ddc0
MH
195source "kernel/Kconfig.freezer"
196
1da177e4
LT
197menu "System Type"
198
3c427975
HC
199config MMU
200 bool "MMU-based Paged Memory Management Support"
201 default y
202 help
203 Select if you want MMU-based virtualised addressing space
204 support by paged memory management. If unsure, say 'Y'.
205
ccf50e23
RK
206#
207# The "ARM system type" choice list is ordered alphabetically by option
208# text. Please add new entries in the option alphabetic order.
209#
1da177e4
LT
210choice
211 prompt "ARM system type"
6a0e2430 212 default ARCH_VERSATILE
1da177e4 213
4af6fee1
DS
214config ARCH_AAEC2000
215 bool "Agilent AAEC-2000 based"
c750815e 216 select CPU_ARM920T
4af6fee1 217 select ARM_AMBA
9483a578 218 select HAVE_CLK
5cfc8ee0 219 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
220 help
221 This enables support for systems based on the Agilent AAEC-2000
222
223config ARCH_INTEGRATOR
224 bool "ARM Ltd. Integrator family"
225 select ARM_AMBA
89c52ed4 226 select ARCH_HAS_CPUFREQ
6d803ba7 227 select CLKDEV_LOOKUP
c5a0adb5 228 select ICST
13edd86d 229 select GENERIC_CLOCKEVENTS
f4b8b319 230 select PLAT_VERSATILE
4af6fee1
DS
231 help
232 Support for ARM's Integrator platform.
233
234config ARCH_REALVIEW
235 bool "ARM Ltd. RealView family"
236 select ARM_AMBA
6d803ba7 237 select CLKDEV_LOOKUP
c5a0adb5 238 select ICST
ae30ceac 239 select GENERIC_CLOCKEVENTS
eb7fffa3 240 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 241 select PLAT_VERSATILE
e3887714 242 select ARM_TIMER_SP804
b56ba8aa 243 select GPIO_PL061 if GPIOLIB
4af6fee1
DS
244 help
245 This enables support for ARM Ltd RealView boards.
246
247config ARCH_VERSATILE
248 bool "ARM Ltd. Versatile family"
249 select ARM_AMBA
250 select ARM_VIC
6d803ba7 251 select CLKDEV_LOOKUP
c5a0adb5 252 select ICST
89df1272 253 select GENERIC_CLOCKEVENTS
bbeddc43 254 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 255 select PLAT_VERSATILE
e3887714 256 select ARM_TIMER_SP804
4af6fee1
DS
257 help
258 This enables support for ARM Ltd Versatile board.
259
ceade897
RK
260config ARCH_VEXPRESS
261 bool "ARM Ltd. Versatile Express family"
262 select ARCH_WANT_OPTIONAL_GPIOLIB
263 select ARM_AMBA
264 select ARM_TIMER_SP804
6d803ba7 265 select CLKDEV_LOOKUP
ceade897 266 select GENERIC_CLOCKEVENTS
ceade897
RK
267 select HAVE_CLK
268 select ICST
269 select PLAT_VERSATILE
270 help
271 This enables support for the ARM Ltd Versatile Express boards.
272
8fc5ffa0
AV
273config ARCH_AT91
274 bool "Atmel AT91"
f373e8c0 275 select ARCH_REQUIRE_GPIOLIB
93686ae8 276 select HAVE_CLK
4af6fee1 277 help
2b3b3516
AV
278 This enables support for systems based on the Atmel AT91RM9200,
279 AT91SAM9 and AT91CAP9 processors.
4af6fee1 280
ccf50e23
RK
281config ARCH_BCMRING
282 bool "Broadcom BCMRING"
283 depends on MMU
284 select CPU_V6
285 select ARM_AMBA
6d803ba7 286 select CLKDEV_LOOKUP
ccf50e23
RK
287 select GENERIC_CLOCKEVENTS
288 select ARCH_WANT_OPTIONAL_GPIOLIB
289 help
290 Support for Broadcom's BCMRing platform.
291
1da177e4 292config ARCH_CLPS711X
4af6fee1 293 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 294 select CPU_ARM720T
5cfc8ee0 295 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
296 help
297 Support for Cirrus Logic 711x/721x based boards.
1da177e4 298
d94f944e
AV
299config ARCH_CNS3XXX
300 bool "Cavium Networks CNS3XXX family"
301 select CPU_V6
d94f944e
AV
302 select GENERIC_CLOCKEVENTS
303 select ARM_GIC
0b05da72 304 select MIGHT_HAVE_PCI
5f32f7a0 305 select PCI_DOMAINS if PCI
d94f944e
AV
306 help
307 Support for Cavium Networks CNS3XXX platform.
308
788c9700
RK
309config ARCH_GEMINI
310 bool "Cortina Systems Gemini"
311 select CPU_FA526
788c9700 312 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 313 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
314 help
315 Support for the Cortina Systems Gemini family SoCs
316
1da177e4
LT
317config ARCH_EBSA110
318 bool "EBSA-110"
c750815e 319 select CPU_SA110
f7e68bbf 320 select ISA
c5eb2a2b 321 select NO_IOPORT
5cfc8ee0 322 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
323 help
324 This is an evaluation board for the StrongARM processor available
f6c8965a 325 from Digital. It has limited hardware on-board, including an
1da177e4
LT
326 Ethernet interface, two PCMCIA sockets, two serial ports and a
327 parallel port.
328
e7736d47
LB
329config ARCH_EP93XX
330 bool "EP93xx-based"
c750815e 331 select CPU_ARM920T
e7736d47
LB
332 select ARM_AMBA
333 select ARM_VIC
6d803ba7 334 select CLKDEV_LOOKUP
7444a72e 335 select ARCH_REQUIRE_GPIOLIB
eb33575c 336 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 337 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
338 help
339 This enables support for the Cirrus EP93xx series of CPUs.
340
1da177e4
LT
341config ARCH_FOOTBRIDGE
342 bool "FootBridge"
c750815e 343 select CPU_SA110
1da177e4 344 select FOOTBRIDGE
5cfc8ee0 345 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
346 help
347 Support for systems based on the DC21285 companion chip
348 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 349
788c9700
RK
350config ARCH_MXC
351 bool "Freescale MXC/iMX-based"
788c9700 352 select GENERIC_CLOCKEVENTS
788c9700 353 select ARCH_REQUIRE_GPIOLIB
6d803ba7 354 select CLKDEV_LOOKUP
788c9700
RK
355 help
356 Support for Freescale MXC/iMX-based family of processors
357
7bd0f2f5 358config ARCH_STMP3XXX
359 bool "Freescale STMP3xxx"
360 select CPU_ARM926T
6d803ba7 361 select CLKDEV_LOOKUP
7bd0f2f5 362 select ARCH_REQUIRE_GPIOLIB
7bd0f2f5 363 select GENERIC_CLOCKEVENTS
7bd0f2f5 364 select USB_ARCH_HAS_EHCI
365 help
366 Support for systems based on the Freescale 3xxx CPUs.
367
4af6fee1
DS
368config ARCH_NETX
369 bool "Hilscher NetX based"
c750815e 370 select CPU_ARM926T
4af6fee1 371 select ARM_VIC
2fcfe6b8 372 select GENERIC_CLOCKEVENTS
f999b8bd 373 help
4af6fee1
DS
374 This enables support for systems based on the Hilscher NetX Soc
375
376config ARCH_H720X
377 bool "Hynix HMS720x-based"
c750815e 378 select CPU_ARM720T
4af6fee1 379 select ISA_DMA_API
5cfc8ee0 380 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
381 help
382 This enables support for systems based on the Hynix HMS720x
383
3b938be6
RK
384config ARCH_IOP13XX
385 bool "IOP13xx-based"
386 depends on MMU
c750815e 387 select CPU_XSC3
3b938be6
RK
388 select PLAT_IOP
389 select PCI
390 select ARCH_SUPPORTS_MSI
8d5796d2 391 select VMSPLIT_1G
3b938be6
RK
392 help
393 Support for Intel's IOP13XX (XScale) family of processors.
394
3f7e5815
LB
395config ARCH_IOP32X
396 bool "IOP32x-based"
a4f7e763 397 depends on MMU
c750815e 398 select CPU_XSCALE
7ae1f7ec 399 select PLAT_IOP
f7e68bbf 400 select PCI
bb2b180c 401 select ARCH_REQUIRE_GPIOLIB
f999b8bd 402 help
3f7e5815
LB
403 Support for Intel's 80219 and IOP32X (XScale) family of
404 processors.
405
406config ARCH_IOP33X
407 bool "IOP33x-based"
408 depends on MMU
c750815e 409 select CPU_XSCALE
7ae1f7ec 410 select PLAT_IOP
3f7e5815 411 select PCI
bb2b180c 412 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
413 help
414 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 415
3b938be6
RK
416config ARCH_IXP23XX
417 bool "IXP23XX-based"
a4f7e763 418 depends on MMU
c750815e 419 select CPU_XSC3
3b938be6 420 select PCI
5cfc8ee0 421 select ARCH_USES_GETTIMEOFFSET
f999b8bd 422 help
3b938be6 423 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
424
425config ARCH_IXP2000
426 bool "IXP2400/2800-based"
a4f7e763 427 depends on MMU
c750815e 428 select CPU_XSCALE
f7e68bbf 429 select PCI
5cfc8ee0 430 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
431 help
432 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 433
3b938be6
RK
434config ARCH_IXP4XX
435 bool "IXP4xx-based"
a4f7e763 436 depends on MMU
c750815e 437 select CPU_XSCALE
8858e9af 438 select GENERIC_GPIO
3b938be6 439 select GENERIC_CLOCKEVENTS
0b05da72 440 select MIGHT_HAVE_PCI
485bdde7 441 select DMABOUNCE if PCI
c4713074 442 help
3b938be6 443 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 444
edabd38e
SB
445config ARCH_DOVE
446 bool "Marvell Dove"
447 select PCI
edabd38e 448 select ARCH_REQUIRE_GPIOLIB
edabd38e
SB
449 select GENERIC_CLOCKEVENTS
450 select PLAT_ORION
451 help
452 Support for the Marvell Dove SoC 88AP510
453
651c74c7
SB
454config ARCH_KIRKWOOD
455 bool "Marvell Kirkwood"
c750815e 456 select CPU_FEROCEON
651c74c7 457 select PCI
a8865655 458 select ARCH_REQUIRE_GPIOLIB
651c74c7
SB
459 select GENERIC_CLOCKEVENTS
460 select PLAT_ORION
461 help
462 Support for the following Marvell Kirkwood series SoCs:
463 88F6180, 88F6192 and 88F6281.
464
777f9beb
LB
465config ARCH_LOKI
466 bool "Marvell Loki (88RC8480)"
c750815e 467 select CPU_FEROCEON
777f9beb
LB
468 select GENERIC_CLOCKEVENTS
469 select PLAT_ORION
470 help
471 Support for the Marvell Loki (88RC8480) SoC.
472
40805949
KW
473config ARCH_LPC32XX
474 bool "NXP LPC32XX"
475 select CPU_ARM926T
476 select ARCH_REQUIRE_GPIOLIB
477 select HAVE_IDE
478 select ARM_AMBA
479 select USB_ARCH_HAS_OHCI
6d803ba7 480 select CLKDEV_LOOKUP
40805949
KW
481 select GENERIC_TIME
482 select GENERIC_CLOCKEVENTS
483 help
484 Support for the NXP LPC32XX family of processors
485
794d15b2
SS
486config ARCH_MV78XX0
487 bool "Marvell MV78xx0"
c750815e 488 select CPU_FEROCEON
794d15b2 489 select PCI
a8865655 490 select ARCH_REQUIRE_GPIOLIB
794d15b2
SS
491 select GENERIC_CLOCKEVENTS
492 select PLAT_ORION
493 help
494 Support for the following Marvell MV78xx0 series SoCs:
495 MV781x0, MV782x0.
496
9dd0b194 497config ARCH_ORION5X
585cf175
TP
498 bool "Marvell Orion"
499 depends on MMU
c750815e 500 select CPU_FEROCEON
038ee083 501 select PCI
a8865655 502 select ARCH_REQUIRE_GPIOLIB
51cbff1d 503 select GENERIC_CLOCKEVENTS
69b02f6a 504 select PLAT_ORION
585cf175 505 help
9dd0b194 506 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 507 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 508 Orion-2 (5281), Orion-1-90 (6183).
585cf175 509
788c9700 510config ARCH_MMP
2f7e8fae 511 bool "Marvell PXA168/910/MMP2"
788c9700 512 depends on MMU
788c9700 513 select ARCH_REQUIRE_GPIOLIB
6d803ba7 514 select CLKDEV_LOOKUP
788c9700
RK
515 select GENERIC_CLOCKEVENTS
516 select TICK_ONESHOT
517 select PLAT_PXA
0bd86961 518 select SPARSE_IRQ
788c9700 519 help
2f7e8fae 520 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
521
522config ARCH_KS8695
523 bool "Micrel/Kendin KS8695"
524 select CPU_ARM922T
98830bc9 525 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 526 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
527 help
528 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
529 System-on-Chip devices.
530
531config ARCH_NS9XXX
532 bool "NetSilicon NS9xxx"
533 select CPU_ARM926T
534 select GENERIC_GPIO
788c9700
RK
535 select GENERIC_CLOCKEVENTS
536 select HAVE_CLK
537 help
538 Say Y here if you intend to run this kernel on a NetSilicon NS9xxx
539 System.
540
541 <http://www.digi.com/products/microprocessors/index.jsp>
542
543config ARCH_W90X900
544 bool "Nuvoton W90X900 CPU"
545 select CPU_ARM926T
c52d3d68 546 select ARCH_REQUIRE_GPIOLIB
6d803ba7 547 select CLKDEV_LOOKUP
58b5369e 548 select GENERIC_CLOCKEVENTS
788c9700 549 help
a8bc4ead 550 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
551 At present, the w90x900 has been renamed nuc900, regarding
552 the ARM series product line, you can login the following
553 link address to know more.
554
555 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
556 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 557
a62e9030 558config ARCH_NUC93X
559 bool "Nuvoton NUC93X CPU"
560 select CPU_ARM926T
6d803ba7 561 select CLKDEV_LOOKUP
a62e9030 562 help
563 Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
564 low-power and high performance MPEG-4/JPEG multimedia controller chip.
565
c5f80065
EG
566config ARCH_TEGRA
567 bool "NVIDIA Tegra"
568 select GENERIC_TIME
569 select GENERIC_CLOCKEVENTS
570 select GENERIC_GPIO
571 select HAVE_CLK
6d803ba7 572 select CLKDEV_LOOKUP
c5f80065 573 select ARCH_HAS_BARRIERS if CACHE_L2X0
7056d423 574 select ARCH_HAS_CPUFREQ
c5f80065
EG
575 help
576 This enables support for NVIDIA Tegra based systems (Tegra APX,
577 Tegra 6xx and Tegra 2 series).
578
4af6fee1
DS
579config ARCH_PNX4008
580 bool "Philips Nexperia PNX4008 Mobile"
c750815e 581 select CPU_ARM926T
6d803ba7 582 select CLKDEV_LOOKUP
5cfc8ee0 583 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
584 help
585 This enables support for Philips PNX4008 mobile platform.
586
1da177e4 587config ARCH_PXA
2c8086a5 588 bool "PXA2xx/PXA3xx-based"
a4f7e763 589 depends on MMU
034d2f5a 590 select ARCH_MTD_XIP
89c52ed4 591 select ARCH_HAS_CPUFREQ
6d803ba7 592 select CLKDEV_LOOKUP
7444a72e 593 select ARCH_REQUIRE_GPIOLIB
981d0f39 594 select GENERIC_CLOCKEVENTS
a88264c2 595 select TICK_ONESHOT
bd5ce433 596 select PLAT_PXA
6ac6b817 597 select SPARSE_IRQ
f999b8bd 598 help
2c8086a5 599 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 600
788c9700
RK
601config ARCH_MSM
602 bool "Qualcomm MSM"
4b536b8d 603 select HAVE_CLK
49cbe786 604 select GENERIC_CLOCKEVENTS
923a081c 605 select ARCH_REQUIRE_GPIOLIB
49cbe786 606 help
4b53eb4f
DW
607 Support for Qualcomm MSM/QSD based systems. This runs on the
608 apps processor of the MSM/QSD and depends on a shared memory
609 interface to the modem processor which runs the baseband
610 stack and controls some vital subsystems
611 (clock and power control, etc).
49cbe786 612
c793c1b0
MD
613config ARCH_SHMOBILE
614 bool "Renesas SH-Mobile"
615 help
616 Support for Renesas's SH-Mobile ARM platforms
617
1da177e4
LT
618config ARCH_RPC
619 bool "RiscPC"
620 select ARCH_ACORN
621 select FIQ
622 select TIMER_ACORN
a08b6b79 623 select ARCH_MAY_HAVE_PC_FDC
341eb781 624 select HAVE_PATA_PLATFORM
065909b9 625 select ISA_DMA_API
5ea81769 626 select NO_IOPORT
07f841b7 627 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 628 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
629 help
630 On the Acorn Risc-PC, Linux can support the internal IDE disk and
631 CD-ROM interface, serial and parallel port, and the floppy drive.
632
633config ARCH_SA1100
634 bool "SA1100-based"
c750815e 635 select CPU_SA1100
f7e68bbf 636 select ISA
05944d74 637 select ARCH_SPARSEMEM_ENABLE
034d2f5a 638 select ARCH_MTD_XIP
89c52ed4 639 select ARCH_HAS_CPUFREQ
1937f5b9 640 select CPU_FREQ
3e238be2 641 select GENERIC_CLOCKEVENTS
9483a578 642 select HAVE_CLK
3e238be2 643 select TICK_ONESHOT
7444a72e 644 select ARCH_REQUIRE_GPIOLIB
f999b8bd
MM
645 help
646 Support for StrongARM 11x0 based boards.
1da177e4
LT
647
648config ARCH_S3C2410
63b1f51b 649 bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
0a938b97 650 select GENERIC_GPIO
9d56c02a 651 select ARCH_HAS_CPUFREQ
9483a578 652 select HAVE_CLK
5cfc8ee0 653 select ARCH_USES_GETTIMEOFFSET
4b623926 654 select HAVE_S3C2410_I2C
1da177e4
LT
655 help
656 Samsung S3C2410X CPU based systems, such as the Simtec Electronics
657 BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
f6c8965a 658 the Samsung SMDK2410 development board (and derivatives).
1da177e4 659
63b1f51b
BD
660 Note, the S3C2416 and the S3C2450 are so close that they even share
661 the same SoC ID code. This means that there is no seperate machine
662 directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
663
a08ab637
BD
664config ARCH_S3C64XX
665 bool "Samsung S3C64XX"
89f1fa08 666 select PLAT_SAMSUNG
89f0ce72 667 select CPU_V6
89f0ce72 668 select ARM_VIC
a08ab637 669 select HAVE_CLK
89f0ce72 670 select NO_IOPORT
5cfc8ee0 671 select ARCH_USES_GETTIMEOFFSET
89c52ed4 672 select ARCH_HAS_CPUFREQ
89f0ce72
BD
673 select ARCH_REQUIRE_GPIOLIB
674 select SAMSUNG_CLKSRC
675 select SAMSUNG_IRQ_VIC_TIMER
676 select SAMSUNG_IRQ_UART
677 select S3C_GPIO_TRACK
678 select S3C_GPIO_PULL_UPDOWN
679 select S3C_GPIO_CFG_S3C24XX
680 select S3C_GPIO_CFG_S3C64XX
681 select S3C_DEV_NAND
682 select USB_ARCH_HAS_OHCI
683 select SAMSUNG_GPIOLIB_4BIT
4b623926 684 select HAVE_S3C2410_I2C
d8653d9f 685 select HAVE_S3C2410_WATCHDOG
a08ab637
BD
686 help
687 Samsung S3C64XX series based systems
688
49b7a491
KK
689config ARCH_S5P64X0
690 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
691 select CPU_V6
692 select GENERIC_GPIO
693 select HAVE_CLK
d8653d9f 694 select HAVE_S3C2410_WATCHDOG
925c68cd 695 select ARCH_USES_GETTIMEOFFSET
4b623926 696 select HAVE_S3C2410_I2C
03eb2749 697 select HAVE_S3C_RTC
c4ffccdd 698 help
49b7a491
KK
699 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
700 SMDK6450.
c4ffccdd 701
550db7f1
KK
702config ARCH_S5P6442
703 bool "Samsung S5P6442"
704 select CPU_V6
705 select GENERIC_GPIO
706 select HAVE_CLK
925c68cd 707 select ARCH_USES_GETTIMEOFFSET
d8653d9f 708 select HAVE_S3C2410_WATCHDOG
550db7f1
KK
709 help
710 Samsung S5P6442 CPU based systems
711
acc84707
MS
712config ARCH_S5PC100
713 bool "Samsung S5PC100"
5a7652f2
BM
714 select GENERIC_GPIO
715 select HAVE_CLK
716 select CPU_V7
d6d502fa 717 select ARM_L1_CACHE_SHIFT_6
925c68cd 718 select ARCH_USES_GETTIMEOFFSET
4b623926 719 select HAVE_S3C2410_I2C
03eb2749 720 select HAVE_S3C_RTC
d8653d9f 721 select HAVE_S3C2410_WATCHDOG
5a7652f2 722 help
acc84707 723 Samsung S5PC100 series based systems
5a7652f2 724
170f4e42
KK
725config ARCH_S5PV210
726 bool "Samsung S5PV210/S5PC110"
727 select CPU_V7
eecb6a84 728 select ARCH_SPARSEMEM_ENABLE
170f4e42
KK
729 select GENERIC_GPIO
730 select HAVE_CLK
731 select ARM_L1_CACHE_SHIFT_6
d8144aea 732 select ARCH_HAS_CPUFREQ
925c68cd 733 select ARCH_USES_GETTIMEOFFSET
4b623926 734 select HAVE_S3C2410_I2C
03eb2749 735 select HAVE_S3C_RTC
d8653d9f 736 select HAVE_S3C2410_WATCHDOG
170f4e42
KK
737 help
738 Samsung S5PV210/S5PC110 series based systems
739
cc0e72b8
CY
740config ARCH_S5PV310
741 bool "Samsung S5PV310/S5PC210"
742 select CPU_V7
f567fa6f 743 select ARCH_SPARSEMEM_ENABLE
cc0e72b8
CY
744 select GENERIC_GPIO
745 select HAVE_CLK
746 select GENERIC_CLOCKEVENTS
cdff6e6f 747 select HAVE_S3C_RTC
b7a98255 748 select HAVE_S3C2410_I2C
8d75c912 749 select HAVE_S3C2410_WATCHDOG
cc0e72b8
CY
750 help
751 Samsung S5PV310 series based systems
752
1da177e4
LT
753config ARCH_SHARK
754 bool "Shark"
c750815e 755 select CPU_SA110
f7e68bbf
RK
756 select ISA
757 select ISA_DMA
3bca103a 758 select ZONE_DMA
f7e68bbf 759 select PCI
5cfc8ee0 760 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
761 help
762 Support for the StrongARM based Digital DNARD machine, also known
763 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 764
83ef3338
HK
765config ARCH_TCC_926
766 bool "Telechips TCC ARM926-based systems"
767 select CPU_ARM926T
768 select HAVE_CLK
6d803ba7 769 select CLKDEV_LOOKUP
83ef3338
HK
770 select GENERIC_CLOCKEVENTS
771 help
772 Support for Telechips TCC ARM926-based systems.
773
1da177e4
LT
774config ARCH_LH7A40X
775 bool "Sharp LH7A40X"
c750815e 776 select CPU_ARM922T
4ba3f7c5 777 select ARCH_SPARSEMEM_ENABLE if !LH7A40X_CONTIGMEM
5cfc8ee0 778 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
779 help
780 Say Y here for systems based on one of the Sharp LH7A40X
781 System on a Chip processors. These CPUs include an ARM922T
782 core with a wide array of integrated devices for
783 hand-held and low-power applications.
784
d98aac75
LW
785config ARCH_U300
786 bool "ST-Ericsson U300 Series"
787 depends on MMU
788 select CPU_ARM926T
bc581770 789 select HAVE_TCM
d98aac75
LW
790 select ARM_AMBA
791 select ARM_VIC
d98aac75 792 select GENERIC_CLOCKEVENTS
6d803ba7 793 select CLKDEV_LOOKUP
d98aac75
LW
794 select GENERIC_GPIO
795 help
796 Support for ST-Ericsson U300 series mobile platforms.
797
ccf50e23
RK
798config ARCH_U8500
799 bool "ST-Ericsson U8500 Series"
800 select CPU_V7
801 select ARM_AMBA
ccf50e23 802 select GENERIC_CLOCKEVENTS
6d803ba7 803 select CLKDEV_LOOKUP
94bdc0e2 804 select ARCH_REQUIRE_GPIOLIB
ccf50e23
RK
805 help
806 Support for ST-Ericsson's Ux500 architecture
807
808config ARCH_NOMADIK
809 bool "STMicroelectronics Nomadik"
810 select ARM_AMBA
811 select ARM_VIC
812 select CPU_ARM926T
6d803ba7 813 select CLKDEV_LOOKUP
ccf50e23 814 select GENERIC_CLOCKEVENTS
ccf50e23
RK
815 select ARCH_REQUIRE_GPIOLIB
816 help
817 Support for the Nomadik platform by ST-Ericsson
818
7c6337e2
KH
819config ARCH_DAVINCI
820 bool "TI DaVinci"
7c6337e2 821 select GENERIC_CLOCKEVENTS
dce1115b 822 select ARCH_REQUIRE_GPIOLIB
3bca103a 823 select ZONE_DMA
9232fcc9 824 select HAVE_IDE
6d803ba7 825 select CLKDEV_LOOKUP
20e9969b 826 select GENERIC_ALLOCATOR
ae88e05a 827 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
828 help
829 Support for TI's DaVinci platform.
830
3b938be6
RK
831config ARCH_OMAP
832 bool "TI OMAP"
9483a578 833 select HAVE_CLK
7444a72e 834 select ARCH_REQUIRE_GPIOLIB
89c52ed4 835 select ARCH_HAS_CPUFREQ
06cad098 836 select GENERIC_CLOCKEVENTS
9af915da 837 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 838 help
6e457bb0 839 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 840
cee37e50
VK
841config PLAT_SPEAR
842 bool "ST SPEAr"
843 select ARM_AMBA
844 select ARCH_REQUIRE_GPIOLIB
6d803ba7 845 select CLKDEV_LOOKUP
cee37e50 846 select GENERIC_CLOCKEVENTS
cee37e50
VK
847 select HAVE_CLK
848 help
849 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
850
1da177e4
LT
851endchoice
852
ccf50e23
RK
853#
854# This is sorted alphabetically by mach-* pathname. However, plat-*
855# Kconfigs may be included either alphabetically (according to the
856# plat- suffix) or along side the corresponding mach-* source.
857#
95b8f20f
RK
858source "arch/arm/mach-aaec2000/Kconfig"
859
860source "arch/arm/mach-at91/Kconfig"
861
862source "arch/arm/mach-bcmring/Kconfig"
863
1da177e4
LT
864source "arch/arm/mach-clps711x/Kconfig"
865
d94f944e
AV
866source "arch/arm/mach-cns3xxx/Kconfig"
867
95b8f20f
RK
868source "arch/arm/mach-davinci/Kconfig"
869
870source "arch/arm/mach-dove/Kconfig"
871
e7736d47
LB
872source "arch/arm/mach-ep93xx/Kconfig"
873
1da177e4
LT
874source "arch/arm/mach-footbridge/Kconfig"
875
59d3a193
PZ
876source "arch/arm/mach-gemini/Kconfig"
877
95b8f20f
RK
878source "arch/arm/mach-h720x/Kconfig"
879
1da177e4
LT
880source "arch/arm/mach-integrator/Kconfig"
881
3f7e5815
LB
882source "arch/arm/mach-iop32x/Kconfig"
883
884source "arch/arm/mach-iop33x/Kconfig"
1da177e4 885
285f5fa7
DW
886source "arch/arm/mach-iop13xx/Kconfig"
887
1da177e4
LT
888source "arch/arm/mach-ixp4xx/Kconfig"
889
890source "arch/arm/mach-ixp2000/Kconfig"
891
c4713074
LB
892source "arch/arm/mach-ixp23xx/Kconfig"
893
95b8f20f
RK
894source "arch/arm/mach-kirkwood/Kconfig"
895
896source "arch/arm/mach-ks8695/Kconfig"
897
898source "arch/arm/mach-lh7a40x/Kconfig"
899
777f9beb
LB
900source "arch/arm/mach-loki/Kconfig"
901
40805949
KW
902source "arch/arm/mach-lpc32xx/Kconfig"
903
95b8f20f
RK
904source "arch/arm/mach-msm/Kconfig"
905
794d15b2
SS
906source "arch/arm/mach-mv78xx0/Kconfig"
907
95b8f20f 908source "arch/arm/plat-mxc/Kconfig"
1da177e4 909
95b8f20f 910source "arch/arm/mach-netx/Kconfig"
49cbe786 911
95b8f20f
RK
912source "arch/arm/mach-nomadik/Kconfig"
913source "arch/arm/plat-nomadik/Kconfig"
914
915source "arch/arm/mach-ns9xxx/Kconfig"
1da177e4 916
186f93ea 917source "arch/arm/mach-nuc93x/Kconfig"
1da177e4 918
d48af15e
TL
919source "arch/arm/plat-omap/Kconfig"
920
921source "arch/arm/mach-omap1/Kconfig"
1da177e4 922
1dbae815
TL
923source "arch/arm/mach-omap2/Kconfig"
924
9dd0b194 925source "arch/arm/mach-orion5x/Kconfig"
585cf175 926
95b8f20f
RK
927source "arch/arm/mach-pxa/Kconfig"
928source "arch/arm/plat-pxa/Kconfig"
585cf175 929
95b8f20f
RK
930source "arch/arm/mach-mmp/Kconfig"
931
932source "arch/arm/mach-realview/Kconfig"
933
934source "arch/arm/mach-sa1100/Kconfig"
edabd38e 935
cf383678 936source "arch/arm/plat-samsung/Kconfig"
a21765a7 937source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 938source "arch/arm/plat-s5p/Kconfig"
a21765a7 939
cee37e50 940source "arch/arm/plat-spear/Kconfig"
a21765a7 941
83ef3338
HK
942source "arch/arm/plat-tcc/Kconfig"
943
a21765a7
BD
944if ARCH_S3C2410
945source "arch/arm/mach-s3c2400/Kconfig"
1da177e4 946source "arch/arm/mach-s3c2410/Kconfig"
a21765a7 947source "arch/arm/mach-s3c2412/Kconfig"
f1290a49 948source "arch/arm/mach-s3c2416/Kconfig"
a21765a7 949source "arch/arm/mach-s3c2440/Kconfig"
e4d06e39 950source "arch/arm/mach-s3c2443/Kconfig"
a21765a7 951endif
1da177e4 952
a08ab637 953if ARCH_S3C64XX
431107ea 954source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
955endif
956
49b7a491 957source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 958
550db7f1 959source "arch/arm/mach-s5p6442/Kconfig"
7bd0f2f5 960
5a7652f2 961source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 962
170f4e42
KK
963source "arch/arm/mach-s5pv210/Kconfig"
964
cc0e72b8
CY
965source "arch/arm/mach-s5pv310/Kconfig"
966
882d01f9 967source "arch/arm/mach-shmobile/Kconfig"
52c543f9 968
882d01f9 969source "arch/arm/plat-stmp3xxx/Kconfig"
9e73c84c 970
c5f80065
EG
971source "arch/arm/mach-tegra/Kconfig"
972
95b8f20f 973source "arch/arm/mach-u300/Kconfig"
1da177e4 974
95b8f20f 975source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
976
977source "arch/arm/mach-versatile/Kconfig"
978
ceade897
RK
979source "arch/arm/mach-vexpress/Kconfig"
980
7ec80ddf 981source "arch/arm/mach-w90x900/Kconfig"
982
1da177e4
LT
983# Definitions to make life easier
984config ARCH_ACORN
985 bool
986
7ae1f7ec
LB
987config PLAT_IOP
988 bool
469d3044 989 select GENERIC_CLOCKEVENTS
7ae1f7ec 990
69b02f6a
LB
991config PLAT_ORION
992 bool
993
bd5ce433
EM
994config PLAT_PXA
995 bool
996
f4b8b319
RK
997config PLAT_VERSATILE
998 bool
999
e3887714
RK
1000config ARM_TIMER_SP804
1001 bool
1002
1da177e4
LT
1003source arch/arm/mm/Kconfig
1004
afe4b25e
LB
1005config IWMMXT
1006 bool "Enable iWMMXt support"
40305a58
EM
1007 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK
1008 default y if PXA27x || PXA3xx || ARCH_MMP
afe4b25e
LB
1009 help
1010 Enable support for iWMMXt context switching at run time if
1011 running on a CPU that supports it.
1012
1da177e4
LT
1013# bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
1014config XSCALE_PMU
1015 bool
1016 depends on CPU_XSCALE && !XSCALE_PMU_TIMER
1017 default y
1018
0f4f0672 1019config CPU_HAS_PMU
8954bb0d
WD
1020 depends on (CPU_V6 || CPU_V7 || XSCALE_PMU) && \
1021 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1022 default y
1023 bool
1024
3b93e7b0
HC
1025if !MMU
1026source "arch/arm/Kconfig-nommu"
1027endif
1028
9cba3ccc
CM
1029config ARM_ERRATA_411920
1030 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
81d11955 1031 depends on CPU_V6
9cba3ccc
CM
1032 help
1033 Invalidation of the Instruction Cache operation can
1034 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1035 It does not affect the MPCore. This option enables the ARM Ltd.
1036 recommended workaround.
1037
7ce236fc
CM
1038config ARM_ERRATA_430973
1039 bool "ARM errata: Stale prediction on replaced interworking branch"
1040 depends on CPU_V7
1041 help
1042 This option enables the workaround for the 430973 Cortex-A8
1043 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1044 interworking branch is replaced with another code sequence at the
1045 same virtual address, whether due to self-modifying code or virtual
1046 to physical address re-mapping, Cortex-A8 does not recover from the
1047 stale interworking branch prediction. This results in Cortex-A8
1048 executing the new code sequence in the incorrect ARM or Thumb state.
1049 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1050 and also flushes the branch target cache at every context switch.
1051 Note that setting specific bits in the ACTLR register may not be
1052 available in non-secure mode.
1053
855c551f
CM
1054config ARM_ERRATA_458693
1055 bool "ARM errata: Processor deadlock when a false hazard is created"
1056 depends on CPU_V7
1057 help
1058 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1059 erratum. For very specific sequences of memory operations, it is
1060 possible for a hazard condition intended for a cache line to instead
1061 be incorrectly associated with a different cache line. This false
1062 hazard might then cause a processor deadlock. The workaround enables
1063 the L1 caching of the NEON accesses and disables the PLD instruction
1064 in the ACTLR register. Note that setting specific bits in the ACTLR
1065 register may not be available in non-secure mode.
1066
0516e464
CM
1067config ARM_ERRATA_460075
1068 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1069 depends on CPU_V7
1070 help
1071 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1072 erratum. Any asynchronous access to the L2 cache may encounter a
1073 situation in which recent store transactions to the L2 cache are lost
1074 and overwritten with stale memory contents from external memory. The
1075 workaround disables the write-allocate mode for the L2 cache via the
1076 ACTLR register. Note that setting specific bits in the ACTLR register
1077 may not be available in non-secure mode.
1078
9f05027c
WD
1079config ARM_ERRATA_742230
1080 bool "ARM errata: DMB operation may be faulty"
1081 depends on CPU_V7 && SMP
1082 help
1083 This option enables the workaround for the 742230 Cortex-A9
1084 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1085 between two write operations may not ensure the correct visibility
1086 ordering of the two writes. This workaround sets a specific bit in
1087 the diagnostic register of the Cortex-A9 which causes the DMB
1088 instruction to behave as a DSB, ensuring the correct behaviour of
1089 the two writes.
1090
a672e99b
WD
1091config ARM_ERRATA_742231
1092 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1093 depends on CPU_V7 && SMP
1094 help
1095 This option enables the workaround for the 742231 Cortex-A9
1096 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1097 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1098 accessing some data located in the same cache line, may get corrupted
1099 data due to bad handling of the address hazard when the line gets
1100 replaced from one of the CPUs at the same time as another CPU is
1101 accessing it. This workaround sets specific bits in the diagnostic
1102 register of the Cortex-A9 which reduces the linefill issuing
1103 capabilities of the processor.
1104
9e65582a
SS
1105config PL310_ERRATA_588369
1106 bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
1107 depends on CACHE_L2X0 && ARCH_OMAP4
1108 help
1109 The PL310 L2 cache controller implements three types of Clean &
1110 Invalidate maintenance operations: by Physical Address
1111 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1112 They are architecturally defined to behave as the execution of a
1113 clean operation followed immediately by an invalidate operation,
1114 both performing to the same memory location. This functionality
1115 is not correctly implemented in PL310 as clean lines are not
1116 invalidated as a result of these operations. Note that this errata
1117 uses Texas Instrument's secure monitor api.
cdf357f1
WD
1118
1119config ARM_ERRATA_720789
1120 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1121 depends on CPU_V7 && SMP
1122 help
1123 This option enables the workaround for the 720789 Cortex-A9 (prior to
1124 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1125 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1126 As a consequence of this erratum, some TLB entries which should be
1127 invalidated are not, resulting in an incoherency in the system page
1128 tables. The workaround changes the TLB flushing routines to invalidate
1129 entries regardless of the ASID.
475d92fc
WD
1130
1131config ARM_ERRATA_743622
1132 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1133 depends on CPU_V7
1134 help
1135 This option enables the workaround for the 743622 Cortex-A9
1136 (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1137 optimisation in the Cortex-A9 Store Buffer may lead to data
1138 corruption. This workaround sets a specific bit in the diagnostic
1139 register of the Cortex-A9 which disables the Store Buffer
1140 optimisation, preventing the defect from occurring. This has no
1141 visible impact on the overall performance or power consumption of the
1142 processor.
1143
1da177e4
LT
1144endmenu
1145
1146source "arch/arm/common/Kconfig"
1147
1da177e4
LT
1148menu "Bus support"
1149
1150config ARM_AMBA
1151 bool
1152
1153config ISA
1154 bool
1da177e4
LT
1155 help
1156 Find out whether you have ISA slots on your motherboard. ISA is the
1157 name of a bus system, i.e. the way the CPU talks to the other stuff
1158 inside your box. Other bus systems are PCI, EISA, MicroChannel
1159 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1160 newer boards don't support it. If you have ISA, say Y, otherwise N.
1161
065909b9 1162# Select ISA DMA controller support
1da177e4
LT
1163config ISA_DMA
1164 bool
065909b9 1165 select ISA_DMA_API
1da177e4 1166
065909b9 1167# Select ISA DMA interface
5cae841b
AV
1168config ISA_DMA_API
1169 bool
5cae841b 1170
1da177e4 1171config PCI
0b05da72 1172 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1173 help
1174 Find out whether you have a PCI motherboard. PCI is the name of a
1175 bus system, i.e. the way the CPU talks to the other stuff inside
1176 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1177 VESA. If you have PCI, say Y, otherwise N.
1178
52882173
AV
1179config PCI_DOMAINS
1180 bool
1181 depends on PCI
1182
36e23590
MW
1183config PCI_SYSCALL
1184 def_bool PCI
1185
1da177e4
LT
1186# Select the host bridge type
1187config PCI_HOST_VIA82C505
1188 bool
1189 depends on PCI && ARCH_SHARK
1190 default y
1191
a0113a99
MR
1192config PCI_HOST_ITE8152
1193 bool
1194 depends on PCI && MACH_ARMCORE
1195 default y
1196 select DMABOUNCE
1197
1da177e4
LT
1198source "drivers/pci/Kconfig"
1199
1200source "drivers/pcmcia/Kconfig"
1201
1202endmenu
1203
1204menu "Kernel Features"
1205
0567a0c0
KH
1206source "kernel/time/Kconfig"
1207
1da177e4
LT
1208config SMP
1209 bool "Symmetric Multi-Processing (EXPERIMENTAL)"
971acb9b 1210 depends on EXPERIMENTAL
bc28248e 1211 depends on GENERIC_CLOCKEVENTS
971acb9b
RK
1212 depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
1213 MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 ||\
1214 ARCH_S5PV310 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4
f6dd9fa5 1215 select USE_GENERIC_SMP_HELPERS
971acb9b 1216 select HAVE_ARM_SCU
1da177e4
LT
1217 help
1218 This enables support for systems with more than one CPU. If you have
1219 a system with only one CPU, like most personal computers, say N. If
1220 you have a system with more than one CPU, say Y.
1221
1222 If you say N here, the kernel will run on single and multiprocessor
1223 machines, but will use only one CPU of a multiprocessor machine. If
1224 you say Y here, the kernel will run on many, but not all, single
1225 processor machines. On a single processor machine, the kernel will
1226 run faster if you say N here.
1227
03502faa 1228 See also <file:Documentation/i386/IO-APIC.txt>,
1da177e4 1229 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1230 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1231
1232 If you don't know what to do here, say N.
1233
f00ec48f
RK
1234config SMP_ON_UP
1235 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1236 depends on EXPERIMENTAL
1237 depends on SMP && !XIP && !THUMB2_KERNEL
1238 default y
1239 help
1240 SMP kernels contain instructions which fail on non-SMP processors.
1241 Enabling this option allows the kernel to modify itself to make
1242 these instructions safe. Disabling it allows about 1K of space
1243 savings.
1244
1245 If you don't know what to do here, say Y.
1246
a8cbcd92
RK
1247config HAVE_ARM_SCU
1248 bool
1249 depends on SMP
1250 help
1251 This option enables support for the ARM system coherency unit
1252
f32f4ce2
RK
1253config HAVE_ARM_TWD
1254 bool
1255 depends on SMP
1256 help
1257 This options enables support for the ARM timer and watchdog unit
1258
8d5796d2
LB
1259choice
1260 prompt "Memory split"
1261 default VMSPLIT_3G
1262 help
1263 Select the desired split between kernel and user memory.
1264
1265 If you are not absolutely sure what you are doing, leave this
1266 option alone!
1267
1268 config VMSPLIT_3G
1269 bool "3G/1G user/kernel split"
1270 config VMSPLIT_2G
1271 bool "2G/2G user/kernel split"
1272 config VMSPLIT_1G
1273 bool "1G/3G user/kernel split"
1274endchoice
1275
1276config PAGE_OFFSET
1277 hex
1278 default 0x40000000 if VMSPLIT_1G
1279 default 0x80000000 if VMSPLIT_2G
1280 default 0xC0000000
1281
1da177e4
LT
1282config NR_CPUS
1283 int "Maximum number of CPUs (2-32)"
1284 range 2 32
1285 depends on SMP
1286 default "4"
1287
a054a811
RK
1288config HOTPLUG_CPU
1289 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1290 depends on SMP && HOTPLUG && EXPERIMENTAL
1291 help
1292 Say Y here to experiment with turning CPUs off and on. CPUs
1293 can be controlled through /sys/devices/system/cpu.
1294
37ee16ae
RK
1295config LOCAL_TIMERS
1296 bool "Use local timer interrupts"
971acb9b 1297 depends on SMP
37ee16ae 1298 default y
971acb9b 1299 select HAVE_ARM_TWD
37ee16ae
RK
1300 help
1301 Enable support for local timers on SMP platforms, rather then the
1302 legacy IPI broadcast method. Local timers allows the system
1303 accounting to be spread across the timer interval, preventing a
1304 "thundering herd" at every timer tick.
1305
d45a398f 1306source kernel/Kconfig.preempt
1da177e4 1307
f8065813
RK
1308config HZ
1309 int
49b7a491 1310 default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
2192482e 1311 ARCH_S5P6442 || ARCH_S5PV210 || ARCH_S5PV310
bfe65704 1312 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1313 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1314 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1315 default 100
1316
16c79651
CM
1317config THUMB2_KERNEL
1318 bool "Compile the kernel in Thumb-2 mode"
1319 depends on CPU_V7 && EXPERIMENTAL
1320 select AEABI
1321 select ARM_ASM_UNIFIED
1322 help
1323 By enabling this option, the kernel will be compiled in
1324 Thumb-2 mode. A compiler/assembler that understand the unified
1325 ARM-Thumb syntax is needed.
1326
1327 If unsure, say N.
1328
0becb088
CM
1329config ARM_ASM_UNIFIED
1330 bool
1331
704bdda0
NP
1332config AEABI
1333 bool "Use the ARM EABI to compile the kernel"
1334 help
1335 This option allows for the kernel to be compiled using the latest
1336 ARM ABI (aka EABI). This is only useful if you are using a user
1337 space environment that is also compiled with EABI.
1338
1339 Since there are major incompatibilities between the legacy ABI and
1340 EABI, especially with regard to structure member alignment, this
1341 option also changes the kernel syscall calling convention to
1342 disambiguate both ABIs and allow for backward compatibility support
1343 (selected with CONFIG_OABI_COMPAT).
1344
1345 To use this you need GCC version 4.0.0 or later.
1346
6c90c872 1347config OABI_COMPAT
a73a3ff1 1348 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
61c484d4 1349 depends on AEABI && EXPERIMENTAL
6c90c872
NP
1350 default y
1351 help
1352 This option preserves the old syscall interface along with the
1353 new (ARM EABI) one. It also provides a compatibility layer to
1354 intercept syscalls that have structure arguments which layout
1355 in memory differs between the legacy ABI and the new ARM EABI
1356 (only for non "thumb" binaries). This option adds a tiny
1357 overhead to all syscalls and produces a slightly larger kernel.
1358 If you know you'll be using only pure EABI user space then you
1359 can say N here. If this option is not selected and you attempt
1360 to execute a legacy ABI binary then the result will be
1361 UNPREDICTABLE (in fact it can be predicted that it won't work
1362 at all). If in doubt say Y.
1363
eb33575c 1364config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1365 bool
e80d6a24 1366
05944d74
RK
1367config ARCH_SPARSEMEM_ENABLE
1368 bool
1369
07a2f737
RK
1370config ARCH_SPARSEMEM_DEFAULT
1371 def_bool ARCH_SPARSEMEM_ENABLE
1372
05944d74 1373config ARCH_SELECT_MEMORY_MODEL
be370302 1374 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1375
053a96ca
NP
1376config HIGHMEM
1377 bool "High Memory Support (EXPERIMENTAL)"
1378 depends on MMU && EXPERIMENTAL
1379 help
1380 The address space of ARM processors is only 4 Gigabytes large
1381 and it has to accommodate user address space, kernel address
1382 space as well as some memory mapped IO. That means that, if you
1383 have a large amount of physical memory and/or IO, not all of the
1384 memory can be "permanently mapped" by the kernel. The physical
1385 memory that is not permanently mapped is called "high memory".
1386
1387 Depending on the selected kernel/user memory split, minimum
1388 vmalloc space and actual amount of RAM, you may not need this
1389 option which should result in a slightly faster kernel.
1390
1391 If unsure, say n.
1392
65cec8e3
RK
1393config HIGHPTE
1394 bool "Allocate 2nd-level pagetables from highmem"
1395 depends on HIGHMEM
1396 depends on !OUTER_CACHE
1397
1b8873a0
JI
1398config HW_PERF_EVENTS
1399 bool "Enable hardware performance counter support for perf events"
fe166148 1400 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1401 default y
1402 help
1403 Enable hardware performance counter support for perf events. If
1404 disabled, perf events will use software events only.
1405
354e6f72 1406config SPARSE_IRQ
c1ba6ba3 1407 def_bool n
354e6f72 1408 help
1409 This enables support for sparse irqs. This is useful in general
1410 as most CPUs have a fairly sparse array of IRQ vectors, which
1411 the irq_desc then maps directly on to. Systems with a high
1412 number of off-chip IRQs will want to treat this as
1413 experimental until they have been independently verified.
1414
3f22ab27
DH
1415source "mm/Kconfig"
1416
c1b2d970
MD
1417config FORCE_MAX_ZONEORDER
1418 int "Maximum zone order" if ARCH_SHMOBILE
1419 range 11 64 if ARCH_SHMOBILE
1420 default "9" if SA1111
1421 default "11"
1422 help
1423 The kernel memory allocator divides physically contiguous memory
1424 blocks into "zones", where each zone is a power of two number of
1425 pages. This option selects the largest power of two that the kernel
1426 keeps in the memory allocator. If you need to allocate very large
1427 blocks of physically contiguous memory, then you may need to
1428 increase this value.
1429
1430 This config option is actually maximum order plus one. For example,
1431 a value of 11 means that the largest free memory block is 2^10 pages.
1432
1da177e4
LT
1433config LEDS
1434 bool "Timer and CPU usage LEDs"
e055d5bf 1435 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1436 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1437 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1438 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1439 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1440 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1441 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1442 help
1443 If you say Y here, the LEDs on your machine will be used
1444 to provide useful information about your current system status.
1445
1446 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1447 be able to select which LEDs are active using the options below. If
1448 you are compiling a kernel for the EBSA-110 or the LART however, the
1449 red LED will simply flash regularly to indicate that the system is
1450 still functional. It is safe to say Y here if you have a CATS
1451 system, but the driver will do nothing.
1452
1453config LEDS_TIMER
1454 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1455 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1456 || MACH_OMAP_PERSEUS2
1da177e4 1457 depends on LEDS
0567a0c0 1458 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1459 default y if ARCH_EBSA110
1460 help
1461 If you say Y here, one of the system LEDs (the green one on the
1462 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1463 will flash regularly to indicate that the system is still
1464 operational. This is mainly useful to kernel hackers who are
1465 debugging unstable kernels.
1466
1467 The LART uses the same LED for both Timer LED and CPU usage LED
1468 functions. You may choose to use both, but the Timer LED function
1469 will overrule the CPU usage LED.
1470
1471config LEDS_CPU
1472 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1473 !ARCH_OMAP) \
1474 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1475 || MACH_OMAP_PERSEUS2
1da177e4
LT
1476 depends on LEDS
1477 help
1478 If you say Y here, the red LED will be used to give a good real
1479 time indication of CPU usage, by lighting whenever the idle task
1480 is not currently executing.
1481
1482 The LART uses the same LED for both Timer LED and CPU usage LED
1483 functions. You may choose to use both, but the Timer LED function
1484 will overrule the CPU usage LED.
1485
1486config ALIGNMENT_TRAP
1487 bool
f12d0d7c 1488 depends on CPU_CP15_MMU
1da177e4 1489 default y if !ARCH_EBSA110
e119bfff 1490 select HAVE_PROC_CPU if PROC_FS
1da177e4 1491 help
84eb8d06 1492 ARM processors cannot fetch/store information which is not
1da177e4
LT
1493 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1494 address divisible by 4. On 32-bit ARM processors, these non-aligned
1495 fetch/store instructions will be emulated in software if you say
1496 here, which has a severe performance impact. This is necessary for
1497 correct operation of some network protocols. With an IP-only
1498 configuration it is safe to say N, otherwise say Y.
1499
39ec58f3
LB
1500config UACCESS_WITH_MEMCPY
1501 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1502 depends on MMU && EXPERIMENTAL
1503 default y if CPU_FEROCEON
1504 help
1505 Implement faster copy_to_user and clear_user methods for CPU
1506 cores where a 8-word STM instruction give significantly higher
1507 memory write throughput than a sequence of individual 32bit stores.
1508
1509 A possible side effect is a slight increase in scheduling latency
1510 between threads sharing the same address space if they invoke
1511 such copy operations with large buffers.
1512
1513 However, if the CPU data cache is using a write-allocate mode,
1514 this option is unlikely to provide any performance gain.
1515
70c70d97
NP
1516config SECCOMP
1517 bool
1518 prompt "Enable seccomp to safely compute untrusted bytecode"
1519 ---help---
1520 This kernel feature is useful for number crunching applications
1521 that may need to compute untrusted bytecode during their
1522 execution. By using pipes or other transports made available to
1523 the process as file descriptors supporting the read/write
1524 syscalls, it's possible to isolate those applications in
1525 their own address space using seccomp. Once seccomp is
1526 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1527 and the task is only allowed to execute a few safe syscalls
1528 defined by each seccomp mode.
1529
c743f380
NP
1530config CC_STACKPROTECTOR
1531 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1532 help
1533 This option turns on the -fstack-protector GCC feature. This
1534 feature puts, at the beginning of functions, a canary value on
1535 the stack just before the return address, and validates
1536 the value just before actually returning. Stack based buffer
1537 overflows (that need to overwrite this return address) now also
1538 overwrite the canary, which gets detected and the attack is then
1539 neutralized via a kernel panic.
1540 This feature requires gcc version 4.2 or above.
1541
73a65b3f
UKK
1542config DEPRECATED_PARAM_STRUCT
1543 bool "Provide old way to pass kernel parameters"
1544 help
1545 This was deprecated in 2001 and announced to live on for 5 years.
1546 Some old boot loaders still use this way.
1547
1da177e4
LT
1548endmenu
1549
1550menu "Boot options"
1551
1552# Compressed boot loader in ROM. Yes, we really want to ask about
1553# TEXT and BSS so we preserve their values in the config files.
1554config ZBOOT_ROM_TEXT
1555 hex "Compressed ROM boot loader base address"
1556 default "0"
1557 help
1558 The physical address at which the ROM-able zImage is to be
1559 placed in the target. Platforms which normally make use of
1560 ROM-able zImage formats normally set this to a suitable
1561 value in their defconfig file.
1562
1563 If ZBOOT_ROM is not enabled, this has no effect.
1564
1565config ZBOOT_ROM_BSS
1566 hex "Compressed ROM boot loader BSS address"
1567 default "0"
1568 help
f8c440b2
DF
1569 The base address of an area of read/write memory in the target
1570 for the ROM-able zImage which must be available while the
1571 decompressor is running. It must be large enough to hold the
1572 entire decompressed kernel plus an additional 128 KiB.
1573 Platforms which normally make use of ROM-able zImage formats
1574 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1575
1576 If ZBOOT_ROM is not enabled, this has no effect.
1577
1578config ZBOOT_ROM
1579 bool "Compressed boot loader in ROM/flash"
1580 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1581 help
1582 Say Y here if you intend to execute your compressed kernel image
1583 (zImage) directly from ROM or flash. If unsure, say N.
1584
1585config CMDLINE
1586 string "Default kernel command string"
1587 default ""
1588 help
1589 On some architectures (EBSA110 and CATS), there is currently no way
1590 for the boot loader to pass arguments to the kernel. For these
1591 architectures, you should supply some command-line options at build
1592 time by entering them here. As a minimum, you should specify the
1593 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1594
92d2040d
AH
1595config CMDLINE_FORCE
1596 bool "Always use the default kernel command string"
1597 depends on CMDLINE != ""
1598 help
1599 Always use the default kernel command string, even if the boot
1600 loader passes other arguments to the kernel.
1601 This is useful if you cannot or don't want to change the
1602 command-line options your boot loader passes to the kernel.
1603
1604 If unsure, say N.
1605
1da177e4
LT
1606config XIP_KERNEL
1607 bool "Kernel Execute-In-Place from ROM"
1608 depends on !ZBOOT_ROM
1609 help
1610 Execute-In-Place allows the kernel to run from non-volatile storage
1611 directly addressable by the CPU, such as NOR flash. This saves RAM
1612 space since the text section of the kernel is not loaded from flash
1613 to RAM. Read-write sections, such as the data section and stack,
1614 are still copied to RAM. The XIP kernel is not compressed since
1615 it has to run directly from flash, so it will take more space to
1616 store it. The flash address used to link the kernel object files,
1617 and for storing it, is configuration dependent. Therefore, if you
1618 say Y here, you must know the proper physical address where to
1619 store the kernel image depending on your own flash memory usage.
1620
1621 Also note that the make target becomes "make xipImage" rather than
1622 "make zImage" or "make Image". The final kernel binary to put in
1623 ROM memory will be arch/arm/boot/xipImage.
1624
1625 If unsure, say N.
1626
1627config XIP_PHYS_ADDR
1628 hex "XIP Kernel Physical Location"
1629 depends on XIP_KERNEL
1630 default "0x00080000"
1631 help
1632 This is the physical address in your flash memory the kernel will
1633 be linked for and stored to. This address is dependent on your
1634 own flash usage.
1635
c587e4a6
RP
1636config KEXEC
1637 bool "Kexec system call (EXPERIMENTAL)"
1638 depends on EXPERIMENTAL
1639 help
1640 kexec is a system call that implements the ability to shutdown your
1641 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1642 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1643 you can start any kernel with it, not just Linux.
1644
1645 It is an ongoing process to be certain the hardware in a machine
1646 is properly shutdown, so do not be surprised if this code does not
1647 initially work for you. It may help to enable device hotplugging
1648 support.
1649
4cd9d6f7
RP
1650config ATAGS_PROC
1651 bool "Export atags in procfs"
b98d7291
UL
1652 depends on KEXEC
1653 default y
4cd9d6f7
RP
1654 help
1655 Should the atags used to boot the kernel be exported in an "atags"
1656 file in procfs. Useful with kexec.
1657
e69edc79
EM
1658config AUTO_ZRELADDR
1659 bool "Auto calculation of the decompressed kernel image address"
1660 depends on !ZBOOT_ROM && !ARCH_U300
1661 help
1662 ZRELADDR is the physical address where the decompressed kernel
1663 image will be placed. If AUTO_ZRELADDR is selected, the address
1664 will be determined at run-time by masking the current IP with
1665 0xf8000000. This assumes the zImage being placed in the first 128MB
1666 from start of memory.
1667
1da177e4
LT
1668endmenu
1669
ac9d7efc 1670menu "CPU Power Management"
1da177e4 1671
89c52ed4 1672if ARCH_HAS_CPUFREQ
1da177e4
LT
1673
1674source "drivers/cpufreq/Kconfig"
1675
64f102b6
YS
1676config CPU_FREQ_IMX
1677 tristate "CPUfreq driver for i.MX CPUs"
1678 depends on ARCH_MXC && CPU_FREQ
1679 help
1680 This enables the CPUfreq driver for i.MX CPUs.
1681
1da177e4
LT
1682config CPU_FREQ_SA1100
1683 bool
1da177e4
LT
1684
1685config CPU_FREQ_SA1110
1686 bool
1da177e4
LT
1687
1688config CPU_FREQ_INTEGRATOR
1689 tristate "CPUfreq driver for ARM Integrator CPUs"
1690 depends on ARCH_INTEGRATOR && CPU_FREQ
1691 default y
1692 help
1693 This enables the CPUfreq driver for ARM Integrator CPUs.
1694
1695 For details, take a look at <file:Documentation/cpu-freq>.
1696
1697 If in doubt, say Y.
1698
9e2697ff
RK
1699config CPU_FREQ_PXA
1700 bool
1701 depends on CPU_FREQ && ARCH_PXA && PXA25x
1702 default y
1703 select CPU_FREQ_DEFAULT_GOV_USERSPACE
1704
b3748ddd
MB
1705config CPU_FREQ_S3C64XX
1706 bool "CPUfreq support for Samsung S3C64XX CPUs"
1707 depends on CPU_FREQ && CPU_S3C6410
1708
9d56c02a
BD
1709config CPU_FREQ_S3C
1710 bool
1711 help
1712 Internal configuration node for common cpufreq on Samsung SoC
1713
1714config CPU_FREQ_S3C24XX
1715 bool "CPUfreq driver for Samsung S3C24XX series CPUs"
1716 depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
1717 select CPU_FREQ_S3C
1718 help
1719 This enables the CPUfreq driver for the Samsung S3C24XX family
1720 of CPUs.
1721
1722 For details, take a look at <file:Documentation/cpu-freq>.
1723
1724 If in doubt, say N.
1725
1726config CPU_FREQ_S3C24XX_PLL
1727 bool "Support CPUfreq changing of PLL frequency"
1728 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
1729 help
1730 Compile in support for changing the PLL frequency from the
1731 S3C24XX series CPUfreq driver. The PLL takes time to settle
1732 after a frequency change, so by default it is not enabled.
1733
1734 This also means that the PLL tables for the selected CPU(s) will
1735 be built which may increase the size of the kernel image.
1736
1737config CPU_FREQ_S3C24XX_DEBUG
1738 bool "Debug CPUfreq Samsung driver core"
1739 depends on CPU_FREQ_S3C24XX
1740 help
1741 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
1742
1743config CPU_FREQ_S3C24XX_IODEBUG
1744 bool "Debug CPUfreq Samsung driver IO timing"
1745 depends on CPU_FREQ_S3C24XX
1746 help
1747 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
1748
e6d197a6
BD
1749config CPU_FREQ_S3C24XX_DEBUGFS
1750 bool "Export debugfs for CPUFreq"
1751 depends on CPU_FREQ_S3C24XX && DEBUG_FS
1752 help
1753 Export status information via debugfs.
1754
1da177e4
LT
1755endif
1756
ac9d7efc
RK
1757source "drivers/cpuidle/Kconfig"
1758
1759endmenu
1760
1da177e4
LT
1761menu "Floating point emulation"
1762
1763comment "At least one emulation must be selected"
1764
1765config FPE_NWFPE
1766 bool "NWFPE math emulation"
8993a44c 1767 depends on !AEABI || OABI_COMPAT
1da177e4
LT
1768 ---help---
1769 Say Y to include the NWFPE floating point emulator in the kernel.
1770 This is necessary to run most binaries. Linux does not currently
1771 support floating point hardware so you need to say Y here even if
1772 your machine has an FPA or floating point co-processor podule.
1773
1774 You may say N here if you are going to load the Acorn FPEmulator
1775 early in the bootup.
1776
1777config FPE_NWFPE_XP
1778 bool "Support extended precision"
bedf142b 1779 depends on FPE_NWFPE
1da177e4
LT
1780 help
1781 Say Y to include 80-bit support in the kernel floating-point
1782 emulator. Otherwise, only 32 and 64-bit support is compiled in.
1783 Note that gcc does not generate 80-bit operations by default,
1784 so in most cases this option only enlarges the size of the
1785 floating point emulator without any good reason.
1786
1787 You almost surely want to say N here.
1788
1789config FPE_FASTFPE
1790 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 1791 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
1792 ---help---
1793 Say Y here to include the FAST floating point emulator in the kernel.
1794 This is an experimental much faster emulator which now also has full
1795 precision for the mantissa. It does not support any exceptions.
1796 It is very simple, and approximately 3-6 times faster than NWFPE.
1797
1798 It should be sufficient for most programs. It may be not suitable
1799 for scientific calculations, but you have to check this for yourself.
1800 If you do not feel you need a faster FP emulation you should better
1801 choose NWFPE.
1802
1803config VFP
1804 bool "VFP-format floating point maths"
c00d4ffd 1805 depends on CPU_V6 || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
1806 help
1807 Say Y to include VFP support code in the kernel. This is needed
1808 if your hardware includes a VFP unit.
1809
1810 Please see <file:Documentation/arm/VFP/release-notes.txt> for
1811 release notes and additional status information.
1812
1813 Say N if your target does not have VFP hardware.
1814
25ebee02
CM
1815config VFPv3
1816 bool
1817 depends on VFP
1818 default y if CPU_V7
1819
b5872db4
CM
1820config NEON
1821 bool "Advanced SIMD (NEON) Extension support"
1822 depends on VFPv3 && CPU_V7
1823 help
1824 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1825 Extension.
1826
1da177e4
LT
1827endmenu
1828
1829menu "Userspace binary formats"
1830
1831source "fs/Kconfig.binfmt"
1832
1833config ARTHUR
1834 tristate "RISC OS personality"
704bdda0 1835 depends on !AEABI
1da177e4
LT
1836 help
1837 Say Y here to include the kernel code necessary if you want to run
1838 Acorn RISC OS/Arthur binaries under Linux. This code is still very
1839 experimental; if this sounds frightening, say N and sleep in peace.
1840 You can also say M here to compile this support as a module (which
1841 will be called arthur).
1842
1843endmenu
1844
1845menu "Power management options"
1846
eceab4ac 1847source "kernel/power/Kconfig"
1da177e4 1848
f4cb5700
JB
1849config ARCH_SUSPEND_POSSIBLE
1850 def_bool y
1851
1da177e4
LT
1852endmenu
1853
d5950b43
SR
1854source "net/Kconfig"
1855
ac25150f 1856source "drivers/Kconfig"
1da177e4
LT
1857
1858source "fs/Kconfig"
1859
1da177e4
LT
1860source "arch/arm/Kconfig.debug"
1861
1862source "security/Kconfig"
1863
1864source "crypto/Kconfig"
1865
1866source "lib/Kconfig"