KVM: VMX: Add definitions for guest and host EFER autoswitch vmcs entries
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / x86 / kvm / vmx.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
8 *
9 * Authors:
10 * Avi Kivity <avi@qumranet.com>
11 * Yaniv Kamay <yaniv@qumranet.com>
12 *
13 * This work is licensed under the terms of the GNU GPL, version 2. See
14 * the COPYING file in the top-level directory.
15 *
16 */
17
85f455f7 18#include "irq.h"
1d737c8a 19#include "mmu.h"
e495606d 20
edf88417 21#include <linux/kvm_host.h>
6aa8b732 22#include <linux/module.h>
9d8f549d 23#include <linux/kernel.h>
6aa8b732
AK
24#include <linux/mm.h>
25#include <linux/highmem.h>
e8edc6e0 26#include <linux/sched.h>
c7addb90 27#include <linux/moduleparam.h>
229456fc 28#include <linux/ftrace_event.h>
5a0e3ad6 29#include <linux/slab.h>
5fdbf976 30#include "kvm_cache_regs.h"
35920a35 31#include "x86.h"
e495606d 32
6aa8b732 33#include <asm/io.h>
3b3be0d1 34#include <asm/desc.h>
13673a90 35#include <asm/vmx.h>
6210e37b 36#include <asm/virtext.h>
a0861c02 37#include <asm/mce.h>
6aa8b732 38
229456fc
MT
39#include "trace.h"
40
4ecac3fd
AK
41#define __ex(x) __kvm_handle_fault_on_reboot(x)
42
6aa8b732
AK
43MODULE_AUTHOR("Qumranet");
44MODULE_LICENSE("GPL");
45
4462d21a 46static int __read_mostly bypass_guest_pf = 1;
c1f8bc04 47module_param(bypass_guest_pf, bool, S_IRUGO);
c7addb90 48
4462d21a 49static int __read_mostly enable_vpid = 1;
736caefe 50module_param_named(vpid, enable_vpid, bool, 0444);
2384d2b3 51
4462d21a 52static int __read_mostly flexpriority_enabled = 1;
736caefe 53module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
4c9fc8ef 54
4462d21a 55static int __read_mostly enable_ept = 1;
736caefe 56module_param_named(ept, enable_ept, bool, S_IRUGO);
d56f546d 57
3a624e29
NK
58static int __read_mostly enable_unrestricted_guest = 1;
59module_param_named(unrestricted_guest,
60 enable_unrestricted_guest, bool, S_IRUGO);
61
4462d21a 62static int __read_mostly emulate_invalid_guest_state = 0;
c1f8bc04 63module_param(emulate_invalid_guest_state, bool, S_IRUGO);
04fa4d32 64
cdc0e244
AK
65#define KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST \
66 (X86_CR0_WP | X86_CR0_NE | X86_CR0_NW | X86_CR0_CD)
67#define KVM_GUEST_CR0_MASK \
68 (KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
69#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST \
81231c69 70 (X86_CR0_WP | X86_CR0_NE)
cdc0e244
AK
71#define KVM_VM_CR0_ALWAYS_ON \
72 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
4c38609a
AK
73#define KVM_CR4_GUEST_OWNED_BITS \
74 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
75 | X86_CR4_OSXMMEXCPT)
76
cdc0e244
AK
77#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
78#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
79
78ac8b47
AK
80#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
81
4b8d54f9
ZE
82/*
83 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
84 * ple_gap: upper bound on the amount of time between two successive
85 * executions of PAUSE in a loop. Also indicate if ple enabled.
86 * According to test, this time is usually small than 41 cycles.
87 * ple_window: upper bound on the amount of time a guest is allowed to execute
88 * in a PAUSE loop. Tests indicate that most spinlocks are held for
89 * less than 2^12 cycles
90 * Time is measured based on a counter that runs at the same rate as the TSC,
91 * refer SDM volume 3b section 21.6.13 & 22.1.3.
92 */
93#define KVM_VMX_DEFAULT_PLE_GAP 41
94#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
95static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
96module_param(ple_gap, int, S_IRUGO);
97
98static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
99module_param(ple_window, int, S_IRUGO);
100
a2fa3e9f
GH
101struct vmcs {
102 u32 revision_id;
103 u32 abort;
104 char data[0];
105};
106
26bb0981
AK
107struct shared_msr_entry {
108 unsigned index;
109 u64 data;
d5696725 110 u64 mask;
26bb0981
AK
111};
112
a2fa3e9f 113struct vcpu_vmx {
fb3f0f51 114 struct kvm_vcpu vcpu;
543e4243 115 struct list_head local_vcpus_link;
313dbd49 116 unsigned long host_rsp;
a2fa3e9f 117 int launched;
29bd8a78 118 u8 fail;
1155f76a 119 u32 idt_vectoring_info;
26bb0981 120 struct shared_msr_entry *guest_msrs;
a2fa3e9f
GH
121 int nmsrs;
122 int save_nmsrs;
a2fa3e9f 123#ifdef CONFIG_X86_64
44ea2b17
AK
124 u64 msr_host_kernel_gs_base;
125 u64 msr_guest_kernel_gs_base;
a2fa3e9f
GH
126#endif
127 struct vmcs *vmcs;
128 struct {
129 int loaded;
130 u16 fs_sel, gs_sel, ldt_sel;
152d3f2f
LV
131 int gs_ldt_reload_needed;
132 int fs_reload_needed;
d77c26fc 133 } host_state;
9c8cba37 134 struct {
7ffd92c5 135 int vm86_active;
78ac8b47 136 ulong save_rflags;
7ffd92c5
AK
137 struct kvm_save_segment {
138 u16 selector;
139 unsigned long base;
140 u32 limit;
141 u32 ar;
142 } tr, es, ds, fs, gs;
9c8cba37
AK
143 struct {
144 bool pending;
145 u8 vector;
146 unsigned rip;
147 } irq;
148 } rmode;
2384d2b3 149 int vpid;
04fa4d32 150 bool emulation_required;
3b86cd99
JK
151
152 /* Support for vnmi-less CPUs */
153 int soft_vnmi_blocked;
154 ktime_t entry_time;
155 s64 vnmi_blocked_time;
a0861c02 156 u32 exit_reason;
4e47c7a6
SY
157
158 bool rdtscp_enabled;
a2fa3e9f
GH
159};
160
161static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
162{
fb3f0f51 163 return container_of(vcpu, struct vcpu_vmx, vcpu);
a2fa3e9f
GH
164}
165
b7ebfb05 166static int init_rmode(struct kvm *kvm);
4e1096d2 167static u64 construct_eptp(unsigned long root_hpa);
75880a01 168
6aa8b732
AK
169static DEFINE_PER_CPU(struct vmcs *, vmxarea);
170static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
543e4243 171static DEFINE_PER_CPU(struct list_head, vcpus_on_cpu);
6aa8b732 172
3e7c73e9
AK
173static unsigned long *vmx_io_bitmap_a;
174static unsigned long *vmx_io_bitmap_b;
5897297b
AK
175static unsigned long *vmx_msr_bitmap_legacy;
176static unsigned long *vmx_msr_bitmap_longmode;
fdef3ad1 177
2384d2b3
SY
178static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
179static DEFINE_SPINLOCK(vmx_vpid_lock);
180
1c3d14fe 181static struct vmcs_config {
6aa8b732
AK
182 int size;
183 int order;
184 u32 revision_id;
1c3d14fe
YS
185 u32 pin_based_exec_ctrl;
186 u32 cpu_based_exec_ctrl;
f78e0e2e 187 u32 cpu_based_2nd_exec_ctrl;
1c3d14fe
YS
188 u32 vmexit_ctrl;
189 u32 vmentry_ctrl;
190} vmcs_config;
6aa8b732 191
efff9e53 192static struct vmx_capability {
d56f546d
SY
193 u32 ept;
194 u32 vpid;
195} vmx_capability;
196
6aa8b732
AK
197#define VMX_SEGMENT_FIELD(seg) \
198 [VCPU_SREG_##seg] = { \
199 .selector = GUEST_##seg##_SELECTOR, \
200 .base = GUEST_##seg##_BASE, \
201 .limit = GUEST_##seg##_LIMIT, \
202 .ar_bytes = GUEST_##seg##_AR_BYTES, \
203 }
204
205static struct kvm_vmx_segment_field {
206 unsigned selector;
207 unsigned base;
208 unsigned limit;
209 unsigned ar_bytes;
210} kvm_vmx_segment_fields[] = {
211 VMX_SEGMENT_FIELD(CS),
212 VMX_SEGMENT_FIELD(DS),
213 VMX_SEGMENT_FIELD(ES),
214 VMX_SEGMENT_FIELD(FS),
215 VMX_SEGMENT_FIELD(GS),
216 VMX_SEGMENT_FIELD(SS),
217 VMX_SEGMENT_FIELD(TR),
218 VMX_SEGMENT_FIELD(LDTR),
219};
220
26bb0981
AK
221static u64 host_efer;
222
6de4f3ad
AK
223static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
224
4d56c8a7
AK
225/*
226 * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
227 * away by decrementing the array size.
228 */
6aa8b732 229static const u32 vmx_msr_index[] = {
05b3e0c2 230#ifdef CONFIG_X86_64
44ea2b17 231 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
6aa8b732 232#endif
4e47c7a6 233 MSR_EFER, MSR_TSC_AUX, MSR_K6_STAR,
6aa8b732 234};
9d8f549d 235#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
6aa8b732 236
31299944 237static inline bool is_page_fault(u32 intr_info)
6aa8b732
AK
238{
239 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
240 INTR_INFO_VALID_MASK)) ==
8ab2d2e2 241 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
6aa8b732
AK
242}
243
31299944 244static inline bool is_no_device(u32 intr_info)
2ab455cc
AL
245{
246 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
247 INTR_INFO_VALID_MASK)) ==
8ab2d2e2 248 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
2ab455cc
AL
249}
250
31299944 251static inline bool is_invalid_opcode(u32 intr_info)
7aa81cc0
AL
252{
253 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
254 INTR_INFO_VALID_MASK)) ==
8ab2d2e2 255 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
7aa81cc0
AL
256}
257
31299944 258static inline bool is_external_interrupt(u32 intr_info)
6aa8b732
AK
259{
260 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
261 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
262}
263
31299944 264static inline bool is_machine_check(u32 intr_info)
a0861c02
AK
265{
266 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
267 INTR_INFO_VALID_MASK)) ==
268 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
269}
270
31299944 271static inline bool cpu_has_vmx_msr_bitmap(void)
25c5f225 272{
04547156 273 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
25c5f225
SY
274}
275
31299944 276static inline bool cpu_has_vmx_tpr_shadow(void)
6e5d865c 277{
04547156 278 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
6e5d865c
YS
279}
280
31299944 281static inline bool vm_need_tpr_shadow(struct kvm *kvm)
6e5d865c 282{
04547156 283 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
6e5d865c
YS
284}
285
31299944 286static inline bool cpu_has_secondary_exec_ctrls(void)
f78e0e2e 287{
04547156
SY
288 return vmcs_config.cpu_based_exec_ctrl &
289 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
f78e0e2e
SY
290}
291
774ead3a 292static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
f78e0e2e 293{
04547156
SY
294 return vmcs_config.cpu_based_2nd_exec_ctrl &
295 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
296}
297
298static inline bool cpu_has_vmx_flexpriority(void)
299{
300 return cpu_has_vmx_tpr_shadow() &&
301 cpu_has_vmx_virtualize_apic_accesses();
f78e0e2e
SY
302}
303
e799794e
MT
304static inline bool cpu_has_vmx_ept_execute_only(void)
305{
31299944 306 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
e799794e
MT
307}
308
309static inline bool cpu_has_vmx_eptp_uncacheable(void)
310{
31299944 311 return vmx_capability.ept & VMX_EPTP_UC_BIT;
e799794e
MT
312}
313
314static inline bool cpu_has_vmx_eptp_writeback(void)
315{
31299944 316 return vmx_capability.ept & VMX_EPTP_WB_BIT;
e799794e
MT
317}
318
319static inline bool cpu_has_vmx_ept_2m_page(void)
320{
31299944 321 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
e799794e
MT
322}
323
878403b7
SY
324static inline bool cpu_has_vmx_ept_1g_page(void)
325{
31299944 326 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
878403b7
SY
327}
328
31299944 329static inline bool cpu_has_vmx_invept_individual_addr(void)
d56f546d 330{
31299944 331 return vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT;
d56f546d
SY
332}
333
31299944 334static inline bool cpu_has_vmx_invept_context(void)
d56f546d 335{
31299944 336 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
d56f546d
SY
337}
338
31299944 339static inline bool cpu_has_vmx_invept_global(void)
d56f546d 340{
31299944 341 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
d56f546d
SY
342}
343
31299944 344static inline bool cpu_has_vmx_ept(void)
d56f546d 345{
04547156
SY
346 return vmcs_config.cpu_based_2nd_exec_ctrl &
347 SECONDARY_EXEC_ENABLE_EPT;
d56f546d
SY
348}
349
31299944 350static inline bool cpu_has_vmx_unrestricted_guest(void)
3a624e29
NK
351{
352 return vmcs_config.cpu_based_2nd_exec_ctrl &
353 SECONDARY_EXEC_UNRESTRICTED_GUEST;
354}
355
31299944 356static inline bool cpu_has_vmx_ple(void)
4b8d54f9
ZE
357{
358 return vmcs_config.cpu_based_2nd_exec_ctrl &
359 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
360}
361
31299944 362static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
f78e0e2e 363{
6d3e435e 364 return flexpriority_enabled && irqchip_in_kernel(kvm);
f78e0e2e
SY
365}
366
31299944 367static inline bool cpu_has_vmx_vpid(void)
2384d2b3 368{
04547156
SY
369 return vmcs_config.cpu_based_2nd_exec_ctrl &
370 SECONDARY_EXEC_ENABLE_VPID;
2384d2b3
SY
371}
372
31299944 373static inline bool cpu_has_vmx_rdtscp(void)
4e47c7a6
SY
374{
375 return vmcs_config.cpu_based_2nd_exec_ctrl &
376 SECONDARY_EXEC_RDTSCP;
377}
378
31299944 379static inline bool cpu_has_virtual_nmis(void)
f08864b4
SY
380{
381 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
382}
383
04547156
SY
384static inline bool report_flexpriority(void)
385{
386 return flexpriority_enabled;
387}
388
8b9cf98c 389static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
7725f0ba
AK
390{
391 int i;
392
a2fa3e9f 393 for (i = 0; i < vmx->nmsrs; ++i)
26bb0981 394 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
a75beee6
ED
395 return i;
396 return -1;
397}
398
2384d2b3
SY
399static inline void __invvpid(int ext, u16 vpid, gva_t gva)
400{
401 struct {
402 u64 vpid : 16;
403 u64 rsvd : 48;
404 u64 gva;
405 } operand = { vpid, 0, gva };
406
4ecac3fd 407 asm volatile (__ex(ASM_VMX_INVVPID)
2384d2b3
SY
408 /* CF==1 or ZF==1 --> rc = -1 */
409 "; ja 1f ; ud2 ; 1:"
410 : : "a"(&operand), "c"(ext) : "cc", "memory");
411}
412
1439442c
SY
413static inline void __invept(int ext, u64 eptp, gpa_t gpa)
414{
415 struct {
416 u64 eptp, gpa;
417 } operand = {eptp, gpa};
418
4ecac3fd 419 asm volatile (__ex(ASM_VMX_INVEPT)
1439442c
SY
420 /* CF==1 or ZF==1 --> rc = -1 */
421 "; ja 1f ; ud2 ; 1:\n"
422 : : "a" (&operand), "c" (ext) : "cc", "memory");
423}
424
26bb0981 425static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
a75beee6
ED
426{
427 int i;
428
8b9cf98c 429 i = __find_msr_index(vmx, msr);
a75beee6 430 if (i >= 0)
a2fa3e9f 431 return &vmx->guest_msrs[i];
8b6d44c7 432 return NULL;
7725f0ba
AK
433}
434
6aa8b732
AK
435static void vmcs_clear(struct vmcs *vmcs)
436{
437 u64 phys_addr = __pa(vmcs);
438 u8 error;
439
4ecac3fd 440 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
6aa8b732
AK
441 : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
442 : "cc", "memory");
443 if (error)
444 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
445 vmcs, phys_addr);
446}
447
448static void __vcpu_clear(void *arg)
449{
8b9cf98c 450 struct vcpu_vmx *vmx = arg;
d3b2c338 451 int cpu = raw_smp_processor_id();
6aa8b732 452
8b9cf98c 453 if (vmx->vcpu.cpu == cpu)
a2fa3e9f
GH
454 vmcs_clear(vmx->vmcs);
455 if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
6aa8b732 456 per_cpu(current_vmcs, cpu) = NULL;
ad312c7c 457 rdtscll(vmx->vcpu.arch.host_tsc);
543e4243
AK
458 list_del(&vmx->local_vcpus_link);
459 vmx->vcpu.cpu = -1;
460 vmx->launched = 0;
6aa8b732
AK
461}
462
8b9cf98c 463static void vcpu_clear(struct vcpu_vmx *vmx)
8d0be2b3 464{
eae5ecb5
AK
465 if (vmx->vcpu.cpu == -1)
466 return;
8691e5a8 467 smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 1);
8d0be2b3
AK
468}
469
2384d2b3
SY
470static inline void vpid_sync_vcpu_all(struct vcpu_vmx *vmx)
471{
472 if (vmx->vpid == 0)
473 return;
474
475 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
476}
477
1439442c
SY
478static inline void ept_sync_global(void)
479{
480 if (cpu_has_vmx_invept_global())
481 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
482}
483
484static inline void ept_sync_context(u64 eptp)
485{
089d034e 486 if (enable_ept) {
1439442c
SY
487 if (cpu_has_vmx_invept_context())
488 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
489 else
490 ept_sync_global();
491 }
492}
493
494static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
495{
089d034e 496 if (enable_ept) {
1439442c
SY
497 if (cpu_has_vmx_invept_individual_addr())
498 __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
499 eptp, gpa);
500 else
501 ept_sync_context(eptp);
502 }
503}
504
6aa8b732
AK
505static unsigned long vmcs_readl(unsigned long field)
506{
507 unsigned long value;
508
4ecac3fd 509 asm volatile (__ex(ASM_VMX_VMREAD_RDX_RAX)
6aa8b732
AK
510 : "=a"(value) : "d"(field) : "cc");
511 return value;
512}
513
514static u16 vmcs_read16(unsigned long field)
515{
516 return vmcs_readl(field);
517}
518
519static u32 vmcs_read32(unsigned long field)
520{
521 return vmcs_readl(field);
522}
523
524static u64 vmcs_read64(unsigned long field)
525{
05b3e0c2 526#ifdef CONFIG_X86_64
6aa8b732
AK
527 return vmcs_readl(field);
528#else
529 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
530#endif
531}
532
e52de1b8
AK
533static noinline void vmwrite_error(unsigned long field, unsigned long value)
534{
535 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
536 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
537 dump_stack();
538}
539
6aa8b732
AK
540static void vmcs_writel(unsigned long field, unsigned long value)
541{
542 u8 error;
543
4ecac3fd 544 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
d77c26fc 545 : "=q"(error) : "a"(value), "d"(field) : "cc");
e52de1b8
AK
546 if (unlikely(error))
547 vmwrite_error(field, value);
6aa8b732
AK
548}
549
550static void vmcs_write16(unsigned long field, u16 value)
551{
552 vmcs_writel(field, value);
553}
554
555static void vmcs_write32(unsigned long field, u32 value)
556{
557 vmcs_writel(field, value);
558}
559
560static void vmcs_write64(unsigned long field, u64 value)
561{
6aa8b732 562 vmcs_writel(field, value);
7682f2d0 563#ifndef CONFIG_X86_64
6aa8b732
AK
564 asm volatile ("");
565 vmcs_writel(field+1, value >> 32);
566#endif
567}
568
2ab455cc
AL
569static void vmcs_clear_bits(unsigned long field, u32 mask)
570{
571 vmcs_writel(field, vmcs_readl(field) & ~mask);
572}
573
574static void vmcs_set_bits(unsigned long field, u32 mask)
575{
576 vmcs_writel(field, vmcs_readl(field) | mask);
577}
578
abd3f2d6
AK
579static void update_exception_bitmap(struct kvm_vcpu *vcpu)
580{
581 u32 eb;
582
fd7373cc
JK
583 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
584 (1u << NM_VECTOR) | (1u << DB_VECTOR);
585 if ((vcpu->guest_debug &
586 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
587 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
588 eb |= 1u << BP_VECTOR;
7ffd92c5 589 if (to_vmx(vcpu)->rmode.vm86_active)
abd3f2d6 590 eb = ~0;
089d034e 591 if (enable_ept)
1439442c 592 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
02daab21
AK
593 if (vcpu->fpu_active)
594 eb &= ~(1u << NM_VECTOR);
abd3f2d6
AK
595 vmcs_write32(EXCEPTION_BITMAP, eb);
596}
597
33ed6329
AK
598static void reload_tss(void)
599{
33ed6329
AK
600 /*
601 * VT restores TR but not its size. Useless.
602 */
89a27f4d 603 struct desc_ptr gdt;
a5f61300 604 struct desc_struct *descs;
33ed6329 605
d6ab1ed4 606 native_store_gdt(&gdt);
89a27f4d 607 descs = (void *)gdt.address;
33ed6329
AK
608 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
609 load_TR_desc();
33ed6329
AK
610}
611
92c0d900 612static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
2cc51560 613{
3a34a881 614 u64 guest_efer;
51c6cf66
AK
615 u64 ignore_bits;
616
f6801dff 617 guest_efer = vmx->vcpu.arch.efer;
3a34a881 618
51c6cf66
AK
619 /*
620 * NX is emulated; LMA and LME handled by hardware; SCE meaninless
621 * outside long mode
622 */
623 ignore_bits = EFER_NX | EFER_SCE;
624#ifdef CONFIG_X86_64
625 ignore_bits |= EFER_LMA | EFER_LME;
626 /* SCE is meaningful only in long mode on Intel */
627 if (guest_efer & EFER_LMA)
628 ignore_bits &= ~(u64)EFER_SCE;
629#endif
51c6cf66
AK
630 guest_efer &= ~ignore_bits;
631 guest_efer |= host_efer & ignore_bits;
26bb0981 632 vmx->guest_msrs[efer_offset].data = guest_efer;
d5696725 633 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
26bb0981 634 return true;
51c6cf66
AK
635}
636
2d49ec72
GN
637static unsigned long segment_base(u16 selector)
638{
639 struct desc_ptr gdt;
640 struct desc_struct *d;
641 unsigned long table_base;
642 unsigned long v;
643
644 if (!(selector & ~3))
645 return 0;
646
647 native_store_gdt(&gdt);
648 table_base = gdt.address;
649
650 if (selector & 4) { /* from ldt */
651 u16 ldt_selector = kvm_read_ldt();
652
653 if (!(ldt_selector & ~3))
654 return 0;
655
656 table_base = segment_base(ldt_selector);
657 }
658 d = (struct desc_struct *)(table_base + (selector & ~7));
659 v = get_desc_base(d);
660#ifdef CONFIG_X86_64
661 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
662 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
663#endif
664 return v;
665}
666
667static inline unsigned long kvm_read_tr_base(void)
668{
669 u16 tr;
670 asm("str %0" : "=g"(tr));
671 return segment_base(tr);
672}
673
04d2cc77 674static void vmx_save_host_state(struct kvm_vcpu *vcpu)
33ed6329 675{
04d2cc77 676 struct vcpu_vmx *vmx = to_vmx(vcpu);
26bb0981 677 int i;
04d2cc77 678
a2fa3e9f 679 if (vmx->host_state.loaded)
33ed6329
AK
680 return;
681
a2fa3e9f 682 vmx->host_state.loaded = 1;
33ed6329
AK
683 /*
684 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
685 * allow segment selectors with cpl > 0 or ti == 1.
686 */
d6e88aec 687 vmx->host_state.ldt_sel = kvm_read_ldt();
152d3f2f 688 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
d6e88aec 689 vmx->host_state.fs_sel = kvm_read_fs();
152d3f2f 690 if (!(vmx->host_state.fs_sel & 7)) {
a2fa3e9f 691 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
152d3f2f
LV
692 vmx->host_state.fs_reload_needed = 0;
693 } else {
33ed6329 694 vmcs_write16(HOST_FS_SELECTOR, 0);
152d3f2f 695 vmx->host_state.fs_reload_needed = 1;
33ed6329 696 }
d6e88aec 697 vmx->host_state.gs_sel = kvm_read_gs();
a2fa3e9f
GH
698 if (!(vmx->host_state.gs_sel & 7))
699 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
33ed6329
AK
700 else {
701 vmcs_write16(HOST_GS_SELECTOR, 0);
152d3f2f 702 vmx->host_state.gs_ldt_reload_needed = 1;
33ed6329
AK
703 }
704
705#ifdef CONFIG_X86_64
706 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
707 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
708#else
a2fa3e9f
GH
709 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
710 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
33ed6329 711#endif
707c0874
AK
712
713#ifdef CONFIG_X86_64
44ea2b17
AK
714 if (is_long_mode(&vmx->vcpu)) {
715 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
716 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
717 }
707c0874 718#endif
26bb0981
AK
719 for (i = 0; i < vmx->save_nmsrs; ++i)
720 kvm_set_shared_msr(vmx->guest_msrs[i].index,
d5696725
AK
721 vmx->guest_msrs[i].data,
722 vmx->guest_msrs[i].mask);
33ed6329
AK
723}
724
a9b21b62 725static void __vmx_load_host_state(struct vcpu_vmx *vmx)
33ed6329 726{
15ad7146 727 unsigned long flags;
33ed6329 728
a2fa3e9f 729 if (!vmx->host_state.loaded)
33ed6329
AK
730 return;
731
e1beb1d3 732 ++vmx->vcpu.stat.host_state_reload;
a2fa3e9f 733 vmx->host_state.loaded = 0;
152d3f2f 734 if (vmx->host_state.fs_reload_needed)
d6e88aec 735 kvm_load_fs(vmx->host_state.fs_sel);
152d3f2f 736 if (vmx->host_state.gs_ldt_reload_needed) {
d6e88aec 737 kvm_load_ldt(vmx->host_state.ldt_sel);
33ed6329
AK
738 /*
739 * If we have to reload gs, we must take care to
740 * preserve our gs base.
741 */
15ad7146 742 local_irq_save(flags);
d6e88aec 743 kvm_load_gs(vmx->host_state.gs_sel);
33ed6329
AK
744#ifdef CONFIG_X86_64
745 wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
746#endif
15ad7146 747 local_irq_restore(flags);
33ed6329 748 }
152d3f2f 749 reload_tss();
44ea2b17
AK
750#ifdef CONFIG_X86_64
751 if (is_long_mode(&vmx->vcpu)) {
752 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
753 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
754 }
755#endif
33ed6329
AK
756}
757
a9b21b62
AK
758static void vmx_load_host_state(struct vcpu_vmx *vmx)
759{
760 preempt_disable();
761 __vmx_load_host_state(vmx);
762 preempt_enable();
763}
764
6aa8b732
AK
765/*
766 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
767 * vcpu mutex is already taken.
768 */
15ad7146 769static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
6aa8b732 770{
a2fa3e9f
GH
771 struct vcpu_vmx *vmx = to_vmx(vcpu);
772 u64 phys_addr = __pa(vmx->vmcs);
019960ae 773 u64 tsc_this, delta, new_offset;
6aa8b732 774
a3d7f85f 775 if (vcpu->cpu != cpu) {
8b9cf98c 776 vcpu_clear(vmx);
2f599714 777 kvm_migrate_timers(vcpu);
eb5109e3 778 set_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests);
543e4243
AK
779 local_irq_disable();
780 list_add(&vmx->local_vcpus_link,
781 &per_cpu(vcpus_on_cpu, cpu));
782 local_irq_enable();
a3d7f85f 783 }
6aa8b732 784
a2fa3e9f 785 if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
6aa8b732
AK
786 u8 error;
787
a2fa3e9f 788 per_cpu(current_vmcs, cpu) = vmx->vmcs;
4ecac3fd 789 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
6aa8b732
AK
790 : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
791 : "cc");
792 if (error)
793 printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
a2fa3e9f 794 vmx->vmcs, phys_addr);
6aa8b732
AK
795 }
796
797 if (vcpu->cpu != cpu) {
89a27f4d 798 struct desc_ptr dt;
6aa8b732
AK
799 unsigned long sysenter_esp;
800
801 vcpu->cpu = cpu;
802 /*
803 * Linux uses per-cpu TSS and GDT, so set these when switching
804 * processors.
805 */
d6e88aec 806 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
d6ab1ed4 807 native_store_gdt(&dt);
89a27f4d 808 vmcs_writel(HOST_GDTR_BASE, dt.address); /* 22.2.4 */
6aa8b732
AK
809
810 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
811 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
7700270e
AK
812
813 /*
814 * Make sure the time stamp counter is monotonous.
815 */
816 rdtscll(tsc_this);
019960ae
AK
817 if (tsc_this < vcpu->arch.host_tsc) {
818 delta = vcpu->arch.host_tsc - tsc_this;
819 new_offset = vmcs_read64(TSC_OFFSET) + delta;
820 vmcs_write64(TSC_OFFSET, new_offset);
821 }
6aa8b732 822 }
6aa8b732
AK
823}
824
825static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
826{
a9b21b62 827 __vmx_load_host_state(to_vmx(vcpu));
6aa8b732
AK
828}
829
5fd86fcf
AK
830static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
831{
81231c69
AK
832 ulong cr0;
833
5fd86fcf
AK
834 if (vcpu->fpu_active)
835 return;
836 vcpu->fpu_active = 1;
81231c69
AK
837 cr0 = vmcs_readl(GUEST_CR0);
838 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
839 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
840 vmcs_writel(GUEST_CR0, cr0);
5fd86fcf 841 update_exception_bitmap(vcpu);
edcafe3c
AK
842 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
843 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
5fd86fcf
AK
844}
845
edcafe3c
AK
846static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
847
5fd86fcf
AK
848static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
849{
edcafe3c 850 vmx_decache_cr0_guest_bits(vcpu);
81231c69 851 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
5fd86fcf 852 update_exception_bitmap(vcpu);
edcafe3c
AK
853 vcpu->arch.cr0_guest_owned_bits = 0;
854 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
855 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
5fd86fcf
AK
856}
857
6aa8b732
AK
858static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
859{
78ac8b47 860 unsigned long rflags, save_rflags;
345dcaa8
AK
861
862 rflags = vmcs_readl(GUEST_RFLAGS);
78ac8b47
AK
863 if (to_vmx(vcpu)->rmode.vm86_active) {
864 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
865 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
866 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
867 }
345dcaa8 868 return rflags;
6aa8b732
AK
869}
870
871static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
872{
78ac8b47
AK
873 if (to_vmx(vcpu)->rmode.vm86_active) {
874 to_vmx(vcpu)->rmode.save_rflags = rflags;
053de044 875 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
78ac8b47 876 }
6aa8b732
AK
877 vmcs_writel(GUEST_RFLAGS, rflags);
878}
879
2809f5d2
GC
880static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
881{
882 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
883 int ret = 0;
884
885 if (interruptibility & GUEST_INTR_STATE_STI)
48005f64 886 ret |= KVM_X86_SHADOW_INT_STI;
2809f5d2 887 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
48005f64 888 ret |= KVM_X86_SHADOW_INT_MOV_SS;
2809f5d2
GC
889
890 return ret & mask;
891}
892
893static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
894{
895 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
896 u32 interruptibility = interruptibility_old;
897
898 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
899
48005f64 900 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
2809f5d2 901 interruptibility |= GUEST_INTR_STATE_MOV_SS;
48005f64 902 else if (mask & KVM_X86_SHADOW_INT_STI)
2809f5d2
GC
903 interruptibility |= GUEST_INTR_STATE_STI;
904
905 if ((interruptibility != interruptibility_old))
906 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
907}
908
6aa8b732
AK
909static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
910{
911 unsigned long rip;
6aa8b732 912
5fdbf976 913 rip = kvm_rip_read(vcpu);
6aa8b732 914 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
5fdbf976 915 kvm_rip_write(vcpu, rip);
6aa8b732 916
2809f5d2
GC
917 /* skipping an emulated instruction also counts */
918 vmx_set_interrupt_shadow(vcpu, 0);
6aa8b732
AK
919}
920
298101da 921static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
922 bool has_error_code, u32 error_code,
923 bool reinject)
298101da 924{
77ab6db0 925 struct vcpu_vmx *vmx = to_vmx(vcpu);
8ab2d2e2 926 u32 intr_info = nr | INTR_INFO_VALID_MASK;
77ab6db0 927
8ab2d2e2 928 if (has_error_code) {
77ab6db0 929 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
8ab2d2e2
JK
930 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
931 }
77ab6db0 932
7ffd92c5 933 if (vmx->rmode.vm86_active) {
77ab6db0
JK
934 vmx->rmode.irq.pending = true;
935 vmx->rmode.irq.vector = nr;
936 vmx->rmode.irq.rip = kvm_rip_read(vcpu);
ae0bb3e0
GN
937 if (kvm_exception_is_soft(nr))
938 vmx->rmode.irq.rip +=
939 vmx->vcpu.arch.event_exit_inst_len;
8ab2d2e2
JK
940 intr_info |= INTR_TYPE_SOFT_INTR;
941 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
77ab6db0
JK
942 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
943 kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
944 return;
945 }
946
66fd3f7f
GN
947 if (kvm_exception_is_soft(nr)) {
948 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
949 vmx->vcpu.arch.event_exit_inst_len);
8ab2d2e2
JK
950 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
951 } else
952 intr_info |= INTR_TYPE_HARD_EXCEPTION;
953
954 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
298101da
AK
955}
956
4e47c7a6
SY
957static bool vmx_rdtscp_supported(void)
958{
959 return cpu_has_vmx_rdtscp();
960}
961
a75beee6
ED
962/*
963 * Swap MSR entry in host/guest MSR entry array.
964 */
8b9cf98c 965static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
a75beee6 966{
26bb0981 967 struct shared_msr_entry tmp;
a2fa3e9f
GH
968
969 tmp = vmx->guest_msrs[to];
970 vmx->guest_msrs[to] = vmx->guest_msrs[from];
971 vmx->guest_msrs[from] = tmp;
a75beee6
ED
972}
973
e38aea3e
AK
974/*
975 * Set up the vmcs to automatically save and restore system
976 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
977 * mode, as fiddling with msrs is very expensive.
978 */
8b9cf98c 979static void setup_msrs(struct vcpu_vmx *vmx)
e38aea3e 980{
26bb0981 981 int save_nmsrs, index;
5897297b 982 unsigned long *msr_bitmap;
e38aea3e 983
33f9c505 984 vmx_load_host_state(vmx);
a75beee6
ED
985 save_nmsrs = 0;
986#ifdef CONFIG_X86_64
8b9cf98c 987 if (is_long_mode(&vmx->vcpu)) {
8b9cf98c 988 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
a75beee6 989 if (index >= 0)
8b9cf98c
RR
990 move_msr_up(vmx, index, save_nmsrs++);
991 index = __find_msr_index(vmx, MSR_LSTAR);
a75beee6 992 if (index >= 0)
8b9cf98c
RR
993 move_msr_up(vmx, index, save_nmsrs++);
994 index = __find_msr_index(vmx, MSR_CSTAR);
a75beee6 995 if (index >= 0)
8b9cf98c 996 move_msr_up(vmx, index, save_nmsrs++);
4e47c7a6
SY
997 index = __find_msr_index(vmx, MSR_TSC_AUX);
998 if (index >= 0 && vmx->rdtscp_enabled)
999 move_msr_up(vmx, index, save_nmsrs++);
a75beee6
ED
1000 /*
1001 * MSR_K6_STAR is only needed on long mode guests, and only
1002 * if efer.sce is enabled.
1003 */
8b9cf98c 1004 index = __find_msr_index(vmx, MSR_K6_STAR);
f6801dff 1005 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
8b9cf98c 1006 move_msr_up(vmx, index, save_nmsrs++);
a75beee6
ED
1007 }
1008#endif
92c0d900
AK
1009 index = __find_msr_index(vmx, MSR_EFER);
1010 if (index >= 0 && update_transition_efer(vmx, index))
26bb0981 1011 move_msr_up(vmx, index, save_nmsrs++);
e38aea3e 1012
26bb0981 1013 vmx->save_nmsrs = save_nmsrs;
5897297b
AK
1014
1015 if (cpu_has_vmx_msr_bitmap()) {
1016 if (is_long_mode(&vmx->vcpu))
1017 msr_bitmap = vmx_msr_bitmap_longmode;
1018 else
1019 msr_bitmap = vmx_msr_bitmap_legacy;
1020
1021 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
1022 }
e38aea3e
AK
1023}
1024
6aa8b732
AK
1025/*
1026 * reads and returns guest's timestamp counter "register"
1027 * guest_tsc = host_tsc + tsc_offset -- 21.3
1028 */
1029static u64 guest_read_tsc(void)
1030{
1031 u64 host_tsc, tsc_offset;
1032
1033 rdtscll(host_tsc);
1034 tsc_offset = vmcs_read64(TSC_OFFSET);
1035 return host_tsc + tsc_offset;
1036}
1037
1038/*
1039 * writes 'guest_tsc' into guest's timestamp counter "register"
1040 * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
1041 */
53f658b3 1042static void guest_write_tsc(u64 guest_tsc, u64 host_tsc)
6aa8b732 1043{
6aa8b732
AK
1044 vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
1045}
1046
6aa8b732
AK
1047/*
1048 * Reads an msr value (of 'msr_index') into 'pdata'.
1049 * Returns 0 on success, non-0 otherwise.
1050 * Assumes vcpu_load() was already called.
1051 */
1052static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
1053{
1054 u64 data;
26bb0981 1055 struct shared_msr_entry *msr;
6aa8b732
AK
1056
1057 if (!pdata) {
1058 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
1059 return -EINVAL;
1060 }
1061
1062 switch (msr_index) {
05b3e0c2 1063#ifdef CONFIG_X86_64
6aa8b732
AK
1064 case MSR_FS_BASE:
1065 data = vmcs_readl(GUEST_FS_BASE);
1066 break;
1067 case MSR_GS_BASE:
1068 data = vmcs_readl(GUEST_GS_BASE);
1069 break;
44ea2b17
AK
1070 case MSR_KERNEL_GS_BASE:
1071 vmx_load_host_state(to_vmx(vcpu));
1072 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
1073 break;
26bb0981 1074#endif
6aa8b732 1075 case MSR_EFER:
3bab1f5d 1076 return kvm_get_msr_common(vcpu, msr_index, pdata);
af24a4e4 1077 case MSR_IA32_TSC:
6aa8b732
AK
1078 data = guest_read_tsc();
1079 break;
1080 case MSR_IA32_SYSENTER_CS:
1081 data = vmcs_read32(GUEST_SYSENTER_CS);
1082 break;
1083 case MSR_IA32_SYSENTER_EIP:
f5b42c33 1084 data = vmcs_readl(GUEST_SYSENTER_EIP);
6aa8b732
AK
1085 break;
1086 case MSR_IA32_SYSENTER_ESP:
f5b42c33 1087 data = vmcs_readl(GUEST_SYSENTER_ESP);
6aa8b732 1088 break;
4e47c7a6
SY
1089 case MSR_TSC_AUX:
1090 if (!to_vmx(vcpu)->rdtscp_enabled)
1091 return 1;
1092 /* Otherwise falls through */
6aa8b732 1093 default:
26bb0981 1094 vmx_load_host_state(to_vmx(vcpu));
8b9cf98c 1095 msr = find_msr_entry(to_vmx(vcpu), msr_index);
3bab1f5d 1096 if (msr) {
542423b0 1097 vmx_load_host_state(to_vmx(vcpu));
3bab1f5d
AK
1098 data = msr->data;
1099 break;
6aa8b732 1100 }
3bab1f5d 1101 return kvm_get_msr_common(vcpu, msr_index, pdata);
6aa8b732
AK
1102 }
1103
1104 *pdata = data;
1105 return 0;
1106}
1107
1108/*
1109 * Writes msr value into into the appropriate "register".
1110 * Returns 0 on success, non-0 otherwise.
1111 * Assumes vcpu_load() was already called.
1112 */
1113static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
1114{
a2fa3e9f 1115 struct vcpu_vmx *vmx = to_vmx(vcpu);
26bb0981 1116 struct shared_msr_entry *msr;
53f658b3 1117 u64 host_tsc;
2cc51560
ED
1118 int ret = 0;
1119
6aa8b732 1120 switch (msr_index) {
3bab1f5d 1121 case MSR_EFER:
a9b21b62 1122 vmx_load_host_state(vmx);
2cc51560 1123 ret = kvm_set_msr_common(vcpu, msr_index, data);
2cc51560 1124 break;
16175a79 1125#ifdef CONFIG_X86_64
6aa8b732
AK
1126 case MSR_FS_BASE:
1127 vmcs_writel(GUEST_FS_BASE, data);
1128 break;
1129 case MSR_GS_BASE:
1130 vmcs_writel(GUEST_GS_BASE, data);
1131 break;
44ea2b17
AK
1132 case MSR_KERNEL_GS_BASE:
1133 vmx_load_host_state(vmx);
1134 vmx->msr_guest_kernel_gs_base = data;
1135 break;
6aa8b732
AK
1136#endif
1137 case MSR_IA32_SYSENTER_CS:
1138 vmcs_write32(GUEST_SYSENTER_CS, data);
1139 break;
1140 case MSR_IA32_SYSENTER_EIP:
f5b42c33 1141 vmcs_writel(GUEST_SYSENTER_EIP, data);
6aa8b732
AK
1142 break;
1143 case MSR_IA32_SYSENTER_ESP:
f5b42c33 1144 vmcs_writel(GUEST_SYSENTER_ESP, data);
6aa8b732 1145 break;
af24a4e4 1146 case MSR_IA32_TSC:
53f658b3
MT
1147 rdtscll(host_tsc);
1148 guest_write_tsc(data, host_tsc);
6aa8b732 1149 break;
468d472f
SY
1150 case MSR_IA32_CR_PAT:
1151 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
1152 vmcs_write64(GUEST_IA32_PAT, data);
1153 vcpu->arch.pat = data;
1154 break;
1155 }
4e47c7a6
SY
1156 ret = kvm_set_msr_common(vcpu, msr_index, data);
1157 break;
1158 case MSR_TSC_AUX:
1159 if (!vmx->rdtscp_enabled)
1160 return 1;
1161 /* Check reserved bit, higher 32 bits should be zero */
1162 if ((data >> 32) != 0)
1163 return 1;
1164 /* Otherwise falls through */
6aa8b732 1165 default:
8b9cf98c 1166 msr = find_msr_entry(vmx, msr_index);
3bab1f5d 1167 if (msr) {
542423b0 1168 vmx_load_host_state(vmx);
3bab1f5d
AK
1169 msr->data = data;
1170 break;
6aa8b732 1171 }
2cc51560 1172 ret = kvm_set_msr_common(vcpu, msr_index, data);
6aa8b732
AK
1173 }
1174
2cc51560 1175 return ret;
6aa8b732
AK
1176}
1177
5fdbf976 1178static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
6aa8b732 1179{
5fdbf976
MT
1180 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
1181 switch (reg) {
1182 case VCPU_REGS_RSP:
1183 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
1184 break;
1185 case VCPU_REGS_RIP:
1186 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
1187 break;
6de4f3ad
AK
1188 case VCPU_EXREG_PDPTR:
1189 if (enable_ept)
1190 ept_save_pdptrs(vcpu);
1191 break;
5fdbf976
MT
1192 default:
1193 break;
1194 }
6aa8b732
AK
1195}
1196
355be0b9 1197static void set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
6aa8b732 1198{
ae675ef0
JK
1199 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1200 vmcs_writel(GUEST_DR7, dbg->arch.debugreg[7]);
1201 else
1202 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
1203
abd3f2d6 1204 update_exception_bitmap(vcpu);
6aa8b732
AK
1205}
1206
1207static __init int cpu_has_kvm_support(void)
1208{
6210e37b 1209 return cpu_has_vmx();
6aa8b732
AK
1210}
1211
1212static __init int vmx_disabled_by_bios(void)
1213{
1214 u64 msr;
1215
1216 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
9ea542fa
SY
1217 return (msr & (FEATURE_CONTROL_LOCKED |
1218 FEATURE_CONTROL_VMXON_ENABLED))
1219 == FEATURE_CONTROL_LOCKED;
62b3ffb8 1220 /* locked but not enabled */
6aa8b732
AK
1221}
1222
10474ae8 1223static int hardware_enable(void *garbage)
6aa8b732
AK
1224{
1225 int cpu = raw_smp_processor_id();
1226 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
1227 u64 old;
1228
10474ae8
AG
1229 if (read_cr4() & X86_CR4_VMXE)
1230 return -EBUSY;
1231
543e4243 1232 INIT_LIST_HEAD(&per_cpu(vcpus_on_cpu, cpu));
6aa8b732 1233 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
9ea542fa
SY
1234 if ((old & (FEATURE_CONTROL_LOCKED |
1235 FEATURE_CONTROL_VMXON_ENABLED))
1236 != (FEATURE_CONTROL_LOCKED |
1237 FEATURE_CONTROL_VMXON_ENABLED))
6aa8b732 1238 /* enable and lock */
62b3ffb8 1239 wrmsrl(MSR_IA32_FEATURE_CONTROL, old |
9ea542fa
SY
1240 FEATURE_CONTROL_LOCKED |
1241 FEATURE_CONTROL_VMXON_ENABLED);
66aee91a 1242 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
4ecac3fd
AK
1243 asm volatile (ASM_VMX_VMXON_RAX
1244 : : "a"(&phys_addr), "m"(phys_addr)
6aa8b732 1245 : "memory", "cc");
10474ae8
AG
1246
1247 ept_sync_global();
1248
1249 return 0;
6aa8b732
AK
1250}
1251
543e4243
AK
1252static void vmclear_local_vcpus(void)
1253{
1254 int cpu = raw_smp_processor_id();
1255 struct vcpu_vmx *vmx, *n;
1256
1257 list_for_each_entry_safe(vmx, n, &per_cpu(vcpus_on_cpu, cpu),
1258 local_vcpus_link)
1259 __vcpu_clear(vmx);
1260}
1261
710ff4a8
EH
1262
1263/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
1264 * tricks.
1265 */
1266static void kvm_cpu_vmxoff(void)
6aa8b732 1267{
4ecac3fd 1268 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
e693d71b 1269 write_cr4(read_cr4() & ~X86_CR4_VMXE);
6aa8b732
AK
1270}
1271
710ff4a8
EH
1272static void hardware_disable(void *garbage)
1273{
1274 vmclear_local_vcpus();
1275 kvm_cpu_vmxoff();
1276}
1277
1c3d14fe 1278static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
d77c26fc 1279 u32 msr, u32 *result)
1c3d14fe
YS
1280{
1281 u32 vmx_msr_low, vmx_msr_high;
1282 u32 ctl = ctl_min | ctl_opt;
1283
1284 rdmsr(msr, vmx_msr_low, vmx_msr_high);
1285
1286 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
1287 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
1288
1289 /* Ensure minimum (required) set of control bits are supported. */
1290 if (ctl_min & ~ctl)
002c7f7c 1291 return -EIO;
1c3d14fe
YS
1292
1293 *result = ctl;
1294 return 0;
1295}
1296
002c7f7c 1297static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
6aa8b732
AK
1298{
1299 u32 vmx_msr_low, vmx_msr_high;
d56f546d 1300 u32 min, opt, min2, opt2;
1c3d14fe
YS
1301 u32 _pin_based_exec_control = 0;
1302 u32 _cpu_based_exec_control = 0;
f78e0e2e 1303 u32 _cpu_based_2nd_exec_control = 0;
1c3d14fe
YS
1304 u32 _vmexit_control = 0;
1305 u32 _vmentry_control = 0;
1306
1307 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
f08864b4 1308 opt = PIN_BASED_VIRTUAL_NMIS;
1c3d14fe
YS
1309 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
1310 &_pin_based_exec_control) < 0)
002c7f7c 1311 return -EIO;
1c3d14fe
YS
1312
1313 min = CPU_BASED_HLT_EXITING |
1314#ifdef CONFIG_X86_64
1315 CPU_BASED_CR8_LOAD_EXITING |
1316 CPU_BASED_CR8_STORE_EXITING |
1317#endif
d56f546d
SY
1318 CPU_BASED_CR3_LOAD_EXITING |
1319 CPU_BASED_CR3_STORE_EXITING |
1c3d14fe
YS
1320 CPU_BASED_USE_IO_BITMAPS |
1321 CPU_BASED_MOV_DR_EXITING |
a7052897 1322 CPU_BASED_USE_TSC_OFFSETING |
59708670
SY
1323 CPU_BASED_MWAIT_EXITING |
1324 CPU_BASED_MONITOR_EXITING |
a7052897 1325 CPU_BASED_INVLPG_EXITING;
f78e0e2e 1326 opt = CPU_BASED_TPR_SHADOW |
25c5f225 1327 CPU_BASED_USE_MSR_BITMAPS |
f78e0e2e 1328 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
1c3d14fe
YS
1329 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
1330 &_cpu_based_exec_control) < 0)
002c7f7c 1331 return -EIO;
6e5d865c
YS
1332#ifdef CONFIG_X86_64
1333 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
1334 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
1335 ~CPU_BASED_CR8_STORE_EXITING;
1336#endif
f78e0e2e 1337 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
d56f546d
SY
1338 min2 = 0;
1339 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
2384d2b3 1340 SECONDARY_EXEC_WBINVD_EXITING |
d56f546d 1341 SECONDARY_EXEC_ENABLE_VPID |
3a624e29 1342 SECONDARY_EXEC_ENABLE_EPT |
4b8d54f9 1343 SECONDARY_EXEC_UNRESTRICTED_GUEST |
4e47c7a6
SY
1344 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
1345 SECONDARY_EXEC_RDTSCP;
d56f546d
SY
1346 if (adjust_vmx_controls(min2, opt2,
1347 MSR_IA32_VMX_PROCBASED_CTLS2,
f78e0e2e
SY
1348 &_cpu_based_2nd_exec_control) < 0)
1349 return -EIO;
1350 }
1351#ifndef CONFIG_X86_64
1352 if (!(_cpu_based_2nd_exec_control &
1353 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
1354 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
1355#endif
d56f546d 1356 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
a7052897
MT
1357 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
1358 enabled */
5fff7d27
GN
1359 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
1360 CPU_BASED_CR3_STORE_EXITING |
1361 CPU_BASED_INVLPG_EXITING);
d56f546d
SY
1362 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
1363 vmx_capability.ept, vmx_capability.vpid);
1364 }
1c3d14fe
YS
1365
1366 min = 0;
1367#ifdef CONFIG_X86_64
1368 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
1369#endif
468d472f 1370 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
1c3d14fe
YS
1371 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
1372 &_vmexit_control) < 0)
002c7f7c 1373 return -EIO;
1c3d14fe 1374
468d472f
SY
1375 min = 0;
1376 opt = VM_ENTRY_LOAD_IA32_PAT;
1c3d14fe
YS
1377 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
1378 &_vmentry_control) < 0)
002c7f7c 1379 return -EIO;
6aa8b732 1380
c68876fd 1381 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
1c3d14fe
YS
1382
1383 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
1384 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
002c7f7c 1385 return -EIO;
1c3d14fe
YS
1386
1387#ifdef CONFIG_X86_64
1388 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
1389 if (vmx_msr_high & (1u<<16))
002c7f7c 1390 return -EIO;
1c3d14fe
YS
1391#endif
1392
1393 /* Require Write-Back (WB) memory type for VMCS accesses. */
1394 if (((vmx_msr_high >> 18) & 15) != 6)
002c7f7c 1395 return -EIO;
1c3d14fe 1396
002c7f7c
YS
1397 vmcs_conf->size = vmx_msr_high & 0x1fff;
1398 vmcs_conf->order = get_order(vmcs_config.size);
1399 vmcs_conf->revision_id = vmx_msr_low;
1c3d14fe 1400
002c7f7c
YS
1401 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
1402 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
f78e0e2e 1403 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
002c7f7c
YS
1404 vmcs_conf->vmexit_ctrl = _vmexit_control;
1405 vmcs_conf->vmentry_ctrl = _vmentry_control;
1c3d14fe
YS
1406
1407 return 0;
c68876fd 1408}
6aa8b732
AK
1409
1410static struct vmcs *alloc_vmcs_cpu(int cpu)
1411{
1412 int node = cpu_to_node(cpu);
1413 struct page *pages;
1414 struct vmcs *vmcs;
1415
6484eb3e 1416 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
6aa8b732
AK
1417 if (!pages)
1418 return NULL;
1419 vmcs = page_address(pages);
1c3d14fe
YS
1420 memset(vmcs, 0, vmcs_config.size);
1421 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
6aa8b732
AK
1422 return vmcs;
1423}
1424
1425static struct vmcs *alloc_vmcs(void)
1426{
d3b2c338 1427 return alloc_vmcs_cpu(raw_smp_processor_id());
6aa8b732
AK
1428}
1429
1430static void free_vmcs(struct vmcs *vmcs)
1431{
1c3d14fe 1432 free_pages((unsigned long)vmcs, vmcs_config.order);
6aa8b732
AK
1433}
1434
39959588 1435static void free_kvm_area(void)
6aa8b732
AK
1436{
1437 int cpu;
1438
3230bb47 1439 for_each_possible_cpu(cpu) {
6aa8b732 1440 free_vmcs(per_cpu(vmxarea, cpu));
3230bb47
ZA
1441 per_cpu(vmxarea, cpu) = NULL;
1442 }
6aa8b732
AK
1443}
1444
6aa8b732
AK
1445static __init int alloc_kvm_area(void)
1446{
1447 int cpu;
1448
3230bb47 1449 for_each_possible_cpu(cpu) {
6aa8b732
AK
1450 struct vmcs *vmcs;
1451
1452 vmcs = alloc_vmcs_cpu(cpu);
1453 if (!vmcs) {
1454 free_kvm_area();
1455 return -ENOMEM;
1456 }
1457
1458 per_cpu(vmxarea, cpu) = vmcs;
1459 }
1460 return 0;
1461}
1462
1463static __init int hardware_setup(void)
1464{
002c7f7c
YS
1465 if (setup_vmcs_config(&vmcs_config) < 0)
1466 return -EIO;
50a37eb4
JR
1467
1468 if (boot_cpu_has(X86_FEATURE_NX))
1469 kvm_enable_efer_bits(EFER_NX);
1470
93ba03c2
SY
1471 if (!cpu_has_vmx_vpid())
1472 enable_vpid = 0;
1473
3a624e29 1474 if (!cpu_has_vmx_ept()) {
93ba03c2 1475 enable_ept = 0;
3a624e29
NK
1476 enable_unrestricted_guest = 0;
1477 }
1478
1479 if (!cpu_has_vmx_unrestricted_guest())
1480 enable_unrestricted_guest = 0;
93ba03c2
SY
1481
1482 if (!cpu_has_vmx_flexpriority())
1483 flexpriority_enabled = 0;
1484
95ba8273
GN
1485 if (!cpu_has_vmx_tpr_shadow())
1486 kvm_x86_ops->update_cr8_intercept = NULL;
1487
54dee993
MT
1488 if (enable_ept && !cpu_has_vmx_ept_2m_page())
1489 kvm_disable_largepages();
1490
4b8d54f9
ZE
1491 if (!cpu_has_vmx_ple())
1492 ple_gap = 0;
1493
6aa8b732
AK
1494 return alloc_kvm_area();
1495}
1496
1497static __exit void hardware_unsetup(void)
1498{
1499 free_kvm_area();
1500}
1501
6aa8b732
AK
1502static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
1503{
1504 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1505
6af11b9e 1506 if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
6aa8b732
AK
1507 vmcs_write16(sf->selector, save->selector);
1508 vmcs_writel(sf->base, save->base);
1509 vmcs_write32(sf->limit, save->limit);
1510 vmcs_write32(sf->ar_bytes, save->ar);
1511 } else {
1512 u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
1513 << AR_DPL_SHIFT;
1514 vmcs_write32(sf->ar_bytes, 0x93 | dpl);
1515 }
1516}
1517
1518static void enter_pmode(struct kvm_vcpu *vcpu)
1519{
1520 unsigned long flags;
a89a8fb9 1521 struct vcpu_vmx *vmx = to_vmx(vcpu);
6aa8b732 1522
a89a8fb9 1523 vmx->emulation_required = 1;
7ffd92c5 1524 vmx->rmode.vm86_active = 0;
6aa8b732 1525
7ffd92c5
AK
1526 vmcs_writel(GUEST_TR_BASE, vmx->rmode.tr.base);
1527 vmcs_write32(GUEST_TR_LIMIT, vmx->rmode.tr.limit);
1528 vmcs_write32(GUEST_TR_AR_BYTES, vmx->rmode.tr.ar);
6aa8b732
AK
1529
1530 flags = vmcs_readl(GUEST_RFLAGS);
78ac8b47
AK
1531 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1532 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
6aa8b732
AK
1533 vmcs_writel(GUEST_RFLAGS, flags);
1534
66aee91a
RR
1535 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
1536 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
6aa8b732
AK
1537
1538 update_exception_bitmap(vcpu);
1539
a89a8fb9
MG
1540 if (emulate_invalid_guest_state)
1541 return;
1542
7ffd92c5
AK
1543 fix_pmode_dataseg(VCPU_SREG_ES, &vmx->rmode.es);
1544 fix_pmode_dataseg(VCPU_SREG_DS, &vmx->rmode.ds);
1545 fix_pmode_dataseg(VCPU_SREG_GS, &vmx->rmode.gs);
1546 fix_pmode_dataseg(VCPU_SREG_FS, &vmx->rmode.fs);
6aa8b732
AK
1547
1548 vmcs_write16(GUEST_SS_SELECTOR, 0);
1549 vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
1550
1551 vmcs_write16(GUEST_CS_SELECTOR,
1552 vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
1553 vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
1554}
1555
d77c26fc 1556static gva_t rmode_tss_base(struct kvm *kvm)
6aa8b732 1557{
bfc6d222 1558 if (!kvm->arch.tss_addr) {
bc6678a3
MT
1559 struct kvm_memslots *slots;
1560 gfn_t base_gfn;
1561
90d83dc3 1562 slots = kvm_memslots(kvm);
bc6678a3 1563 base_gfn = kvm->memslots->memslots[0].base_gfn +
46a26bf5 1564 kvm->memslots->memslots[0].npages - 3;
cbc94022
IE
1565 return base_gfn << PAGE_SHIFT;
1566 }
bfc6d222 1567 return kvm->arch.tss_addr;
6aa8b732
AK
1568}
1569
1570static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
1571{
1572 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1573
1574 save->selector = vmcs_read16(sf->selector);
1575 save->base = vmcs_readl(sf->base);
1576 save->limit = vmcs_read32(sf->limit);
1577 save->ar = vmcs_read32(sf->ar_bytes);
15b00f32
JK
1578 vmcs_write16(sf->selector, save->base >> 4);
1579 vmcs_write32(sf->base, save->base & 0xfffff);
6aa8b732
AK
1580 vmcs_write32(sf->limit, 0xffff);
1581 vmcs_write32(sf->ar_bytes, 0xf3);
1582}
1583
1584static void enter_rmode(struct kvm_vcpu *vcpu)
1585{
1586 unsigned long flags;
a89a8fb9 1587 struct vcpu_vmx *vmx = to_vmx(vcpu);
6aa8b732 1588
3a624e29
NK
1589 if (enable_unrestricted_guest)
1590 return;
1591
a89a8fb9 1592 vmx->emulation_required = 1;
7ffd92c5 1593 vmx->rmode.vm86_active = 1;
6aa8b732 1594
7ffd92c5 1595 vmx->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
6aa8b732
AK
1596 vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
1597
7ffd92c5 1598 vmx->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
6aa8b732
AK
1599 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
1600
7ffd92c5 1601 vmx->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
6aa8b732
AK
1602 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
1603
1604 flags = vmcs_readl(GUEST_RFLAGS);
78ac8b47 1605 vmx->rmode.save_rflags = flags;
6aa8b732 1606
053de044 1607 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
6aa8b732
AK
1608
1609 vmcs_writel(GUEST_RFLAGS, flags);
66aee91a 1610 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
6aa8b732
AK
1611 update_exception_bitmap(vcpu);
1612
a89a8fb9
MG
1613 if (emulate_invalid_guest_state)
1614 goto continue_rmode;
1615
6aa8b732
AK
1616 vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
1617 vmcs_write32(GUEST_SS_LIMIT, 0xffff);
1618 vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
1619
1620 vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
abacf8df 1621 vmcs_write32(GUEST_CS_LIMIT, 0xffff);
8cb5b033
AK
1622 if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
1623 vmcs_writel(GUEST_CS_BASE, 0xf0000);
6aa8b732
AK
1624 vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
1625
7ffd92c5
AK
1626 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.es);
1627 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.ds);
1628 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.gs);
1629 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.fs);
75880a01 1630
a89a8fb9 1631continue_rmode:
8668a3c4 1632 kvm_mmu_reset_context(vcpu);
b7ebfb05 1633 init_rmode(vcpu->kvm);
6aa8b732
AK
1634}
1635
401d10de
AS
1636static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
1637{
1638 struct vcpu_vmx *vmx = to_vmx(vcpu);
26bb0981
AK
1639 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
1640
1641 if (!msr)
1642 return;
401d10de 1643
44ea2b17
AK
1644 /*
1645 * Force kernel_gs_base reloading before EFER changes, as control
1646 * of this msr depends on is_long_mode().
1647 */
1648 vmx_load_host_state(to_vmx(vcpu));
f6801dff 1649 vcpu->arch.efer = efer;
401d10de
AS
1650 if (efer & EFER_LMA) {
1651 vmcs_write32(VM_ENTRY_CONTROLS,
1652 vmcs_read32(VM_ENTRY_CONTROLS) |
1653 VM_ENTRY_IA32E_MODE);
1654 msr->data = efer;
1655 } else {
1656 vmcs_write32(VM_ENTRY_CONTROLS,
1657 vmcs_read32(VM_ENTRY_CONTROLS) &
1658 ~VM_ENTRY_IA32E_MODE);
1659
1660 msr->data = efer & ~EFER_LME;
1661 }
1662 setup_msrs(vmx);
1663}
1664
05b3e0c2 1665#ifdef CONFIG_X86_64
6aa8b732
AK
1666
1667static void enter_lmode(struct kvm_vcpu *vcpu)
1668{
1669 u32 guest_tr_ar;
1670
1671 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
1672 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
1673 printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
b8688d51 1674 __func__);
6aa8b732
AK
1675 vmcs_write32(GUEST_TR_AR_BYTES,
1676 (guest_tr_ar & ~AR_TYPE_MASK)
1677 | AR_TYPE_BUSY_64_TSS);
1678 }
f6801dff
AK
1679 vcpu->arch.efer |= EFER_LMA;
1680 vmx_set_efer(vcpu, vcpu->arch.efer);
6aa8b732
AK
1681}
1682
1683static void exit_lmode(struct kvm_vcpu *vcpu)
1684{
f6801dff 1685 vcpu->arch.efer &= ~EFER_LMA;
6aa8b732
AK
1686
1687 vmcs_write32(VM_ENTRY_CONTROLS,
1688 vmcs_read32(VM_ENTRY_CONTROLS)
1e4e6e00 1689 & ~VM_ENTRY_IA32E_MODE);
6aa8b732
AK
1690}
1691
1692#endif
1693
2384d2b3
SY
1694static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
1695{
1696 vpid_sync_vcpu_all(to_vmx(vcpu));
089d034e 1697 if (enable_ept)
4e1096d2 1698 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
2384d2b3
SY
1699}
1700
e8467fda
AK
1701static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
1702{
1703 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
1704
1705 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
1706 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
1707}
1708
25c4c276 1709static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
399badf3 1710{
fc78f519
AK
1711 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
1712
1713 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
1714 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
399badf3
AK
1715}
1716
1439442c
SY
1717static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
1718{
6de4f3ad
AK
1719 if (!test_bit(VCPU_EXREG_PDPTR,
1720 (unsigned long *)&vcpu->arch.regs_dirty))
1721 return;
1722
1439442c 1723 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
1439442c
SY
1724 vmcs_write64(GUEST_PDPTR0, vcpu->arch.pdptrs[0]);
1725 vmcs_write64(GUEST_PDPTR1, vcpu->arch.pdptrs[1]);
1726 vmcs_write64(GUEST_PDPTR2, vcpu->arch.pdptrs[2]);
1727 vmcs_write64(GUEST_PDPTR3, vcpu->arch.pdptrs[3]);
1728 }
1729}
1730
8f5d549f
AK
1731static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
1732{
1733 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
1734 vcpu->arch.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
1735 vcpu->arch.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
1736 vcpu->arch.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
1737 vcpu->arch.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
1738 }
6de4f3ad
AK
1739
1740 __set_bit(VCPU_EXREG_PDPTR,
1741 (unsigned long *)&vcpu->arch.regs_avail);
1742 __set_bit(VCPU_EXREG_PDPTR,
1743 (unsigned long *)&vcpu->arch.regs_dirty);
8f5d549f
AK
1744}
1745
1439442c
SY
1746static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
1747
1748static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
1749 unsigned long cr0,
1750 struct kvm_vcpu *vcpu)
1751{
1752 if (!(cr0 & X86_CR0_PG)) {
1753 /* From paging/starting to nonpaging */
1754 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
65267ea1 1755 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
1439442c
SY
1756 (CPU_BASED_CR3_LOAD_EXITING |
1757 CPU_BASED_CR3_STORE_EXITING));
1758 vcpu->arch.cr0 = cr0;
fc78f519 1759 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
1439442c
SY
1760 } else if (!is_paging(vcpu)) {
1761 /* From nonpaging to paging */
1762 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
65267ea1 1763 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
1439442c
SY
1764 ~(CPU_BASED_CR3_LOAD_EXITING |
1765 CPU_BASED_CR3_STORE_EXITING));
1766 vcpu->arch.cr0 = cr0;
fc78f519 1767 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
1439442c 1768 }
95eb84a7
SY
1769
1770 if (!(cr0 & X86_CR0_WP))
1771 *hw_cr0 &= ~X86_CR0_WP;
1439442c
SY
1772}
1773
6aa8b732
AK
1774static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
1775{
7ffd92c5 1776 struct vcpu_vmx *vmx = to_vmx(vcpu);
3a624e29
NK
1777 unsigned long hw_cr0;
1778
1779 if (enable_unrestricted_guest)
1780 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
1781 | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
1782 else
1783 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
1439442c 1784
7ffd92c5 1785 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
6aa8b732
AK
1786 enter_pmode(vcpu);
1787
7ffd92c5 1788 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
6aa8b732
AK
1789 enter_rmode(vcpu);
1790
05b3e0c2 1791#ifdef CONFIG_X86_64
f6801dff 1792 if (vcpu->arch.efer & EFER_LME) {
707d92fa 1793 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
6aa8b732 1794 enter_lmode(vcpu);
707d92fa 1795 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
6aa8b732
AK
1796 exit_lmode(vcpu);
1797 }
1798#endif
1799
089d034e 1800 if (enable_ept)
1439442c
SY
1801 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
1802
02daab21 1803 if (!vcpu->fpu_active)
81231c69 1804 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
02daab21 1805
6aa8b732 1806 vmcs_writel(CR0_READ_SHADOW, cr0);
1439442c 1807 vmcs_writel(GUEST_CR0, hw_cr0);
ad312c7c 1808 vcpu->arch.cr0 = cr0;
6aa8b732
AK
1809}
1810
1439442c
SY
1811static u64 construct_eptp(unsigned long root_hpa)
1812{
1813 u64 eptp;
1814
1815 /* TODO write the value reading from MSR */
1816 eptp = VMX_EPT_DEFAULT_MT |
1817 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
1818 eptp |= (root_hpa & PAGE_MASK);
1819
1820 return eptp;
1821}
1822
6aa8b732
AK
1823static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
1824{
1439442c
SY
1825 unsigned long guest_cr3;
1826 u64 eptp;
1827
1828 guest_cr3 = cr3;
089d034e 1829 if (enable_ept) {
1439442c
SY
1830 eptp = construct_eptp(cr3);
1831 vmcs_write64(EPT_POINTER, eptp);
1439442c 1832 guest_cr3 = is_paging(vcpu) ? vcpu->arch.cr3 :
b927a3ce 1833 vcpu->kvm->arch.ept_identity_map_addr;
7c93be44 1834 ept_load_pdptrs(vcpu);
1439442c
SY
1835 }
1836
2384d2b3 1837 vmx_flush_tlb(vcpu);
1439442c 1838 vmcs_writel(GUEST_CR3, guest_cr3);
6aa8b732
AK
1839}
1840
1841static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
1842{
7ffd92c5 1843 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
1439442c
SY
1844 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
1845
ad312c7c 1846 vcpu->arch.cr4 = cr4;
bc23008b
AK
1847 if (enable_ept) {
1848 if (!is_paging(vcpu)) {
1849 hw_cr4 &= ~X86_CR4_PAE;
1850 hw_cr4 |= X86_CR4_PSE;
1851 } else if (!(cr4 & X86_CR4_PAE)) {
1852 hw_cr4 &= ~X86_CR4_PAE;
1853 }
1854 }
1439442c
SY
1855
1856 vmcs_writel(CR4_READ_SHADOW, cr4);
1857 vmcs_writel(GUEST_CR4, hw_cr4);
6aa8b732
AK
1858}
1859
6aa8b732
AK
1860static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
1861{
1862 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1863
1864 return vmcs_readl(sf->base);
1865}
1866
1867static void vmx_get_segment(struct kvm_vcpu *vcpu,
1868 struct kvm_segment *var, int seg)
1869{
1870 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1871 u32 ar;
1872
1873 var->base = vmcs_readl(sf->base);
1874 var->limit = vmcs_read32(sf->limit);
1875 var->selector = vmcs_read16(sf->selector);
1876 ar = vmcs_read32(sf->ar_bytes);
9fd4a3b7 1877 if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
6aa8b732
AK
1878 ar = 0;
1879 var->type = ar & 15;
1880 var->s = (ar >> 4) & 1;
1881 var->dpl = (ar >> 5) & 3;
1882 var->present = (ar >> 7) & 1;
1883 var->avl = (ar >> 12) & 1;
1884 var->l = (ar >> 13) & 1;
1885 var->db = (ar >> 14) & 1;
1886 var->g = (ar >> 15) & 1;
1887 var->unusable = (ar >> 16) & 1;
1888}
1889
2e4d2653
IE
1890static int vmx_get_cpl(struct kvm_vcpu *vcpu)
1891{
3eeb3288 1892 if (!is_protmode(vcpu))
2e4d2653
IE
1893 return 0;
1894
1895 if (vmx_get_rflags(vcpu) & X86_EFLAGS_VM) /* if virtual 8086 */
1896 return 3;
1897
eab4b8aa 1898 return vmcs_read16(GUEST_CS_SELECTOR) & 3;
2e4d2653
IE
1899}
1900
653e3108 1901static u32 vmx_segment_access_rights(struct kvm_segment *var)
6aa8b732 1902{
6aa8b732
AK
1903 u32 ar;
1904
653e3108 1905 if (var->unusable)
6aa8b732
AK
1906 ar = 1 << 16;
1907 else {
1908 ar = var->type & 15;
1909 ar |= (var->s & 1) << 4;
1910 ar |= (var->dpl & 3) << 5;
1911 ar |= (var->present & 1) << 7;
1912 ar |= (var->avl & 1) << 12;
1913 ar |= (var->l & 1) << 13;
1914 ar |= (var->db & 1) << 14;
1915 ar |= (var->g & 1) << 15;
1916 }
f7fbf1fd
UL
1917 if (ar == 0) /* a 0 value means unusable */
1918 ar = AR_UNUSABLE_MASK;
653e3108
AK
1919
1920 return ar;
1921}
1922
1923static void vmx_set_segment(struct kvm_vcpu *vcpu,
1924 struct kvm_segment *var, int seg)
1925{
7ffd92c5 1926 struct vcpu_vmx *vmx = to_vmx(vcpu);
653e3108
AK
1927 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1928 u32 ar;
1929
7ffd92c5
AK
1930 if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) {
1931 vmx->rmode.tr.selector = var->selector;
1932 vmx->rmode.tr.base = var->base;
1933 vmx->rmode.tr.limit = var->limit;
1934 vmx->rmode.tr.ar = vmx_segment_access_rights(var);
653e3108
AK
1935 return;
1936 }
1937 vmcs_writel(sf->base, var->base);
1938 vmcs_write32(sf->limit, var->limit);
1939 vmcs_write16(sf->selector, var->selector);
7ffd92c5 1940 if (vmx->rmode.vm86_active && var->s) {
653e3108
AK
1941 /*
1942 * Hack real-mode segments into vm86 compatibility.
1943 */
1944 if (var->base == 0xffff0000 && var->selector == 0xf000)
1945 vmcs_writel(sf->base, 0xf0000);
1946 ar = 0xf3;
1947 } else
1948 ar = vmx_segment_access_rights(var);
3a624e29
NK
1949
1950 /*
1951 * Fix the "Accessed" bit in AR field of segment registers for older
1952 * qemu binaries.
1953 * IA32 arch specifies that at the time of processor reset the
1954 * "Accessed" bit in the AR field of segment registers is 1. And qemu
1955 * is setting it to 0 in the usedland code. This causes invalid guest
1956 * state vmexit when "unrestricted guest" mode is turned on.
1957 * Fix for this setup issue in cpu_reset is being pushed in the qemu
1958 * tree. Newer qemu binaries with that qemu fix would not need this
1959 * kvm hack.
1960 */
1961 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
1962 ar |= 0x1; /* Accessed */
1963
6aa8b732
AK
1964 vmcs_write32(sf->ar_bytes, ar);
1965}
1966
6aa8b732
AK
1967static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
1968{
1969 u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
1970
1971 *db = (ar >> 14) & 1;
1972 *l = (ar >> 13) & 1;
1973}
1974
89a27f4d 1975static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1976{
89a27f4d
GN
1977 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
1978 dt->address = vmcs_readl(GUEST_IDTR_BASE);
6aa8b732
AK
1979}
1980
89a27f4d 1981static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1982{
89a27f4d
GN
1983 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
1984 vmcs_writel(GUEST_IDTR_BASE, dt->address);
6aa8b732
AK
1985}
1986
89a27f4d 1987static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1988{
89a27f4d
GN
1989 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
1990 dt->address = vmcs_readl(GUEST_GDTR_BASE);
6aa8b732
AK
1991}
1992
89a27f4d 1993static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1994{
89a27f4d
GN
1995 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
1996 vmcs_writel(GUEST_GDTR_BASE, dt->address);
6aa8b732
AK
1997}
1998
648dfaa7
MG
1999static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
2000{
2001 struct kvm_segment var;
2002 u32 ar;
2003
2004 vmx_get_segment(vcpu, &var, seg);
2005 ar = vmx_segment_access_rights(&var);
2006
2007 if (var.base != (var.selector << 4))
2008 return false;
2009 if (var.limit != 0xffff)
2010 return false;
2011 if (ar != 0xf3)
2012 return false;
2013
2014 return true;
2015}
2016
2017static bool code_segment_valid(struct kvm_vcpu *vcpu)
2018{
2019 struct kvm_segment cs;
2020 unsigned int cs_rpl;
2021
2022 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
2023 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
2024
1872a3f4
AK
2025 if (cs.unusable)
2026 return false;
648dfaa7
MG
2027 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
2028 return false;
2029 if (!cs.s)
2030 return false;
1872a3f4 2031 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
648dfaa7
MG
2032 if (cs.dpl > cs_rpl)
2033 return false;
1872a3f4 2034 } else {
648dfaa7
MG
2035 if (cs.dpl != cs_rpl)
2036 return false;
2037 }
2038 if (!cs.present)
2039 return false;
2040
2041 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
2042 return true;
2043}
2044
2045static bool stack_segment_valid(struct kvm_vcpu *vcpu)
2046{
2047 struct kvm_segment ss;
2048 unsigned int ss_rpl;
2049
2050 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
2051 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
2052
1872a3f4
AK
2053 if (ss.unusable)
2054 return true;
2055 if (ss.type != 3 && ss.type != 7)
648dfaa7
MG
2056 return false;
2057 if (!ss.s)
2058 return false;
2059 if (ss.dpl != ss_rpl) /* DPL != RPL */
2060 return false;
2061 if (!ss.present)
2062 return false;
2063
2064 return true;
2065}
2066
2067static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
2068{
2069 struct kvm_segment var;
2070 unsigned int rpl;
2071
2072 vmx_get_segment(vcpu, &var, seg);
2073 rpl = var.selector & SELECTOR_RPL_MASK;
2074
1872a3f4
AK
2075 if (var.unusable)
2076 return true;
648dfaa7
MG
2077 if (!var.s)
2078 return false;
2079 if (!var.present)
2080 return false;
2081 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
2082 if (var.dpl < rpl) /* DPL < RPL */
2083 return false;
2084 }
2085
2086 /* TODO: Add other members to kvm_segment_field to allow checking for other access
2087 * rights flags
2088 */
2089 return true;
2090}
2091
2092static bool tr_valid(struct kvm_vcpu *vcpu)
2093{
2094 struct kvm_segment tr;
2095
2096 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
2097
1872a3f4
AK
2098 if (tr.unusable)
2099 return false;
648dfaa7
MG
2100 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
2101 return false;
1872a3f4 2102 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
648dfaa7
MG
2103 return false;
2104 if (!tr.present)
2105 return false;
2106
2107 return true;
2108}
2109
2110static bool ldtr_valid(struct kvm_vcpu *vcpu)
2111{
2112 struct kvm_segment ldtr;
2113
2114 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
2115
1872a3f4
AK
2116 if (ldtr.unusable)
2117 return true;
648dfaa7
MG
2118 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
2119 return false;
2120 if (ldtr.type != 2)
2121 return false;
2122 if (!ldtr.present)
2123 return false;
2124
2125 return true;
2126}
2127
2128static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
2129{
2130 struct kvm_segment cs, ss;
2131
2132 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
2133 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
2134
2135 return ((cs.selector & SELECTOR_RPL_MASK) ==
2136 (ss.selector & SELECTOR_RPL_MASK));
2137}
2138
2139/*
2140 * Check if guest state is valid. Returns true if valid, false if
2141 * not.
2142 * We assume that registers are always usable
2143 */
2144static bool guest_state_valid(struct kvm_vcpu *vcpu)
2145{
2146 /* real mode guest state checks */
3eeb3288 2147 if (!is_protmode(vcpu)) {
648dfaa7
MG
2148 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
2149 return false;
2150 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
2151 return false;
2152 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
2153 return false;
2154 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
2155 return false;
2156 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
2157 return false;
2158 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
2159 return false;
2160 } else {
2161 /* protected mode guest state checks */
2162 if (!cs_ss_rpl_check(vcpu))
2163 return false;
2164 if (!code_segment_valid(vcpu))
2165 return false;
2166 if (!stack_segment_valid(vcpu))
2167 return false;
2168 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
2169 return false;
2170 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
2171 return false;
2172 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
2173 return false;
2174 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
2175 return false;
2176 if (!tr_valid(vcpu))
2177 return false;
2178 if (!ldtr_valid(vcpu))
2179 return false;
2180 }
2181 /* TODO:
2182 * - Add checks on RIP
2183 * - Add checks on RFLAGS
2184 */
2185
2186 return true;
2187}
2188
d77c26fc 2189static int init_rmode_tss(struct kvm *kvm)
6aa8b732 2190{
6aa8b732 2191 gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
195aefde 2192 u16 data = 0;
10589a46 2193 int ret = 0;
195aefde 2194 int r;
6aa8b732 2195
195aefde
IE
2196 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
2197 if (r < 0)
10589a46 2198 goto out;
195aefde 2199 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
464d17c8
SY
2200 r = kvm_write_guest_page(kvm, fn++, &data,
2201 TSS_IOPB_BASE_OFFSET, sizeof(u16));
195aefde 2202 if (r < 0)
10589a46 2203 goto out;
195aefde
IE
2204 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
2205 if (r < 0)
10589a46 2206 goto out;
195aefde
IE
2207 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
2208 if (r < 0)
10589a46 2209 goto out;
195aefde 2210 data = ~0;
10589a46
MT
2211 r = kvm_write_guest_page(kvm, fn, &data,
2212 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
2213 sizeof(u8));
195aefde 2214 if (r < 0)
10589a46
MT
2215 goto out;
2216
2217 ret = 1;
2218out:
10589a46 2219 return ret;
6aa8b732
AK
2220}
2221
b7ebfb05
SY
2222static int init_rmode_identity_map(struct kvm *kvm)
2223{
2224 int i, r, ret;
2225 pfn_t identity_map_pfn;
2226 u32 tmp;
2227
089d034e 2228 if (!enable_ept)
b7ebfb05
SY
2229 return 1;
2230 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
2231 printk(KERN_ERR "EPT: identity-mapping pagetable "
2232 "haven't been allocated!\n");
2233 return 0;
2234 }
2235 if (likely(kvm->arch.ept_identity_pagetable_done))
2236 return 1;
2237 ret = 0;
b927a3ce 2238 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
b7ebfb05
SY
2239 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
2240 if (r < 0)
2241 goto out;
2242 /* Set up identity-mapping pagetable for EPT in real mode */
2243 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
2244 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
2245 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
2246 r = kvm_write_guest_page(kvm, identity_map_pfn,
2247 &tmp, i * sizeof(tmp), sizeof(tmp));
2248 if (r < 0)
2249 goto out;
2250 }
2251 kvm->arch.ept_identity_pagetable_done = true;
2252 ret = 1;
2253out:
2254 return ret;
2255}
2256
6aa8b732
AK
2257static void seg_setup(int seg)
2258{
2259 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3a624e29 2260 unsigned int ar;
6aa8b732
AK
2261
2262 vmcs_write16(sf->selector, 0);
2263 vmcs_writel(sf->base, 0);
2264 vmcs_write32(sf->limit, 0xffff);
3a624e29
NK
2265 if (enable_unrestricted_guest) {
2266 ar = 0x93;
2267 if (seg == VCPU_SREG_CS)
2268 ar |= 0x08; /* code segment */
2269 } else
2270 ar = 0xf3;
2271
2272 vmcs_write32(sf->ar_bytes, ar);
6aa8b732
AK
2273}
2274
f78e0e2e
SY
2275static int alloc_apic_access_page(struct kvm *kvm)
2276{
2277 struct kvm_userspace_memory_region kvm_userspace_mem;
2278 int r = 0;
2279
79fac95e 2280 mutex_lock(&kvm->slots_lock);
bfc6d222 2281 if (kvm->arch.apic_access_page)
f78e0e2e
SY
2282 goto out;
2283 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
2284 kvm_userspace_mem.flags = 0;
2285 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
2286 kvm_userspace_mem.memory_size = PAGE_SIZE;
2287 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
2288 if (r)
2289 goto out;
72dc67a6 2290
bfc6d222 2291 kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
f78e0e2e 2292out:
79fac95e 2293 mutex_unlock(&kvm->slots_lock);
f78e0e2e
SY
2294 return r;
2295}
2296
b7ebfb05
SY
2297static int alloc_identity_pagetable(struct kvm *kvm)
2298{
2299 struct kvm_userspace_memory_region kvm_userspace_mem;
2300 int r = 0;
2301
79fac95e 2302 mutex_lock(&kvm->slots_lock);
b7ebfb05
SY
2303 if (kvm->arch.ept_identity_pagetable)
2304 goto out;
2305 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
2306 kvm_userspace_mem.flags = 0;
b927a3ce
SY
2307 kvm_userspace_mem.guest_phys_addr =
2308 kvm->arch.ept_identity_map_addr;
b7ebfb05
SY
2309 kvm_userspace_mem.memory_size = PAGE_SIZE;
2310 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
2311 if (r)
2312 goto out;
2313
b7ebfb05 2314 kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
b927a3ce 2315 kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
b7ebfb05 2316out:
79fac95e 2317 mutex_unlock(&kvm->slots_lock);
b7ebfb05
SY
2318 return r;
2319}
2320
2384d2b3
SY
2321static void allocate_vpid(struct vcpu_vmx *vmx)
2322{
2323 int vpid;
2324
2325 vmx->vpid = 0;
919818ab 2326 if (!enable_vpid)
2384d2b3
SY
2327 return;
2328 spin_lock(&vmx_vpid_lock);
2329 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
2330 if (vpid < VMX_NR_VPIDS) {
2331 vmx->vpid = vpid;
2332 __set_bit(vpid, vmx_vpid_bitmap);
2333 }
2334 spin_unlock(&vmx_vpid_lock);
2335}
2336
cdbecfc3
LJ
2337static void free_vpid(struct vcpu_vmx *vmx)
2338{
2339 if (!enable_vpid)
2340 return;
2341 spin_lock(&vmx_vpid_lock);
2342 if (vmx->vpid != 0)
2343 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
2344 spin_unlock(&vmx_vpid_lock);
2345}
2346
5897297b 2347static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
25c5f225 2348{
3e7c73e9 2349 int f = sizeof(unsigned long);
25c5f225
SY
2350
2351 if (!cpu_has_vmx_msr_bitmap())
2352 return;
2353
2354 /*
2355 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
2356 * have the write-low and read-high bitmap offsets the wrong way round.
2357 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
2358 */
25c5f225 2359 if (msr <= 0x1fff) {
3e7c73e9
AK
2360 __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
2361 __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
25c5f225
SY
2362 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
2363 msr &= 0x1fff;
3e7c73e9
AK
2364 __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
2365 __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
25c5f225 2366 }
25c5f225
SY
2367}
2368
5897297b
AK
2369static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
2370{
2371 if (!longmode_only)
2372 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
2373 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
2374}
2375
6aa8b732
AK
2376/*
2377 * Sets up the vmcs for emulated real mode.
2378 */
8b9cf98c 2379static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
6aa8b732 2380{
468d472f 2381 u32 host_sysenter_cs, msr_low, msr_high;
6aa8b732 2382 u32 junk;
53f658b3 2383 u64 host_pat, tsc_this, tsc_base;
6aa8b732 2384 unsigned long a;
89a27f4d 2385 struct desc_ptr dt;
6aa8b732 2386 int i;
cd2276a7 2387 unsigned long kvm_vmx_return;
6e5d865c 2388 u32 exec_control;
6aa8b732 2389
6aa8b732 2390 /* I/O */
3e7c73e9
AK
2391 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
2392 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
6aa8b732 2393
25c5f225 2394 if (cpu_has_vmx_msr_bitmap())
5897297b 2395 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
25c5f225 2396
6aa8b732
AK
2397 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
2398
6aa8b732 2399 /* Control */
1c3d14fe
YS
2400 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
2401 vmcs_config.pin_based_exec_ctrl);
6e5d865c
YS
2402
2403 exec_control = vmcs_config.cpu_based_exec_ctrl;
2404 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
2405 exec_control &= ~CPU_BASED_TPR_SHADOW;
2406#ifdef CONFIG_X86_64
2407 exec_control |= CPU_BASED_CR8_STORE_EXITING |
2408 CPU_BASED_CR8_LOAD_EXITING;
2409#endif
2410 }
089d034e 2411 if (!enable_ept)
d56f546d 2412 exec_control |= CPU_BASED_CR3_STORE_EXITING |
83dbc83a
MT
2413 CPU_BASED_CR3_LOAD_EXITING |
2414 CPU_BASED_INVLPG_EXITING;
6e5d865c 2415 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
6aa8b732 2416
83ff3b9d
SY
2417 if (cpu_has_secondary_exec_ctrls()) {
2418 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
2419 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
2420 exec_control &=
2421 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
2384d2b3
SY
2422 if (vmx->vpid == 0)
2423 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
046d8710 2424 if (!enable_ept) {
d56f546d 2425 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
046d8710
SY
2426 enable_unrestricted_guest = 0;
2427 }
3a624e29
NK
2428 if (!enable_unrestricted_guest)
2429 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4b8d54f9
ZE
2430 if (!ple_gap)
2431 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
83ff3b9d
SY
2432 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
2433 }
f78e0e2e 2434
4b8d54f9
ZE
2435 if (ple_gap) {
2436 vmcs_write32(PLE_GAP, ple_gap);
2437 vmcs_write32(PLE_WINDOW, ple_window);
2438 }
2439
c7addb90
AK
2440 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
2441 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
6aa8b732
AK
2442 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
2443
2444 vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
2445 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
2446 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
2447
2448 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
2449 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
2450 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
d6e88aec
AK
2451 vmcs_write16(HOST_FS_SELECTOR, kvm_read_fs()); /* 22.2.4 */
2452 vmcs_write16(HOST_GS_SELECTOR, kvm_read_gs()); /* 22.2.4 */
6aa8b732 2453 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
05b3e0c2 2454#ifdef CONFIG_X86_64
6aa8b732
AK
2455 rdmsrl(MSR_FS_BASE, a);
2456 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
2457 rdmsrl(MSR_GS_BASE, a);
2458 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
2459#else
2460 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
2461 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
2462#endif
2463
2464 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
2465
ec68798c 2466 native_store_idt(&dt);
89a27f4d 2467 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
6aa8b732 2468
d77c26fc 2469 asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
cd2276a7 2470 vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
2cc51560
ED
2471 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
2472 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
2473 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
6aa8b732
AK
2474
2475 rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
2476 vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
2477 rdmsrl(MSR_IA32_SYSENTER_ESP, a);
2478 vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
2479 rdmsrl(MSR_IA32_SYSENTER_EIP, a);
2480 vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
2481
468d472f
SY
2482 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
2483 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
2484 host_pat = msr_low | ((u64) msr_high << 32);
2485 vmcs_write64(HOST_IA32_PAT, host_pat);
2486 }
2487 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2488 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
2489 host_pat = msr_low | ((u64) msr_high << 32);
2490 /* Write the default value follow host pat */
2491 vmcs_write64(GUEST_IA32_PAT, host_pat);
2492 /* Keep arch.pat sync with GUEST_IA32_PAT */
2493 vmx->vcpu.arch.pat = host_pat;
2494 }
2495
6aa8b732
AK
2496 for (i = 0; i < NR_VMX_MSR; ++i) {
2497 u32 index = vmx_msr_index[i];
2498 u32 data_low, data_high;
a2fa3e9f 2499 int j = vmx->nmsrs;
6aa8b732
AK
2500
2501 if (rdmsr_safe(index, &data_low, &data_high) < 0)
2502 continue;
432bd6cb
AK
2503 if (wrmsr_safe(index, data_low, data_high) < 0)
2504 continue;
26bb0981
AK
2505 vmx->guest_msrs[j].index = i;
2506 vmx->guest_msrs[j].data = 0;
d5696725 2507 vmx->guest_msrs[j].mask = -1ull;
a2fa3e9f 2508 ++vmx->nmsrs;
6aa8b732 2509 }
6aa8b732 2510
1c3d14fe 2511 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
6aa8b732
AK
2512
2513 /* 22.2.1, 20.8.1 */
1c3d14fe
YS
2514 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
2515
e00c8cf2 2516 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
4c38609a 2517 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
ce03e4f2
AK
2518 if (enable_ept)
2519 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
4c38609a 2520 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
e00c8cf2 2521
53f658b3
MT
2522 tsc_base = vmx->vcpu.kvm->arch.vm_init_tsc;
2523 rdtscll(tsc_this);
2524 if (tsc_this < vmx->vcpu.kvm->arch.vm_init_tsc)
2525 tsc_base = tsc_this;
2526
2527 guest_write_tsc(0, tsc_base);
f78e0e2e 2528
e00c8cf2
AK
2529 return 0;
2530}
2531
b7ebfb05
SY
2532static int init_rmode(struct kvm *kvm)
2533{
2534 if (!init_rmode_tss(kvm))
2535 return 0;
2536 if (!init_rmode_identity_map(kvm))
2537 return 0;
2538 return 1;
2539}
2540
e00c8cf2
AK
2541static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
2542{
2543 struct vcpu_vmx *vmx = to_vmx(vcpu);
2544 u64 msr;
f656ce01 2545 int ret, idx;
e00c8cf2 2546
5fdbf976 2547 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
f656ce01 2548 idx = srcu_read_lock(&vcpu->kvm->srcu);
b7ebfb05 2549 if (!init_rmode(vmx->vcpu.kvm)) {
e00c8cf2
AK
2550 ret = -ENOMEM;
2551 goto out;
2552 }
2553
7ffd92c5 2554 vmx->rmode.vm86_active = 0;
e00c8cf2 2555
3b86cd99
JK
2556 vmx->soft_vnmi_blocked = 0;
2557
ad312c7c 2558 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
2d3ad1f4 2559 kvm_set_cr8(&vmx->vcpu, 0);
e00c8cf2 2560 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
c5af89b6 2561 if (kvm_vcpu_is_bsp(&vmx->vcpu))
e00c8cf2
AK
2562 msr |= MSR_IA32_APICBASE_BSP;
2563 kvm_set_apic_base(&vmx->vcpu, msr);
2564
2565 fx_init(&vmx->vcpu);
2566
5706be0d 2567 seg_setup(VCPU_SREG_CS);
e00c8cf2
AK
2568 /*
2569 * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
2570 * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
2571 */
c5af89b6 2572 if (kvm_vcpu_is_bsp(&vmx->vcpu)) {
e00c8cf2
AK
2573 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
2574 vmcs_writel(GUEST_CS_BASE, 0x000f0000);
2575 } else {
ad312c7c
ZX
2576 vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
2577 vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
e00c8cf2 2578 }
e00c8cf2
AK
2579
2580 seg_setup(VCPU_SREG_DS);
2581 seg_setup(VCPU_SREG_ES);
2582 seg_setup(VCPU_SREG_FS);
2583 seg_setup(VCPU_SREG_GS);
2584 seg_setup(VCPU_SREG_SS);
2585
2586 vmcs_write16(GUEST_TR_SELECTOR, 0);
2587 vmcs_writel(GUEST_TR_BASE, 0);
2588 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
2589 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2590
2591 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
2592 vmcs_writel(GUEST_LDTR_BASE, 0);
2593 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
2594 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
2595
2596 vmcs_write32(GUEST_SYSENTER_CS, 0);
2597 vmcs_writel(GUEST_SYSENTER_ESP, 0);
2598 vmcs_writel(GUEST_SYSENTER_EIP, 0);
2599
2600 vmcs_writel(GUEST_RFLAGS, 0x02);
c5af89b6 2601 if (kvm_vcpu_is_bsp(&vmx->vcpu))
5fdbf976 2602 kvm_rip_write(vcpu, 0xfff0);
e00c8cf2 2603 else
5fdbf976
MT
2604 kvm_rip_write(vcpu, 0);
2605 kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
e00c8cf2 2606
e00c8cf2
AK
2607 vmcs_writel(GUEST_DR7, 0x400);
2608
2609 vmcs_writel(GUEST_GDTR_BASE, 0);
2610 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
2611
2612 vmcs_writel(GUEST_IDTR_BASE, 0);
2613 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
2614
2615 vmcs_write32(GUEST_ACTIVITY_STATE, 0);
2616 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
2617 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
2618
e00c8cf2
AK
2619 /* Special registers */
2620 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
2621
2622 setup_msrs(vmx);
2623
6aa8b732
AK
2624 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
2625
f78e0e2e
SY
2626 if (cpu_has_vmx_tpr_shadow()) {
2627 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
2628 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
2629 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
ad312c7c 2630 page_to_phys(vmx->vcpu.arch.apic->regs_page));
f78e0e2e
SY
2631 vmcs_write32(TPR_THRESHOLD, 0);
2632 }
2633
2634 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
2635 vmcs_write64(APIC_ACCESS_ADDR,
bfc6d222 2636 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
6aa8b732 2637
2384d2b3
SY
2638 if (vmx->vpid != 0)
2639 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
2640
fa40052c 2641 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
4d4ec087 2642 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
8b9cf98c 2643 vmx_set_cr4(&vmx->vcpu, 0);
8b9cf98c 2644 vmx_set_efer(&vmx->vcpu, 0);
8b9cf98c
RR
2645 vmx_fpu_activate(&vmx->vcpu);
2646 update_exception_bitmap(&vmx->vcpu);
6aa8b732 2647
2384d2b3
SY
2648 vpid_sync_vcpu_all(vmx);
2649
3200f405 2650 ret = 0;
6aa8b732 2651
a89a8fb9
MG
2652 /* HACK: Don't enable emulation on guest boot/reset */
2653 vmx->emulation_required = 0;
2654
6aa8b732 2655out:
f656ce01 2656 srcu_read_unlock(&vcpu->kvm->srcu, idx);
6aa8b732
AK
2657 return ret;
2658}
2659
3b86cd99
JK
2660static void enable_irq_window(struct kvm_vcpu *vcpu)
2661{
2662 u32 cpu_based_vm_exec_control;
2663
2664 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
2665 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
2666 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
2667}
2668
2669static void enable_nmi_window(struct kvm_vcpu *vcpu)
2670{
2671 u32 cpu_based_vm_exec_control;
2672
2673 if (!cpu_has_virtual_nmis()) {
2674 enable_irq_window(vcpu);
2675 return;
2676 }
2677
2678 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
2679 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
2680 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
2681}
2682
66fd3f7f 2683static void vmx_inject_irq(struct kvm_vcpu *vcpu)
85f455f7 2684{
9c8cba37 2685 struct vcpu_vmx *vmx = to_vmx(vcpu);
66fd3f7f
GN
2686 uint32_t intr;
2687 int irq = vcpu->arch.interrupt.nr;
9c8cba37 2688
229456fc 2689 trace_kvm_inj_virq(irq);
2714d1d3 2690
fa89a817 2691 ++vcpu->stat.irq_injections;
7ffd92c5 2692 if (vmx->rmode.vm86_active) {
9c8cba37
AK
2693 vmx->rmode.irq.pending = true;
2694 vmx->rmode.irq.vector = irq;
5fdbf976 2695 vmx->rmode.irq.rip = kvm_rip_read(vcpu);
ae0bb3e0
GN
2696 if (vcpu->arch.interrupt.soft)
2697 vmx->rmode.irq.rip +=
2698 vmx->vcpu.arch.event_exit_inst_len;
9c5623e3
AK
2699 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
2700 irq | INTR_TYPE_SOFT_INTR | INTR_INFO_VALID_MASK);
2701 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
5fdbf976 2702 kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
85f455f7
ED
2703 return;
2704 }
66fd3f7f
GN
2705 intr = irq | INTR_INFO_VALID_MASK;
2706 if (vcpu->arch.interrupt.soft) {
2707 intr |= INTR_TYPE_SOFT_INTR;
2708 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2709 vmx->vcpu.arch.event_exit_inst_len);
2710 } else
2711 intr |= INTR_TYPE_EXT_INTR;
2712 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
85f455f7
ED
2713}
2714
f08864b4
SY
2715static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
2716{
66a5a347
JK
2717 struct vcpu_vmx *vmx = to_vmx(vcpu);
2718
3b86cd99
JK
2719 if (!cpu_has_virtual_nmis()) {
2720 /*
2721 * Tracking the NMI-blocked state in software is built upon
2722 * finding the next open IRQ window. This, in turn, depends on
2723 * well-behaving guests: They have to keep IRQs disabled at
2724 * least as long as the NMI handler runs. Otherwise we may
2725 * cause NMI nesting, maybe breaking the guest. But as this is
2726 * highly unlikely, we can live with the residual risk.
2727 */
2728 vmx->soft_vnmi_blocked = 1;
2729 vmx->vnmi_blocked_time = 0;
2730 }
2731
487b391d 2732 ++vcpu->stat.nmi_injections;
7ffd92c5 2733 if (vmx->rmode.vm86_active) {
66a5a347
JK
2734 vmx->rmode.irq.pending = true;
2735 vmx->rmode.irq.vector = NMI_VECTOR;
2736 vmx->rmode.irq.rip = kvm_rip_read(vcpu);
2737 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
2738 NMI_VECTOR | INTR_TYPE_SOFT_INTR |
2739 INTR_INFO_VALID_MASK);
2740 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
2741 kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
2742 return;
2743 }
f08864b4
SY
2744 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
2745 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
f08864b4
SY
2746}
2747
c4282df9 2748static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
33f089ca 2749{
3b86cd99 2750 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
c4282df9 2751 return 0;
33f089ca 2752
c4282df9
GN
2753 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
2754 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS |
2755 GUEST_INTR_STATE_NMI));
33f089ca
JK
2756}
2757
3cfc3092
JK
2758static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
2759{
2760 if (!cpu_has_virtual_nmis())
2761 return to_vmx(vcpu)->soft_vnmi_blocked;
2762 else
2763 return !!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
2764 GUEST_INTR_STATE_NMI);
2765}
2766
2767static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
2768{
2769 struct vcpu_vmx *vmx = to_vmx(vcpu);
2770
2771 if (!cpu_has_virtual_nmis()) {
2772 if (vmx->soft_vnmi_blocked != masked) {
2773 vmx->soft_vnmi_blocked = masked;
2774 vmx->vnmi_blocked_time = 0;
2775 }
2776 } else {
2777 if (masked)
2778 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
2779 GUEST_INTR_STATE_NMI);
2780 else
2781 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
2782 GUEST_INTR_STATE_NMI);
2783 }
2784}
2785
78646121
GN
2786static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
2787{
c4282df9
GN
2788 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
2789 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
2790 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
78646121
GN
2791}
2792
cbc94022
IE
2793static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
2794{
2795 int ret;
2796 struct kvm_userspace_memory_region tss_mem = {
6fe63979 2797 .slot = TSS_PRIVATE_MEMSLOT,
cbc94022
IE
2798 .guest_phys_addr = addr,
2799 .memory_size = PAGE_SIZE * 3,
2800 .flags = 0,
2801 };
2802
2803 ret = kvm_set_memory_region(kvm, &tss_mem, 0);
2804 if (ret)
2805 return ret;
bfc6d222 2806 kvm->arch.tss_addr = addr;
cbc94022
IE
2807 return 0;
2808}
2809
6aa8b732
AK
2810static int handle_rmode_exception(struct kvm_vcpu *vcpu,
2811 int vec, u32 err_code)
2812{
b3f37707
NK
2813 /*
2814 * Instruction with address size override prefix opcode 0x67
2815 * Cause the #SS fault with 0 error code in VM86 mode.
2816 */
2817 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
851ba692 2818 if (emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DONE)
6aa8b732 2819 return 1;
77ab6db0
JK
2820 /*
2821 * Forward all other exceptions that are valid in real mode.
2822 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
2823 * the required debugging infrastructure rework.
2824 */
2825 switch (vec) {
77ab6db0 2826 case DB_VECTOR:
d0bfb940
JK
2827 if (vcpu->guest_debug &
2828 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
2829 return 0;
2830 kvm_queue_exception(vcpu, vec);
2831 return 1;
77ab6db0 2832 case BP_VECTOR:
c573cd22
JK
2833 /*
2834 * Update instruction length as we may reinject the exception
2835 * from user space while in guest debugging mode.
2836 */
2837 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
2838 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
d0bfb940
JK
2839 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
2840 return 0;
2841 /* fall through */
2842 case DE_VECTOR:
77ab6db0
JK
2843 case OF_VECTOR:
2844 case BR_VECTOR:
2845 case UD_VECTOR:
2846 case DF_VECTOR:
2847 case SS_VECTOR:
2848 case GP_VECTOR:
2849 case MF_VECTOR:
2850 kvm_queue_exception(vcpu, vec);
2851 return 1;
2852 }
6aa8b732
AK
2853 return 0;
2854}
2855
a0861c02
AK
2856/*
2857 * Trigger machine check on the host. We assume all the MSRs are already set up
2858 * by the CPU and that we still run on the same CPU as the MCE occurred on.
2859 * We pass a fake environment to the machine check handler because we want
2860 * the guest to be always treated like user space, no matter what context
2861 * it used internally.
2862 */
2863static void kvm_machine_check(void)
2864{
2865#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
2866 struct pt_regs regs = {
2867 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
2868 .flags = X86_EFLAGS_IF,
2869 };
2870
2871 do_machine_check(&regs, 0);
2872#endif
2873}
2874
851ba692 2875static int handle_machine_check(struct kvm_vcpu *vcpu)
a0861c02
AK
2876{
2877 /* already handled by vcpu_run */
2878 return 1;
2879}
2880
851ba692 2881static int handle_exception(struct kvm_vcpu *vcpu)
6aa8b732 2882{
1155f76a 2883 struct vcpu_vmx *vmx = to_vmx(vcpu);
851ba692 2884 struct kvm_run *kvm_run = vcpu->run;
d0bfb940 2885 u32 intr_info, ex_no, error_code;
42dbaa5a 2886 unsigned long cr2, rip, dr6;
6aa8b732
AK
2887 u32 vect_info;
2888 enum emulation_result er;
2889
1155f76a 2890 vect_info = vmx->idt_vectoring_info;
6aa8b732
AK
2891 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
2892
a0861c02 2893 if (is_machine_check(intr_info))
851ba692 2894 return handle_machine_check(vcpu);
a0861c02 2895
6aa8b732 2896 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
65ac7264
AK
2897 !is_page_fault(intr_info)) {
2898 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
2899 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
2900 vcpu->run->internal.ndata = 2;
2901 vcpu->run->internal.data[0] = vect_info;
2902 vcpu->run->internal.data[1] = intr_info;
2903 return 0;
2904 }
6aa8b732 2905
e4a41889 2906 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
1b6269db 2907 return 1; /* already handled by vmx_vcpu_run() */
2ab455cc
AL
2908
2909 if (is_no_device(intr_info)) {
5fd86fcf 2910 vmx_fpu_activate(vcpu);
2ab455cc
AL
2911 return 1;
2912 }
2913
7aa81cc0 2914 if (is_invalid_opcode(intr_info)) {
851ba692 2915 er = emulate_instruction(vcpu, 0, 0, EMULTYPE_TRAP_UD);
7aa81cc0 2916 if (er != EMULATE_DONE)
7ee5d940 2917 kvm_queue_exception(vcpu, UD_VECTOR);
7aa81cc0
AL
2918 return 1;
2919 }
2920
6aa8b732 2921 error_code = 0;
5fdbf976 2922 rip = kvm_rip_read(vcpu);
2e11384c 2923 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
6aa8b732
AK
2924 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
2925 if (is_page_fault(intr_info)) {
1439442c 2926 /* EPT won't cause page fault directly */
089d034e 2927 if (enable_ept)
1439442c 2928 BUG();
6aa8b732 2929 cr2 = vmcs_readl(EXIT_QUALIFICATION);
229456fc
MT
2930 trace_kvm_page_fault(cr2, error_code);
2931
3298b75c 2932 if (kvm_event_needs_reinjection(vcpu))
577bdc49 2933 kvm_mmu_unprotect_page_virt(vcpu, cr2);
3067714c 2934 return kvm_mmu_page_fault(vcpu, cr2, error_code);
6aa8b732
AK
2935 }
2936
7ffd92c5 2937 if (vmx->rmode.vm86_active &&
6aa8b732 2938 handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
72d6e5a0 2939 error_code)) {
ad312c7c
ZX
2940 if (vcpu->arch.halt_request) {
2941 vcpu->arch.halt_request = 0;
72d6e5a0
AK
2942 return kvm_emulate_halt(vcpu);
2943 }
6aa8b732 2944 return 1;
72d6e5a0 2945 }
6aa8b732 2946
d0bfb940 2947 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
42dbaa5a
JK
2948 switch (ex_no) {
2949 case DB_VECTOR:
2950 dr6 = vmcs_readl(EXIT_QUALIFICATION);
2951 if (!(vcpu->guest_debug &
2952 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
2953 vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
2954 kvm_queue_exception(vcpu, DB_VECTOR);
2955 return 1;
2956 }
2957 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
2958 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
2959 /* fall through */
2960 case BP_VECTOR:
c573cd22
JK
2961 /*
2962 * Update instruction length as we may reinject #BP from
2963 * user space while in guest debugging mode. Reading it for
2964 * #DB as well causes no harm, it is not used in that case.
2965 */
2966 vmx->vcpu.arch.event_exit_inst_len =
2967 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
6aa8b732 2968 kvm_run->exit_reason = KVM_EXIT_DEBUG;
d0bfb940
JK
2969 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
2970 kvm_run->debug.arch.exception = ex_no;
42dbaa5a
JK
2971 break;
2972 default:
d0bfb940
JK
2973 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
2974 kvm_run->ex.exception = ex_no;
2975 kvm_run->ex.error_code = error_code;
42dbaa5a 2976 break;
6aa8b732 2977 }
6aa8b732
AK
2978 return 0;
2979}
2980
851ba692 2981static int handle_external_interrupt(struct kvm_vcpu *vcpu)
6aa8b732 2982{
1165f5fe 2983 ++vcpu->stat.irq_exits;
6aa8b732
AK
2984 return 1;
2985}
2986
851ba692 2987static int handle_triple_fault(struct kvm_vcpu *vcpu)
988ad74f 2988{
851ba692 2989 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
988ad74f
AK
2990 return 0;
2991}
6aa8b732 2992
851ba692 2993static int handle_io(struct kvm_vcpu *vcpu)
6aa8b732 2994{
bfdaab09 2995 unsigned long exit_qualification;
34c33d16 2996 int size, in, string;
039576c0 2997 unsigned port;
6aa8b732 2998
bfdaab09 2999 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
039576c0 3000 string = (exit_qualification & 16) != 0;
cf8f70bf 3001 in = (exit_qualification & 8) != 0;
e70669ab 3002
cf8f70bf 3003 ++vcpu->stat.io_exits;
e70669ab 3004
cf8f70bf
GN
3005 if (string || in)
3006 return !(emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DO_MMIO);
e70669ab 3007
cf8f70bf
GN
3008 port = exit_qualification >> 16;
3009 size = (exit_qualification & 7) + 1;
e93f36bc 3010 skip_emulated_instruction(vcpu);
cf8f70bf
GN
3011
3012 return kvm_fast_pio_out(vcpu, size, port);
6aa8b732
AK
3013}
3014
102d8325
IM
3015static void
3016vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
3017{
3018 /*
3019 * Patch in the VMCALL instruction:
3020 */
3021 hypercall[0] = 0x0f;
3022 hypercall[1] = 0x01;
3023 hypercall[2] = 0xc1;
102d8325
IM
3024}
3025
851ba692 3026static int handle_cr(struct kvm_vcpu *vcpu)
6aa8b732 3027{
229456fc 3028 unsigned long exit_qualification, val;
6aa8b732
AK
3029 int cr;
3030 int reg;
3031
bfdaab09 3032 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6aa8b732
AK
3033 cr = exit_qualification & 15;
3034 reg = (exit_qualification >> 8) & 15;
3035 switch ((exit_qualification >> 4) & 3) {
3036 case 0: /* mov to cr */
229456fc
MT
3037 val = kvm_register_read(vcpu, reg);
3038 trace_kvm_cr_write(cr, val);
6aa8b732
AK
3039 switch (cr) {
3040 case 0:
229456fc 3041 kvm_set_cr0(vcpu, val);
6aa8b732
AK
3042 skip_emulated_instruction(vcpu);
3043 return 1;
3044 case 3:
229456fc 3045 kvm_set_cr3(vcpu, val);
6aa8b732
AK
3046 skip_emulated_instruction(vcpu);
3047 return 1;
3048 case 4:
229456fc 3049 kvm_set_cr4(vcpu, val);
6aa8b732
AK
3050 skip_emulated_instruction(vcpu);
3051 return 1;
0a5fff19
GN
3052 case 8: {
3053 u8 cr8_prev = kvm_get_cr8(vcpu);
3054 u8 cr8 = kvm_register_read(vcpu, reg);
3055 kvm_set_cr8(vcpu, cr8);
3056 skip_emulated_instruction(vcpu);
3057 if (irqchip_in_kernel(vcpu->kvm))
3058 return 1;
3059 if (cr8_prev <= cr8)
3060 return 1;
851ba692 3061 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
0a5fff19
GN
3062 return 0;
3063 }
6aa8b732
AK
3064 };
3065 break;
25c4c276 3066 case 2: /* clts */
edcafe3c 3067 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4d4ec087 3068 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
25c4c276 3069 skip_emulated_instruction(vcpu);
6b52d186 3070 vmx_fpu_activate(vcpu);
25c4c276 3071 return 1;
6aa8b732
AK
3072 case 1: /*mov from cr*/
3073 switch (cr) {
3074 case 3:
5fdbf976 3075 kvm_register_write(vcpu, reg, vcpu->arch.cr3);
229456fc 3076 trace_kvm_cr_read(cr, vcpu->arch.cr3);
6aa8b732
AK
3077 skip_emulated_instruction(vcpu);
3078 return 1;
3079 case 8:
229456fc
MT
3080 val = kvm_get_cr8(vcpu);
3081 kvm_register_write(vcpu, reg, val);
3082 trace_kvm_cr_read(cr, val);
6aa8b732
AK
3083 skip_emulated_instruction(vcpu);
3084 return 1;
3085 }
3086 break;
3087 case 3: /* lmsw */
a1f83a74 3088 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
4d4ec087 3089 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
a1f83a74 3090 kvm_lmsw(vcpu, val);
6aa8b732
AK
3091
3092 skip_emulated_instruction(vcpu);
3093 return 1;
3094 default:
3095 break;
3096 }
851ba692 3097 vcpu->run->exit_reason = 0;
f0242478 3098 pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
6aa8b732
AK
3099 (int)(exit_qualification >> 4) & 3, cr);
3100 return 0;
3101}
3102
851ba692 3103static int handle_dr(struct kvm_vcpu *vcpu)
6aa8b732 3104{
bfdaab09 3105 unsigned long exit_qualification;
6aa8b732
AK
3106 int dr, reg;
3107
f2483415 3108 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
0a79b009
AK
3109 if (!kvm_require_cpl(vcpu, 0))
3110 return 1;
42dbaa5a
JK
3111 dr = vmcs_readl(GUEST_DR7);
3112 if (dr & DR7_GD) {
3113 /*
3114 * As the vm-exit takes precedence over the debug trap, we
3115 * need to emulate the latter, either for the host or the
3116 * guest debugging itself.
3117 */
3118 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
851ba692
AK
3119 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
3120 vcpu->run->debug.arch.dr7 = dr;
3121 vcpu->run->debug.arch.pc =
42dbaa5a
JK
3122 vmcs_readl(GUEST_CS_BASE) +
3123 vmcs_readl(GUEST_RIP);
851ba692
AK
3124 vcpu->run->debug.arch.exception = DB_VECTOR;
3125 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
42dbaa5a
JK
3126 return 0;
3127 } else {
3128 vcpu->arch.dr7 &= ~DR7_GD;
3129 vcpu->arch.dr6 |= DR6_BD;
3130 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
3131 kvm_queue_exception(vcpu, DB_VECTOR);
3132 return 1;
3133 }
3134 }
3135
bfdaab09 3136 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
42dbaa5a
JK
3137 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
3138 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
3139 if (exit_qualification & TYPE_MOV_FROM_DR) {
020df079
GN
3140 unsigned long val;
3141 if (!kvm_get_dr(vcpu, dr, &val))
3142 kvm_register_write(vcpu, reg, val);
3143 } else
3144 kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
6aa8b732
AK
3145 skip_emulated_instruction(vcpu);
3146 return 1;
3147}
3148
020df079
GN
3149static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
3150{
3151 vmcs_writel(GUEST_DR7, val);
3152}
3153
851ba692 3154static int handle_cpuid(struct kvm_vcpu *vcpu)
6aa8b732 3155{
06465c5a
AK
3156 kvm_emulate_cpuid(vcpu);
3157 return 1;
6aa8b732
AK
3158}
3159
851ba692 3160static int handle_rdmsr(struct kvm_vcpu *vcpu)
6aa8b732 3161{
ad312c7c 3162 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6aa8b732
AK
3163 u64 data;
3164
3165 if (vmx_get_msr(vcpu, ecx, &data)) {
59200273 3166 trace_kvm_msr_read_ex(ecx);
c1a5d4f9 3167 kvm_inject_gp(vcpu, 0);
6aa8b732
AK
3168 return 1;
3169 }
3170
229456fc 3171 trace_kvm_msr_read(ecx, data);
2714d1d3 3172
6aa8b732 3173 /* FIXME: handling of bits 32:63 of rax, rdx */
ad312c7c
ZX
3174 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
3175 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
6aa8b732
AK
3176 skip_emulated_instruction(vcpu);
3177 return 1;
3178}
3179
851ba692 3180static int handle_wrmsr(struct kvm_vcpu *vcpu)
6aa8b732 3181{
ad312c7c
ZX
3182 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
3183 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
3184 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
6aa8b732
AK
3185
3186 if (vmx_set_msr(vcpu, ecx, data) != 0) {
59200273 3187 trace_kvm_msr_write_ex(ecx, data);
c1a5d4f9 3188 kvm_inject_gp(vcpu, 0);
6aa8b732
AK
3189 return 1;
3190 }
3191
59200273 3192 trace_kvm_msr_write(ecx, data);
6aa8b732
AK
3193 skip_emulated_instruction(vcpu);
3194 return 1;
3195}
3196
851ba692 3197static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
6e5d865c
YS
3198{
3199 return 1;
3200}
3201
851ba692 3202static int handle_interrupt_window(struct kvm_vcpu *vcpu)
6aa8b732 3203{
85f455f7
ED
3204 u32 cpu_based_vm_exec_control;
3205
3206 /* clear pending irq */
3207 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
3208 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
3209 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
2714d1d3 3210
a26bf12a 3211 ++vcpu->stat.irq_window_exits;
2714d1d3 3212
c1150d8c
DL
3213 /*
3214 * If the user space waits to inject interrupts, exit as soon as
3215 * possible
3216 */
8061823a 3217 if (!irqchip_in_kernel(vcpu->kvm) &&
851ba692 3218 vcpu->run->request_interrupt_window &&
8061823a 3219 !kvm_cpu_has_interrupt(vcpu)) {
851ba692 3220 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
c1150d8c
DL
3221 return 0;
3222 }
6aa8b732
AK
3223 return 1;
3224}
3225
851ba692 3226static int handle_halt(struct kvm_vcpu *vcpu)
6aa8b732
AK
3227{
3228 skip_emulated_instruction(vcpu);
d3bef15f 3229 return kvm_emulate_halt(vcpu);
6aa8b732
AK
3230}
3231
851ba692 3232static int handle_vmcall(struct kvm_vcpu *vcpu)
c21415e8 3233{
510043da 3234 skip_emulated_instruction(vcpu);
7aa81cc0
AL
3235 kvm_emulate_hypercall(vcpu);
3236 return 1;
c21415e8
IM
3237}
3238
851ba692 3239static int handle_vmx_insn(struct kvm_vcpu *vcpu)
e3c7cb6a
AK
3240{
3241 kvm_queue_exception(vcpu, UD_VECTOR);
3242 return 1;
3243}
3244
851ba692 3245static int handle_invlpg(struct kvm_vcpu *vcpu)
a7052897 3246{
f9c617f6 3247 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
a7052897
MT
3248
3249 kvm_mmu_invlpg(vcpu, exit_qualification);
3250 skip_emulated_instruction(vcpu);
3251 return 1;
3252}
3253
851ba692 3254static int handle_wbinvd(struct kvm_vcpu *vcpu)
e5edaa01
ED
3255{
3256 skip_emulated_instruction(vcpu);
3257 /* TODO: Add support for VT-d/pass-through device */
3258 return 1;
3259}
3260
851ba692 3261static int handle_apic_access(struct kvm_vcpu *vcpu)
f78e0e2e 3262{
f9c617f6 3263 unsigned long exit_qualification;
f78e0e2e
SY
3264 enum emulation_result er;
3265 unsigned long offset;
3266
f9c617f6 3267 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
f78e0e2e
SY
3268 offset = exit_qualification & 0xffful;
3269
851ba692 3270 er = emulate_instruction(vcpu, 0, 0, 0);
f78e0e2e
SY
3271
3272 if (er != EMULATE_DONE) {
3273 printk(KERN_ERR
3274 "Fail to handle apic access vmexit! Offset is 0x%lx\n",
3275 offset);
7f582ab6 3276 return -ENOEXEC;
f78e0e2e
SY
3277 }
3278 return 1;
3279}
3280
851ba692 3281static int handle_task_switch(struct kvm_vcpu *vcpu)
37817f29 3282{
60637aac 3283 struct vcpu_vmx *vmx = to_vmx(vcpu);
37817f29 3284 unsigned long exit_qualification;
e269fb21
JK
3285 bool has_error_code = false;
3286 u32 error_code = 0;
37817f29 3287 u16 tss_selector;
64a7ec06
GN
3288 int reason, type, idt_v;
3289
3290 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
3291 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
37817f29
IE
3292
3293 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
3294
3295 reason = (u32)exit_qualification >> 30;
64a7ec06
GN
3296 if (reason == TASK_SWITCH_GATE && idt_v) {
3297 switch (type) {
3298 case INTR_TYPE_NMI_INTR:
3299 vcpu->arch.nmi_injected = false;
3300 if (cpu_has_virtual_nmis())
3301 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
3302 GUEST_INTR_STATE_NMI);
3303 break;
3304 case INTR_TYPE_EXT_INTR:
66fd3f7f 3305 case INTR_TYPE_SOFT_INTR:
64a7ec06
GN
3306 kvm_clear_interrupt_queue(vcpu);
3307 break;
3308 case INTR_TYPE_HARD_EXCEPTION:
e269fb21
JK
3309 if (vmx->idt_vectoring_info &
3310 VECTORING_INFO_DELIVER_CODE_MASK) {
3311 has_error_code = true;
3312 error_code =
3313 vmcs_read32(IDT_VECTORING_ERROR_CODE);
3314 }
3315 /* fall through */
64a7ec06
GN
3316 case INTR_TYPE_SOFT_EXCEPTION:
3317 kvm_clear_exception_queue(vcpu);
3318 break;
3319 default:
3320 break;
3321 }
60637aac 3322 }
37817f29
IE
3323 tss_selector = exit_qualification;
3324
64a7ec06
GN
3325 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
3326 type != INTR_TYPE_EXT_INTR &&
3327 type != INTR_TYPE_NMI_INTR))
3328 skip_emulated_instruction(vcpu);
3329
acb54517
GN
3330 if (kvm_task_switch(vcpu, tss_selector, reason,
3331 has_error_code, error_code) == EMULATE_FAIL) {
3332 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
3333 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
3334 vcpu->run->internal.ndata = 0;
42dbaa5a 3335 return 0;
acb54517 3336 }
42dbaa5a
JK
3337
3338 /* clear all local breakpoint enable flags */
3339 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
3340
3341 /*
3342 * TODO: What about debug traps on tss switch?
3343 * Are we supposed to inject them and update dr6?
3344 */
3345
3346 return 1;
37817f29
IE
3347}
3348
851ba692 3349static int handle_ept_violation(struct kvm_vcpu *vcpu)
1439442c 3350{
f9c617f6 3351 unsigned long exit_qualification;
1439442c 3352 gpa_t gpa;
1439442c 3353 int gla_validity;
1439442c 3354
f9c617f6 3355 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
1439442c
SY
3356
3357 if (exit_qualification & (1 << 6)) {
3358 printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
7f582ab6 3359 return -EINVAL;
1439442c
SY
3360 }
3361
3362 gla_validity = (exit_qualification >> 7) & 0x3;
3363 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
3364 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
3365 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
3366 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
f9c617f6 3367 vmcs_readl(GUEST_LINEAR_ADDRESS));
1439442c
SY
3368 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
3369 (long unsigned int)exit_qualification);
851ba692
AK
3370 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
3371 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
596ae895 3372 return 0;
1439442c
SY
3373 }
3374
3375 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
229456fc 3376 trace_kvm_page_fault(gpa, exit_qualification);
49cd7d22 3377 return kvm_mmu_page_fault(vcpu, gpa & PAGE_MASK, 0);
1439442c
SY
3378}
3379
68f89400
MT
3380static u64 ept_rsvd_mask(u64 spte, int level)
3381{
3382 int i;
3383 u64 mask = 0;
3384
3385 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
3386 mask |= (1ULL << i);
3387
3388 if (level > 2)
3389 /* bits 7:3 reserved */
3390 mask |= 0xf8;
3391 else if (level == 2) {
3392 if (spte & (1ULL << 7))
3393 /* 2MB ref, bits 20:12 reserved */
3394 mask |= 0x1ff000;
3395 else
3396 /* bits 6:3 reserved */
3397 mask |= 0x78;
3398 }
3399
3400 return mask;
3401}
3402
3403static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
3404 int level)
3405{
3406 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
3407
3408 /* 010b (write-only) */
3409 WARN_ON((spte & 0x7) == 0x2);
3410
3411 /* 110b (write/execute) */
3412 WARN_ON((spte & 0x7) == 0x6);
3413
3414 /* 100b (execute-only) and value not supported by logical processor */
3415 if (!cpu_has_vmx_ept_execute_only())
3416 WARN_ON((spte & 0x7) == 0x4);
3417
3418 /* not 000b */
3419 if ((spte & 0x7)) {
3420 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
3421
3422 if (rsvd_bits != 0) {
3423 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
3424 __func__, rsvd_bits);
3425 WARN_ON(1);
3426 }
3427
3428 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
3429 u64 ept_mem_type = (spte & 0x38) >> 3;
3430
3431 if (ept_mem_type == 2 || ept_mem_type == 3 ||
3432 ept_mem_type == 7) {
3433 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
3434 __func__, ept_mem_type);
3435 WARN_ON(1);
3436 }
3437 }
3438 }
3439}
3440
851ba692 3441static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
68f89400
MT
3442{
3443 u64 sptes[4];
3444 int nr_sptes, i;
3445 gpa_t gpa;
3446
3447 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
3448
3449 printk(KERN_ERR "EPT: Misconfiguration.\n");
3450 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
3451
3452 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
3453
3454 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
3455 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
3456
851ba692
AK
3457 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
3458 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
68f89400
MT
3459
3460 return 0;
3461}
3462
851ba692 3463static int handle_nmi_window(struct kvm_vcpu *vcpu)
f08864b4
SY
3464{
3465 u32 cpu_based_vm_exec_control;
3466
3467 /* clear pending NMI */
3468 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
3469 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
3470 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
3471 ++vcpu->stat.nmi_window_exits;
3472
3473 return 1;
3474}
3475
80ced186 3476static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
ea953ef0 3477{
8b3079a5
AK
3478 struct vcpu_vmx *vmx = to_vmx(vcpu);
3479 enum emulation_result err = EMULATE_DONE;
80ced186 3480 int ret = 1;
ea953ef0
MG
3481
3482 while (!guest_state_valid(vcpu)) {
851ba692 3483 err = emulate_instruction(vcpu, 0, 0, 0);
ea953ef0 3484
80ced186
MG
3485 if (err == EMULATE_DO_MMIO) {
3486 ret = 0;
3487 goto out;
3488 }
1d5a4d9b
GT
3489
3490 if (err != EMULATE_DONE) {
80ced186
MG
3491 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
3492 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
a9c7399d 3493 vcpu->run->internal.ndata = 0;
80ced186
MG
3494 ret = 0;
3495 goto out;
ea953ef0
MG
3496 }
3497
3498 if (signal_pending(current))
80ced186 3499 goto out;
ea953ef0
MG
3500 if (need_resched())
3501 schedule();
3502 }
3503
80ced186
MG
3504 vmx->emulation_required = 0;
3505out:
3506 return ret;
ea953ef0
MG
3507}
3508
4b8d54f9
ZE
3509/*
3510 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
3511 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
3512 */
9fb41ba8 3513static int handle_pause(struct kvm_vcpu *vcpu)
4b8d54f9
ZE
3514{
3515 skip_emulated_instruction(vcpu);
3516 kvm_vcpu_on_spin(vcpu);
3517
3518 return 1;
3519}
3520
59708670
SY
3521static int handle_invalid_op(struct kvm_vcpu *vcpu)
3522{
3523 kvm_queue_exception(vcpu, UD_VECTOR);
3524 return 1;
3525}
3526
6aa8b732
AK
3527/*
3528 * The exit handlers return 1 if the exit was handled fully and guest execution
3529 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
3530 * to be done to userspace and return 0.
3531 */
851ba692 3532static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
6aa8b732
AK
3533 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
3534 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
988ad74f 3535 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
f08864b4 3536 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
6aa8b732 3537 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
6aa8b732
AK
3538 [EXIT_REASON_CR_ACCESS] = handle_cr,
3539 [EXIT_REASON_DR_ACCESS] = handle_dr,
3540 [EXIT_REASON_CPUID] = handle_cpuid,
3541 [EXIT_REASON_MSR_READ] = handle_rdmsr,
3542 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
3543 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
3544 [EXIT_REASON_HLT] = handle_halt,
a7052897 3545 [EXIT_REASON_INVLPG] = handle_invlpg,
c21415e8 3546 [EXIT_REASON_VMCALL] = handle_vmcall,
e3c7cb6a
AK
3547 [EXIT_REASON_VMCLEAR] = handle_vmx_insn,
3548 [EXIT_REASON_VMLAUNCH] = handle_vmx_insn,
3549 [EXIT_REASON_VMPTRLD] = handle_vmx_insn,
3550 [EXIT_REASON_VMPTRST] = handle_vmx_insn,
3551 [EXIT_REASON_VMREAD] = handle_vmx_insn,
3552 [EXIT_REASON_VMRESUME] = handle_vmx_insn,
3553 [EXIT_REASON_VMWRITE] = handle_vmx_insn,
3554 [EXIT_REASON_VMOFF] = handle_vmx_insn,
3555 [EXIT_REASON_VMON] = handle_vmx_insn,
f78e0e2e
SY
3556 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
3557 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
e5edaa01 3558 [EXIT_REASON_WBINVD] = handle_wbinvd,
37817f29 3559 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
a0861c02 3560 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
68f89400
MT
3561 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
3562 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
4b8d54f9 3563 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
59708670
SY
3564 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
3565 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
6aa8b732
AK
3566};
3567
3568static const int kvm_vmx_max_exit_handlers =
50a3485c 3569 ARRAY_SIZE(kvm_vmx_exit_handlers);
6aa8b732
AK
3570
3571/*
3572 * The guest has exited. See if we can fix it or if we need userspace
3573 * assistance.
3574 */
851ba692 3575static int vmx_handle_exit(struct kvm_vcpu *vcpu)
6aa8b732 3576{
29bd8a78 3577 struct vcpu_vmx *vmx = to_vmx(vcpu);
a0861c02 3578 u32 exit_reason = vmx->exit_reason;
1155f76a 3579 u32 vectoring_info = vmx->idt_vectoring_info;
29bd8a78 3580
5bfd8b54 3581 trace_kvm_exit(exit_reason, vcpu);
2714d1d3 3582
80ced186
MG
3583 /* If guest state is invalid, start emulating */
3584 if (vmx->emulation_required && emulate_invalid_guest_state)
3585 return handle_invalid_guest_state(vcpu);
1d5a4d9b 3586
1439442c
SY
3587 /* Access CR3 don't cause VMExit in paging mode, so we need
3588 * to sync with guest real CR3. */
6de4f3ad 3589 if (enable_ept && is_paging(vcpu))
1439442c 3590 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
1439442c 3591
29bd8a78 3592 if (unlikely(vmx->fail)) {
851ba692
AK
3593 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
3594 vcpu->run->fail_entry.hardware_entry_failure_reason
29bd8a78
AK
3595 = vmcs_read32(VM_INSTRUCTION_ERROR);
3596 return 0;
3597 }
6aa8b732 3598
d77c26fc 3599 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
1439442c 3600 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
60637aac
JK
3601 exit_reason != EXIT_REASON_EPT_VIOLATION &&
3602 exit_reason != EXIT_REASON_TASK_SWITCH))
3603 printk(KERN_WARNING "%s: unexpected, valid vectoring info "
3604 "(0x%x) and exit reason is 0x%x\n",
3605 __func__, vectoring_info, exit_reason);
3b86cd99
JK
3606
3607 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked)) {
c4282df9 3608 if (vmx_interrupt_allowed(vcpu)) {
3b86cd99 3609 vmx->soft_vnmi_blocked = 0;
3b86cd99 3610 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
4531220b 3611 vcpu->arch.nmi_pending) {
3b86cd99
JK
3612 /*
3613 * This CPU don't support us in finding the end of an
3614 * NMI-blocked window if the guest runs with IRQs
3615 * disabled. So we pull the trigger after 1 s of
3616 * futile waiting, but inform the user about this.
3617 */
3618 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
3619 "state on VCPU %d after 1 s timeout\n",
3620 __func__, vcpu->vcpu_id);
3621 vmx->soft_vnmi_blocked = 0;
3b86cd99 3622 }
3b86cd99
JK
3623 }
3624
6aa8b732
AK
3625 if (exit_reason < kvm_vmx_max_exit_handlers
3626 && kvm_vmx_exit_handlers[exit_reason])
851ba692 3627 return kvm_vmx_exit_handlers[exit_reason](vcpu);
6aa8b732 3628 else {
851ba692
AK
3629 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
3630 vcpu->run->hw.hardware_exit_reason = exit_reason;
6aa8b732
AK
3631 }
3632 return 0;
3633}
3634
95ba8273 3635static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
6e5d865c 3636{
95ba8273 3637 if (irr == -1 || tpr < irr) {
6e5d865c
YS
3638 vmcs_write32(TPR_THRESHOLD, 0);
3639 return;
3640 }
3641
95ba8273 3642 vmcs_write32(TPR_THRESHOLD, irr);
6e5d865c
YS
3643}
3644
cf393f75
AK
3645static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
3646{
3647 u32 exit_intr_info;
7b4a25cb 3648 u32 idt_vectoring_info = vmx->idt_vectoring_info;
cf393f75
AK
3649 bool unblock_nmi;
3650 u8 vector;
668f612f
AK
3651 int type;
3652 bool idtv_info_valid;
cf393f75
AK
3653
3654 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
20f65983 3655
a0861c02
AK
3656 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
3657
3658 /* Handle machine checks before interrupts are enabled */
3659 if ((vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
3660 || (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI
3661 && is_machine_check(exit_intr_info)))
3662 kvm_machine_check();
3663
20f65983
GN
3664 /* We need to handle NMIs before interrupts are enabled */
3665 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
ff9d07a0
ZY
3666 (exit_intr_info & INTR_INFO_VALID_MASK)) {
3667 kvm_before_handle_nmi(&vmx->vcpu);
20f65983 3668 asm("int $2");
ff9d07a0
ZY
3669 kvm_after_handle_nmi(&vmx->vcpu);
3670 }
20f65983
GN
3671
3672 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
3673
cf393f75
AK
3674 if (cpu_has_virtual_nmis()) {
3675 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
3676 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
3677 /*
7b4a25cb 3678 * SDM 3: 27.7.1.2 (September 2008)
cf393f75
AK
3679 * Re-set bit "block by NMI" before VM entry if vmexit caused by
3680 * a guest IRET fault.
7b4a25cb
GN
3681 * SDM 3: 23.2.2 (September 2008)
3682 * Bit 12 is undefined in any of the following cases:
3683 * If the VM exit sets the valid bit in the IDT-vectoring
3684 * information field.
3685 * If the VM exit is due to a double fault.
cf393f75 3686 */
7b4a25cb
GN
3687 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
3688 vector != DF_VECTOR && !idtv_info_valid)
cf393f75
AK
3689 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
3690 GUEST_INTR_STATE_NMI);
3b86cd99
JK
3691 } else if (unlikely(vmx->soft_vnmi_blocked))
3692 vmx->vnmi_blocked_time +=
3693 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
668f612f 3694
37b96e98
GN
3695 vmx->vcpu.arch.nmi_injected = false;
3696 kvm_clear_exception_queue(&vmx->vcpu);
3697 kvm_clear_interrupt_queue(&vmx->vcpu);
3698
3699 if (!idtv_info_valid)
3700 return;
3701
668f612f
AK
3702 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
3703 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
37b96e98 3704
64a7ec06 3705 switch (type) {
37b96e98
GN
3706 case INTR_TYPE_NMI_INTR:
3707 vmx->vcpu.arch.nmi_injected = true;
668f612f 3708 /*
7b4a25cb 3709 * SDM 3: 27.7.1.2 (September 2008)
37b96e98
GN
3710 * Clear bit "block by NMI" before VM entry if a NMI
3711 * delivery faulted.
668f612f 3712 */
37b96e98
GN
3713 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
3714 GUEST_INTR_STATE_NMI);
3715 break;
37b96e98 3716 case INTR_TYPE_SOFT_EXCEPTION:
66fd3f7f
GN
3717 vmx->vcpu.arch.event_exit_inst_len =
3718 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
3719 /* fall through */
3720 case INTR_TYPE_HARD_EXCEPTION:
35920a35 3721 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
37b96e98
GN
3722 u32 err = vmcs_read32(IDT_VECTORING_ERROR_CODE);
3723 kvm_queue_exception_e(&vmx->vcpu, vector, err);
35920a35
AK
3724 } else
3725 kvm_queue_exception(&vmx->vcpu, vector);
37b96e98 3726 break;
66fd3f7f
GN
3727 case INTR_TYPE_SOFT_INTR:
3728 vmx->vcpu.arch.event_exit_inst_len =
3729 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
3730 /* fall through */
37b96e98 3731 case INTR_TYPE_EXT_INTR:
66fd3f7f
GN
3732 kvm_queue_interrupt(&vmx->vcpu, vector,
3733 type == INTR_TYPE_SOFT_INTR);
37b96e98
GN
3734 break;
3735 default:
3736 break;
f7d9238f 3737 }
cf393f75
AK
3738}
3739
9c8cba37
AK
3740/*
3741 * Failure to inject an interrupt should give us the information
3742 * in IDT_VECTORING_INFO_FIELD. However, if the failure occurs
3743 * when fetching the interrupt redirection bitmap in the real-mode
3744 * tss, this doesn't happen. So we do it ourselves.
3745 */
3746static void fixup_rmode_irq(struct vcpu_vmx *vmx)
3747{
3748 vmx->rmode.irq.pending = 0;
5fdbf976 3749 if (kvm_rip_read(&vmx->vcpu) + 1 != vmx->rmode.irq.rip)
9c8cba37 3750 return;
5fdbf976 3751 kvm_rip_write(&vmx->vcpu, vmx->rmode.irq.rip);
9c8cba37
AK
3752 if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
3753 vmx->idt_vectoring_info &= ~VECTORING_INFO_TYPE_MASK;
3754 vmx->idt_vectoring_info |= INTR_TYPE_EXT_INTR;
3755 return;
3756 }
3757 vmx->idt_vectoring_info =
3758 VECTORING_INFO_VALID_MASK
3759 | INTR_TYPE_EXT_INTR
3760 | vmx->rmode.irq.vector;
3761}
3762
c801949d
AK
3763#ifdef CONFIG_X86_64
3764#define R "r"
3765#define Q "q"
3766#else
3767#define R "e"
3768#define Q "l"
3769#endif
3770
851ba692 3771static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6aa8b732 3772{
a2fa3e9f 3773 struct vcpu_vmx *vmx = to_vmx(vcpu);
e6adf283 3774
3b86cd99
JK
3775 /* Record the guest's net vcpu time for enforced NMI injections. */
3776 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
3777 vmx->entry_time = ktime_get();
3778
80ced186
MG
3779 /* Don't enter VMX if guest state is invalid, let the exit handler
3780 start emulation until we arrive back to a valid state */
3781 if (vmx->emulation_required && emulate_invalid_guest_state)
a89a8fb9 3782 return;
a89a8fb9 3783
5fdbf976
MT
3784 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
3785 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
3786 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
3787 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
3788
787ff736
GN
3789 /* When single-stepping over STI and MOV SS, we must clear the
3790 * corresponding interruptibility bits in the guest state. Otherwise
3791 * vmentry fails as it then expects bit 14 (BS) in pending debug
3792 * exceptions being set, but that's not correct for the guest debugging
3793 * case. */
3794 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
3795 vmx_set_interrupt_shadow(vcpu, 0);
3796
e6adf283
AK
3797 /*
3798 * Loading guest fpu may have cleared host cr0.ts
3799 */
3800 vmcs_writel(HOST_CR0, read_cr0());
3801
d77c26fc 3802 asm(
6aa8b732 3803 /* Store host registers */
c801949d
AK
3804 "push %%"R"dx; push %%"R"bp;"
3805 "push %%"R"cx \n\t"
313dbd49
AK
3806 "cmp %%"R"sp, %c[host_rsp](%0) \n\t"
3807 "je 1f \n\t"
3808 "mov %%"R"sp, %c[host_rsp](%0) \n\t"
4ecac3fd 3809 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
313dbd49 3810 "1: \n\t"
d3edefc0
AK
3811 /* Reload cr2 if changed */
3812 "mov %c[cr2](%0), %%"R"ax \n\t"
3813 "mov %%cr2, %%"R"dx \n\t"
3814 "cmp %%"R"ax, %%"R"dx \n\t"
3815 "je 2f \n\t"
3816 "mov %%"R"ax, %%cr2 \n\t"
3817 "2: \n\t"
6aa8b732 3818 /* Check if vmlaunch of vmresume is needed */
e08aa78a 3819 "cmpl $0, %c[launched](%0) \n\t"
6aa8b732 3820 /* Load guest registers. Don't clobber flags. */
c801949d
AK
3821 "mov %c[rax](%0), %%"R"ax \n\t"
3822 "mov %c[rbx](%0), %%"R"bx \n\t"
3823 "mov %c[rdx](%0), %%"R"dx \n\t"
3824 "mov %c[rsi](%0), %%"R"si \n\t"
3825 "mov %c[rdi](%0), %%"R"di \n\t"
3826 "mov %c[rbp](%0), %%"R"bp \n\t"
05b3e0c2 3827#ifdef CONFIG_X86_64
e08aa78a
AK
3828 "mov %c[r8](%0), %%r8 \n\t"
3829 "mov %c[r9](%0), %%r9 \n\t"
3830 "mov %c[r10](%0), %%r10 \n\t"
3831 "mov %c[r11](%0), %%r11 \n\t"
3832 "mov %c[r12](%0), %%r12 \n\t"
3833 "mov %c[r13](%0), %%r13 \n\t"
3834 "mov %c[r14](%0), %%r14 \n\t"
3835 "mov %c[r15](%0), %%r15 \n\t"
6aa8b732 3836#endif
c801949d
AK
3837 "mov %c[rcx](%0), %%"R"cx \n\t" /* kills %0 (ecx) */
3838
6aa8b732 3839 /* Enter guest mode */
cd2276a7 3840 "jne .Llaunched \n\t"
4ecac3fd 3841 __ex(ASM_VMX_VMLAUNCH) "\n\t"
cd2276a7 3842 "jmp .Lkvm_vmx_return \n\t"
4ecac3fd 3843 ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
cd2276a7 3844 ".Lkvm_vmx_return: "
6aa8b732 3845 /* Save guest registers, load host registers, keep flags */
c801949d
AK
3846 "xchg %0, (%%"R"sp) \n\t"
3847 "mov %%"R"ax, %c[rax](%0) \n\t"
3848 "mov %%"R"bx, %c[rbx](%0) \n\t"
3849 "push"Q" (%%"R"sp); pop"Q" %c[rcx](%0) \n\t"
3850 "mov %%"R"dx, %c[rdx](%0) \n\t"
3851 "mov %%"R"si, %c[rsi](%0) \n\t"
3852 "mov %%"R"di, %c[rdi](%0) \n\t"
3853 "mov %%"R"bp, %c[rbp](%0) \n\t"
05b3e0c2 3854#ifdef CONFIG_X86_64
e08aa78a
AK
3855 "mov %%r8, %c[r8](%0) \n\t"
3856 "mov %%r9, %c[r9](%0) \n\t"
3857 "mov %%r10, %c[r10](%0) \n\t"
3858 "mov %%r11, %c[r11](%0) \n\t"
3859 "mov %%r12, %c[r12](%0) \n\t"
3860 "mov %%r13, %c[r13](%0) \n\t"
3861 "mov %%r14, %c[r14](%0) \n\t"
3862 "mov %%r15, %c[r15](%0) \n\t"
6aa8b732 3863#endif
c801949d
AK
3864 "mov %%cr2, %%"R"ax \n\t"
3865 "mov %%"R"ax, %c[cr2](%0) \n\t"
3866
3867 "pop %%"R"bp; pop %%"R"bp; pop %%"R"dx \n\t"
e08aa78a
AK
3868 "setbe %c[fail](%0) \n\t"
3869 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
3870 [launched]"i"(offsetof(struct vcpu_vmx, launched)),
3871 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
313dbd49 3872 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
ad312c7c
ZX
3873 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
3874 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
3875 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
3876 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
3877 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
3878 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
3879 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
05b3e0c2 3880#ifdef CONFIG_X86_64
ad312c7c
ZX
3881 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
3882 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
3883 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
3884 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
3885 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
3886 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
3887 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
3888 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
6aa8b732 3889#endif
ad312c7c 3890 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2))
c2036300 3891 : "cc", "memory"
c801949d 3892 , R"bx", R"di", R"si"
c2036300 3893#ifdef CONFIG_X86_64
c2036300
LV
3894 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
3895#endif
3896 );
6aa8b732 3897
6de4f3ad
AK
3898 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
3899 | (1 << VCPU_EXREG_PDPTR));
5fdbf976
MT
3900 vcpu->arch.regs_dirty = 0;
3901
1155f76a 3902 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9c8cba37
AK
3903 if (vmx->rmode.irq.pending)
3904 fixup_rmode_irq(vmx);
1155f76a 3905
d77c26fc 3906 asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
15ad7146 3907 vmx->launched = 1;
1b6269db 3908
cf393f75 3909 vmx_complete_interrupts(vmx);
6aa8b732
AK
3910}
3911
c801949d
AK
3912#undef R
3913#undef Q
3914
6aa8b732
AK
3915static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
3916{
a2fa3e9f
GH
3917 struct vcpu_vmx *vmx = to_vmx(vcpu);
3918
3919 if (vmx->vmcs) {
543e4243 3920 vcpu_clear(vmx);
a2fa3e9f
GH
3921 free_vmcs(vmx->vmcs);
3922 vmx->vmcs = NULL;
6aa8b732
AK
3923 }
3924}
3925
3926static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
3927{
fb3f0f51
RR
3928 struct vcpu_vmx *vmx = to_vmx(vcpu);
3929
cdbecfc3 3930 free_vpid(vmx);
6aa8b732 3931 vmx_free_vmcs(vcpu);
fb3f0f51
RR
3932 kfree(vmx->guest_msrs);
3933 kvm_vcpu_uninit(vcpu);
a4770347 3934 kmem_cache_free(kvm_vcpu_cache, vmx);
6aa8b732
AK
3935}
3936
fb3f0f51 3937static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
6aa8b732 3938{
fb3f0f51 3939 int err;
c16f862d 3940 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
15ad7146 3941 int cpu;
6aa8b732 3942
a2fa3e9f 3943 if (!vmx)
fb3f0f51
RR
3944 return ERR_PTR(-ENOMEM);
3945
2384d2b3
SY
3946 allocate_vpid(vmx);
3947
fb3f0f51
RR
3948 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
3949 if (err)
3950 goto free_vcpu;
965b58a5 3951
a2fa3e9f 3952 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
fb3f0f51
RR
3953 if (!vmx->guest_msrs) {
3954 err = -ENOMEM;
3955 goto uninit_vcpu;
3956 }
965b58a5 3957
a2fa3e9f
GH
3958 vmx->vmcs = alloc_vmcs();
3959 if (!vmx->vmcs)
fb3f0f51 3960 goto free_msrs;
a2fa3e9f
GH
3961
3962 vmcs_clear(vmx->vmcs);
3963
15ad7146
AK
3964 cpu = get_cpu();
3965 vmx_vcpu_load(&vmx->vcpu, cpu);
8b9cf98c 3966 err = vmx_vcpu_setup(vmx);
fb3f0f51 3967 vmx_vcpu_put(&vmx->vcpu);
15ad7146 3968 put_cpu();
fb3f0f51
RR
3969 if (err)
3970 goto free_vmcs;
5e4a0b3c
MT
3971 if (vm_need_virtualize_apic_accesses(kvm))
3972 if (alloc_apic_access_page(kvm) != 0)
3973 goto free_vmcs;
fb3f0f51 3974
b927a3ce
SY
3975 if (enable_ept) {
3976 if (!kvm->arch.ept_identity_map_addr)
3977 kvm->arch.ept_identity_map_addr =
3978 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
b7ebfb05
SY
3979 if (alloc_identity_pagetable(kvm) != 0)
3980 goto free_vmcs;
b927a3ce 3981 }
b7ebfb05 3982
fb3f0f51
RR
3983 return &vmx->vcpu;
3984
3985free_vmcs:
3986 free_vmcs(vmx->vmcs);
3987free_msrs:
fb3f0f51
RR
3988 kfree(vmx->guest_msrs);
3989uninit_vcpu:
3990 kvm_vcpu_uninit(&vmx->vcpu);
3991free_vcpu:
cdbecfc3 3992 free_vpid(vmx);
a4770347 3993 kmem_cache_free(kvm_vcpu_cache, vmx);
fb3f0f51 3994 return ERR_PTR(err);
6aa8b732
AK
3995}
3996
002c7f7c
YS
3997static void __init vmx_check_processor_compat(void *rtn)
3998{
3999 struct vmcs_config vmcs_conf;
4000
4001 *(int *)rtn = 0;
4002 if (setup_vmcs_config(&vmcs_conf) < 0)
4003 *(int *)rtn = -EIO;
4004 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
4005 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
4006 smp_processor_id());
4007 *(int *)rtn = -EIO;
4008 }
4009}
4010
67253af5
SY
4011static int get_ept_level(void)
4012{
4013 return VMX_EPT_DEFAULT_GAW + 1;
4014}
4015
4b12f0de 4016static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
64d4d521 4017{
4b12f0de
SY
4018 u64 ret;
4019
522c68c4
SY
4020 /* For VT-d and EPT combination
4021 * 1. MMIO: always map as UC
4022 * 2. EPT with VT-d:
4023 * a. VT-d without snooping control feature: can't guarantee the
4024 * result, try to trust guest.
4025 * b. VT-d with snooping control feature: snooping control feature of
4026 * VT-d engine can guarantee the cache correctness. Just set it
4027 * to WB to keep consistent with host. So the same as item 3.
a19a6d11 4028 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
522c68c4
SY
4029 * consistent with host MTRR
4030 */
4b12f0de
SY
4031 if (is_mmio)
4032 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
522c68c4
SY
4033 else if (vcpu->kvm->arch.iommu_domain &&
4034 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
4035 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
4036 VMX_EPT_MT_EPTE_SHIFT;
4b12f0de 4037 else
522c68c4 4038 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
a19a6d11 4039 | VMX_EPT_IPAT_BIT;
4b12f0de
SY
4040
4041 return ret;
64d4d521
SY
4042}
4043
f4c9e87c
AK
4044#define _ER(x) { EXIT_REASON_##x, #x }
4045
229456fc 4046static const struct trace_print_flags vmx_exit_reasons_str[] = {
f4c9e87c
AK
4047 _ER(EXCEPTION_NMI),
4048 _ER(EXTERNAL_INTERRUPT),
4049 _ER(TRIPLE_FAULT),
4050 _ER(PENDING_INTERRUPT),
4051 _ER(NMI_WINDOW),
4052 _ER(TASK_SWITCH),
4053 _ER(CPUID),
4054 _ER(HLT),
4055 _ER(INVLPG),
4056 _ER(RDPMC),
4057 _ER(RDTSC),
4058 _ER(VMCALL),
4059 _ER(VMCLEAR),
4060 _ER(VMLAUNCH),
4061 _ER(VMPTRLD),
4062 _ER(VMPTRST),
4063 _ER(VMREAD),
4064 _ER(VMRESUME),
4065 _ER(VMWRITE),
4066 _ER(VMOFF),
4067 _ER(VMON),
4068 _ER(CR_ACCESS),
4069 _ER(DR_ACCESS),
4070 _ER(IO_INSTRUCTION),
4071 _ER(MSR_READ),
4072 _ER(MSR_WRITE),
4073 _ER(MWAIT_INSTRUCTION),
4074 _ER(MONITOR_INSTRUCTION),
4075 _ER(PAUSE_INSTRUCTION),
4076 _ER(MCE_DURING_VMENTRY),
4077 _ER(TPR_BELOW_THRESHOLD),
4078 _ER(APIC_ACCESS),
4079 _ER(EPT_VIOLATION),
4080 _ER(EPT_MISCONFIG),
4081 _ER(WBINVD),
229456fc
MT
4082 { -1, NULL }
4083};
4084
f4c9e87c
AK
4085#undef _ER
4086
17cc3935 4087static int vmx_get_lpage_level(void)
344f414f 4088{
878403b7
SY
4089 if (enable_ept && !cpu_has_vmx_ept_1g_page())
4090 return PT_DIRECTORY_LEVEL;
4091 else
4092 /* For shadow and EPT supported 1GB page */
4093 return PT_PDPE_LEVEL;
344f414f
JR
4094}
4095
4e47c7a6
SY
4096static inline u32 bit(int bitno)
4097{
4098 return 1 << (bitno & 31);
4099}
4100
0e851880
SY
4101static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
4102{
4e47c7a6
SY
4103 struct kvm_cpuid_entry2 *best;
4104 struct vcpu_vmx *vmx = to_vmx(vcpu);
4105 u32 exec_control;
4106
4107 vmx->rdtscp_enabled = false;
4108 if (vmx_rdtscp_supported()) {
4109 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
4110 if (exec_control & SECONDARY_EXEC_RDTSCP) {
4111 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
4112 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
4113 vmx->rdtscp_enabled = true;
4114 else {
4115 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4116 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4117 exec_control);
4118 }
4119 }
4120 }
0e851880
SY
4121}
4122
d4330ef2
JR
4123static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
4124{
4125}
4126
cbdd1bea 4127static struct kvm_x86_ops vmx_x86_ops = {
6aa8b732
AK
4128 .cpu_has_kvm_support = cpu_has_kvm_support,
4129 .disabled_by_bios = vmx_disabled_by_bios,
4130 .hardware_setup = hardware_setup,
4131 .hardware_unsetup = hardware_unsetup,
002c7f7c 4132 .check_processor_compatibility = vmx_check_processor_compat,
6aa8b732
AK
4133 .hardware_enable = hardware_enable,
4134 .hardware_disable = hardware_disable,
04547156 4135 .cpu_has_accelerated_tpr = report_flexpriority,
6aa8b732
AK
4136
4137 .vcpu_create = vmx_create_vcpu,
4138 .vcpu_free = vmx_free_vcpu,
04d2cc77 4139 .vcpu_reset = vmx_vcpu_reset,
6aa8b732 4140
04d2cc77 4141 .prepare_guest_switch = vmx_save_host_state,
6aa8b732
AK
4142 .vcpu_load = vmx_vcpu_load,
4143 .vcpu_put = vmx_vcpu_put,
4144
4145 .set_guest_debug = set_guest_debug,
4146 .get_msr = vmx_get_msr,
4147 .set_msr = vmx_set_msr,
4148 .get_segment_base = vmx_get_segment_base,
4149 .get_segment = vmx_get_segment,
4150 .set_segment = vmx_set_segment,
2e4d2653 4151 .get_cpl = vmx_get_cpl,
6aa8b732 4152 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
e8467fda 4153 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
25c4c276 4154 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
6aa8b732 4155 .set_cr0 = vmx_set_cr0,
6aa8b732
AK
4156 .set_cr3 = vmx_set_cr3,
4157 .set_cr4 = vmx_set_cr4,
6aa8b732 4158 .set_efer = vmx_set_efer,
6aa8b732
AK
4159 .get_idt = vmx_get_idt,
4160 .set_idt = vmx_set_idt,
4161 .get_gdt = vmx_get_gdt,
4162 .set_gdt = vmx_set_gdt,
020df079 4163 .set_dr7 = vmx_set_dr7,
5fdbf976 4164 .cache_reg = vmx_cache_reg,
6aa8b732
AK
4165 .get_rflags = vmx_get_rflags,
4166 .set_rflags = vmx_set_rflags,
ebcbab4c 4167 .fpu_activate = vmx_fpu_activate,
02daab21 4168 .fpu_deactivate = vmx_fpu_deactivate,
6aa8b732
AK
4169
4170 .tlb_flush = vmx_flush_tlb,
6aa8b732 4171
6aa8b732 4172 .run = vmx_vcpu_run,
6062d012 4173 .handle_exit = vmx_handle_exit,
6aa8b732 4174 .skip_emulated_instruction = skip_emulated_instruction,
2809f5d2
GC
4175 .set_interrupt_shadow = vmx_set_interrupt_shadow,
4176 .get_interrupt_shadow = vmx_get_interrupt_shadow,
102d8325 4177 .patch_hypercall = vmx_patch_hypercall,
2a8067f1 4178 .set_irq = vmx_inject_irq,
95ba8273 4179 .set_nmi = vmx_inject_nmi,
298101da 4180 .queue_exception = vmx_queue_exception,
78646121 4181 .interrupt_allowed = vmx_interrupt_allowed,
95ba8273 4182 .nmi_allowed = vmx_nmi_allowed,
3cfc3092
JK
4183 .get_nmi_mask = vmx_get_nmi_mask,
4184 .set_nmi_mask = vmx_set_nmi_mask,
95ba8273
GN
4185 .enable_nmi_window = enable_nmi_window,
4186 .enable_irq_window = enable_irq_window,
4187 .update_cr8_intercept = update_cr8_intercept,
95ba8273 4188
cbc94022 4189 .set_tss_addr = vmx_set_tss_addr,
67253af5 4190 .get_tdp_level = get_ept_level,
4b12f0de 4191 .get_mt_mask = vmx_get_mt_mask,
229456fc
MT
4192
4193 .exit_reasons_str = vmx_exit_reasons_str,
17cc3935 4194 .get_lpage_level = vmx_get_lpage_level,
0e851880
SY
4195
4196 .cpuid_update = vmx_cpuid_update,
4e47c7a6
SY
4197
4198 .rdtscp_supported = vmx_rdtscp_supported,
d4330ef2
JR
4199
4200 .set_supported_cpuid = vmx_set_supported_cpuid,
6aa8b732
AK
4201};
4202
4203static int __init vmx_init(void)
4204{
26bb0981
AK
4205 int r, i;
4206
4207 rdmsrl_safe(MSR_EFER, &host_efer);
4208
4209 for (i = 0; i < NR_VMX_MSR; ++i)
4210 kvm_define_shared_msr(i, vmx_msr_index[i]);
fdef3ad1 4211
3e7c73e9 4212 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
fdef3ad1
HQ
4213 if (!vmx_io_bitmap_a)
4214 return -ENOMEM;
4215
3e7c73e9 4216 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
fdef3ad1
HQ
4217 if (!vmx_io_bitmap_b) {
4218 r = -ENOMEM;
4219 goto out;
4220 }
4221
5897297b
AK
4222 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
4223 if (!vmx_msr_bitmap_legacy) {
25c5f225
SY
4224 r = -ENOMEM;
4225 goto out1;
4226 }
4227
5897297b
AK
4228 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
4229 if (!vmx_msr_bitmap_longmode) {
4230 r = -ENOMEM;
4231 goto out2;
4232 }
4233
fdef3ad1
HQ
4234 /*
4235 * Allow direct access to the PC debug port (it is often used for I/O
4236 * delays, but the vmexits simply slow things down).
4237 */
3e7c73e9
AK
4238 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
4239 clear_bit(0x80, vmx_io_bitmap_a);
fdef3ad1 4240
3e7c73e9 4241 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
fdef3ad1 4242
5897297b
AK
4243 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
4244 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
25c5f225 4245
2384d2b3
SY
4246 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
4247
0ee75bea
AK
4248 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
4249 __alignof__(struct vcpu_vmx), THIS_MODULE);
fdef3ad1 4250 if (r)
5897297b 4251 goto out3;
25c5f225 4252
5897297b
AK
4253 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
4254 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
4255 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
4256 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
4257 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
4258 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
fdef3ad1 4259
089d034e 4260 if (enable_ept) {
1439442c 4261 bypass_guest_pf = 0;
5fdbcb9d 4262 kvm_mmu_set_base_ptes(VMX_EPT_READABLE_MASK |
2aaf69dc 4263 VMX_EPT_WRITABLE_MASK);
534e38b4 4264 kvm_mmu_set_mask_ptes(0ull, 0ull, 0ull, 0ull,
4b12f0de 4265 VMX_EPT_EXECUTABLE_MASK);
5fdbcb9d
SY
4266 kvm_enable_tdp();
4267 } else
4268 kvm_disable_tdp();
1439442c 4269
c7addb90
AK
4270 if (bypass_guest_pf)
4271 kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
4272
fdef3ad1
HQ
4273 return 0;
4274
5897297b
AK
4275out3:
4276 free_page((unsigned long)vmx_msr_bitmap_longmode);
25c5f225 4277out2:
5897297b 4278 free_page((unsigned long)vmx_msr_bitmap_legacy);
fdef3ad1 4279out1:
3e7c73e9 4280 free_page((unsigned long)vmx_io_bitmap_b);
fdef3ad1 4281out:
3e7c73e9 4282 free_page((unsigned long)vmx_io_bitmap_a);
fdef3ad1 4283 return r;
6aa8b732
AK
4284}
4285
4286static void __exit vmx_exit(void)
4287{
5897297b
AK
4288 free_page((unsigned long)vmx_msr_bitmap_legacy);
4289 free_page((unsigned long)vmx_msr_bitmap_longmode);
3e7c73e9
AK
4290 free_page((unsigned long)vmx_io_bitmap_b);
4291 free_page((unsigned long)vmx_io_bitmap_a);
fdef3ad1 4292
cb498ea2 4293 kvm_exit();
6aa8b732
AK
4294}
4295
4296module_init(vmx_init)
4297module_exit(vmx_exit)