usb: dwc3: core: make sure evt->lpos is correctly initialized
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / usb / dwc3 / gadget.c
CommitLineData
72246da4
FB
1/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
39#include <linux/kernel.h>
40#include <linux/delay.h>
41#include <linux/slab.h>
42#include <linux/spinlock.h>
43#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/interrupt.h>
46#include <linux/io.h>
47#include <linux/list.h>
48#include <linux/dma-mapping.h>
49
50#include <linux/usb/ch9.h>
51#include <linux/usb/gadget.h>
52
53#include "core.h"
54#include "gadget.h"
55#include "io.h"
56
04a9bfcd
FB
57/**
58 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
59 * @dwc: pointer to our context structure
60 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
61 *
62 * Caller should take care of locking. This function will
63 * return 0 on success or -EINVAL if wrong Test Selector
64 * is passed
65 */
66int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
67{
68 u32 reg;
69
70 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
71 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
72
73 switch (mode) {
74 case TEST_J:
75 case TEST_K:
76 case TEST_SE0_NAK:
77 case TEST_PACKET:
78 case TEST_FORCE_EN:
79 reg |= mode << 1;
80 break;
81 default:
82 return -EINVAL;
83 }
84
85 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
86
87 return 0;
88}
89
8598bde7
FB
90/**
91 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
92 * @dwc: pointer to our context structure
93 * @state: the state to put link into
94 *
95 * Caller should take care of locking. This function will
aee63e3c 96 * return 0 on success or -ETIMEDOUT.
8598bde7
FB
97 */
98int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
99{
aee63e3c 100 int retries = 10000;
8598bde7
FB
101 u32 reg;
102
802fde98
PZ
103 /*
104 * Wait until device controller is ready. Only applies to 1.94a and
105 * later RTL.
106 */
107 if (dwc->revision >= DWC3_REVISION_194A) {
108 while (--retries) {
109 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
110 if (reg & DWC3_DSTS_DCNRD)
111 udelay(5);
112 else
113 break;
114 }
115
116 if (retries <= 0)
117 return -ETIMEDOUT;
118 }
119
8598bde7
FB
120 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
121 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
122
123 /* set requested state */
124 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
125 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
126
802fde98
PZ
127 /*
128 * The following code is racy when called from dwc3_gadget_wakeup,
129 * and is not needed, at least on newer versions
130 */
131 if (dwc->revision >= DWC3_REVISION_194A)
132 return 0;
133
8598bde7 134 /* wait for a change in DSTS */
aed430e5 135 retries = 10000;
8598bde7
FB
136 while (--retries) {
137 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
138
8598bde7
FB
139 if (DWC3_DSTS_USBLNKST(reg) == state)
140 return 0;
141
aee63e3c 142 udelay(5);
8598bde7
FB
143 }
144
145 dev_vdbg(dwc->dev, "link state change request timed out\n");
146
147 return -ETIMEDOUT;
148}
149
457e84b6
FB
150/**
151 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
152 * @dwc: pointer to our context structure
153 *
154 * This function will a best effort FIFO allocation in order
155 * to improve FIFO usage and throughput, while still allowing
156 * us to enable as many endpoints as possible.
157 *
158 * Keep in mind that this operation will be highly dependent
159 * on the configured size for RAM1 - which contains TxFifo -,
160 * the amount of endpoints enabled on coreConsultant tool, and
161 * the width of the Master Bus.
162 *
163 * In the ideal world, we would always be able to satisfy the
164 * following equation:
165 *
166 * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
167 * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
168 *
169 * Unfortunately, due to many variables that's not always the case.
170 */
171int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
172{
173 int last_fifo_depth = 0;
174 int ram1_depth;
175 int fifo_size;
176 int mdwidth;
177 int num;
178
179 if (!dwc->needs_fifo_resize)
180 return 0;
181
182 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
183 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
184
185 /* MDWIDTH is represented in bits, we need it in bytes */
186 mdwidth >>= 3;
187
188 /*
189 * FIXME For now we will only allocate 1 wMaxPacketSize space
190 * for each enabled endpoint, later patches will come to
191 * improve this algorithm so that we better use the internal
192 * FIFO space
193 */
194 for (num = 0; num < DWC3_ENDPOINTS_NUM; num++) {
195 struct dwc3_ep *dep = dwc->eps[num];
196 int fifo_number = dep->number >> 1;
2e81c36a 197 int mult = 1;
457e84b6
FB
198 int tmp;
199
200 if (!(dep->number & 1))
201 continue;
202
203 if (!(dep->flags & DWC3_EP_ENABLED))
204 continue;
205
16e78db7
IS
206 if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
207 || usb_endpoint_xfer_isoc(dep->endpoint.desc))
2e81c36a
FB
208 mult = 3;
209
210 /*
211 * REVISIT: the following assumes we will always have enough
212 * space available on the FIFO RAM for all possible use cases.
213 * Make sure that's true somehow and change FIFO allocation
214 * accordingly.
215 *
216 * If we have Bulk or Isochronous endpoints, we want
217 * them to be able to be very, very fast. So we're giving
218 * those endpoints a fifo_size which is enough for 3 full
219 * packets
220 */
221 tmp = mult * (dep->endpoint.maxpacket + mdwidth);
457e84b6
FB
222 tmp += mdwidth;
223
224 fifo_size = DIV_ROUND_UP(tmp, mdwidth);
2e81c36a 225
457e84b6
FB
226 fifo_size |= (last_fifo_depth << 16);
227
228 dev_vdbg(dwc->dev, "%s: Fifo Addr %04x Size %d\n",
229 dep->name, last_fifo_depth, fifo_size & 0xffff);
230
231 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(fifo_number),
232 fifo_size);
233
234 last_fifo_depth += (fifo_size & 0xffff);
235 }
236
237 return 0;
238}
239
72246da4
FB
240void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
241 int status)
242{
243 struct dwc3 *dwc = dep->dwc;
244
245 if (req->queued) {
eeb720fb
FB
246 if (req->request.num_mapped_sgs)
247 dep->busy_slot += req->request.num_mapped_sgs;
248 else
249 dep->busy_slot++;
250
72246da4
FB
251 /*
252 * Skip LINK TRB. We can't use req->trb and check for
253 * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
254 * completed (not the LINK TRB).
255 */
256 if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
16e78db7 257 usb_endpoint_xfer_isoc(dep->endpoint.desc))
72246da4
FB
258 dep->busy_slot++;
259 }
260 list_del(&req->list);
eeb720fb 261 req->trb = NULL;
72246da4
FB
262
263 if (req->request.status == -EINPROGRESS)
264 req->request.status = status;
265
0fc9a1be
FB
266 usb_gadget_unmap_request(&dwc->gadget, &req->request,
267 req->direction);
72246da4
FB
268
269 dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
270 req, dep->name, req->request.actual,
271 req->request.length, status);
272
273 spin_unlock(&dwc->lock);
0fc9a1be 274 req->request.complete(&dep->endpoint, &req->request);
72246da4
FB
275 spin_lock(&dwc->lock);
276}
277
278static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
279{
280 switch (cmd) {
281 case DWC3_DEPCMD_DEPSTARTCFG:
282 return "Start New Configuration";
283 case DWC3_DEPCMD_ENDTRANSFER:
284 return "End Transfer";
285 case DWC3_DEPCMD_UPDATETRANSFER:
286 return "Update Transfer";
287 case DWC3_DEPCMD_STARTTRANSFER:
288 return "Start Transfer";
289 case DWC3_DEPCMD_CLEARSTALL:
290 return "Clear Stall";
291 case DWC3_DEPCMD_SETSTALL:
292 return "Set Stall";
802fde98
PZ
293 case DWC3_DEPCMD_GETEPSTATE:
294 return "Get Endpoint State";
72246da4
FB
295 case DWC3_DEPCMD_SETTRANSFRESOURCE:
296 return "Set Endpoint Transfer Resource";
297 case DWC3_DEPCMD_SETEPCONFIG:
298 return "Set Endpoint Configuration";
299 default:
300 return "UNKNOWN command";
301 }
302}
303
b09bb642
FB
304int dwc3_send_gadget_generic_command(struct dwc3 *dwc, int cmd, u32 param)
305{
306 u32 timeout = 500;
307 u32 reg;
308
309 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
310 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
311
312 do {
313 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
314 if (!(reg & DWC3_DGCMD_CMDACT)) {
315 dev_vdbg(dwc->dev, "Command Complete --> %d\n",
316 DWC3_DGCMD_STATUS(reg));
317 return 0;
318 }
319
320 /*
321 * We can't sleep here, because it's also called from
322 * interrupt context.
323 */
324 timeout--;
325 if (!timeout)
326 return -ETIMEDOUT;
327 udelay(1);
328 } while (1);
329}
330
72246da4
FB
331int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
332 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
333{
334 struct dwc3_ep *dep = dwc->eps[ep];
61d58242 335 u32 timeout = 500;
72246da4
FB
336 u32 reg;
337
338 dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
339 dep->name,
dc1c70a7
FB
340 dwc3_gadget_ep_cmd_string(cmd), params->param0,
341 params->param1, params->param2);
72246da4 342
dc1c70a7
FB
343 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
344 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
345 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
72246da4
FB
346
347 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
348 do {
349 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
350 if (!(reg & DWC3_DEPCMD_CMDACT)) {
164f6e14
FB
351 dev_vdbg(dwc->dev, "Command Complete --> %d\n",
352 DWC3_DEPCMD_STATUS(reg));
72246da4
FB
353 return 0;
354 }
355
356 /*
72246da4
FB
357 * We can't sleep here, because it is also called from
358 * interrupt context.
359 */
360 timeout--;
361 if (!timeout)
362 return -ETIMEDOUT;
363
61d58242 364 udelay(1);
72246da4
FB
365 } while (1);
366}
367
368static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
f6bafc6a 369 struct dwc3_trb *trb)
72246da4 370{
c439ef87 371 u32 offset = (char *) trb - (char *) dep->trb_pool;
72246da4
FB
372
373 return dep->trb_pool_dma + offset;
374}
375
376static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
377{
378 struct dwc3 *dwc = dep->dwc;
379
380 if (dep->trb_pool)
381 return 0;
382
383 if (dep->number == 0 || dep->number == 1)
384 return 0;
385
386 dep->trb_pool = dma_alloc_coherent(dwc->dev,
387 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
388 &dep->trb_pool_dma, GFP_KERNEL);
389 if (!dep->trb_pool) {
390 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
391 dep->name);
392 return -ENOMEM;
393 }
394
395 return 0;
396}
397
398static void dwc3_free_trb_pool(struct dwc3_ep *dep)
399{
400 struct dwc3 *dwc = dep->dwc;
401
402 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
403 dep->trb_pool, dep->trb_pool_dma);
404
405 dep->trb_pool = NULL;
406 dep->trb_pool_dma = 0;
407}
408
409static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
410{
411 struct dwc3_gadget_ep_cmd_params params;
412 u32 cmd;
413
414 memset(&params, 0x00, sizeof(params));
415
416 if (dep->number != 1) {
417 cmd = DWC3_DEPCMD_DEPSTARTCFG;
418 /* XferRscIdx == 0 for ep0 and 2 for the remaining */
b23c8439
PZ
419 if (dep->number > 1) {
420 if (dwc->start_config_issued)
421 return 0;
422 dwc->start_config_issued = true;
72246da4 423 cmd |= DWC3_DEPCMD_PARAM(2);
b23c8439 424 }
72246da4
FB
425
426 return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
427 }
428
429 return 0;
430}
431
432static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
c90bfaec
FB
433 const struct usb_endpoint_descriptor *desc,
434 const struct usb_ss_ep_comp_descriptor *comp_desc)
72246da4
FB
435{
436 struct dwc3_gadget_ep_cmd_params params;
437
438 memset(&params, 0x00, sizeof(params));
439
dc1c70a7
FB
440 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
441 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc))
442 | DWC3_DEPCFG_BURST_SIZE(dep->endpoint.maxburst);
72246da4 443
dc1c70a7
FB
444 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
445 | DWC3_DEPCFG_XFER_NOT_READY_EN;
72246da4 446
18b7ede5 447 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
dc1c70a7
FB
448 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
449 | DWC3_DEPCFG_STREAM_EVENT_EN;
879631aa
FB
450 dep->stream_capable = true;
451 }
452
72246da4 453 if (usb_endpoint_xfer_isoc(desc))
dc1c70a7 454 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
72246da4
FB
455
456 /*
457 * We are doing 1:1 mapping for endpoints, meaning
458 * Physical Endpoints 2 maps to Logical Endpoint 2 and
459 * so on. We consider the direction bit as part of the physical
460 * endpoint number. So USB endpoint 0x81 is 0x03.
461 */
dc1c70a7 462 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
72246da4
FB
463
464 /*
465 * We must use the lower 16 TX FIFOs even though
466 * HW might have more
467 */
468 if (dep->direction)
dc1c70a7 469 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
72246da4
FB
470
471 if (desc->bInterval) {
dc1c70a7 472 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
72246da4
FB
473 dep->interval = 1 << (desc->bInterval - 1);
474 }
475
476 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
477 DWC3_DEPCMD_SETEPCONFIG, &params);
478}
479
480static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
481{
482 struct dwc3_gadget_ep_cmd_params params;
483
484 memset(&params, 0x00, sizeof(params));
485
dc1c70a7 486 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
72246da4
FB
487
488 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
489 DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
490}
491
492/**
493 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
494 * @dep: endpoint to be initialized
495 * @desc: USB Endpoint Descriptor
496 *
497 * Caller should take care of locking
498 */
499static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
c90bfaec
FB
500 const struct usb_endpoint_descriptor *desc,
501 const struct usb_ss_ep_comp_descriptor *comp_desc)
72246da4
FB
502{
503 struct dwc3 *dwc = dep->dwc;
504 u32 reg;
505 int ret = -ENOMEM;
506
507 if (!(dep->flags & DWC3_EP_ENABLED)) {
508 ret = dwc3_gadget_start_config(dwc, dep);
509 if (ret)
510 return ret;
511 }
512
c90bfaec 513 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc);
72246da4
FB
514 if (ret)
515 return ret;
516
517 if (!(dep->flags & DWC3_EP_ENABLED)) {
f6bafc6a
FB
518 struct dwc3_trb *trb_st_hw;
519 struct dwc3_trb *trb_link;
72246da4
FB
520
521 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
522 if (ret)
523 return ret;
524
16e78db7 525 dep->endpoint.desc = desc;
c90bfaec 526 dep->comp_desc = comp_desc;
72246da4
FB
527 dep->type = usb_endpoint_type(desc);
528 dep->flags |= DWC3_EP_ENABLED;
529
530 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
531 reg |= DWC3_DALEPENA_EP(dep->number);
532 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
533
534 if (!usb_endpoint_xfer_isoc(desc))
535 return 0;
536
537 memset(&trb_link, 0, sizeof(trb_link));
538
1d046793 539 /* Link TRB for ISOC. The HWO bit is never reset */
72246da4
FB
540 trb_st_hw = &dep->trb_pool[0];
541
f6bafc6a 542 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
72246da4 543
f6bafc6a
FB
544 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
545 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
546 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
547 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
72246da4
FB
548 }
549
550 return 0;
551}
552
624407f9
SAS
553static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
554static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
72246da4
FB
555{
556 struct dwc3_request *req;
557
624407f9
SAS
558 if (!list_empty(&dep->req_queued))
559 dwc3_stop_active_transfer(dwc, dep->number);
560
72246da4
FB
561 while (!list_empty(&dep->request_list)) {
562 req = next_request(&dep->request_list);
563
624407f9 564 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
72246da4 565 }
72246da4
FB
566}
567
568/**
569 * __dwc3_gadget_ep_disable - Disables a HW endpoint
570 * @dep: the endpoint to disable
571 *
624407f9
SAS
572 * This function also removes requests which are currently processed ny the
573 * hardware and those which are not yet scheduled.
574 * Caller should take care of locking.
72246da4 575 */
72246da4
FB
576static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
577{
578 struct dwc3 *dwc = dep->dwc;
579 u32 reg;
580
624407f9 581 dwc3_remove_requests(dwc, dep);
72246da4
FB
582
583 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
584 reg &= ~DWC3_DALEPENA_EP(dep->number);
585 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
586
879631aa 587 dep->stream_capable = false;
f9c56cdd 588 dep->endpoint.desc = NULL;
c90bfaec 589 dep->comp_desc = NULL;
72246da4 590 dep->type = 0;
879631aa 591 dep->flags = 0;
72246da4
FB
592
593 return 0;
594}
595
596/* -------------------------------------------------------------------------- */
597
598static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
599 const struct usb_endpoint_descriptor *desc)
600{
601 return -EINVAL;
602}
603
604static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
605{
606 return -EINVAL;
607}
608
609/* -------------------------------------------------------------------------- */
610
611static int dwc3_gadget_ep_enable(struct usb_ep *ep,
612 const struct usb_endpoint_descriptor *desc)
613{
614 struct dwc3_ep *dep;
615 struct dwc3 *dwc;
616 unsigned long flags;
617 int ret;
618
619 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
620 pr_debug("dwc3: invalid parameters\n");
621 return -EINVAL;
622 }
623
624 if (!desc->wMaxPacketSize) {
625 pr_debug("dwc3: missing wMaxPacketSize\n");
626 return -EINVAL;
627 }
628
629 dep = to_dwc3_ep(ep);
630 dwc = dep->dwc;
631
632 switch (usb_endpoint_type(desc)) {
633 case USB_ENDPOINT_XFER_CONTROL:
27a78d6a 634 strlcat(dep->name, "-control", sizeof(dep->name));
72246da4
FB
635 break;
636 case USB_ENDPOINT_XFER_ISOC:
27a78d6a 637 strlcat(dep->name, "-isoc", sizeof(dep->name));
72246da4
FB
638 break;
639 case USB_ENDPOINT_XFER_BULK:
27a78d6a 640 strlcat(dep->name, "-bulk", sizeof(dep->name));
72246da4
FB
641 break;
642 case USB_ENDPOINT_XFER_INT:
27a78d6a 643 strlcat(dep->name, "-int", sizeof(dep->name));
72246da4
FB
644 break;
645 default:
646 dev_err(dwc->dev, "invalid endpoint transfer type\n");
647 }
648
649 if (dep->flags & DWC3_EP_ENABLED) {
650 dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
651 dep->name);
652 return 0;
653 }
654
655 dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
656
657 spin_lock_irqsave(&dwc->lock, flags);
c90bfaec 658 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc);
72246da4
FB
659 spin_unlock_irqrestore(&dwc->lock, flags);
660
661 return ret;
662}
663
664static int dwc3_gadget_ep_disable(struct usb_ep *ep)
665{
666 struct dwc3_ep *dep;
667 struct dwc3 *dwc;
668 unsigned long flags;
669 int ret;
670
671 if (!ep) {
672 pr_debug("dwc3: invalid parameters\n");
673 return -EINVAL;
674 }
675
676 dep = to_dwc3_ep(ep);
677 dwc = dep->dwc;
678
679 if (!(dep->flags & DWC3_EP_ENABLED)) {
680 dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
681 dep->name);
682 return 0;
683 }
684
685 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
686 dep->number >> 1,
687 (dep->number & 1) ? "in" : "out");
688
689 spin_lock_irqsave(&dwc->lock, flags);
690 ret = __dwc3_gadget_ep_disable(dep);
691 spin_unlock_irqrestore(&dwc->lock, flags);
692
693 return ret;
694}
695
696static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
697 gfp_t gfp_flags)
698{
699 struct dwc3_request *req;
700 struct dwc3_ep *dep = to_dwc3_ep(ep);
701 struct dwc3 *dwc = dep->dwc;
702
703 req = kzalloc(sizeof(*req), gfp_flags);
704 if (!req) {
705 dev_err(dwc->dev, "not enough memory\n");
706 return NULL;
707 }
708
709 req->epnum = dep->number;
710 req->dep = dep;
72246da4
FB
711
712 return &req->request;
713}
714
715static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
716 struct usb_request *request)
717{
718 struct dwc3_request *req = to_dwc3_request(request);
719
720 kfree(req);
721}
722
c71fc37c
FB
723/**
724 * dwc3_prepare_one_trb - setup one TRB from one request
725 * @dep: endpoint for which this request is prepared
726 * @req: dwc3_request pointer
727 */
68e823e2 728static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
eeb720fb
FB
729 struct dwc3_request *req, dma_addr_t dma,
730 unsigned length, unsigned last, unsigned chain)
c71fc37c 731{
eeb720fb 732 struct dwc3 *dwc = dep->dwc;
f6bafc6a 733 struct dwc3_trb *trb;
c71fc37c
FB
734
735 unsigned int cur_slot;
736
eeb720fb
FB
737 dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n",
738 dep->name, req, (unsigned long long) dma,
739 length, last ? " last" : "",
740 chain ? " chain" : "");
741
f6bafc6a 742 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
c71fc37c
FB
743 cur_slot = dep->free_slot;
744 dep->free_slot++;
745
746 /* Skip the LINK-TRB on ISOC */
747 if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
16e78db7 748 usb_endpoint_xfer_isoc(dep->endpoint.desc))
68e823e2 749 return;
c71fc37c 750
eeb720fb
FB
751 if (!req->trb) {
752 dwc3_gadget_move_request_queued(req);
f6bafc6a
FB
753 req->trb = trb;
754 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
eeb720fb 755 }
c71fc37c 756
f6bafc6a
FB
757 trb->size = DWC3_TRB_SIZE_LENGTH(length);
758 trb->bpl = lower_32_bits(dma);
759 trb->bph = upper_32_bits(dma);
c71fc37c 760
16e78db7 761 switch (usb_endpoint_type(dep->endpoint.desc)) {
c71fc37c 762 case USB_ENDPOINT_XFER_CONTROL:
f6bafc6a 763 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
c71fc37c
FB
764 break;
765
766 case USB_ENDPOINT_XFER_ISOC:
f6bafc6a 767 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
c71fc37c
FB
768
769 /* IOC every DWC3_TRB_NUM / 4 so we can refill */
770 if (!(cur_slot % (DWC3_TRB_NUM / 4)))
f6bafc6a 771 trb->ctrl |= DWC3_TRB_CTRL_IOC;
c71fc37c
FB
772 break;
773
774 case USB_ENDPOINT_XFER_BULK:
775 case USB_ENDPOINT_XFER_INT:
f6bafc6a 776 trb->ctrl = DWC3_TRBCTL_NORMAL;
c71fc37c
FB
777 break;
778 default:
779 /*
780 * This is only possible with faulty memory because we
781 * checked it already :)
782 */
783 BUG();
784 }
785
16e78db7 786 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
f6bafc6a
FB
787 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
788 trb->ctrl |= DWC3_TRB_CTRL_CSP;
789 } else {
790 if (chain)
791 trb->ctrl |= DWC3_TRB_CTRL_CHN;
792
793 if (last)
794 trb->ctrl |= DWC3_TRB_CTRL_LST;
795 }
c71fc37c 796
16e78db7 797 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
f6bafc6a 798 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
c71fc37c 799
f6bafc6a 800 trb->ctrl |= DWC3_TRB_CTRL_HWO;
c71fc37c
FB
801}
802
72246da4
FB
803/*
804 * dwc3_prepare_trbs - setup TRBs from requests
805 * @dep: endpoint for which requests are being prepared
806 * @starting: true if the endpoint is idle and no requests are queued.
807 *
1d046793
PZ
808 * The function goes through the requests list and sets up TRBs for the
809 * transfers. The function returns once there are no more TRBs available or
810 * it runs out of requests.
72246da4 811 */
68e823e2 812static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
72246da4 813{
68e823e2 814 struct dwc3_request *req, *n;
72246da4 815 u32 trbs_left;
8d62cd65 816 u32 max;
c71fc37c 817 unsigned int last_one = 0;
72246da4
FB
818
819 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
820
821 /* the first request must not be queued */
822 trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
c71fc37c 823
8d62cd65 824 /* Can't wrap around on a non-isoc EP since there's no link TRB */
16e78db7 825 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
8d62cd65
PZ
826 max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
827 if (trbs_left > max)
828 trbs_left = max;
829 }
830
72246da4 831 /*
1d046793
PZ
832 * If busy & slot are equal than it is either full or empty. If we are
833 * starting to process requests then we are empty. Otherwise we are
72246da4
FB
834 * full and don't do anything
835 */
836 if (!trbs_left) {
837 if (!starting)
68e823e2 838 return;
72246da4
FB
839 trbs_left = DWC3_TRB_NUM;
840 /*
841 * In case we start from scratch, we queue the ISOC requests
842 * starting from slot 1. This is done because we use ring
843 * buffer and have no LST bit to stop us. Instead, we place
1d046793 844 * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
72246da4
FB
845 * after the first request so we start at slot 1 and have
846 * 7 requests proceed before we hit the first IOC.
847 * Other transfer types don't use the ring buffer and are
848 * processed from the first TRB until the last one. Since we
849 * don't wrap around we have to start at the beginning.
850 */
16e78db7 851 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
852 dep->busy_slot = 1;
853 dep->free_slot = 1;
854 } else {
855 dep->busy_slot = 0;
856 dep->free_slot = 0;
857 }
858 }
859
860 /* The last TRB is a link TRB, not used for xfer */
16e78db7 861 if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
68e823e2 862 return;
72246da4
FB
863
864 list_for_each_entry_safe(req, n, &dep->request_list, list) {
eeb720fb
FB
865 unsigned length;
866 dma_addr_t dma;
72246da4 867
eeb720fb
FB
868 if (req->request.num_mapped_sgs > 0) {
869 struct usb_request *request = &req->request;
870 struct scatterlist *sg = request->sg;
871 struct scatterlist *s;
872 int i;
72246da4 873
eeb720fb
FB
874 for_each_sg(sg, s, request->num_mapped_sgs, i) {
875 unsigned chain = true;
72246da4 876
eeb720fb
FB
877 length = sg_dma_len(s);
878 dma = sg_dma_address(s);
72246da4 879
1d046793
PZ
880 if (i == (request->num_mapped_sgs - 1) ||
881 sg_is_last(s)) {
eeb720fb
FB
882 last_one = true;
883 chain = false;
884 }
72246da4 885
eeb720fb
FB
886 trbs_left--;
887 if (!trbs_left)
888 last_one = true;
72246da4 889
eeb720fb
FB
890 if (last_one)
891 chain = false;
72246da4 892
eeb720fb
FB
893 dwc3_prepare_one_trb(dep, req, dma, length,
894 last_one, chain);
72246da4 895
eeb720fb
FB
896 if (last_one)
897 break;
898 }
72246da4 899 } else {
eeb720fb
FB
900 dma = req->request.dma;
901 length = req->request.length;
902 trbs_left--;
72246da4 903
eeb720fb
FB
904 if (!trbs_left)
905 last_one = 1;
879631aa 906
eeb720fb
FB
907 /* Is this the last request? */
908 if (list_is_last(&req->list, &dep->request_list))
909 last_one = 1;
72246da4 910
eeb720fb
FB
911 dwc3_prepare_one_trb(dep, req, dma, length,
912 last_one, false);
72246da4 913
eeb720fb
FB
914 if (last_one)
915 break;
72246da4 916 }
72246da4 917 }
72246da4
FB
918}
919
920static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
921 int start_new)
922{
923 struct dwc3_gadget_ep_cmd_params params;
924 struct dwc3_request *req;
925 struct dwc3 *dwc = dep->dwc;
926 int ret;
927 u32 cmd;
928
929 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
930 dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
931 return -EBUSY;
932 }
933 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
934
935 /*
936 * If we are getting here after a short-out-packet we don't enqueue any
937 * new requests as we try to set the IOC bit only on the last request.
938 */
939 if (start_new) {
940 if (list_empty(&dep->req_queued))
941 dwc3_prepare_trbs(dep, start_new);
942
943 /* req points to the first request which will be sent */
944 req = next_request(&dep->req_queued);
945 } else {
68e823e2
FB
946 dwc3_prepare_trbs(dep, start_new);
947
72246da4 948 /*
1d046793 949 * req points to the first request where HWO changed from 0 to 1
72246da4 950 */
68e823e2 951 req = next_request(&dep->req_queued);
72246da4
FB
952 }
953 if (!req) {
954 dep->flags |= DWC3_EP_PENDING_REQUEST;
955 return 0;
956 }
957
958 memset(&params, 0, sizeof(params));
dc1c70a7
FB
959 params.param0 = upper_32_bits(req->trb_dma);
960 params.param1 = lower_32_bits(req->trb_dma);
72246da4
FB
961
962 if (start_new)
963 cmd = DWC3_DEPCMD_STARTTRANSFER;
964 else
965 cmd = DWC3_DEPCMD_UPDATETRANSFER;
966
967 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
968 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
969 if (ret < 0) {
970 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
971
972 /*
973 * FIXME we need to iterate over the list of requests
974 * here and stop, unmap, free and del each of the linked
1d046793 975 * requests instead of what we do now.
72246da4 976 */
0fc9a1be
FB
977 usb_gadget_unmap_request(&dwc->gadget, &req->request,
978 req->direction);
72246da4
FB
979 list_del(&req->list);
980 return ret;
981 }
982
983 dep->flags |= DWC3_EP_BUSY;
25b8ff68 984
f898ae09
PZ
985 if (start_new) {
986 dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
987 dep->number);
988 WARN_ON_ONCE(!dep->res_trans_idx);
989 }
25b8ff68 990
72246da4
FB
991 return 0;
992}
993
994static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
995{
0fc9a1be
FB
996 struct dwc3 *dwc = dep->dwc;
997 int ret;
998
72246da4
FB
999 req->request.actual = 0;
1000 req->request.status = -EINPROGRESS;
1001 req->direction = dep->direction;
1002 req->epnum = dep->number;
1003
1004 /*
1005 * We only add to our list of requests now and
1006 * start consuming the list once we get XferNotReady
1007 * IRQ.
1008 *
1009 * That way, we avoid doing anything that we don't need
1010 * to do now and defer it until the point we receive a
1011 * particular token from the Host side.
1012 *
1013 * This will also avoid Host cancelling URBs due to too
1d046793 1014 * many NAKs.
72246da4 1015 */
0fc9a1be
FB
1016 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1017 dep->direction);
1018 if (ret)
1019 return ret;
1020
72246da4
FB
1021 list_add_tail(&req->list, &dep->request_list);
1022
23063b37 1023 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && (dep->flags & DWC3_EP_BUSY))
f898ae09
PZ
1024 dep->flags |= DWC3_EP_PENDING_REQUEST;
1025
72246da4 1026 /*
f898ae09 1027 * There are two special cases:
72246da4 1028 *
f898ae09
PZ
1029 * 1. XferNotReady with empty list of requests. We need to kick the
1030 * transfer here in that situation, otherwise we will be NAKing
1031 * forever. If we get XferNotReady before gadget driver has a
1032 * chance to queue a request, we will ACK the IRQ but won't be
1033 * able to receive the data until the next request is queued.
1034 * The following code is handling exactly that.
72246da4 1035 *
f898ae09
PZ
1036 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1037 * kick the transfer here after queuing a request, otherwise the
1038 * core may not see the modified TRB(s).
72246da4
FB
1039 */
1040 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
f898ae09
PZ
1041 int ret;
1042 int start_trans = 1;
1043 u8 trans_idx = dep->res_trans_idx;
72246da4 1044
16e78db7 1045 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
f898ae09 1046 (dep->flags & DWC3_EP_BUSY)) {
72246da4 1047 start_trans = 0;
f898ae09
PZ
1048 WARN_ON_ONCE(!trans_idx);
1049 } else {
1050 trans_idx = 0;
1051 }
72246da4 1052
f898ae09 1053 ret = __dwc3_gadget_kick_transfer(dep, trans_idx, start_trans);
72246da4
FB
1054 if (ret && ret != -EBUSY) {
1055 struct dwc3 *dwc = dep->dwc;
1056
1057 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1058 dep->name);
1059 }
a0925324 1060 }
72246da4
FB
1061
1062 return 0;
1063}
1064
1065static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1066 gfp_t gfp_flags)
1067{
1068 struct dwc3_request *req = to_dwc3_request(request);
1069 struct dwc3_ep *dep = to_dwc3_ep(ep);
1070 struct dwc3 *dwc = dep->dwc;
1071
1072 unsigned long flags;
1073
1074 int ret;
1075
16e78db7 1076 if (!dep->endpoint.desc) {
72246da4
FB
1077 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
1078 request, ep->name);
1079 return -ESHUTDOWN;
1080 }
1081
1082 dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
1083 request, ep->name, request->length);
1084
1085 spin_lock_irqsave(&dwc->lock, flags);
1086 ret = __dwc3_gadget_ep_queue(dep, req);
1087 spin_unlock_irqrestore(&dwc->lock, flags);
1088
1089 return ret;
1090}
1091
1092static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1093 struct usb_request *request)
1094{
1095 struct dwc3_request *req = to_dwc3_request(request);
1096 struct dwc3_request *r = NULL;
1097
1098 struct dwc3_ep *dep = to_dwc3_ep(ep);
1099 struct dwc3 *dwc = dep->dwc;
1100
1101 unsigned long flags;
1102 int ret = 0;
1103
1104 spin_lock_irqsave(&dwc->lock, flags);
1105
1106 list_for_each_entry(r, &dep->request_list, list) {
1107 if (r == req)
1108 break;
1109 }
1110
1111 if (r != req) {
1112 list_for_each_entry(r, &dep->req_queued, list) {
1113 if (r == req)
1114 break;
1115 }
1116 if (r == req) {
1117 /* wait until it is processed */
1118 dwc3_stop_active_transfer(dwc, dep->number);
1119 goto out0;
1120 }
1121 dev_err(dwc->dev, "request %p was not queued to %s\n",
1122 request, ep->name);
1123 ret = -EINVAL;
1124 goto out0;
1125 }
1126
1127 /* giveback the request */
1128 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1129
1130out0:
1131 spin_unlock_irqrestore(&dwc->lock, flags);
1132
1133 return ret;
1134}
1135
1136int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
1137{
1138 struct dwc3_gadget_ep_cmd_params params;
1139 struct dwc3 *dwc = dep->dwc;
1140 int ret;
1141
1142 memset(&params, 0x00, sizeof(params));
1143
1144 if (value) {
0b7836a9
FB
1145 if (dep->number == 0 || dep->number == 1) {
1146 /*
1147 * Whenever EP0 is stalled, we will restart
1148 * the state machine, thus moving back to
1149 * Setup Phase
1150 */
1151 dwc->ep0state = EP0_SETUP_PHASE;
1152 }
72246da4
FB
1153
1154 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1155 DWC3_DEPCMD_SETSTALL, &params);
1156 if (ret)
1157 dev_err(dwc->dev, "failed to %s STALL on %s\n",
1158 value ? "set" : "clear",
1159 dep->name);
1160 else
1161 dep->flags |= DWC3_EP_STALL;
1162 } else {
5275455a
PZ
1163 if (dep->flags & DWC3_EP_WEDGE)
1164 return 0;
1165
72246da4
FB
1166 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1167 DWC3_DEPCMD_CLEARSTALL, &params);
1168 if (ret)
1169 dev_err(dwc->dev, "failed to %s STALL on %s\n",
1170 value ? "set" : "clear",
1171 dep->name);
1172 else
1173 dep->flags &= ~DWC3_EP_STALL;
1174 }
5275455a 1175
72246da4
FB
1176 return ret;
1177}
1178
1179static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1180{
1181 struct dwc3_ep *dep = to_dwc3_ep(ep);
1182 struct dwc3 *dwc = dep->dwc;
1183
1184 unsigned long flags;
1185
1186 int ret;
1187
1188 spin_lock_irqsave(&dwc->lock, flags);
1189
16e78db7 1190 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
1191 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1192 ret = -EINVAL;
1193 goto out;
1194 }
1195
1196 ret = __dwc3_gadget_ep_set_halt(dep, value);
1197out:
1198 spin_unlock_irqrestore(&dwc->lock, flags);
1199
1200 return ret;
1201}
1202
1203static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1204{
1205 struct dwc3_ep *dep = to_dwc3_ep(ep);
249a4569
PZ
1206 struct dwc3 *dwc = dep->dwc;
1207 unsigned long flags;
72246da4 1208
249a4569 1209 spin_lock_irqsave(&dwc->lock, flags);
72246da4 1210 dep->flags |= DWC3_EP_WEDGE;
249a4569 1211 spin_unlock_irqrestore(&dwc->lock, flags);
72246da4 1212
5275455a 1213 return dwc3_gadget_ep_set_halt(ep, 1);
72246da4
FB
1214}
1215
1216/* -------------------------------------------------------------------------- */
1217
1218static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1219 .bLength = USB_DT_ENDPOINT_SIZE,
1220 .bDescriptorType = USB_DT_ENDPOINT,
1221 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1222};
1223
1224static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1225 .enable = dwc3_gadget_ep0_enable,
1226 .disable = dwc3_gadget_ep0_disable,
1227 .alloc_request = dwc3_gadget_ep_alloc_request,
1228 .free_request = dwc3_gadget_ep_free_request,
1229 .queue = dwc3_gadget_ep0_queue,
1230 .dequeue = dwc3_gadget_ep_dequeue,
1231 .set_halt = dwc3_gadget_ep_set_halt,
1232 .set_wedge = dwc3_gadget_ep_set_wedge,
1233};
1234
1235static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1236 .enable = dwc3_gadget_ep_enable,
1237 .disable = dwc3_gadget_ep_disable,
1238 .alloc_request = dwc3_gadget_ep_alloc_request,
1239 .free_request = dwc3_gadget_ep_free_request,
1240 .queue = dwc3_gadget_ep_queue,
1241 .dequeue = dwc3_gadget_ep_dequeue,
1242 .set_halt = dwc3_gadget_ep_set_halt,
1243 .set_wedge = dwc3_gadget_ep_set_wedge,
1244};
1245
1246/* -------------------------------------------------------------------------- */
1247
1248static int dwc3_gadget_get_frame(struct usb_gadget *g)
1249{
1250 struct dwc3 *dwc = gadget_to_dwc(g);
1251 u32 reg;
1252
1253 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1254 return DWC3_DSTS_SOFFN(reg);
1255}
1256
1257static int dwc3_gadget_wakeup(struct usb_gadget *g)
1258{
1259 struct dwc3 *dwc = gadget_to_dwc(g);
1260
1261 unsigned long timeout;
1262 unsigned long flags;
1263
1264 u32 reg;
1265
1266 int ret = 0;
1267
1268 u8 link_state;
1269 u8 speed;
1270
1271 spin_lock_irqsave(&dwc->lock, flags);
1272
1273 /*
1274 * According to the Databook Remote wakeup request should
1275 * be issued only when the device is in early suspend state.
1276 *
1277 * We can check that via USB Link State bits in DSTS register.
1278 */
1279 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1280
1281 speed = reg & DWC3_DSTS_CONNECTSPD;
1282 if (speed == DWC3_DSTS_SUPERSPEED) {
1283 dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
1284 ret = -EINVAL;
1285 goto out;
1286 }
1287
1288 link_state = DWC3_DSTS_USBLNKST(reg);
1289
1290 switch (link_state) {
1291 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1292 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1293 break;
1294 default:
1295 dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
1296 link_state);
1297 ret = -EINVAL;
1298 goto out;
1299 }
1300
8598bde7
FB
1301 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1302 if (ret < 0) {
1303 dev_err(dwc->dev, "failed to put link in Recovery\n");
1304 goto out;
1305 }
72246da4 1306
802fde98
PZ
1307 /* Recent versions do this automatically */
1308 if (dwc->revision < DWC3_REVISION_194A) {
1309 /* write zeroes to Link Change Request */
1310 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1311 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1312 }
72246da4 1313
1d046793 1314 /* poll until Link State changes to ON */
72246da4
FB
1315 timeout = jiffies + msecs_to_jiffies(100);
1316
1d046793 1317 while (!time_after(jiffies, timeout)) {
72246da4
FB
1318 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1319
1320 /* in HS, means ON */
1321 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1322 break;
1323 }
1324
1325 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1326 dev_err(dwc->dev, "failed to send remote wakeup\n");
1327 ret = -EINVAL;
1328 }
1329
1330out:
1331 spin_unlock_irqrestore(&dwc->lock, flags);
1332
1333 return ret;
1334}
1335
1336static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1337 int is_selfpowered)
1338{
1339 struct dwc3 *dwc = gadget_to_dwc(g);
249a4569 1340 unsigned long flags;
72246da4 1341
249a4569 1342 spin_lock_irqsave(&dwc->lock, flags);
72246da4 1343 dwc->is_selfpowered = !!is_selfpowered;
249a4569 1344 spin_unlock_irqrestore(&dwc->lock, flags);
72246da4
FB
1345
1346 return 0;
1347}
1348
1349static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
1350{
1351 u32 reg;
61d58242 1352 u32 timeout = 500;
72246da4
FB
1353
1354 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
8db7ed15 1355 if (is_on) {
802fde98
PZ
1356 if (dwc->revision <= DWC3_REVISION_187A) {
1357 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1358 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1359 }
1360
1361 if (dwc->revision >= DWC3_REVISION_194A)
1362 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1363 reg |= DWC3_DCTL_RUN_STOP;
8db7ed15 1364 } else {
72246da4 1365 reg &= ~DWC3_DCTL_RUN_STOP;
8db7ed15 1366 }
72246da4
FB
1367
1368 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1369
1370 do {
1371 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1372 if (is_on) {
1373 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1374 break;
1375 } else {
1376 if (reg & DWC3_DSTS_DEVCTRLHLT)
1377 break;
1378 }
72246da4
FB
1379 timeout--;
1380 if (!timeout)
1381 break;
61d58242 1382 udelay(1);
72246da4
FB
1383 } while (1);
1384
1385 dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
1386 dwc->gadget_driver
1387 ? dwc->gadget_driver->function : "no-function",
1388 is_on ? "connect" : "disconnect");
1389}
1390
1391static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1392{
1393 struct dwc3 *dwc = gadget_to_dwc(g);
1394 unsigned long flags;
1395
1396 is_on = !!is_on;
1397
1398 spin_lock_irqsave(&dwc->lock, flags);
1399 dwc3_gadget_run_stop(dwc, is_on);
1400 spin_unlock_irqrestore(&dwc->lock, flags);
1401
1402 return 0;
1403}
1404
1405static int dwc3_gadget_start(struct usb_gadget *g,
1406 struct usb_gadget_driver *driver)
1407{
1408 struct dwc3 *dwc = gadget_to_dwc(g);
1409 struct dwc3_ep *dep;
1410 unsigned long flags;
1411 int ret = 0;
1412 u32 reg;
1413
1414 spin_lock_irqsave(&dwc->lock, flags);
1415
1416 if (dwc->gadget_driver) {
1417 dev_err(dwc->dev, "%s is already bound to %s\n",
1418 dwc->gadget.name,
1419 dwc->gadget_driver->driver.name);
1420 ret = -EBUSY;
1421 goto err0;
1422 }
1423
1424 dwc->gadget_driver = driver;
1425 dwc->gadget.dev.driver = &driver->driver;
1426
72246da4
FB
1427 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1428 reg &= ~(DWC3_DCFG_SPEED_MASK);
07e7f47b
FB
1429
1430 /**
1431 * WORKAROUND: DWC3 revision < 2.20a have an issue
1432 * which would cause metastability state on Run/Stop
1433 * bit if we try to force the IP to USB2-only mode.
1434 *
1435 * Because of that, we cannot configure the IP to any
1436 * speed other than the SuperSpeed
1437 *
1438 * Refers to:
1439 *
1440 * STAR#9000525659: Clock Domain Crossing on DCTL in
1441 * USB 2.0 Mode
1442 */
1443 if (dwc->revision < DWC3_REVISION_220A)
1444 reg |= DWC3_DCFG_SUPERSPEED;
1445 else
1446 reg |= dwc->maximum_speed;
72246da4
FB
1447 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1448
b23c8439
PZ
1449 dwc->start_config_issued = false;
1450
72246da4
FB
1451 /* Start with SuperSpeed Default */
1452 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1453
1454 dep = dwc->eps[0];
c90bfaec 1455 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
72246da4
FB
1456 if (ret) {
1457 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1458 goto err0;
1459 }
1460
1461 dep = dwc->eps[1];
c90bfaec 1462 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
72246da4
FB
1463 if (ret) {
1464 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1465 goto err1;
1466 }
1467
1468 /* begin to receive SETUP packets */
c7fcdeb2 1469 dwc->ep0state = EP0_SETUP_PHASE;
72246da4
FB
1470 dwc3_ep0_out_start(dwc);
1471
1472 spin_unlock_irqrestore(&dwc->lock, flags);
1473
1474 return 0;
1475
1476err1:
1477 __dwc3_gadget_ep_disable(dwc->eps[0]);
1478
1479err0:
1480 spin_unlock_irqrestore(&dwc->lock, flags);
1481
1482 return ret;
1483}
1484
1485static int dwc3_gadget_stop(struct usb_gadget *g,
1486 struct usb_gadget_driver *driver)
1487{
1488 struct dwc3 *dwc = gadget_to_dwc(g);
1489 unsigned long flags;
1490
1491 spin_lock_irqsave(&dwc->lock, flags);
1492
1493 __dwc3_gadget_ep_disable(dwc->eps[0]);
1494 __dwc3_gadget_ep_disable(dwc->eps[1]);
1495
1496 dwc->gadget_driver = NULL;
1497 dwc->gadget.dev.driver = NULL;
1498
1499 spin_unlock_irqrestore(&dwc->lock, flags);
1500
1501 return 0;
1502}
802fde98 1503
72246da4
FB
1504static const struct usb_gadget_ops dwc3_gadget_ops = {
1505 .get_frame = dwc3_gadget_get_frame,
1506 .wakeup = dwc3_gadget_wakeup,
1507 .set_selfpowered = dwc3_gadget_set_selfpowered,
1508 .pullup = dwc3_gadget_pullup,
1509 .udc_start = dwc3_gadget_start,
1510 .udc_stop = dwc3_gadget_stop,
1511};
1512
1513/* -------------------------------------------------------------------------- */
1514
1515static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1516{
1517 struct dwc3_ep *dep;
1518 u8 epnum;
1519
1520 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1521
1522 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1523 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
1524 if (!dep) {
1525 dev_err(dwc->dev, "can't allocate endpoint %d\n",
1526 epnum);
1527 return -ENOMEM;
1528 }
1529
1530 dep->dwc = dwc;
1531 dep->number = epnum;
1532 dwc->eps[epnum] = dep;
1533
1534 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1535 (epnum & 1) ? "in" : "out");
1536 dep->endpoint.name = dep->name;
1537 dep->direction = (epnum & 1);
1538
1539 if (epnum == 0 || epnum == 1) {
1540 dep->endpoint.maxpacket = 512;
1541 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1542 if (!epnum)
1543 dwc->gadget.ep0 = &dep->endpoint;
1544 } else {
1545 int ret;
1546
1547 dep->endpoint.maxpacket = 1024;
12d36c16 1548 dep->endpoint.max_streams = 15;
72246da4
FB
1549 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1550 list_add_tail(&dep->endpoint.ep_list,
1551 &dwc->gadget.ep_list);
1552
1553 ret = dwc3_alloc_trb_pool(dep);
25b8ff68 1554 if (ret)
72246da4 1555 return ret;
72246da4 1556 }
25b8ff68 1557
72246da4
FB
1558 INIT_LIST_HEAD(&dep->request_list);
1559 INIT_LIST_HEAD(&dep->req_queued);
1560 }
1561
1562 return 0;
1563}
1564
1565static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1566{
1567 struct dwc3_ep *dep;
1568 u8 epnum;
1569
1570 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1571 dep = dwc->eps[epnum];
1572 dwc3_free_trb_pool(dep);
1573
1574 if (epnum != 0 && epnum != 1)
1575 list_del(&dep->endpoint.ep_list);
1576
1577 kfree(dep);
1578 }
1579}
1580
1581static void dwc3_gadget_release(struct device *dev)
1582{
1583 dev_dbg(dev, "%s\n", __func__);
1584}
1585
1586/* -------------------------------------------------------------------------- */
1587static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1588 const struct dwc3_event_depevt *event, int status)
1589{
1590 struct dwc3_request *req;
f6bafc6a 1591 struct dwc3_trb *trb;
72246da4
FB
1592 unsigned int count;
1593 unsigned int s_pkt = 0;
1594
1595 do {
1596 req = next_request(&dep->req_queued);
d39ee7be
SAS
1597 if (!req) {
1598 WARN_ON_ONCE(1);
1599 return 1;
1600 }
72246da4 1601
f6bafc6a 1602 trb = req->trb;
72246da4 1603
f6bafc6a 1604 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
0d2f4758
SAS
1605 /*
1606 * We continue despite the error. There is not much we
1d046793
PZ
1607 * can do. If we don't clean it up we loop forever. If
1608 * we skip the TRB then it gets overwritten after a
1609 * while since we use them in a ring buffer. A BUG()
1610 * would help. Lets hope that if this occurs, someone
0d2f4758
SAS
1611 * fixes the root cause instead of looking away :)
1612 */
72246da4
FB
1613 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1614 dep->name, req->trb);
f6bafc6a 1615 count = trb->size & DWC3_TRB_SIZE_MASK;
72246da4
FB
1616
1617 if (dep->direction) {
1618 if (count) {
1619 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1620 dep->name);
1621 status = -ECONNRESET;
1622 }
1623 } else {
1624 if (count && (event->status & DEPEVT_STATUS_SHORT))
1625 s_pkt = 1;
1626 }
1627
1628 /*
1629 * We assume here we will always receive the entire data block
1630 * which we should receive. Meaning, if we program RX to
1631 * receive 4K but we receive only 2K, we assume that's all we
1632 * should receive and we simply bounce the request back to the
1633 * gadget driver for further processing.
1634 */
1635 req->request.actual += req->request.length - count;
1636 dwc3_gadget_giveback(dep, req, status);
1637 if (s_pkt)
1638 break;
f6bafc6a
FB
1639 if ((event->status & DEPEVT_STATUS_LST) &&
1640 (trb->ctrl & DWC3_TRB_CTRL_LST))
72246da4 1641 break;
f6bafc6a
FB
1642 if ((event->status & DEPEVT_STATUS_IOC) &&
1643 (trb->ctrl & DWC3_TRB_CTRL_IOC))
72246da4
FB
1644 break;
1645 } while (1);
1646
f6bafc6a
FB
1647 if ((event->status & DEPEVT_STATUS_IOC) &&
1648 (trb->ctrl & DWC3_TRB_CTRL_IOC))
72246da4
FB
1649 return 0;
1650 return 1;
1651}
1652
1653static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
1654 struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
1655 int start_new)
1656{
1657 unsigned status = 0;
1658 int clean_busy;
1659
1660 if (event->status & DEPEVT_STATUS_BUSERR)
1661 status = -ECONNRESET;
1662
1d046793 1663 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
c2df85ca 1664 if (clean_busy)
72246da4 1665 dep->flags &= ~DWC3_EP_BUSY;
fae2b904
FB
1666
1667 /*
1668 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
1669 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
1670 */
1671 if (dwc->revision < DWC3_REVISION_183A) {
1672 u32 reg;
1673 int i;
1674
1675 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
1676 struct dwc3_ep *dep = dwc->eps[i];
1677
1678 if (!(dep->flags & DWC3_EP_ENABLED))
1679 continue;
1680
1681 if (!list_empty(&dep->req_queued))
1682 return;
1683 }
1684
1685 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1686 reg |= dwc->u1u2;
1687 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1688
1689 dwc->u1u2 = 0;
1690 }
72246da4
FB
1691}
1692
1693static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1694 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1695{
9bafa56c 1696 u32 uf, mask;
72246da4
FB
1697
1698 if (list_empty(&dep->request_list)) {
1699 dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
1700 dep->name);
1701 return;
1702 }
1703
9bafa56c
PZ
1704 mask = ~(dep->interval - 1);
1705 uf = event->parameters & mask;
1706 /* 4 micro frames in the future */
1707 uf += dep->interval * 4;
72246da4
FB
1708
1709 __dwc3_gadget_kick_transfer(dep, uf, 1);
1710}
1711
1712static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
1713 const struct dwc3_event_depevt *event)
1714{
1715 struct dwc3 *dwc = dep->dwc;
1716 struct dwc3_event_depevt mod_ev = *event;
1717
1718 /*
1d046793
PZ
1719 * We were asked to remove one request. It is possible that this
1720 * request and a few others were started together and have the same
72246da4
FB
1721 * transfer index. Since we stopped the complete endpoint we don't
1722 * know how many requests were already completed (and not yet)
1723 * reported and how could be done (later). We purge them all until
1724 * the end of the list.
1725 */
1726 mod_ev.status = DEPEVT_STATUS_LST;
1727 dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
1728 dep->flags &= ~DWC3_EP_BUSY;
1d046793 1729 /* pending requests are ignored and are queued on XferNotReady */
72246da4
FB
1730}
1731
1732static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
1733 const struct dwc3_event_depevt *event)
1734{
1735 u32 param = event->parameters;
1736 u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
1737
1738 switch (cmd_type) {
1739 case DWC3_DEPCMD_ENDTRANSFER:
1740 dwc3_process_ep_cmd_complete(dep, event);
1741 break;
1742 case DWC3_DEPCMD_STARTTRANSFER:
1743 dep->res_trans_idx = param & 0x7f;
1744 break;
1745 default:
1746 printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
1747 __func__, cmd_type);
1748 break;
1749 };
1750}
1751
1752static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
1753 const struct dwc3_event_depevt *event)
1754{
1755 struct dwc3_ep *dep;
1756 u8 epnum = event->endpoint_number;
1757
1758 dep = dwc->eps[epnum];
1759
1760 dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
1761 dwc3_ep_event_string(event->endpoint_event));
1762
1763 if (epnum == 0 || epnum == 1) {
1764 dwc3_ep0_interrupt(dwc, event);
1765 return;
1766 }
1767
1768 switch (event->endpoint_event) {
1769 case DWC3_DEPEVT_XFERCOMPLETE:
c2df85ca
PZ
1770 dep->res_trans_idx = 0;
1771
16e78db7 1772 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
1773 dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
1774 dep->name);
1775 return;
1776 }
1777
1778 dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
1779 break;
1780 case DWC3_DEPEVT_XFERINPROGRESS:
16e78db7 1781 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
1782 dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
1783 dep->name);
1784 return;
1785 }
1786
1787 dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
1788 break;
1789 case DWC3_DEPEVT_XFERNOTREADY:
16e78db7 1790 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
1791 dwc3_gadget_start_isoc(dwc, dep, event);
1792 } else {
1793 int ret;
1794
1795 dev_vdbg(dwc->dev, "%s: reason %s\n",
40aa41fb
FB
1796 dep->name, event->status &
1797 DEPEVT_STATUS_TRANSFER_ACTIVE
72246da4
FB
1798 ? "Transfer Active"
1799 : "Transfer Not Active");
1800
1801 ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
1802 if (!ret || ret == -EBUSY)
1803 return;
1804
1805 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1806 dep->name);
1807 }
1808
879631aa
FB
1809 break;
1810 case DWC3_DEPEVT_STREAMEVT:
16e78db7 1811 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
879631aa
FB
1812 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
1813 dep->name);
1814 return;
1815 }
1816
1817 switch (event->status) {
1818 case DEPEVT_STREAMEVT_FOUND:
1819 dev_vdbg(dwc->dev, "Stream %d found and started\n",
1820 event->parameters);
1821
1822 break;
1823 case DEPEVT_STREAMEVT_NOTFOUND:
1824 /* FALLTHROUGH */
1825 default:
1826 dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
1827 }
72246da4
FB
1828 break;
1829 case DWC3_DEPEVT_RXTXFIFOEVT:
1830 dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
1831 break;
72246da4
FB
1832 case DWC3_DEPEVT_EPCMDCMPLT:
1833 dwc3_ep_cmd_compl(dep, event);
1834 break;
1835 }
1836}
1837
1838static void dwc3_disconnect_gadget(struct dwc3 *dwc)
1839{
1840 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
1841 spin_unlock(&dwc->lock);
1842 dwc->gadget_driver->disconnect(&dwc->gadget);
1843 spin_lock(&dwc->lock);
1844 }
1845}
1846
1847static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
1848{
1849 struct dwc3_ep *dep;
1850 struct dwc3_gadget_ep_cmd_params params;
1851 u32 cmd;
1852 int ret;
1853
1854 dep = dwc->eps[epnum];
1855
624407f9 1856 WARN_ON(!dep->res_trans_idx);
72246da4
FB
1857 if (dep->res_trans_idx) {
1858 cmd = DWC3_DEPCMD_ENDTRANSFER;
1859 cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
1860 cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
1861 memset(&params, 0, sizeof(params));
1862 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
1863 WARN_ON_ONCE(ret);
a1ae9be5 1864 dep->res_trans_idx = 0;
72246da4
FB
1865 }
1866}
1867
1868static void dwc3_stop_active_transfers(struct dwc3 *dwc)
1869{
1870 u32 epnum;
1871
1872 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1873 struct dwc3_ep *dep;
1874
1875 dep = dwc->eps[epnum];
1876 if (!(dep->flags & DWC3_EP_ENABLED))
1877 continue;
1878
624407f9 1879 dwc3_remove_requests(dwc, dep);
72246da4
FB
1880 }
1881}
1882
1883static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
1884{
1885 u32 epnum;
1886
1887 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1888 struct dwc3_ep *dep;
1889 struct dwc3_gadget_ep_cmd_params params;
1890 int ret;
1891
1892 dep = dwc->eps[epnum];
1893
1894 if (!(dep->flags & DWC3_EP_STALL))
1895 continue;
1896
1897 dep->flags &= ~DWC3_EP_STALL;
1898
1899 memset(&params, 0, sizeof(params));
1900 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1901 DWC3_DEPCMD_CLEARSTALL, &params);
1902 WARN_ON_ONCE(ret);
1903 }
1904}
1905
1906static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
1907{
1908 dev_vdbg(dwc->dev, "%s\n", __func__);
1909#if 0
1910 XXX
1911 U1/U2 is powersave optimization. Skip it for now. Anyway we need to
1912 enable it before we can disable it.
1913
1914 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1915 reg &= ~DWC3_DCTL_INITU1ENA;
1916 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1917
1918 reg &= ~DWC3_DCTL_INITU2ENA;
1919 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1920#endif
1921
1922 dwc3_stop_active_transfers(dwc);
1923 dwc3_disconnect_gadget(dwc);
b23c8439 1924 dwc->start_config_issued = false;
72246da4
FB
1925
1926 dwc->gadget.speed = USB_SPEED_UNKNOWN;
df62df56 1927 dwc->setup_packet_pending = false;
72246da4
FB
1928}
1929
d7a46a8d 1930static void dwc3_gadget_usb3_phy_suspend(struct dwc3 *dwc, int suspend)
72246da4
FB
1931{
1932 u32 reg;
1933
1934 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
1935
d7a46a8d 1936 if (suspend)
72246da4 1937 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
d7a46a8d
PZ
1938 else
1939 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
72246da4
FB
1940
1941 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
1942}
1943
d7a46a8d 1944static void dwc3_gadget_usb2_phy_suspend(struct dwc3 *dwc, int suspend)
72246da4
FB
1945{
1946 u32 reg;
1947
1948 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
1949
d7a46a8d 1950 if (suspend)
72246da4 1951 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
d7a46a8d
PZ
1952 else
1953 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
72246da4
FB
1954
1955 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
1956}
1957
1958static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
1959{
1960 u32 reg;
1961
1962 dev_vdbg(dwc->dev, "%s\n", __func__);
1963
df62df56
FB
1964 /*
1965 * WORKAROUND: DWC3 revisions <1.88a have an issue which
1966 * would cause a missing Disconnect Event if there's a
1967 * pending Setup Packet in the FIFO.
1968 *
1969 * There's no suggested workaround on the official Bug
1970 * report, which states that "unless the driver/application
1971 * is doing any special handling of a disconnect event,
1972 * there is no functional issue".
1973 *
1974 * Unfortunately, it turns out that we _do_ some special
1975 * handling of a disconnect event, namely complete all
1976 * pending transfers, notify gadget driver of the
1977 * disconnection, and so on.
1978 *
1979 * Our suggested workaround is to follow the Disconnect
1980 * Event steps here, instead, based on a setup_packet_pending
1981 * flag. Such flag gets set whenever we have a XferNotReady
1982 * event on EP0 and gets cleared on XferComplete for the
1983 * same endpoint.
1984 *
1985 * Refers to:
1986 *
1987 * STAR#9000466709: RTL: Device : Disconnect event not
1988 * generated if setup packet pending in FIFO
1989 */
1990 if (dwc->revision < DWC3_REVISION_188A) {
1991 if (dwc->setup_packet_pending)
1992 dwc3_gadget_disconnect_interrupt(dwc);
1993 }
1994
961906ed
FB
1995 /* after reset -> Default State */
1996 dwc->dev_state = DWC3_DEFAULT_STATE;
1997
802fde98
PZ
1998 /* Recent versions support automatic phy suspend and don't need this */
1999 if (dwc->revision < DWC3_REVISION_194A) {
2000 /* Resume PHYs */
2001 dwc3_gadget_usb2_phy_suspend(dwc, false);
2002 dwc3_gadget_usb3_phy_suspend(dwc, false);
2003 }
72246da4
FB
2004
2005 if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
2006 dwc3_disconnect_gadget(dwc);
2007
2008 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2009 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
e6a3b5e2 2010 reg &= ~(DWC3_DCTL_INITU1ENA | DWC3_DCTL_INITU2ENA);
72246da4 2011 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3b637367 2012 dwc->test_mode = false;
72246da4
FB
2013
2014 dwc3_stop_active_transfers(dwc);
2015 dwc3_clear_stall_all_ep(dwc);
b23c8439 2016 dwc->start_config_issued = false;
72246da4
FB
2017
2018 /* Reset device address to zero */
2019 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2020 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2021 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
72246da4
FB
2022}
2023
2024static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2025{
2026 u32 reg;
2027 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2028
2029 /*
2030 * We change the clock only at SS but I dunno why I would want to do
2031 * this. Maybe it becomes part of the power saving plan.
2032 */
2033
2034 if (speed != DWC3_DSTS_SUPERSPEED)
2035 return;
2036
2037 /*
2038 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2039 * each time on Connect Done.
2040 */
2041 if (!usb30_clock)
2042 return;
2043
2044 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2045 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2046 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2047}
2048
d7a46a8d 2049static void dwc3_gadget_phy_suspend(struct dwc3 *dwc, u8 speed)
72246da4
FB
2050{
2051 switch (speed) {
2052 case USB_SPEED_SUPER:
d7a46a8d 2053 dwc3_gadget_usb2_phy_suspend(dwc, true);
72246da4
FB
2054 break;
2055 case USB_SPEED_HIGH:
2056 case USB_SPEED_FULL:
2057 case USB_SPEED_LOW:
d7a46a8d 2058 dwc3_gadget_usb3_phy_suspend(dwc, true);
72246da4
FB
2059 break;
2060 }
2061}
2062
2063static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2064{
2065 struct dwc3_gadget_ep_cmd_params params;
2066 struct dwc3_ep *dep;
2067 int ret;
2068 u32 reg;
2069 u8 speed;
2070
2071 dev_vdbg(dwc->dev, "%s\n", __func__);
2072
2073 memset(&params, 0x00, sizeof(params));
2074
72246da4
FB
2075 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2076 speed = reg & DWC3_DSTS_CONNECTSPD;
2077 dwc->speed = speed;
2078
2079 dwc3_update_ram_clk_sel(dwc, speed);
2080
2081 switch (speed) {
2082 case DWC3_DCFG_SUPERSPEED:
05870c5b
FB
2083 /*
2084 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2085 * would cause a missing USB3 Reset event.
2086 *
2087 * In such situations, we should force a USB3 Reset
2088 * event by calling our dwc3_gadget_reset_interrupt()
2089 * routine.
2090 *
2091 * Refers to:
2092 *
2093 * STAR#9000483510: RTL: SS : USB3 reset event may
2094 * not be generated always when the link enters poll
2095 */
2096 if (dwc->revision < DWC3_REVISION_190A)
2097 dwc3_gadget_reset_interrupt(dwc);
2098
72246da4
FB
2099 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2100 dwc->gadget.ep0->maxpacket = 512;
2101 dwc->gadget.speed = USB_SPEED_SUPER;
2102 break;
2103 case DWC3_DCFG_HIGHSPEED:
2104 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2105 dwc->gadget.ep0->maxpacket = 64;
2106 dwc->gadget.speed = USB_SPEED_HIGH;
2107 break;
2108 case DWC3_DCFG_FULLSPEED2:
2109 case DWC3_DCFG_FULLSPEED1:
2110 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2111 dwc->gadget.ep0->maxpacket = 64;
2112 dwc->gadget.speed = USB_SPEED_FULL;
2113 break;
2114 case DWC3_DCFG_LOWSPEED:
2115 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2116 dwc->gadget.ep0->maxpacket = 8;
2117 dwc->gadget.speed = USB_SPEED_LOW;
2118 break;
2119 }
2120
802fde98
PZ
2121 /* Recent versions support automatic phy suspend and don't need this */
2122 if (dwc->revision < DWC3_REVISION_194A) {
2123 /* Suspend unneeded PHY */
2124 dwc3_gadget_phy_suspend(dwc, dwc->gadget.speed);
2125 }
72246da4
FB
2126
2127 dep = dwc->eps[0];
c90bfaec 2128 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
72246da4
FB
2129 if (ret) {
2130 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2131 return;
2132 }
2133
2134 dep = dwc->eps[1];
c90bfaec 2135 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
72246da4
FB
2136 if (ret) {
2137 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2138 return;
2139 }
2140
2141 /*
2142 * Configure PHY via GUSB3PIPECTLn if required.
2143 *
2144 * Update GTXFIFOSIZn
2145 *
2146 * In both cases reset values should be sufficient.
2147 */
2148}
2149
2150static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2151{
2152 dev_vdbg(dwc->dev, "%s\n", __func__);
2153
2154 /*
2155 * TODO take core out of low power mode when that's
2156 * implemented.
2157 */
2158
2159 dwc->gadget_driver->resume(&dwc->gadget);
2160}
2161
2162static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2163 unsigned int evtinfo)
2164{
fae2b904
FB
2165 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2166
2167 /*
2168 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2169 * on the link partner, the USB session might do multiple entry/exit
2170 * of low power states before a transfer takes place.
2171 *
2172 * Due to this problem, we might experience lower throughput. The
2173 * suggested workaround is to disable DCTL[12:9] bits if we're
2174 * transitioning from U1/U2 to U0 and enable those bits again
2175 * after a transfer completes and there are no pending transfers
2176 * on any of the enabled endpoints.
2177 *
2178 * This is the first half of that workaround.
2179 *
2180 * Refers to:
2181 *
2182 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2183 * core send LGO_Ux entering U0
2184 */
2185 if (dwc->revision < DWC3_REVISION_183A) {
2186 if (next == DWC3_LINK_STATE_U0) {
2187 u32 u1u2;
2188 u32 reg;
2189
2190 switch (dwc->link_state) {
2191 case DWC3_LINK_STATE_U1:
2192 case DWC3_LINK_STATE_U2:
2193 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2194 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2195 | DWC3_DCTL_ACCEPTU2ENA
2196 | DWC3_DCTL_INITU1ENA
2197 | DWC3_DCTL_ACCEPTU1ENA);
2198
2199 if (!dwc->u1u2)
2200 dwc->u1u2 = reg & u1u2;
2201
2202 reg &= ~u1u2;
2203
2204 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2205 break;
2206 default:
2207 /* do nothing */
2208 break;
2209 }
2210 }
2211 }
2212
2213 dwc->link_state = next;
019ac832
FB
2214
2215 dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
72246da4
FB
2216}
2217
2218static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2219 const struct dwc3_event_devt *event)
2220{
2221 switch (event->type) {
2222 case DWC3_DEVICE_EVENT_DISCONNECT:
2223 dwc3_gadget_disconnect_interrupt(dwc);
2224 break;
2225 case DWC3_DEVICE_EVENT_RESET:
2226 dwc3_gadget_reset_interrupt(dwc);
2227 break;
2228 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2229 dwc3_gadget_conndone_interrupt(dwc);
2230 break;
2231 case DWC3_DEVICE_EVENT_WAKEUP:
2232 dwc3_gadget_wakeup_interrupt(dwc);
2233 break;
2234 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2235 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2236 break;
2237 case DWC3_DEVICE_EVENT_EOPF:
2238 dev_vdbg(dwc->dev, "End of Periodic Frame\n");
2239 break;
2240 case DWC3_DEVICE_EVENT_SOF:
2241 dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
2242 break;
2243 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
2244 dev_vdbg(dwc->dev, "Erratic Error\n");
2245 break;
2246 case DWC3_DEVICE_EVENT_CMD_CMPL:
2247 dev_vdbg(dwc->dev, "Command Complete\n");
2248 break;
2249 case DWC3_DEVICE_EVENT_OVERFLOW:
2250 dev_vdbg(dwc->dev, "Overflow\n");
2251 break;
2252 default:
2253 dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
2254 }
2255}
2256
2257static void dwc3_process_event_entry(struct dwc3 *dwc,
2258 const union dwc3_event *event)
2259{
2260 /* Endpoint IRQ, handle it and return early */
2261 if (event->type.is_devspec == 0) {
2262 /* depevt */
2263 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2264 }
2265
2266 switch (event->type.type) {
2267 case DWC3_EVENT_TYPE_DEV:
2268 dwc3_gadget_interrupt(dwc, &event->devt);
2269 break;
2270 /* REVISIT what to do with Carkit and I2C events ? */
2271 default:
2272 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2273 }
2274}
2275
2276static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
2277{
2278 struct dwc3_event_buffer *evt;
2279 int left;
2280 u32 count;
2281
2282 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
2283 count &= DWC3_GEVNTCOUNT_MASK;
2284 if (!count)
2285 return IRQ_NONE;
2286
2287 evt = dwc->ev_buffs[buf];
2288 left = count;
2289
2290 while (left > 0) {
2291 union dwc3_event event;
2292
d70d8442
FB
2293 event.raw = *(u32 *) (evt->buf + evt->lpos);
2294
72246da4
FB
2295 dwc3_process_event_entry(dwc, &event);
2296 /*
2297 * XXX we wrap around correctly to the next entry as almost all
2298 * entries are 4 bytes in size. There is one entry which has 12
2299 * bytes which is a regular entry followed by 8 bytes data. ATM
2300 * I don't know how things are organized if were get next to the
2301 * a boundary so I worry about that once we try to handle that.
2302 */
2303 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2304 left -= 4;
2305
2306 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
2307 }
2308
2309 return IRQ_HANDLED;
2310}
2311
2312static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
2313{
2314 struct dwc3 *dwc = _dwc;
2315 int i;
2316 irqreturn_t ret = IRQ_NONE;
2317
2318 spin_lock(&dwc->lock);
2319
9f622b2a 2320 for (i = 0; i < dwc->num_event_buffers; i++) {
72246da4
FB
2321 irqreturn_t status;
2322
2323 status = dwc3_process_event_buf(dwc, i);
2324 if (status == IRQ_HANDLED)
2325 ret = status;
2326 }
2327
2328 spin_unlock(&dwc->lock);
2329
2330 return ret;
2331}
2332
2333/**
2334 * dwc3_gadget_init - Initializes gadget related registers
1d046793 2335 * @dwc: pointer to our controller context structure
72246da4
FB
2336 *
2337 * Returns 0 on success otherwise negative errno.
2338 */
2339int __devinit dwc3_gadget_init(struct dwc3 *dwc)
2340{
2341 u32 reg;
2342 int ret;
2343 int irq;
2344
2345 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2346 &dwc->ctrl_req_addr, GFP_KERNEL);
2347 if (!dwc->ctrl_req) {
2348 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2349 ret = -ENOMEM;
2350 goto err0;
2351 }
2352
2353 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2354 &dwc->ep0_trb_addr, GFP_KERNEL);
2355 if (!dwc->ep0_trb) {
2356 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2357 ret = -ENOMEM;
2358 goto err1;
2359 }
2360
3ef35faf 2361 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
72246da4
FB
2362 if (!dwc->setup_buf) {
2363 dev_err(dwc->dev, "failed to allocate setup buffer\n");
2364 ret = -ENOMEM;
2365 goto err2;
2366 }
2367
5812b1c2 2368 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
3ef35faf
FB
2369 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2370 GFP_KERNEL);
5812b1c2
FB
2371 if (!dwc->ep0_bounce) {
2372 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2373 ret = -ENOMEM;
2374 goto err3;
2375 }
2376
72246da4
FB
2377 dev_set_name(&dwc->gadget.dev, "gadget");
2378
2379 dwc->gadget.ops = &dwc3_gadget_ops;
d327ab5b 2380 dwc->gadget.max_speed = USB_SPEED_SUPER;
72246da4
FB
2381 dwc->gadget.speed = USB_SPEED_UNKNOWN;
2382 dwc->gadget.dev.parent = dwc->dev;
eeb720fb 2383 dwc->gadget.sg_supported = true;
72246da4
FB
2384
2385 dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
2386
2387 dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
2388 dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
2389 dwc->gadget.dev.release = dwc3_gadget_release;
2390 dwc->gadget.name = "dwc3-gadget";
2391
2392 /*
2393 * REVISIT: Here we should clear all pending IRQs to be
2394 * sure we're starting from a well known location.
2395 */
2396
2397 ret = dwc3_gadget_init_endpoints(dwc);
2398 if (ret)
5812b1c2 2399 goto err4;
72246da4
FB
2400
2401 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
2402
2403 ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
2404 "dwc3", dwc);
2405 if (ret) {
2406 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2407 irq, ret);
5812b1c2 2408 goto err5;
72246da4
FB
2409 }
2410
e6a3b5e2
SAS
2411 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2412 reg |= DWC3_DCFG_LPM_CAP;
2413 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2414
2415 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2416 reg |= DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA;
2417 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2418
72246da4
FB
2419 /* Enable all but Start and End of Frame IRQs */
2420 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
2421 DWC3_DEVTEN_EVNTOVERFLOWEN |
2422 DWC3_DEVTEN_CMDCMPLTEN |
2423 DWC3_DEVTEN_ERRTICERREN |
2424 DWC3_DEVTEN_WKUPEVTEN |
2425 DWC3_DEVTEN_ULSTCNGEN |
2426 DWC3_DEVTEN_CONNECTDONEEN |
2427 DWC3_DEVTEN_USBRSTEN |
2428 DWC3_DEVTEN_DISCONNEVTEN);
2429 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2430
802fde98
PZ
2431 /* Enable USB2 LPM and automatic phy suspend only on recent versions */
2432 if (dwc->revision >= DWC3_REVISION_194A) {
2433 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2434 reg |= DWC3_DCFG_LPM_CAP;
2435 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2436
2437 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2438 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2439
2440 /* TODO: This should be configurable */
2441 reg |= DWC3_DCTL_HIRD_THRES(31);
2442
2443 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2444
2445 dwc3_gadget_usb2_phy_suspend(dwc, true);
2446 dwc3_gadget_usb3_phy_suspend(dwc, true);
2447 }
2448
72246da4
FB
2449 ret = device_register(&dwc->gadget.dev);
2450 if (ret) {
2451 dev_err(dwc->dev, "failed to register gadget device\n");
2452 put_device(&dwc->gadget.dev);
5812b1c2 2453 goto err6;
72246da4
FB
2454 }
2455
2456 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2457 if (ret) {
2458 dev_err(dwc->dev, "failed to register udc\n");
5812b1c2 2459 goto err7;
72246da4
FB
2460 }
2461
2462 return 0;
2463
5812b1c2 2464err7:
72246da4
FB
2465 device_unregister(&dwc->gadget.dev);
2466
5812b1c2 2467err6:
72246da4
FB
2468 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2469 free_irq(irq, dwc);
2470
5812b1c2 2471err5:
72246da4
FB
2472 dwc3_gadget_free_endpoints(dwc);
2473
5812b1c2 2474err4:
3ef35faf
FB
2475 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2476 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 2477
72246da4 2478err3:
0fc9a1be 2479 kfree(dwc->setup_buf);
72246da4
FB
2480
2481err2:
2482 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2483 dwc->ep0_trb, dwc->ep0_trb_addr);
2484
2485err1:
2486 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2487 dwc->ctrl_req, dwc->ctrl_req_addr);
2488
2489err0:
2490 return ret;
2491}
2492
2493void dwc3_gadget_exit(struct dwc3 *dwc)
2494{
2495 int irq;
72246da4
FB
2496
2497 usb_del_gadget_udc(&dwc->gadget);
2498 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
2499
2500 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2501 free_irq(irq, dwc);
2502
72246da4
FB
2503 dwc3_gadget_free_endpoints(dwc);
2504
3ef35faf
FB
2505 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2506 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 2507
0fc9a1be 2508 kfree(dwc->setup_buf);
72246da4
FB
2509
2510 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2511 dwc->ep0_trb, dwc->ep0_trb_addr);
2512
2513 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2514 dwc->ctrl_req, dwc->ctrl_req_addr);
2515
2516 device_unregister(&dwc->gadget.dev);
2517}