bnx2x: use L1_CACHE_BYTES instead of magic number
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / bnx2x / bnx2x.h
CommitLineData
a2fbb9ea
ET
1/* bnx2x.h: Broadcom Everest network driver.
2 *
3359fced 3 * Copyright (c) 2007-2010 Broadcom Corporation
a2fbb9ea
ET
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
24e3fcef
EG
9 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
a2fbb9ea
ET
11 * Based on code from Michael Chan's bnx2 driver
12 */
13
14#ifndef BNX2X_H
15#define BNX2X_H
16
34f80b04
EG
17/* compilation time flags */
18
19/* define this to make the driver freeze on error to allow getting debug info
20 * (you will need to reboot afterwards) */
21/* #define BNX2X_STOP_ON_ERROR */
22
25141580
DK
23#define DRV_MODULE_VERSION "1.52.53-7"
24#define DRV_MODULE_RELDATE "2010/09/12"
de0c62db
DK
25#define BNX2X_BC_VER 0x040200
26
0c6671b0
EG
27#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
28#define BCM_VLAN 1
29#endif
30
1ac218c8
VZ
31#define BNX2X_MULTI_QUEUE
32
33#define BNX2X_NEW_NAPI
34
35
993ac7b5
MC
36#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
37#define BCM_CNIC 1
5d1e859c 38#include "../cnic_if.h"
993ac7b5 39#endif
0c6671b0 40
1ac218c8
VZ
41#ifdef BCM_CNIC
42#define BNX2X_MIN_MSIX_VEC_CNT 3
43#define BNX2X_MSIX_VEC_FP_START 2
44#else
45#define BNX2X_MIN_MSIX_VEC_CNT 2
46#define BNX2X_MSIX_VEC_FP_START 1
47#endif
01cd4528
EG
48
49#include <linux/mdio.h>
9f6c9258 50#include <linux/pci.h>
359d8b15
EG
51#include "bnx2x_reg.h"
52#include "bnx2x_fw_defs.h"
53#include "bnx2x_hsi.h"
54#include "bnx2x_link.h"
6c719d00 55#include "bnx2x_stats.h"
359d8b15 56
a2fbb9ea
ET
57/* error/debug prints */
58
34f80b04 59#define DRV_MODULE_NAME "bnx2x"
a2fbb9ea
ET
60
61/* for messages that are currently off */
34f80b04
EG
62#define BNX2X_MSG_OFF 0
63#define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */
64#define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */
65#define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */
66#define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */
f1410647
ET
67#define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
68#define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
a2fbb9ea 69
34f80b04 70#define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */
a2fbb9ea
ET
71
72/* regular debug print */
7995c64e
JP
73#define DP(__mask, __fmt, __args...) \
74do { \
75 if (bp->msg_enable & (__mask)) \
76 printk(DP_LEVEL "[%s:%d(%s)]" __fmt, \
77 __func__, __LINE__, \
78 bp->dev ? (bp->dev->name) : "?", \
79 ##__args); \
80} while (0)
a2fbb9ea 81
34f80b04 82/* errors debug print */
7995c64e
JP
83#define BNX2X_DBG_ERR(__fmt, __args...) \
84do { \
85 if (netif_msg_probe(bp)) \
86 pr_err("[%s:%d(%s)]" __fmt, \
87 __func__, __LINE__, \
88 bp->dev ? (bp->dev->name) : "?", \
89 ##__args); \
90} while (0)
a2fbb9ea 91
34f80b04 92/* for errors (never masked) */
7995c64e
JP
93#define BNX2X_ERR(__fmt, __args...) \
94do { \
95 pr_err("[%s:%d(%s)]" __fmt, \
96 __func__, __LINE__, \
97 bp->dev ? (bp->dev->name) : "?", \
98 ##__args); \
cdaa7cb8
VZ
99 } while (0)
100
101#define BNX2X_ERROR(__fmt, __args...) do { \
102 pr_err("[%s:%d]" __fmt, __func__, __LINE__, ##__args); \
103 } while (0)
104
f1410647 105
a2fbb9ea 106/* before we have a dev->name use dev_info() */
7995c64e
JP
107#define BNX2X_DEV_INFO(__fmt, __args...) \
108do { \
109 if (netif_msg_probe(bp)) \
110 dev_info(&bp->pdev->dev, __fmt, ##__args); \
111} while (0)
a2fbb9ea 112
6c719d00 113void bnx2x_panic_dump(struct bnx2x *bp);
a2fbb9ea
ET
114
115#ifdef BNX2X_STOP_ON_ERROR
116#define bnx2x_panic() do { \
117 bp->panic = 1; \
118 BNX2X_ERR("driver assert\n"); \
34f80b04 119 bnx2x_int_disable(bp); \
a2fbb9ea
ET
120 bnx2x_panic_dump(bp); \
121 } while (0)
122#else
123#define bnx2x_panic() do { \
e3553b29 124 bp->panic = 1; \
a2fbb9ea
ET
125 BNX2X_ERR("driver assert\n"); \
126 bnx2x_panic_dump(bp); \
127 } while (0)
128#endif
129
523224a3 130#define bnx2x_mc_addr(ha) ((ha)->addr)
a2fbb9ea 131
34f80b04
EG
132#define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
133#define U64_HI(x) (u32)(((u64)(x)) >> 32)
134#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
a2fbb9ea 135
a2fbb9ea 136
523224a3 137#define REG_ADDR(bp, offset) ((bp->regview) + (offset))
a2fbb9ea 138
34f80b04
EG
139#define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
140#define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
523224a3 141#define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
34f80b04
EG
142
143#define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
a2fbb9ea 144#define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
34f80b04 145#define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
a2fbb9ea 146
34f80b04
EG
147#define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
148#define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
a2fbb9ea 149
c18487ee
YR
150#define REG_RD_DMAE(bp, offset, valp, len32) \
151 do { \
152 bnx2x_read_dmae(bp, offset, len32);\
573f2035 153 memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
c18487ee
YR
154 } while (0)
155
34f80b04 156#define REG_WR_DMAE(bp, offset, valp, len32) \
a2fbb9ea 157 do { \
573f2035 158 memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
a2fbb9ea
ET
159 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
160 offset, len32); \
161 } while (0)
162
523224a3
DK
163#define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
164 REG_WR_DMAE(bp, offset, valp, len32)
165
3359fced 166#define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
573f2035
EG
167 do { \
168 memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
169 bnx2x_write_big_buf_wb(bp, addr, len32); \
170 } while (0)
171
34f80b04
EG
172#define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
173 offsetof(struct shmem_region, field))
174#define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
175#define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
a2fbb9ea 176
2691d51d
EG
177#define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
178 offsetof(struct shmem2_region, field))
179#define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
180#define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
523224a3
DK
181#define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
182 offsetof(struct mf_cfg, field))
f2e0899f
DK
183#define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
184 offsetof(struct mf2_cfg, field))
2691d51d 185
523224a3
DK
186#define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
187#define MF_CFG_WR(bp, field, val) REG_WR(bp,\
188 MF_CFG_ADDR(bp, field), (val))
f2e0899f
DK
189#define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
190#define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
191 (SHMEM2_RD((bp), size) > \
192 offsetof(struct shmem2_region, field)))
72fd0718 193
345b5d52 194#define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
3196a88a 195#define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
a2fbb9ea 196
523224a3
DK
197/* SP SB indices */
198
199/* General SP events - stats query, cfc delete, etc */
200#define HC_SP_INDEX_ETH_DEF_CONS 3
201
202/* EQ completions */
203#define HC_SP_INDEX_EQ_CONS 7
204
205/* iSCSI L2 */
206#define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
207#define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
208
209/**
210 * CIDs and CLIDs:
211 * CLIDs below is a CLID for func 0, then the CLID for other
212 * functions will be calculated by the formula:
213 *
214 * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
215 *
216 */
217/* iSCSI L2 */
218#define BNX2X_ISCSI_ETH_CL_ID 17
219#define BNX2X_ISCSI_ETH_CID 17
220
221/** Additional rings budgeting */
222#ifdef BCM_CNIC
223#define CNIC_CONTEXT_USE 1
224#else
225#define CNIC_CONTEXT_USE 0
226#endif /* BCM_CNIC */
227
72fd0718
VZ
228#define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
229 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
230
523224a3
DK
231#define SM_RX_ID 0
232#define SM_TX_ID 1
a2fbb9ea 233
7a9b2557 234/* fast path */
a2fbb9ea 235
a2fbb9ea 236struct sw_rx_bd {
34f80b04 237 struct sk_buff *skb;
1a983142 238 DEFINE_DMA_UNMAP_ADDR(mapping);
a2fbb9ea
ET
239};
240
241struct sw_tx_bd {
34f80b04
EG
242 struct sk_buff *skb;
243 u16 first_bd;
ca00392c
EG
244 u8 flags;
245/* Set on the first BD descriptor when there is a split BD */
246#define BNX2X_TSO_SPLIT_BD (1<<0)
a2fbb9ea
ET
247};
248
7a9b2557
VZ
249struct sw_rx_page {
250 struct page *page;
1a983142 251 DEFINE_DMA_UNMAP_ADDR(mapping);
7a9b2557
VZ
252};
253
ca00392c
EG
254union db_prod {
255 struct doorbell_set_prod data;
256 u32 raw;
257};
258
7a9b2557
VZ
259
260/* MC hsi */
261#define BCM_PAGE_SHIFT 12
262#define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
263#define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
264#define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
265
266#define PAGES_PER_SGE_SHIFT 0
267#define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
4f40f2cb
EG
268#define SGE_PAGE_SIZE PAGE_SIZE
269#define SGE_PAGE_SHIFT PAGE_SHIFT
5b6402d1 270#define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
7a9b2557
VZ
271
272/* SGE ring related macros */
273#define NUM_RX_SGE_PAGES 2
274#define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
275#define MAX_RX_SGE_CNT (RX_SGE_CNT - 2)
33471629 276/* RX_SGE_CNT is promised to be a power of 2 */
7a9b2557
VZ
277#define RX_SGE_MASK (RX_SGE_CNT - 1)
278#define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
279#define MAX_RX_SGE (NUM_RX_SGE - 1)
280#define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
281 (MAX_RX_SGE_CNT - 1)) ? (x) + 3 : (x) + 1)
282#define RX_SGE(x) ((x) & MAX_RX_SGE)
283
284/* SGE producer mask related macros */
285/* Number of bits in one sge_mask array element */
286#define RX_SGE_MASK_ELEM_SZ 64
287#define RX_SGE_MASK_ELEM_SHIFT 6
288#define RX_SGE_MASK_ELEM_MASK ((u64)RX_SGE_MASK_ELEM_SZ - 1)
289
290/* Creates a bitmask of all ones in less significant bits.
291 idx - index of the most significant bit in the created mask */
292#define RX_SGE_ONES_MASK(idx) \
293 (((u64)0x1 << (((idx) & RX_SGE_MASK_ELEM_MASK) + 1)) - 1)
294#define RX_SGE_MASK_ELEM_ONE_MASK ((u64)(~0))
295
296/* Number of u64 elements in SGE mask array */
297#define RX_SGE_MASK_LEN ((NUM_RX_SGE_PAGES * RX_SGE_CNT) / \
298 RX_SGE_MASK_ELEM_SZ)
299#define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
300#define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
301
523224a3
DK
302union host_hc_status_block {
303 /* pointer to fp status block e1x */
304 struct host_hc_status_block_e1x *e1x_sb;
f2e0899f
DK
305 /* pointer to fp status block e2 */
306 struct host_hc_status_block_e2 *e2_sb;
523224a3 307};
7a9b2557 308
a2fbb9ea
ET
309struct bnx2x_fastpath {
310
34f80b04 311 struct napi_struct napi;
523224a3
DK
312 union host_hc_status_block status_blk;
313 /* chip independed shortcuts into sb structure */
314 __le16 *sb_index_values;
315 __le16 *sb_running_index;
316 /* chip independed shortcut into rx_prods_offset memory */
317 u32 ustorm_rx_prods_offset;
318
34f80b04 319 dma_addr_t status_blk_mapping;
a2fbb9ea 320
34f80b04 321 struct sw_tx_bd *tx_buf_ring;
a2fbb9ea 322
ca00392c 323 union eth_tx_bd_types *tx_desc_ring;
34f80b04 324 dma_addr_t tx_desc_mapping;
a2fbb9ea 325
7a9b2557
VZ
326 struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
327 struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
a2fbb9ea
ET
328
329 struct eth_rx_bd *rx_desc_ring;
34f80b04 330 dma_addr_t rx_desc_mapping;
a2fbb9ea
ET
331
332 union eth_rx_cqe *rx_comp_ring;
34f80b04
EG
333 dma_addr_t rx_comp_mapping;
334
7a9b2557
VZ
335 /* SGE ring */
336 struct eth_rx_sge *rx_sge_ring;
337 dma_addr_t rx_sge_mapping;
338
339 u64 sge_mask[RX_SGE_MASK_LEN];
340
34f80b04
EG
341 int state;
342#define BNX2X_FP_STATE_CLOSED 0
343#define BNX2X_FP_STATE_IRQ 0x80000
344#define BNX2X_FP_STATE_OPENING 0x90000
345#define BNX2X_FP_STATE_OPEN 0xa0000
346#define BNX2X_FP_STATE_HALTING 0xb0000
347#define BNX2X_FP_STATE_HALTED 0xc0000
523224a3
DK
348#define BNX2X_FP_STATE_TERMINATING 0xd0000
349#define BNX2X_FP_STATE_TERMINATED 0xe0000
34f80b04
EG
350
351 u8 index; /* number in fp array */
352 u8 cl_id; /* eth client id */
523224a3
DK
353 u8 cl_qzone_id;
354 u8 fw_sb_id; /* status block number in FW */
355 u8 igu_sb_id; /* status block number in HW */
356 u32 cid;
34f80b04 357
ca00392c
EG
358 union db_prod tx_db;
359
34f80b04
EG
360 u16 tx_pkt_prod;
361 u16 tx_pkt_cons;
362 u16 tx_bd_prod;
363 u16 tx_bd_cons;
4781bfad 364 __le16 *tx_cons_sb;
34f80b04 365
523224a3 366 __le16 fp_hc_idx;
34f80b04
EG
367
368 u16 rx_bd_prod;
369 u16 rx_bd_cons;
370 u16 rx_comp_prod;
371 u16 rx_comp_cons;
7a9b2557
VZ
372 u16 rx_sge_prod;
373 /* The last maximal completed SGE */
374 u16 last_max_sge;
4781bfad 375 __le16 *rx_cons_sb;
523224a3 376
34f80b04 377
ab6ad5a4 378
34f80b04 379 unsigned long tx_pkt,
a2fbb9ea 380 rx_pkt,
66e855f3 381 rx_calls;
ab6ad5a4 382
7a9b2557
VZ
383 /* TPA related */
384 struct sw_rx_bd tpa_pool[ETH_MAX_AGGREGATION_QUEUES_E1H];
385 u8 tpa_state[ETH_MAX_AGGREGATION_QUEUES_E1H];
386#define BNX2X_TPA_START 1
387#define BNX2X_TPA_STOP 2
388 u8 disable_tpa;
389#ifdef BNX2X_STOP_ON_ERROR
390 u64 tpa_queue_used;
391#endif
a2fbb9ea 392
de832a55
EG
393 struct tstorm_per_client_stats old_tclient;
394 struct ustorm_per_client_stats old_uclient;
395 struct xstorm_per_client_stats old_xclient;
396 struct bnx2x_eth_q_stats eth_q_stats;
397
ca00392c
EG
398 /* The size is calculated using the following:
399 sizeof name field from netdev structure +
400 4 ('-Xx-' string) +
401 4 (for the digits and to make it DWORD aligned) */
402#define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
403 char name[FP_NAME_SIZE];
34f80b04 404 struct bnx2x *bp; /* parent */
a2fbb9ea
ET
405};
406
34f80b04 407#define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
7a9b2557
VZ
408
409
410/* MC hsi */
411#define MAX_FETCH_BD 13 /* HW max BDs per packet */
412#define RX_COPY_THRESH 92
413
414#define NUM_TX_RINGS 16
ca00392c 415#define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
7a9b2557
VZ
416#define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
417#define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
418#define MAX_TX_BD (NUM_TX_BD - 1)
419#define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
523224a3
DK
420#define INIT_JUMBO_TX_RING_SIZE MAX_TX_AVAIL
421#define INIT_TX_RING_SIZE MAX_TX_AVAIL
7a9b2557
VZ
422#define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
423 (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
424#define TX_BD(x) ((x) & MAX_TX_BD)
425#define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
426
427/* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
428#define NUM_RX_RINGS 8
429#define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
430#define MAX_RX_DESC_CNT (RX_DESC_CNT - 2)
431#define RX_DESC_MASK (RX_DESC_CNT - 1)
432#define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
433#define MAX_RX_BD (NUM_RX_BD - 1)
434#define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
25141580 435#define MIN_RX_AVAIL 128
523224a3
DK
436#define INIT_JUMBO_RX_RING_SIZE MAX_RX_AVAIL
437#define INIT_RX_RING_SIZE MAX_RX_AVAIL
7a9b2557
VZ
438#define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
439 (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1)
440#define RX_BD(x) ((x) & MAX_RX_BD)
441
442/* As long as CQE is 4 times bigger than BD entry we have to allocate
443 4 times more pages for CQ ring in order to keep it balanced with
444 BD ring */
445#define NUM_RCQ_RINGS (NUM_RX_RINGS * 4)
446#define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
447#define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - 1)
448#define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
449#define MAX_RCQ_BD (NUM_RCQ_BD - 1)
450#define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
451#define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
452 (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
453#define RCQ_BD(x) ((x) & MAX_RCQ_BD)
454
455
33471629 456/* This is needed for determining of last_max */
34f80b04 457#define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
a2fbb9ea 458
7a9b2557
VZ
459#define __SGE_MASK_SET_BIT(el, bit) \
460 do { \
461 el = ((el) | ((u64)0x1 << (bit))); \
462 } while (0)
463
464#define __SGE_MASK_CLEAR_BIT(el, bit) \
465 do { \
466 el = ((el) & (~((u64)0x1 << (bit)))); \
467 } while (0)
468
469#define SGE_MASK_SET_BIT(fp, idx) \
470 __SGE_MASK_SET_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
471 ((idx) & RX_SGE_MASK_ELEM_MASK))
472
473#define SGE_MASK_CLEAR_BIT(fp, idx) \
474 __SGE_MASK_CLEAR_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
475 ((idx) & RX_SGE_MASK_ELEM_MASK))
476
477
478/* used on a CID received from the HW */
479#define SW_CID(x) (le32_to_cpu(x) & \
480 (COMMON_RAMROD_ETH_RX_CQE_CID >> 7))
481#define CQE_CMD(x) (le32_to_cpu(x) >> \
482 COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
483
bb2a0f7a
YG
484#define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
485 le32_to_cpu((bd)->addr_lo))
486#define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
487
523224a3
DK
488#define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
489#define BNX2X_DB_SHIFT 7 /* 128 bytes*/
7a9b2557
VZ
490#define DPM_TRIGER_TYPE 0x40
491#define DOORBELL(bp, cid, val) \
492 do { \
523224a3 493 writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
7a9b2557
VZ
494 DPM_TRIGER_TYPE); \
495 } while (0)
496
497
498/* TX CSUM helpers */
499#define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
500 skb->csum_offset)
501#define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
502 skb->csum_offset))
503
504#define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
505
506#define XMIT_PLAIN 0
507#define XMIT_CSUM_V4 0x1
508#define XMIT_CSUM_V6 0x2
509#define XMIT_CSUM_TCP 0x4
510#define XMIT_GSO_V4 0x8
511#define XMIT_GSO_V6 0x10
512
513#define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
514#define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
515
516
34f80b04 517/* stuff added to make the code fit 80Col */
a2fbb9ea 518
34f80b04 519#define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
a2fbb9ea 520
7a9b2557
VZ
521#define TPA_TYPE_START ETH_FAST_PATH_RX_CQE_START_FLG
522#define TPA_TYPE_END ETH_FAST_PATH_RX_CQE_END_FLG
523#define TPA_TYPE(cqe_fp_flags) ((cqe_fp_flags) & \
524 (TPA_TYPE_START | TPA_TYPE_END))
525
1adcd8be
EG
526#define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
527
528#define BNX2X_IP_CSUM_ERR(cqe) \
529 (!((cqe)->fast_path_cqe.status_flags & \
530 ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \
531 ((cqe)->fast_path_cqe.type_error_flags & \
532 ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG))
533
534#define BNX2X_L4_CSUM_ERR(cqe) \
535 (!((cqe)->fast_path_cqe.status_flags & \
536 ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \
537 ((cqe)->fast_path_cqe.type_error_flags & \
538 ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG))
539
540#define BNX2X_RX_CSUM_OK(cqe) \
541 (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe)))
7a9b2557 542
052a38e0
EG
543#define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
544 (((le16_to_cpu(flags) & \
545 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
546 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
547 == PRS_FLAG_OVERETH_IPV4)
7a9b2557 548#define BNX2X_RX_SUM_FIX(cqe) \
052a38e0 549 BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
7a9b2557 550
523224a3
DK
551#define U_SB_ETH_RX_CQ_INDEX 1
552#define U_SB_ETH_RX_BD_INDEX 2
553#define C_SB_ETH_TX_CQ_INDEX 5
a2fbb9ea 554
34f80b04 555#define BNX2X_RX_SB_INDEX \
523224a3 556 (&fp->sb_index_values[U_SB_ETH_RX_CQ_INDEX])
a2fbb9ea 557
34f80b04 558#define BNX2X_TX_SB_INDEX \
523224a3 559 (&fp->sb_index_values[C_SB_ETH_TX_CQ_INDEX])
7a9b2557
VZ
560
561/* end of fast path */
562
34f80b04 563/* common */
a2fbb9ea 564
34f80b04 565struct bnx2x_common {
a2fbb9ea 566
ad8d3948 567 u32 chip_id;
a2fbb9ea 568/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
34f80b04 569#define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
ad8d3948 570
34f80b04 571#define CHIP_NUM(bp) (bp->common.chip_id >> 16)
ad8d3948
EG
572#define CHIP_NUM_57710 0x164e
573#define CHIP_NUM_57711 0x164f
574#define CHIP_NUM_57711E 0x1650
f2e0899f
DK
575#define CHIP_NUM_57712 0x1662
576#define CHIP_NUM_57712E 0x1663
ad8d3948
EG
577#define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
578#define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
579#define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
f2e0899f
DK
580#define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
581#define CHIP_IS_57712E(bp) (CHIP_NUM(bp) == CHIP_NUM_57712E)
ad8d3948
EG
582#define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
583 CHIP_IS_57711E(bp))
f2e0899f
DK
584#define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
585 CHIP_IS_57712E(bp))
586#define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
587#define IS_E1H_OFFSET (CHIP_IS_E1H(bp) || CHIP_IS_E2(bp))
ad8d3948 588
34f80b04 589#define CHIP_REV(bp) (bp->common.chip_id & 0x0000f000)
ad8d3948
EG
590#define CHIP_REV_Ax 0x00000000
591/* assume maximum 5 revisions */
592#define CHIP_REV_IS_SLOW(bp) (CHIP_REV(bp) > 0x00005000)
593/* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
594#define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
595 !(CHIP_REV(bp) & 0x00001000))
596/* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
597#define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
598 (CHIP_REV(bp) & 0x00001000))
599
600#define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
601 ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
602
34f80b04
EG
603#define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
604#define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
a2fbb9ea 605
34f80b04
EG
606 int flash_size;
607#define NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
608#define NVRAM_TIMEOUT_COUNT 30000
609#define NVRAM_PAGE_SIZE 256
a2fbb9ea 610
34f80b04 611 u32 shmem_base;
2691d51d 612 u32 shmem2_base;
523224a3 613 u32 mf_cfg_base;
f2e0899f 614 u32 mf2_cfg_base;
34f80b04
EG
615
616 u32 hw_config;
c18487ee 617
34f80b04 618 u32 bc_ver;
523224a3
DK
619
620 u8 int_block;
621#define INT_BLOCK_HC 0
f2e0899f
DK
622#define INT_BLOCK_IGU 1
623#define INT_BLOCK_MODE_NORMAL 0
624#define INT_BLOCK_MODE_BW_COMP 2
625#define CHIP_INT_MODE_IS_NBC(bp) \
626 (CHIP_IS_E2(bp) && \
627 !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
628#define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
629
523224a3 630 u8 chip_port_mode;
f2e0899f
DK
631#define CHIP_4_PORT_MODE 0x0
632#define CHIP_2_PORT_MODE 0x1
523224a3 633#define CHIP_PORT_MODE_NONE 0x2
f2e0899f
DK
634#define CHIP_MODE(bp) (bp->common.chip_port_mode)
635#define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
34f80b04 636};
c18487ee 637
f2e0899f
DK
638/* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
639#define BNX2X_IGU_STAS_MSG_VF_CNT 64
640#define BNX2X_IGU_STAS_MSG_PF_CNT 4
34f80b04
EG
641
642/* end of common */
643
644/* port */
645
646struct bnx2x_port {
647 u32 pmf;
c18487ee 648
a22f0788 649 u32 link_config[LINK_CONFIG_SIZE];
a2fbb9ea 650
a22f0788 651 u32 supported[LINK_CONFIG_SIZE];
34f80b04
EG
652/* link settings - missing defines */
653#define SUPPORTED_2500baseX_Full (1 << 15)
654
a22f0788 655 u32 advertising[LINK_CONFIG_SIZE];
a2fbb9ea 656/* link settings - missing defines */
34f80b04 657#define ADVERTISED_2500baseX_Full (1 << 15)
a2fbb9ea 658
34f80b04 659 u32 phy_addr;
c18487ee
YR
660
661 /* used to synchronize phy accesses */
662 struct mutex phy_mutex;
46c6a674 663 int need_hw_lock;
c18487ee 664
34f80b04 665 u32 port_stx;
a2fbb9ea 666
34f80b04
EG
667 struct nig_stats old_nig_stats;
668};
a2fbb9ea 669
34f80b04
EG
670/* end of port */
671
523224a3
DK
672/* e1h Classification CAM line allocations */
673enum {
674 CAM_ETH_LINE = 0,
675 CAM_ISCSI_ETH_LINE,
676 CAM_MAX_PF_LINE = CAM_ISCSI_ETH_LINE
677};
bb2a0f7a 678
523224a3 679#define BNX2X_VF_ID_INVALID 0xFF
34f80b04 680
523224a3
DK
681/*
682 * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
683 * control by the number of fast-path status blocks supported by the
684 * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
685 * status block represents an independent interrupts context that can
686 * serve a regular L2 networking queue. However special L2 queues such
687 * as the FCoE queue do not require a FP-SB and other components like
688 * the CNIC may consume FP-SB reducing the number of possible L2 queues
689 *
690 * If the maximum number of FP-SB available is X then:
691 * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
692 * regular L2 queues is Y=X-1
693 * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
694 * c. If the FCoE L2 queue is supported the actual number of L2 queues
695 * is Y+1
696 * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
697 * slow-path interrupts) or Y+2 if CNIC is supported (one additional
698 * FP interrupt context for the CNIC).
699 * e. The number of HW context (CID count) is always X or X+1 if FCoE
700 * L2 queue is supported. the cid for the FCoE L2 queue is always X.
701 */
702
703#define FP_SB_MAX_E1x 16 /* fast-path interrupt contexts E1x */
f2e0899f 704#define FP_SB_MAX_E2 16 /* fast-path interrupt contexts E2 */
523224a3
DK
705
706/*
707 * cid_cnt paramter below refers to the value returned by
708 * 'bnx2x_get_l2_cid_count()' routine
709 */
710
711/*
712 * The number of FP context allocated by the driver == max number of regular
713 * L2 queues + 1 for the FCoE L2 queue
714 */
715#define L2_FP_COUNT(cid_cnt) ((cid_cnt) - CNIC_CONTEXT_USE)
34f80b04
EG
716
717union cdu_context {
718 struct eth_context eth;
719 char pad[1024];
720};
721
523224a3
DK
722/* CDU host DB constants */
723#define CDU_ILT_PAGE_SZ_HW 3
724#define CDU_ILT_PAGE_SZ (4096 << CDU_ILT_PAGE_SZ_HW) /* 32K */
725#define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
726
727#ifdef BCM_CNIC
728#define CNIC_ISCSI_CID_MAX 256
729#define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX)
730#define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
731#endif
732
733#define QM_ILT_PAGE_SZ_HW 3
734#define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 32K */
735#define QM_CID_ROUND 1024
736
737#ifdef BCM_CNIC
738/* TM (timers) host DB constants */
739#define TM_ILT_PAGE_SZ_HW 2
740#define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 16K */
741/* #define TM_CONN_NUM (CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
742#define TM_CONN_NUM 1024
743#define TM_ILT_SZ (8 * TM_CONN_NUM)
744#define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
745
746/* SRC (Searcher) host DB constants */
747#define SRC_ILT_PAGE_SZ_HW 3
748#define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 32K */
749#define SRC_HASH_BITS 10
750#define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
751#define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
752#define SRC_T2_SZ SRC_ILT_SZ
753#define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
754#endif
755
bb2a0f7a 756#define MAX_DMAE_C 8
34f80b04
EG
757
758/* DMA memory not used in fastpath */
759struct bnx2x_slowpath {
34f80b04
EG
760 struct eth_stats_query fw_stats;
761 struct mac_configuration_cmd mac_config;
762 struct mac_configuration_cmd mcast_config;
523224a3 763 struct client_init_ramrod_data client_init_data;
34f80b04
EG
764
765 /* used by dmae command executer */
766 struct dmae_command dmae[MAX_DMAE_C];
767
bb2a0f7a
YG
768 u32 stats_comp;
769 union mac_stats mac_stats;
770 struct nig_stats nig_stats;
771 struct host_port_stats port_stats;
772 struct host_func_stats func_stats;
6fe49bb9 773 struct host_func_stats func_stats_base;
34f80b04
EG
774
775 u32 wb_comp;
34f80b04
EG
776 u32 wb_data[4];
777};
778
779#define bnx2x_sp(bp, var) (&bp->slowpath->var)
780#define bnx2x_sp_mapping(bp, var) \
781 (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
782
783
784/* attn group wiring */
785#define MAX_DYNAMIC_ATTN_GRPS 8
786
787struct attn_route {
f2e0899f 788 u32 sig[5];
34f80b04
EG
789};
790
523224a3
DK
791struct iro {
792 u32 base;
793 u16 m1;
794 u16 m2;
795 u16 m3;
796 u16 size;
797};
798
799struct hw_context {
800 union cdu_context *vcxt;
801 dma_addr_t cxt_mapping;
802 size_t size;
803};
804
805/* forward */
806struct bnx2x_ilt;
807
72fd0718
VZ
808typedef enum {
809 BNX2X_RECOVERY_DONE,
810 BNX2X_RECOVERY_INIT,
811 BNX2X_RECOVERY_WAIT,
812} bnx2x_recovery_state_t;
813
523224a3
DK
814/**
815 * Event queue (EQ or event ring) MC hsi
816 * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
817 */
818#define NUM_EQ_PAGES 1
819#define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
820#define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
821#define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
822#define EQ_DESC_MASK (NUM_EQ_DESC - 1)
823#define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
824
825/* depends on EQ_DESC_CNT_PAGE being a power of 2 */
826#define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
827 (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
828
829/* depends on the above and on NUM_EQ_PAGES being a power of 2 */
830#define EQ_DESC(x) ((x) & EQ_DESC_MASK)
831
832#define BNX2X_EQ_INDEX \
833 (&bp->def_status_blk->sp_sb.\
834 index_values[HC_SP_INDEX_EQ_CONS])
835
34f80b04
EG
836struct bnx2x {
837 /* Fields used in the tx and intr/napi performance paths
838 * are grouped together in the beginning of the structure
839 */
523224a3 840 struct bnx2x_fastpath *fp;
34f80b04
EG
841 void __iomem *regview;
842 void __iomem *doorbells;
523224a3 843 u16 db_size;
34f80b04
EG
844
845 struct net_device *dev;
846 struct pci_dev *pdev;
847
523224a3
DK
848 struct iro *iro_arr;
849#define IRO (bp->iro_arr)
850
34f80b04 851 atomic_t intr_sem;
72fd0718
VZ
852
853 bnx2x_recovery_state_t recovery_state;
854 int is_leader;
523224a3 855 struct msix_entry *msix_table;
8badd27a
EG
856#define INT_MODE_INTx 1
857#define INT_MODE_MSI 2
34f80b04
EG
858
859 int tx_ring_size;
860
861#ifdef BCM_VLAN
862 struct vlan_group *vlgrp;
863#endif
a2fbb9ea 864
34f80b04 865 u32 rx_csum;
437cf2f1 866 u32 rx_buf_size;
523224a3
DK
867/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
868#define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
34f80b04
EG
869#define ETH_MIN_PACKET_SIZE 60
870#define ETH_MAX_PACKET_SIZE 1500
871#define ETH_MAX_JUMBO_PACKET_SIZE 9600
a2fbb9ea 872
0f00846d
EG
873 /* Max supported alignment is 256 (8 shift) */
874#define BNX2X_RX_ALIGN_SHIFT ((L1_CACHE_SHIFT < 8) ? \
875 L1_CACHE_SHIFT : 8)
876#define BNX2X_RX_ALIGN (1 << BNX2X_RX_ALIGN_SHIFT)
523224a3 877#define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
0f00846d 878
523224a3
DK
879 struct host_sp_status_block *def_status_blk;
880#define DEF_SB_IGU_ID 16
881#define DEF_SB_ID HC_SP_SB_ID
882 __le16 def_idx;
4781bfad 883 __le16 def_att_idx;
34f80b04
EG
884 u32 attn_state;
885 struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
34f80b04
EG
886
887 /* slow path ring */
888 struct eth_spe *spq;
889 dma_addr_t spq_mapping;
890 u16 spq_prod_idx;
891 struct eth_spe *spq_prod_bd;
892 struct eth_spe *spq_last_bd;
4781bfad 893 __le16 *dsb_sp_prod;
8fe23fbd 894 atomic_t spq_left; /* serialize spq */
34f80b04
EG
895 /* used to synchronize spq accesses */
896 spinlock_t spq_lock;
897
523224a3
DK
898 /* event queue */
899 union event_ring_elem *eq_ring;
900 dma_addr_t eq_mapping;
901 u16 eq_prod;
902 u16 eq_cons;
903 __le16 *eq_cons_sb;
904
bb2a0f7a
YG
905 /* Flags for marking that there is a STAT_QUERY or
906 SET_MAC ramrod pending */
e665bfda
MC
907 int stats_pending;
908 int set_mac_pending;
34f80b04 909
33471629 910 /* End of fields used in the performance code paths */
34f80b04
EG
911
912 int panic;
7995c64e 913 int msg_enable;
34f80b04
EG
914
915 u32 flags;
916#define PCIX_FLAG 1
917#define PCI_32BIT_FLAG 2
1c06328c 918#define ONE_PORT_FLAG 4
34f80b04
EG
919#define NO_WOL_FLAG 8
920#define USING_DAC_FLAG 0x10
921#define USING_MSIX_FLAG 0x20
8badd27a 922#define USING_MSI_FLAG 0x40
7a9b2557 923#define TPA_ENABLE_FLAG 0x80
34f80b04
EG
924#define NO_MCP_FLAG 0x100
925#define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG)
0c6671b0
EG
926#define HW_VLAN_TX_FLAG 0x400
927#define HW_VLAN_RX_FLAG 0x800
f34d28ea 928#define MF_FUNC_DIS 0x1000
34f80b04 929
f2e0899f
DK
930 int pf_num; /* absolute PF number */
931 int pfid; /* per-path PF number */
523224a3 932 int base_fw_ndsb;
f2e0899f
DK
933#define BP_PATH(bp) (!CHIP_IS_E2(bp) ? \
934 0 : (bp->pf_num & 1))
935#define BP_PORT(bp) (bp->pfid & 1)
936#define BP_FUNC(bp) (bp->pfid)
937#define BP_ABS_FUNC(bp) (bp->pf_num)
938#define BP_E1HVN(bp) (bp->pfid >> 1)
939#define BP_VN(bp) (CHIP_MODE_IS_4_PORT(bp) ? \
940 0 : BP_E1HVN(bp))
34f80b04 941#define BP_L_ID(bp) (BP_E1HVN(bp) << 2)
f2e0899f
DK
942#define BP_FW_MB_IDX(bp) (BP_PORT(bp) +\
943 BP_VN(bp) * (CHIP_IS_E1x(bp) ? 2 : 1))
34f80b04 944
37b091ba
MC
945#ifdef BCM_CNIC
946#define BCM_CNIC_CID_START 16
947#define BCM_ISCSI_ETH_CL_ID 17
948#endif
949
34f80b04
EG
950 int pm_cap;
951 int pcie_cap;
8d5726c4 952 int mrrs;
34f80b04 953
1cf167f2 954 struct delayed_work sp_task;
72fd0718 955 struct delayed_work reset_task;
34f80b04 956 struct timer_list timer;
34f80b04
EG
957 int current_interval;
958
959 u16 fw_seq;
960 u16 fw_drv_pulse_wr_seq;
961 u32 func_stx;
962
963 struct link_params link_params;
964 struct link_vars link_vars;
01cd4528 965 struct mdio_if_info mdio;
a2fbb9ea 966
34f80b04
EG
967 struct bnx2x_common common;
968 struct bnx2x_port port;
969
8a1c38d1
EG
970 struct cmng_struct_per_port cmng;
971 u32 vn_weight_sum;
972
f2e0899f
DK
973 u32 mf_config[E1HVN_MAX];
974 u32 mf2_config[E2_FUNC_MAX];
fb3bff17
DK
975 u16 mf_ov;
976 u8 mf_mode;
977#define IS_MF(bp) (bp->mf_mode != 0)
a2fbb9ea 978
f1410647
ET
979 u8 wol;
980
34f80b04 981 int rx_ring_size;
a2fbb9ea 982
34f80b04
EG
983 u16 tx_quick_cons_trip_int;
984 u16 tx_quick_cons_trip;
985 u16 tx_ticks_int;
986 u16 tx_ticks;
a2fbb9ea 987
34f80b04
EG
988 u16 rx_quick_cons_trip_int;
989 u16 rx_quick_cons_trip;
990 u16 rx_ticks_int;
991 u16 rx_ticks;
cdaa7cb8
VZ
992/* Maximal coalescing timeout in us */
993#define BNX2X_MAX_COALESCE_TOUT (0xf0*12)
a2fbb9ea 994
34f80b04 995 u32 lin_cnt;
a2fbb9ea 996
34f80b04 997 int state;
356e2385 998#define BNX2X_STATE_CLOSED 0
34f80b04
EG
999#define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
1000#define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
a2fbb9ea 1001#define BNX2X_STATE_OPEN 0x3000
34f80b04 1002#define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
a2fbb9ea
ET
1003#define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
1004#define BNX2X_STATE_CLOSING_WAIT4_UNLOAD 0x6000
523224a3 1005#define BNX2X_STATE_FUNC_STARTED 0x7000
34f80b04
EG
1006#define BNX2X_STATE_DIAG 0xe000
1007#define BNX2X_STATE_ERROR 0xf000
a2fbb9ea 1008
555f6c78 1009 int multi_mode;
54b9ddaa 1010 int num_queues;
5d7cd496
DK
1011 int disable_tpa;
1012 int int_mode;
a2fbb9ea 1013
523224a3
DK
1014 struct tstorm_eth_mac_filter_config mac_filters;
1015#define BNX2X_ACCEPT_NONE 0x0000
1016#define BNX2X_ACCEPT_UNICAST 0x0001
1017#define BNX2X_ACCEPT_MULTICAST 0x0002
1018#define BNX2X_ACCEPT_ALL_UNICAST 0x0004
1019#define BNX2X_ACCEPT_ALL_MULTICAST 0x0008
1020#define BNX2X_ACCEPT_BROADCAST 0x0010
1021#define BNX2X_PROMISCUOUS_MODE 0x10000
1022
34f80b04
EG
1023 u32 rx_mode;
1024#define BNX2X_RX_MODE_NONE 0
1025#define BNX2X_RX_MODE_NORMAL 1
1026#define BNX2X_RX_MODE_ALLMULTI 2
1027#define BNX2X_RX_MODE_PROMISC 3
1028#define BNX2X_MAX_MULTICAST 64
1029#define BNX2X_MAX_EMUL_MULTI 16
a2fbb9ea 1030
523224a3
DK
1031 u8 igu_dsb_id;
1032 u8 igu_base_sb;
1033 u8 igu_sb_cnt;
34f80b04 1034 dma_addr_t def_status_blk_mapping;
a2fbb9ea 1035
34f80b04
EG
1036 struct bnx2x_slowpath *slowpath;
1037 dma_addr_t slowpath_mapping;
523224a3
DK
1038 struct hw_context context;
1039
1040 struct bnx2x_ilt *ilt;
1041#define BP_ILT(bp) ((bp)->ilt)
1042#define ILT_MAX_LINES 128
1043
1044 int l2_cid_count;
1045#define L2_ILT_LINES(bp) (DIV_ROUND_UP((bp)->l2_cid_count, \
1046 ILT_PAGE_CIDS))
1047#define BNX2X_DB_SIZE(bp) ((bp)->l2_cid_count * (1 << BNX2X_DB_SHIFT))
1048
1049 int qm_cid_count;
a2fbb9ea 1050
a18f5128
EG
1051 int dropless_fc;
1052
37b091ba
MC
1053#ifdef BCM_CNIC
1054 u32 cnic_flags;
1055#define BNX2X_CNIC_FLAG_MAC_SET 1
37b091ba
MC
1056 void *t2;
1057 dma_addr_t t2_mapping;
37b091ba
MC
1058 struct cnic_ops *cnic_ops;
1059 void *cnic_data;
1060 u32 cnic_tag;
1061 struct cnic_eth_dev cnic_eth_dev;
523224a3 1062 union host_hc_status_block cnic_sb;
37b091ba 1063 dma_addr_t cnic_sb_mapping;
523224a3
DK
1064#define CNIC_SB_ID(bp) ((bp)->base_fw_ndsb + BP_L_ID(bp))
1065#define CNIC_IGU_SB_ID(bp) ((bp)->igu_base_sb)
37b091ba
MC
1066 struct eth_spe *cnic_kwq;
1067 struct eth_spe *cnic_kwq_prod;
1068 struct eth_spe *cnic_kwq_cons;
1069 struct eth_spe *cnic_kwq_last;
1070 u16 cnic_kwq_pending;
1071 u16 cnic_spq_pending;
1072 struct mutex cnic_mutex;
1073 u8 iscsi_mac[6];
1074#endif
1075
ad8d3948
EG
1076 int dmae_ready;
1077 /* used to synchronize dmae accesses */
1078 struct mutex dmae_mutex;
ad8d3948 1079
c4ff7cbf
EG
1080 /* used to protect the FW mail box */
1081 struct mutex fw_mb_mutex;
1082
bb2a0f7a
YG
1083 /* used to synchronize stats collecting */
1084 int stats_state;
a13773a5
VZ
1085
1086 /* used for synchronization of concurrent threads statistics handling */
1087 spinlock_t stats_lock;
1088
bb2a0f7a
YG
1089 /* used by dmae command loader */
1090 struct dmae_command stats_dmae;
1091 int executer_idx;
ad8d3948 1092
bb2a0f7a 1093 u16 stats_counter;
bb2a0f7a
YG
1094 struct bnx2x_eth_stats eth_stats;
1095
1096 struct z_stream_s *strm;
1097 void *gunzip_buf;
1098 dma_addr_t gunzip_mapping;
1099 int gunzip_outlen;
ad8d3948 1100#define FW_BUF_SIZE 0x8000
573f2035
EG
1101#define GUNZIP_BUF(bp) (bp->gunzip_buf)
1102#define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
1103#define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
a2fbb9ea 1104
ab6ad5a4 1105 struct raw_op *init_ops;
94a78b79 1106 /* Init blocks offsets inside init_ops */
ab6ad5a4 1107 u16 *init_ops_offsets;
94a78b79 1108 /* Data blob - has 32 bit granularity */
ab6ad5a4 1109 u32 *init_data;
94a78b79 1110 /* Zipped PRAM blobs - raw data */
ab6ad5a4
EG
1111 const u8 *tsem_int_table_data;
1112 const u8 *tsem_pram_data;
1113 const u8 *usem_int_table_data;
1114 const u8 *usem_pram_data;
1115 const u8 *xsem_int_table_data;
1116 const u8 *xsem_pram_data;
1117 const u8 *csem_int_table_data;
1118 const u8 *csem_pram_data;
573f2035
EG
1119#define INIT_OPS(bp) (bp->init_ops)
1120#define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
1121#define INIT_DATA(bp) (bp->init_data)
1122#define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
1123#define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
1124#define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
1125#define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
1126#define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
1127#define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
1128#define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
1129#define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
1130
34f24c7f 1131 char fw_ver[32];
ab6ad5a4 1132 const struct firmware *firmware;
a2fbb9ea
ET
1133};
1134
523224a3
DK
1135/**
1136 * Init queue/func interface
1137 */
1138/* queue init flags */
1139#define QUEUE_FLG_TPA 0x0001
1140#define QUEUE_FLG_CACHE_ALIGN 0x0002
1141#define QUEUE_FLG_STATS 0x0004
1142#define QUEUE_FLG_OV 0x0008
1143#define QUEUE_FLG_VLAN 0x0010
1144#define QUEUE_FLG_COS 0x0020
1145#define QUEUE_FLG_HC 0x0040
1146#define QUEUE_FLG_DHC 0x0080
1147#define QUEUE_FLG_OOO 0x0100
1148
1149#define QUEUE_DROP_IP_CS_ERR TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR
1150#define QUEUE_DROP_TCP_CS_ERR TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR
1151#define QUEUE_DROP_TTL0 TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0
1152#define QUEUE_DROP_UDP_CS_ERR TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR
1153
1154
1155
1156/* rss capabilities */
1157#define RSS_IPV4_CAP 0x0001
1158#define RSS_IPV4_TCP_CAP 0x0002
1159#define RSS_IPV6_CAP 0x0004
1160#define RSS_IPV6_TCP_CAP 0x0008
a2fbb9ea 1161
54b9ddaa
VZ
1162#define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
1163#define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
3196a88a 1164
f2e0899f
DK
1165#define BNX2X_MAX_QUEUES(bp) (bp->igu_sb_cnt - CNIC_CONTEXT_USE)
1166#define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1)
523224a3
DK
1167
1168#define RSS_IPV4_CAP_MASK \
1169 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1170
1171#define RSS_IPV4_TCP_CAP_MASK \
1172 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1173
1174#define RSS_IPV6_CAP_MASK \
1175 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1176
1177#define RSS_IPV6_TCP_CAP_MASK \
1178 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1179
1180/* func init flags */
1181#define FUNC_FLG_RSS 0x0001
1182#define FUNC_FLG_STATS 0x0002
1183/* removed FUNC_FLG_UNMATCHED 0x0004 */
1184#define FUNC_FLG_TPA 0x0008
1185#define FUNC_FLG_SPQ 0x0010
1186#define FUNC_FLG_LEADING 0x0020 /* PF only */
1187
1188#define FUNC_CONFIG(flgs) ((flgs) & (FUNC_FLG_RSS | FUNC_FLG_TPA | \
1189 FUNC_FLG_LEADING))
1190
1191struct rxq_pause_params {
1192 u16 bd_th_lo;
1193 u16 bd_th_hi;
1194 u16 rcq_th_lo;
1195 u16 rcq_th_hi;
1196 u16 sge_th_lo; /* valid iff QUEUE_FLG_TPA */
1197 u16 sge_th_hi; /* valid iff QUEUE_FLG_TPA */
1198 u16 pri_map;
1199};
1200
1201struct bnx2x_rxq_init_params {
1202 /* cxt*/
1203 struct eth_context *cxt;
1204
1205 /* dma */
1206 dma_addr_t dscr_map;
1207 dma_addr_t sge_map;
1208 dma_addr_t rcq_map;
1209 dma_addr_t rcq_np_map;
1210
1211 u16 flags;
1212 u16 drop_flags;
1213 u16 mtu;
1214 u16 buf_sz;
1215 u16 fw_sb_id;
1216 u16 cl_id;
1217 u16 spcl_id;
1218 u16 cl_qzone_id;
1219
1220 /* valid iff QUEUE_FLG_STATS */
1221 u16 stat_id;
1222
1223 /* valid iff QUEUE_FLG_TPA */
1224 u16 tpa_agg_sz;
1225 u16 sge_buf_sz;
1226 u16 max_sges_pkt;
1227
1228 /* valid iff QUEUE_FLG_CACHE_ALIGN */
1229 u8 cache_line_log;
1230
1231 u8 sb_cq_index;
1232 u32 cid;
1233
1234 /* desired interrupts per sec. valid iff QUEUE_FLG_HC */
1235 u32 hc_rate;
1236};
1237
1238struct bnx2x_txq_init_params {
1239 /* cxt*/
1240 struct eth_context *cxt;
1241
1242 /* dma */
1243 dma_addr_t dscr_map;
1244
1245 u16 flags;
1246 u16 fw_sb_id;
1247 u8 sb_cq_index;
1248 u8 cos; /* valid iff QUEUE_FLG_COS */
1249 u16 stat_id; /* valid iff QUEUE_FLG_STATS */
1250 u16 traffic_type;
1251 u32 cid;
1252 u16 hc_rate; /* desired interrupts per sec.*/
1253 /* valid iff QUEUE_FLG_HC */
1254
1255};
1256
1257struct bnx2x_client_ramrod_params {
1258 int *pstate;
1259 int state;
1260 u16 index;
1261 u16 cl_id;
1262 u32 cid;
1263 u8 poll;
1264#define CLIENT_IS_LEADING_RSS 0x02
1265 u8 flags;
1266};
1267
1268struct bnx2x_client_init_params {
1269 struct rxq_pause_params pause;
1270 struct bnx2x_rxq_init_params rxq_params;
1271 struct bnx2x_txq_init_params txq_params;
1272 struct bnx2x_client_ramrod_params ramrod_params;
1273};
1274
1275struct bnx2x_rss_params {
1276 int mode;
1277 u16 cap;
1278 u16 result_mask;
1279};
1280
1281struct bnx2x_func_init_params {
1282
1283 /* rss */
1284 struct bnx2x_rss_params *rss; /* valid iff FUNC_FLG_RSS */
1285
1286 /* dma */
1287 dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */
1288 dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */
1289
1290 u16 func_flgs;
1291 u16 func_id; /* abs fid */
1292 u16 pf_id;
1293 u16 spq_prod; /* valid iff FUNC_FLG_SPQ */
1294};
1295
555f6c78
EG
1296#define for_each_queue(bp, var) \
1297 for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++)
3196a88a 1298#define for_each_nondefault_queue(bp, var) \
54b9ddaa 1299 for (var = 1; var < BNX2X_NUM_QUEUES(bp); var++)
3196a88a
EG
1300
1301
c18487ee
YR
1302void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
1303void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
1304 u32 len32);
4acac6a5 1305int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
17de50b7 1306int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
4acac6a5 1307int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
a22f0788 1308u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param);
573f2035
EG
1309void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val);
1310void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
1311 u32 addr, u32 len);
de0c62db
DK
1312void bnx2x_calc_fc_adv(struct bnx2x *bp);
1313int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
1314 u32 data_hi, u32 data_lo, int common);
1315void bnx2x_update_coalesce(struct bnx2x *bp);
a22f0788 1316int bnx2x_get_link_cfg_idx(struct bnx2x *bp);
34f80b04
EG
1317static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
1318 int wait)
1319{
1320 u32 val;
1321
1322 do {
1323 val = REG_RD(bp, reg);
1324 if (val == expected)
1325 break;
1326 ms -= wait;
1327 msleep(wait);
1328
1329 } while (ms > 0);
1330
1331 return val;
1332}
523224a3
DK
1333#define BNX2X_ILT_ZALLOC(x, y, size) \
1334 do { \
1335 x = pci_alloc_consistent(bp->pdev, size, y); \
1336 if (x) \
1337 memset(x, 0, size); \
1338 } while (0)
1339
1340#define BNX2X_ILT_FREE(x, y, size) \
1341 do { \
1342 if (x) { \
1343 pci_free_consistent(bp->pdev, size, x, y); \
1344 x = NULL; \
1345 y = 0; \
1346 } \
1347 } while (0)
1348
1349#define ILOG2(x) (ilog2((x)))
1350
1351#define ILT_NUM_PAGE_ENTRIES (3072)
1352/* In 57710/11 we use whole table since we have 8 func
1353 */
1354#define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
1355
1356#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
1357/*
1358 * the phys address is shifted right 12 bits and has an added
1359 * 1=valid bit added to the 53rd bit
1360 * then since this is a wide register(TM)
1361 * we split it into two 32 bit writes
1362 */
1363#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
1364#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
34f80b04
EG
1365
1366
1367/* load/unload mode */
1368#define LOAD_NORMAL 0
1369#define LOAD_OPEN 1
1370#define LOAD_DIAG 2
1371#define UNLOAD_NORMAL 0
1372#define UNLOAD_CLOSE 1
72fd0718 1373#define UNLOAD_RECOVERY 2
34f80b04 1374
bb2a0f7a 1375
ad8d3948 1376/* DMAE command defines */
f2e0899f
DK
1377#define DMAE_TIMEOUT -1
1378#define DMAE_PCI_ERROR -2 /* E2 and onward */
1379#define DMAE_NOT_RDY -3
1380#define DMAE_PCI_ERR_FLAG 0x80000000
1381
1382#define DMAE_SRC_PCI 0
1383#define DMAE_SRC_GRC 1
1384
1385#define DMAE_DST_NONE 0
1386#define DMAE_DST_PCI 1
1387#define DMAE_DST_GRC 2
1388
1389#define DMAE_COMP_PCI 0
1390#define DMAE_COMP_GRC 1
1391
1392/* E2 and onward - PCI error handling in the completion */
1393
1394#define DMAE_COMP_REGULAR 0
1395#define DMAE_COM_SET_ERR 1
ad8d3948 1396
f2e0899f
DK
1397#define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
1398 DMAE_COMMAND_SRC_SHIFT)
1399#define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
1400 DMAE_COMMAND_SRC_SHIFT)
ad8d3948 1401
f2e0899f
DK
1402#define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
1403 DMAE_COMMAND_DST_SHIFT)
1404#define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
1405 DMAE_COMMAND_DST_SHIFT)
1406
1407#define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
1408 DMAE_COMMAND_C_DST_SHIFT)
1409#define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
1410 DMAE_COMMAND_C_DST_SHIFT)
ad8d3948
EG
1411
1412#define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
1413
1414#define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
1415#define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
1416#define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
1417#define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
1418
1419#define DMAE_CMD_PORT_0 0
1420#define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
1421
1422#define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
1423#define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
1424#define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
1425
f2e0899f
DK
1426#define DMAE_SRC_PF 0
1427#define DMAE_SRC_VF 1
1428
1429#define DMAE_DST_PF 0
1430#define DMAE_DST_VF 1
1431
1432#define DMAE_C_SRC 0
1433#define DMAE_C_DST 1
1434
ad8d3948 1435#define DMAE_LEN32_RD_MAX 0x80
02e3c6cb 1436#define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
ad8d3948 1437
f2e0899f
DK
1438#define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
1439 indicates eror */
ad8d3948
EG
1440
1441#define MAX_DMAE_C_PER_PORT 8
ab6ad5a4 1442#define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
ad8d3948 1443 BP_E1HVN(bp))
ab6ad5a4 1444#define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
ad8d3948
EG
1445 E1HVN_MAX)
1446
1447
25047950
ET
1448/* PCIE link and speed */
1449#define PCICFG_LINK_WIDTH 0x1f00000
1450#define PCICFG_LINK_WIDTH_SHIFT 20
1451#define PCICFG_LINK_SPEED 0xf0000
1452#define PCICFG_LINK_SPEED_SHIFT 16
a2fbb9ea 1453
bb2a0f7a 1454
d3d4f495 1455#define BNX2X_NUM_TESTS 7
bb2a0f7a 1456
b5bf9068
EG
1457#define BNX2X_PHY_LOOPBACK 0
1458#define BNX2X_MAC_LOOPBACK 1
1459#define BNX2X_PHY_LOOPBACK_FAILED 1
1460#define BNX2X_MAC_LOOPBACK_FAILED 2
bb2a0f7a
YG
1461#define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
1462 BNX2X_PHY_LOOPBACK_FAILED)
96fc1784 1463
7a9b2557
VZ
1464
1465#define STROM_ASSERT_ARRAY_SIZE 50
1466
96fc1784 1467
34f80b04 1468/* must be used on a CID before placing it on a HW ring */
ab6ad5a4
EG
1469#define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
1470 (BP_E1HVN(bp) << 17) | (x))
7a9b2557
VZ
1471
1472#define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
1473#define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
1474
1475
523224a3 1476#define BNX2X_BTR 4
7a9b2557 1477#define MAX_SPQ_PENDING 8
a2fbb9ea 1478
a2fbb9ea 1479
34f80b04
EG
1480/* CMNG constants
1481 derived from lab experiments, and not from system spec calculations !!! */
1482#define DEF_MIN_RATE 100
1483/* resolution of the rate shaping timer - 100 usec */
1484#define RS_PERIODIC_TIMEOUT_USEC 100
1485/* resolution of fairness algorithm in usecs -
33471629 1486 coefficient for calculating the actual t fair */
34f80b04
EG
1487#define T_FAIR_COEF 10000000
1488/* number of bytes in single QM arbitration cycle -
33471629 1489 coefficient for calculating the fairness timer */
34f80b04
EG
1490#define QM_ARB_BYTES 40000
1491#define FAIR_MEM 2
1492
1493
1494#define ATTN_NIG_FOR_FUNC (1L << 8)
1495#define ATTN_SW_TIMER_4_FUNC (1L << 9)
1496#define GPIO_2_FUNC (1L << 10)
1497#define GPIO_3_FUNC (1L << 11)
1498#define GPIO_4_FUNC (1L << 12)
1499#define ATTN_GENERAL_ATTN_1 (1L << 13)
1500#define ATTN_GENERAL_ATTN_2 (1L << 14)
1501#define ATTN_GENERAL_ATTN_3 (1L << 15)
1502#define ATTN_GENERAL_ATTN_4 (1L << 13)
1503#define ATTN_GENERAL_ATTN_5 (1L << 14)
1504#define ATTN_GENERAL_ATTN_6 (1L << 15)
1505
1506#define ATTN_HARD_WIRED_MASK 0xff00
1507#define ATTENTION_ID 4
a2fbb9ea
ET
1508
1509
34f80b04
EG
1510/* stuff added to make the code fit 80Col */
1511
1512#define BNX2X_PMF_LINK_ASSERT \
1513 GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
1514
a2fbb9ea
ET
1515#define BNX2X_MC_ASSERT_BITS \
1516 (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1517 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1518 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1519 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
1520
1521#define BNX2X_MCP_ASSERT \
1522 GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
1523
34f80b04
EG
1524#define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
1525#define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
1526 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
1527 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
1528 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
1529 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
1530 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
1531
a2fbb9ea
ET
1532#define HW_INTERRUT_ASSERT_SET_0 \
1533 (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
1534 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
1535 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
1536 AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT)
34f80b04 1537#define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
a2fbb9ea
ET
1538 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
1539 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
1540 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
1541 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR)
1542#define HW_INTERRUT_ASSERT_SET_1 \
1543 (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
1544 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
1545 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
1546 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
1547 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
1548 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
1549 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
1550 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
1551 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
1552 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
1553 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
34f80b04 1554#define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR |\
a2fbb9ea
ET
1555 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
1556 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
1557 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
ab6ad5a4
EG
1558 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
1559 AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
a2fbb9ea
ET
1560 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
1561 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
1562 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
1563 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
1564 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR)
1565#define HW_INTERRUT_ASSERT_SET_2 \
1566 (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
1567 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
1568 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
1569 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
1570 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
34f80b04 1571#define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
a2fbb9ea
ET
1572 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
1573 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
1574 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
1575 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
1576 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
1577 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
1578
72fd0718
VZ
1579#define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
1580 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
1581 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
1582 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
a2fbb9ea 1583
c68ed255 1584#define RSS_FLAGS(bp) \
34f80b04
EG
1585 (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
1586 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
1587 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
1588 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
555f6c78
EG
1589 (bp->multi_mode << \
1590 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT))
34f80b04 1591#define MULTI_MASK 0x7f
a2fbb9ea 1592
a2fbb9ea 1593#define BNX2X_SP_DSB_INDEX \
523224a3
DK
1594 (&bp->def_status_blk->sp_sb.\
1595 index_values[HC_SP_INDEX_ETH_DEF_CONS])
1596#define SET_FLAG(value, mask, flag) \
1597 do {\
1598 (value) &= ~(mask);\
1599 (value) |= ((flag) << (mask##_SHIFT));\
1600 } while (0)
a2fbb9ea 1601
523224a3
DK
1602#define GET_FLAG(value, mask) \
1603 (((value) &= (mask)) >> (mask##_SHIFT))
a2fbb9ea 1604
f2e0899f
DK
1605#define GET_FIELD(value, fname) \
1606 (((value) & (fname##_MASK)) >> (fname##_SHIFT))
1607
a2fbb9ea 1608#define CAM_IS_INVALID(x) \
523224a3
DK
1609 (GET_FLAG(x.flags, \
1610 MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
1611 (T_ETH_MAC_COMMAND_INVALIDATE))
a2fbb9ea
ET
1612
1613#define CAM_INVALIDATE(x) \
34f80b04
EG
1614 (x.target_table_entry.flags = TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
1615
1616
1617/* Number of u32 elements in MC hash array */
1618#define MC_HASH_SIZE 8
1619#define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
1620 TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
a2fbb9ea
ET
1621
1622
34f80b04
EG
1623#ifndef PXP2_REG_PXP2_INT_STS
1624#define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
1625#endif
1626
f2e0899f
DK
1627#ifndef ETH_MAX_RX_CLIENTS_E2
1628#define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
1629#endif
34f24c7f
VZ
1630#define BNX2X_VPD_LEN 128
1631#define VENDOR_ID_LEN 4
1632
523224a3
DK
1633/* Congestion management fairness mode */
1634#define CMNG_FNS_NONE 0
1635#define CMNG_FNS_MINMAX 1
1636
1637#define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
1638#define HC_SEG_ACCESS_ATTN 4
1639#define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
1640
b0efbb99
DK
1641#ifdef BNX2X_MAIN
1642#define BNX2X_EXTERN
1643#else
1644#define BNX2X_EXTERN extern
1645#endif
1646
f2e0899f 1647BNX2X_EXTERN int load_count[2][3]; /* per path: 0-common, 1-port0, 2-port1 */
b0efbb99 1648
a2fbb9ea
ET
1649/* MISC_REG_RESET_REG - this is here for the hsi to work don't touch */
1650
de0c62db
DK
1651extern void bnx2x_set_ethtool_ops(struct net_device *netdev);
1652
6c719d00 1653void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
f2e0899f
DK
1654u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
1655u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
1656u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
1657 bool with_comp, u8 comp_type);
1658
6c719d00 1659
523224a3
DK
1660#define WAIT_RAMROD_POLL 0x01
1661#define WAIT_RAMROD_COMMON 0x02
1662
1663int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
1664 int *state_p, int flags);
a2fbb9ea 1665#endif /* bnx2x.h */