Merge remote branches 'remotes/origin/pwrdm_clkdm_b_2.6.39', 'remotes/origin/pwrdm_ad...
authorPaul Walmsley <paul@pwsan.com>
Fri, 11 Mar 2011 05:41:28 +0000 (22:41 -0700)
committerPaul Walmsley <paul@pwsan.com>
Fri, 11 Mar 2011 05:41:28 +0000 (22:41 -0700)
15 files changed:
1  2  3  4  5  6  7  8  9  10 
arch/arm/mach-omap2/Makefile
arch/arm/mach-omap2/clkt_dpll.c
arch/arm/mach-omap2/clock2430_data.c
arch/arm/mach-omap2/clock3xxx_data.c
arch/arm/mach-omap2/clock44xx_data.c
arch/arm/mach-omap2/clockdomain.c
arch/arm/mach-omap2/clockdomain.h
arch/arm/mach-omap2/clockdomains44xx_data.c
arch/arm/mach-omap2/io.c
arch/arm/mach-omap2/omap_hwmod.c
arch/arm/mach-omap2/omap_hwmod_3xxx_data.c
arch/arm/mach-omap2/powerdomain.h
arch/arm/mach-omap2/powerdomains2xxx_data.c
arch/arm/plat-omap/include/plat/omap_hwmod.h
drivers/mmc/host/omap_hsmmc.c

index 1c0c2b02d870b74a814c4d92a4d70e6de9f79748,1c0c2b02d870b74a814c4d92a4d70e6de9f79748,1c0c2b02d870b74a814c4d92a4d70e6de9f79748,1c0c2b02d870b74a814c4d92a4d70e6de9f79748,1c0c2b02d870b74a814c4d92a4d70e6de9f79748,10c3c8f16eaac522aade584168b10196fb6bb73c,c5b1be9b7328edaa58a3f2aca2370a6c595958c6,1c3635d7f4cfded1e61086535b8729ea9c7b032a,8ef8711eac94753df35d8c87bf304e4880fa0c19,8ef8711eac94753df35d8c87bf304e4880fa0c19..534d89a60dd9b84e062f51282aa25ae34faa6cc6
@@@@@@@@@@@ -102,33 -102,33 -102,33 -102,33 -102,33 -102,36 -102,39 -102,33 -102,33 -102,33 +102,39 @@@@@@@@@@@ obj-$(CONFIG_ARCH_OMAP4)                += $(powerdom
          
          # PRCM clockdomain control
          obj-$(CONFIG_ARCH_OMAP2)              += clockdomain.o \
+++++  +++                                         clockdomain2xxx_3xxx.o \
                                                   clockdomains2xxx_3xxx_data.o
          obj-$(CONFIG_ARCH_OMAP3)              += clockdomain.o \
+++++  +++                                         clockdomain2xxx_3xxx.o \
                                                   clockdomains2xxx_3xxx_data.o
          obj-$(CONFIG_ARCH_OMAP4)              += clockdomain.o \
+++++  +++                                         clockdomain44xx.o \
                                                   clockdomains44xx_data.o
++++++ +++
          # Clock framework
          obj-$(CONFIG_ARCH_OMAP2)              += $(clock-common) clock2xxx.o \
                                                   clkt2xxx_sys.o \
                                                   clkt2xxx_dpllcore.o \
                                                   clkt2xxx_virt_prcm_set.o \
------ ---                                         clkt2xxx_apll.o clkt2xxx_osc.o
-----     obj-$(CONFIG_ARCH_OMAP2420)           += clock2420_data.o
-----     obj-$(CONFIG_ARCH_OMAP2430)           += clock2430.o clock2430_data.o
++++++ +++                                         clkt2xxx_apll.o clkt2xxx_osc.o \
++++++ +++                                         clkt2xxx_dpll.o clkt_iclk.o
+++++     obj-$(CONFIG_SOC_OMAP2420)            += clock2420_data.o
+++++     obj-$(CONFIG_SOC_OMAP2430)            += clock2430.o clock2430_data.o
          obj-$(CONFIG_ARCH_OMAP3)              += $(clock-common) clock3xxx.o \
                                                   clock34xx.o clkt34xx_dpll3m2.o \
                                                   clock3517.o clock36xx.o \
------ ---                                         dpll3xxx.o clock3xxx_data.o
++++++ +++                                         dpll3xxx.o clock3xxx_data.o \
++++++ +++                                         clkt_iclk.o
          obj-$(CONFIG_ARCH_OMAP4)              += $(clock-common) clock44xx_data.o \
------ ---                                         dpll3xxx.o
++++++ +++                                         dpll3xxx.o dpll44xx.o
          
          # OMAP2 clock rate set data (old "OPP" data)
-----     obj-$(CONFIG_ARCH_OMAP2420)           += opp2420_data.o
-----     obj-$(CONFIG_ARCH_OMAP2430)           += opp2430_data.o
+++++     obj-$(CONFIG_SOC_OMAP2420)            += opp2420_data.o
+++++     obj-$(CONFIG_SOC_OMAP2430)            += opp2430_data.o
          
          # hwmod data
-----     obj-$(CONFIG_ARCH_OMAP2420)           += omap_hwmod_2420_data.o
-----     obj-$(CONFIG_ARCH_OMAP2430)           += omap_hwmod_2430_data.o
+++++     obj-$(CONFIG_SOC_OMAP2420)            += omap_hwmod_2420_data.o
+++++     obj-$(CONFIG_SOC_OMAP2430)            += omap_hwmod_2430_data.o
          obj-$(CONFIG_ARCH_OMAP3)              += omap_hwmod_3xxx_data.o
          obj-$(CONFIG_ARCH_OMAP4)              += omap_hwmod_44xx_data.o
          
@@@@@@@@@@@ -242,3 -242,3 -242,3 -242,3 -242,3 -247,4 -250,4 -244,7 -248,7 -248,7 +254,7 @@@@@@@@@@@ obj-y                                      += $(smc91x-m) $(smc91x-y
          
          smsc911x-$(CONFIG_SMSC911X)           := gpmc-smsc911x.o
          obj-y                                 += $(smsc911x-m) $(smsc911x-y)
+++++     obj-$(CONFIG_ARCH_OMAP4)              += hwspinlock.o
+++++++   
+++++++   disp-$(CONFIG_OMAP2_DSS)              := display.o
+++++++   obj-y                                 += $(disp-m) $(disp-y)
Simple merge
Simple merge
index 403a4a1d3f9c4d0e4362cd768c2781dc32329ec1,403a4a1d3f9c4d0e4362cd768c2781dc32329ec1,403a4a1d3f9c4d0e4362cd768c2781dc32329ec1,403a4a1d3f9c4d0e4362cd768c2781dc32329ec1,403a4a1d3f9c4d0e4362cd768c2781dc32329ec1,f14d986f0b5d0574a9eeb9b579b3813675e53cb9,3dbeb3a5813d307fde9e970c0cf6ac071e28efe7,052ac329282f5aebe5bfb5a1cf12e979f593e601,052ac329282f5aebe5bfb5a1cf12e979f593e601,052ac329282f5aebe5bfb5a1cf12e979f593e601..d905ecc7989a5154537e838f948511e1658dbb21
@@@@@@@@@@@ -3548,9 -3548,9 -3548,9 -3548,9 -3548,9 -3551,9 -3553,10 -3551,9 -3551,9 -3551,9 +3553,10 @@@@@@@@@@@ int __init omap3xxx_clk_init(void
                clk_enable_init_clocks();
          
                /*
------ ---       * Lock DPLL5 and put it in autoidle.
++++++ +++       * Lock DPLL5 -- here only until other device init code can
++++++ +++       * handle this
                 */
-----           if (omap_rev() >= OMAP3430_REV_ES2_0)
+++++           if (!cpu_is_ti816x() && (omap_rev() >= OMAP3430_REV_ES2_0))
                        omap3_clk_lock_dpll5();
          
                /* Avoid sleeping during omap3_core_dpll_m2_set_rate() */
Simple merge
index 58e42f76603f5638675077b36c329e30a9475212,58e42f76603f5638675077b36c329e30a9475212,58e42f76603f5638675077b36c329e30a9475212,2b4ab0beff480fac22d2d9ecbdff636795d35286,58e42f76603f5638675077b36c329e30a9475212,a0341dee1c3a1799352e48b80a8c91a0d2d26b4c,70d242007e0ba3261e2babcb7d94bd1fdf8f67e7,58e42f76603f5638675077b36c329e30a9475212,58e42f76603f5638675077b36c329e30a9475212,58e42f76603f5638675077b36c329e30a9475212..ab878545bd9bc31e61b4c792cf9a3ad960d2fb51
@@@@@@@@@@@ -422,13 -422,13 -422,13 -422,13 -422,13 -398,8 -398,14 -422,13 -422,13 -422,13 +398,8 @@@@@@@@@@@ struct powerdomain *clkdm_get_pwrdm(str
          int clkdm_add_wkdep(struct clockdomain *clkdm1, struct clockdomain *clkdm2)
          {
                struct clkdm_dep *cd;
-----  ---
-----  ---      if (!cpu_is_omap24xx() && !cpu_is_omap34xx()) {
-----  ---              pr_err("clockdomain: %s/%s: %s: not yet implemented\n",
-----  ---                     clkdm1->name, clkdm2->name, __func__);
-----  ---              return -EINVAL;
-----  ---      }
+++++  +++      int ret = 0;
          
      -         if (!cpu_is_omap24xx() && !cpu_is_omap34xx()) {
      -                 pr_err("clockdomain: %s/%s: %s: not yet implemented\n",
      -                        clkdm1->name, clkdm2->name, __func__);
      -                 return -EINVAL;
      -         }
      -   
                if (!clkdm1 || !clkdm2)
                        return -EINVAL;
          
          int clkdm_del_wkdep(struct clockdomain *clkdm1, struct clockdomain *clkdm2)
          {
                struct clkdm_dep *cd;
-----  ---
-----  ---      if (!cpu_is_omap24xx() && !cpu_is_omap34xx()) {
-----  ---              pr_err("clockdomain: %s/%s: %s: not yet implemented\n",
-----  ---                     clkdm1->name, clkdm2->name, __func__);
-----  ---              return -EINVAL;
-----  ---      }
+++++  +++      int ret = 0;
          
      -         if (!cpu_is_omap24xx() && !cpu_is_omap34xx()) {
      -                 pr_err("clockdomain: %s/%s: %s: not yet implemented\n",
      -                        clkdm1->name, clkdm2->name, __func__);
      -                 return -EINVAL;
      -         }
      -   
                if (!clkdm1 || !clkdm2)
                        return -EINVAL;
          
@@@@@@@@@@@ -512,17 -512,17 -512,17 -512,17 -512,17 -489,17 -501,23 -512,17 -512,17 -512,17 +489,17 @@@@@@@@@@@ int clkdm_read_wkdep(struct clockdomai
                if (!clkdm1 || !clkdm2)
                        return -EINVAL;
          
----- ----      if (!cpu_is_omap24xx() && !cpu_is_omap34xx()) {
----- ----              pr_err("clockdomain: %s/%s: %s: not yet implemented\n",
----- ----                     clkdm1->name, clkdm2->name, __func__);
----- ----              return -EINVAL;
----- ----      }
----- ----
                cd = _clkdm_deps_lookup(clkdm2, clkdm1->wkdep_srcs);
-----  ---      if (IS_ERR(cd)) {
+++++  +++      if (IS_ERR(cd))
+++++  +++              ret = PTR_ERR(cd);
+++++  +++
+++++  +++      if (!arch_clkdm || !arch_clkdm->clkdm_read_wkdep)
+++++  +++              ret = -EINVAL;
+++++  +++
+++++  +++      if (ret) {
                        pr_debug("clockdomain: hardware cannot set/clear wake up of "
                                 "%s when %s wakes up\n", clkdm1->name, clkdm2->name);
-----  ---              return PTR_ERR(cd);
+++++  +++              return ret;
                }
          
                /* XXX It's faster to return the atomic wkdep_usecount */
           */
          int clkdm_clear_all_wkdeps(struct clockdomain *clkdm)
          {
-----  ---      struct clkdm_dep *cd;
-----  ---      u32 mask = 0;
-----  ---
----- ----      if (!cpu_is_omap24xx() && !cpu_is_omap34xx()) {
----- ----              pr_err("clockdomain: %s: %s: not yet implemented\n",
----- ----                     clkdm->name, __func__);
----- ----              return -EINVAL;
----- ----      }
----- ----
                if (!clkdm)
                        return -EINVAL;
          
Simple merge
Simple merge
index e282e35769fd7efe383e4be33116d8e8ca492e91,e282e35769fd7efe383e4be33116d8e8ca492e91,e282e35769fd7efe383e4be33116d8e8ca492e91,2dd1ea9859bc234a74f1071c2decc20eefa5eb16,e282e35769fd7efe383e4be33116d8e8ca492e91,9e89a58711b73d9730c9c6dd21291eb2dbe21e0e,9e89a58711b73d9730c9c6dd21291eb2dbe21e0e,1125134c9a7f16f434ea2e2f676af31c18d3f0ce,1125134c9a7f16f434ea2e2f676af31c18d3f0ce,1125134c9a7f16f434ea2e2f676af31c18d3f0ce..e39772beaedd1b8f29956cc64a662e6db8634b02
@@@@@@@@@@@ -1592,58 -1592,58 -1592,58 -1636,58 -1592,58 -1590,81 -1590,81 -1591,126 -1591,126 -1591,126 +1635,126 @@@@@@@@@@@ int omap_hwmod_for_each(int (*fn)(struc
           *
           * Intended to be called early in boot before the clock framework is
           * initialized.  If @ohs is not null, will register all omap_hwmods
-------    * listed in @ohs that are valid for this chip.  Returns -EINVAL if
-------    * omap_hwmod_init() has already been called or 0 otherwise.
+++++++    * listed in @ohs that are valid for this chip.  Returns 0.
+++++      */
     --   int __init omap_hwmod_init(struct omap_hwmod **ohs)
+++++++   int __init omap_hwmod_register(struct omap_hwmod **ohs)
+++++     {
     --         struct omap_hwmod *oh;
     --         int r;
     --   
     --         if (inited)
     --                 return -EINVAL;
     --   
     --         inited = 1;
+++++++         int r, i;
+++++     
+++++           if (!ohs)
+++++                   return 0;
+++++     
     --         oh = *ohs;
     --         while (oh) {
     --                 if (omap_chip_is(oh->omap_chip)) {
     --                         r = _register(oh);
     --                         WARN(r, "omap_hwmod: %s: _register returned "
     --                              "%d\n", oh->name, r);
     --                 }
     --                 oh = *++ohs;
     --         }
+++++++         i = 0;
+++++++         do {
+++++++                 if (!omap_chip_is(ohs[i]->omap_chip))
+++++++                         continue;
+++++++   
+++++++                 r = _register(ohs[i]);
+++++++                 WARN(r, "omap_hwmod: %s: _register returned %d\n", ohs[i]->name,
+++++++                      r);
+++++++         } while (ohs[++i]);
+++++     
+++++           return 0;
+++++     }
+++++     
+++++     /*
+++++      * _populate_mpu_rt_base - populate the virtual address for a hwmod
+++++      *
     --    * Must be called only from omap_hwmod_late_init so ioremap works properly.
+++++++    * Must be called only from omap_hwmod_setup_*() so ioremap works properly.
+++++      * Assumes the caller takes care of locking if needed.
     --    *
           */
-----     int __init omap_hwmod_init(struct omap_hwmod **ohs)
+++++     static int __init _populate_mpu_rt_base(struct omap_hwmod *oh, void *data)
+++++     {
+++++++         if (oh->_state != _HWMOD_STATE_REGISTERED)
+++++++                 return 0;
+++++++   
+++++           if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
+++++                   return 0;
+++++     
+++++           oh->_mpu_rt_va = _find_mpu_rt_base(oh, oh->_mpu_port_index);
+++++           if (!oh->_mpu_rt_va)
+++++                   pr_warning("omap_hwmod: %s found no _mpu_rt_va for %s\n",
+++++                                   __func__, oh->name);
+++++     
+++++           return 0;
+++++     }
+++++     
+++++     /**
     --    * omap_hwmod_late_init - do some post-clock framework initialization
+++++++    * omap_hwmod_setup_one - set up a single hwmod
+++++++    * @oh_name: const char * name of the already-registered hwmod to set up
+++++++    *
+++++++    * Must be called after omap2_clk_init().  Resolves the struct clk
+++++++    * names to struct clk pointers for each registered omap_hwmod.  Also
+++++++    * calls _setup() on each hwmod.  Returns -EINVAL upon error or 0 upon
+++++++    * success.
+++++++    */
+++++++   int __init omap_hwmod_setup_one(const char *oh_name)
     ++   {
     ++         struct omap_hwmod *oh;
     ++         int r;
     ++   
-----           if (inited)
+++++++         pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
+++++++   
+++++++         if (!mpu_oh) {
+++++++                 pr_err("omap_hwmod: %s: cannot setup_one: MPU initiator hwmod %s not yet registered\n",
+++++++                        oh_name, MPU_INITIATOR_NAME);
     ++                 return -EINVAL;
+++++++         }
     ++   
-----           inited = 1;
+++++++         oh = _lookup(oh_name);
+++++++         if (!oh) {
+++++++                 WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
+++++++                 return -EINVAL;
+++++++         }
     ++   
-----           if (!ohs)
-----                   return 0;
+++++++         if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
+++++++                 omap_hwmod_setup_one(MPU_INITIATOR_NAME);
     ++   
-----           oh = *ohs;
-----           while (oh) {
-----                   if (omap_chip_is(oh->omap_chip)) {
-----                           r = _register(oh);
-----                           WARN(r, "omap_hwmod: %s: _register returned "
-----                                "%d\n", oh->name, r);
-----                   }
-----                   oh = *++ohs;
+++++++         r = _populate_mpu_rt_base(oh, NULL);
+++++++         if (IS_ERR_VALUE(r)) {
+++++++                 WARN(1, "omap_hwmod: %s: couldn't set mpu_rt_base\n", oh_name);
+++++++                 return -EINVAL;
+++++++         }
+++++++   
+++++++         r = _init_clocks(oh, NULL);
+++++++         if (IS_ERR_VALUE(r)) {
+++++++                 WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh_name);
+++++++                 return -EINVAL;
     ++         }
     ++   
+++++++         _setup(oh, NULL);
+++++++   
     ++         return 0;
     ++   }
     ++   
     ++   /**
-----      * omap_hwmod_late_init - do some post-clock framework initialization
+++++++    * omap_hwmod_setup - do some post-clock framework initialization
           *
           * Must be called after omap2_clk_init().  Resolves the struct clk names
           * to struct clk pointers for each registered omap_hwmod.  Also calls
-------    * _setup() on each hwmod.  Returns 0.
+++++++    * _setup() on each hwmod.  Returns 0 upon success.
           */
-----     int omap_hwmod_late_init(void)
     --   static int __init omap_hwmod_late_init(void)
+++++++   static int __init omap_hwmod_setup_all(void)
          {
                int r;
          
-----           /* XXX check return value */
-----           r = omap_hwmod_for_each(_init_clocks, NULL);
-----           WARN(r, "omap_hwmod: omap_hwmod_late_init(): _init_clocks failed\n");
+++++++         if (!mpu_oh) {
+++++++                 pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
+++++++                        __func__, MPU_INITIATOR_NAME);
+++++++                 return -EINVAL;
+++++++         }
+++++++   
+++++           r = omap_hwmod_for_each(_populate_mpu_rt_base, NULL);
          
-----           mpu_oh = omap_hwmod_lookup(MPU_INITIATOR_NAME);
-----           WARN(!mpu_oh, "omap_hwmod: could not find MPU initiator hwmod %s\n",
-----                MPU_INITIATOR_NAME);
     --         /* XXX check return value */
+++++           r = omap_hwmod_for_each(_init_clocks, NULL);
     --         WARN(r, "omap_hwmod: omap_hwmod_late_init(): _init_clocks failed\n");
     --   
     --         mpu_oh = omap_hwmod_lookup(MPU_INITIATOR_NAME);
     --         WARN(!mpu_oh, "omap_hwmod: could not find MPU initiator hwmod %s\n",
     --              MPU_INITIATOR_NAME);
+++++++         WARN(IS_ERR_VALUE(r),
+++++++              "omap_hwmod: %s: _init_clocks failed\n", __func__);
          
                omap_hwmod_for_each(_setup, NULL);
          
                return 0;
          }
     --   core_initcall(omap_hwmod_late_init);
+++++++   core_initcall(omap_hwmod_setup_all);
          
          /**
           * omap_hwmod_enable - enable an omap_hwmod
index 8d8181334f862d9b7e79f64328e7dcaf29e8d699,8d8181334f862d9b7e79f64328e7dcaf29e8d699,8d8181334f862d9b7e79f64328e7dcaf29e8d699,8d8181334f862d9b7e79f64328e7dcaf29e8d699,8d8181334f862d9b7e79f64328e7dcaf29e8d699,e9d001228568f1f59c5e66b43b8aaff5c7f46783,e9d001228568f1f59c5e66b43b8aaff5c7f46783,e2792cf9c54dfdb8303c4e1990a5e6eed1809423,229eb94d343493cd77ed4ceb6de64cbd66bfe5f2,477ba543b2271747cf269a5816d6181624cdebde..2e275cbcd65457fd4d9e5822c97e69d133ffceb0
          #include <plat/l4_3xxx.h>
          #include <plat/i2c.h>
          #include <plat/gpio.h>
+++++++   #include <plat/mmc.h>
          #include <plat/smartreflex.h>
+++++++   #include <plat/mcbsp.h>
+++++     #include <plat/mcspi.h>
+++++++   #include <plat/dmtimer.h>
          
          #include "omap_hwmod_common_data.h"
          
@@@@@@@@@@@ -55,6 -55,6 -55,6 -55,6 -55,6 -64,11 -64,11 -67,14 -67,14 -67,14 +67,14 @@@@@@@@@@@ static struct omap_hwmod omap3xxx_gpio5
          static struct omap_hwmod omap3xxx_gpio6_hwmod;
          static struct omap_hwmod omap34xx_sr1_hwmod;
          static struct omap_hwmod omap34xx_sr2_hwmod;
+++++     static struct omap_hwmod omap34xx_mcspi1;
+++++     static struct omap_hwmod omap34xx_mcspi2;
+++++     static struct omap_hwmod omap34xx_mcspi3;
+++++     static struct omap_hwmod omap34xx_mcspi4;
+++++++   static struct omap_hwmod omap3xxx_mmc1_hwmod;
+++++++   static struct omap_hwmod omap3xxx_mmc2_hwmod;
+++++++   static struct omap_hwmod omap3xxx_mmc3_hwmod;
+++++     static struct omap_hwmod am35xx_usbhsotg_hwmod;
          
          static struct omap_hwmod omap3xxx_dma_system_hwmod;
          
@@@@@@@@@@@ -417,577 -417,577 -417,577 -417,577 -417,577 -515,134 -515,134 -586,768 -576,768 -604,773 +576,773 @@@@@@@@@@@ static struct omap_hwmod omap3xxx_iva_h
                .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
          };
          
-----     /* l4_wkup -> wd_timer2 */
-----     static struct omap_hwmod_addr_space omap3xxx_wd_timer2_addrs[] = {
-----           {
-----                   .pa_start       = 0x48314000,
-----                   .pa_end         = 0x4831407f,
-----                   .flags          = ADDR_TYPE_RT
-----           },
+++++++   /* timer class */
+++++++   static struct omap_hwmod_class_sysconfig omap3xxx_timer_1ms_sysc = {
+++++++         .rev_offs       = 0x0000,
+++++++         .sysc_offs      = 0x0010,
+++++++         .syss_offs      = 0x0014,
+++++++         .sysc_flags     = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
+++++++                                 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
+++++++                                 SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE),
+++++++         .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
+++++++         .sysc_fields    = &omap_hwmod_sysc_type1,
     ++   };
     ++   
-----     static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__wd_timer2 = {
-----           .master         = &omap3xxx_l4_wkup_hwmod,
-----           .slave          = &omap3xxx_wd_timer2_hwmod,
-----           .clk            = "wdt2_ick",
-----           .addr           = omap3xxx_wd_timer2_addrs,
-----           .addr_cnt       = ARRAY_SIZE(omap3xxx_wd_timer2_addrs),
-----           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++++   static struct omap_hwmod_class omap3xxx_timer_1ms_hwmod_class = {
+++++++         .name = "timer",
+++++++         .sysc = &omap3xxx_timer_1ms_sysc,
+++++++         .rev = OMAP_TIMER_IP_VERSION_1,
     ++   };
     ++   
-----     /*
-----      * 'wd_timer' class
-----      * 32-bit watchdog upward counter that generates a pulse on the reset pin on
-----      * overflow condition
-----      */
-----     
-----     static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {
+++++++   static struct omap_hwmod_class_sysconfig omap3xxx_timer_sysc = {
     ++         .rev_offs       = 0x0000,
     ++         .sysc_offs      = 0x0010,
     ++         .syss_offs      = 0x0014,
-----           .sysc_flags     = (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |
-----                              SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
-----                              SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY),
+++++++         .sysc_flags     = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
+++++++                            SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
     ++         .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
-----           .sysc_fields    = &omap_hwmod_sysc_type1,
+++++++         .sysc_fields    = &omap_hwmod_sysc_type1,
     ++   };
     ++   
-----     /* I2C common */
-----     static struct omap_hwmod_class_sysconfig i2c_sysc = {
-----           .rev_offs       = 0x00,
-----           .sysc_offs      = 0x20,
-----           .syss_offs      = 0x10,
-----           .sysc_flags     = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
-----                              SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
-----                              SYSC_HAS_AUTOIDLE),
-----           .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
-----           .sysc_fields    = &omap_hwmod_sysc_type1,
+++++++   static struct omap_hwmod_class omap3xxx_timer_hwmod_class = {
+++++++         .name = "timer",
+++++++         .sysc = &omap3xxx_timer_sysc,
+++++++         .rev =  OMAP_TIMER_IP_VERSION_1,
     ++   };
     ++   
-----     static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {
-----           .name           = "wd_timer",
-----           .sysc           = &omap3xxx_wd_timer_sysc,
-----           .pre_shutdown   = &omap2_wd_timer_disable
+++++++   /* timer1 */
+++++++   static struct omap_hwmod omap3xxx_timer1_hwmod;
+++++++   static struct omap_hwmod_irq_info omap3xxx_timer1_mpu_irqs[] = {
+++++++         { .irq = 37, },
     ++   };
     ++   
-----     /* wd_timer2 */
-----     static struct omap_hwmod_ocp_if *omap3xxx_wd_timer2_slaves[] = {
-----           &omap3xxx_l4_wkup__wd_timer2,
+++++++   static struct omap_hwmod_addr_space omap3xxx_timer1_addrs[] = {
+++++++         {
+++++++                 .pa_start       = 0x48318000,
+++++++                 .pa_end         = 0x48318000 + SZ_1K - 1,
+++++++                 .flags          = ADDR_TYPE_RT
+++++++         },
     ++   };
     ++   
-----     static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {
-----           .name           = "wd_timer2",
-----           .class          = &omap3xxx_wd_timer_hwmod_class,
-----           .main_clk       = "wdt2_fck",
+++++++   /* l4_wkup -> timer1 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__timer1 = {
+++++++         .master         = &omap3xxx_l4_wkup_hwmod,
+++++++         .slave          = &omap3xxx_timer1_hwmod,
+++++++         .clk            = "gpt1_ick",
+++++++         .addr           = omap3xxx_timer1_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_timer1_addrs),
+++++++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++++   };
+++++++   
+++++++   /* timer1 slave port */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_timer1_slaves[] = {
+++++++         &omap3xxx_l4_wkup__timer1,
+++++++   };
+++++++   
+++++++   /* timer1 hwmod */
+++++++   static struct omap_hwmod omap3xxx_timer1_hwmod = {
+++++++         .name           = "timer1",
+++++++         .mpu_irqs       = omap3xxx_timer1_mpu_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_timer1_mpu_irqs),
+++++++         .main_clk       = "gpt1_fck",
     ++         .prcm           = {
     ++                 .omap2 = {
     ++                         .prcm_reg_id = 1,
-----                           .module_bit = OMAP3430_EN_WDT2_SHIFT,
+++++++                         .module_bit = OMAP3430_EN_GPT1_SHIFT,
     ++                         .module_offs = WKUP_MOD,
     ++                         .idlest_reg_id = 1,
-----                           .idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,
+++++++                         .idlest_idle_bit = OMAP3430_ST_GPT1_SHIFT,
     ++                 },
     ++         },
-----           .slaves         = omap3xxx_wd_timer2_slaves,
-----           .slaves_cnt     = ARRAY_SIZE(omap3xxx_wd_timer2_slaves),
-----           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
-----     };
-----     
-----     /* UART common */
-----     
-----     static struct omap_hwmod_class_sysconfig uart_sysc = {
-----           .rev_offs       = 0x50,
-----           .sysc_offs      = 0x54,
-----           .syss_offs      = 0x58,
-----           .sysc_flags     = (SYSC_HAS_SIDLEMODE |
-----                              SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
-----                              SYSC_HAS_AUTOIDLE),
-----           .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
-----           .sysc_fields    = &omap_hwmod_sysc_type1,
+++++++         .slaves         = omap3xxx_timer1_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_timer1_slaves),
+++++++         .class          = &omap3xxx_timer_1ms_hwmod_class,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
     ++   };
     ++   
-----     static struct omap_hwmod_class uart_class = {
-----           .name = "uart",
-----           .sysc = &uart_sysc,
+++++++   /* timer2 */
+++++++   static struct omap_hwmod omap3xxx_timer2_hwmod;
+++++++   static struct omap_hwmod_irq_info omap3xxx_timer2_mpu_irqs[] = {
+++++++         { .irq = 38, },
     ++   };
     ++   
-----     /* UART1 */
-----     
-----     static struct omap_hwmod_irq_info uart1_mpu_irqs[] = {
-----           { .irq = INT_24XX_UART1_IRQ, },
+++++++   static struct omap_hwmod_addr_space omap3xxx_timer2_addrs[] = {
+++++++         {
+++++++                 .pa_start       = 0x49032000,
+++++++                 .pa_end         = 0x49032000 + SZ_1K - 1,
+++++++                 .flags          = ADDR_TYPE_RT
+++++++         },
     ++   };
     ++   
-----     static struct omap_hwmod_dma_info uart1_sdma_reqs[] = {
-----           { .name = "tx", .dma_req = OMAP24XX_DMA_UART1_TX, },
-----           { .name = "rx", .dma_req = OMAP24XX_DMA_UART1_RX, },
+++++++   /* l4_per -> timer2 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer2 = {
+++++++         .master         = &omap3xxx_l4_per_hwmod,
+++++++         .slave          = &omap3xxx_timer2_hwmod,
+++++++         .clk            = "gpt2_ick",
+++++++         .addr           = omap3xxx_timer2_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_timer2_addrs),
+++++++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
     ++   };
     ++   
-----     static struct omap_hwmod_ocp_if *omap3xxx_uart1_slaves[] = {
-----           &omap3_l4_core__uart1,
+++++++   /* timer2 slave port */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_timer2_slaves[] = {
+++++++         &omap3xxx_l4_per__timer2,
     ++   };
     ++   
-----     static struct omap_hwmod omap3xxx_uart1_hwmod = {
-----           .name           = "uart1",
-----           .mpu_irqs       = uart1_mpu_irqs,
-----           .mpu_irqs_cnt   = ARRAY_SIZE(uart1_mpu_irqs),
-----           .sdma_reqs      = uart1_sdma_reqs,
-----           .sdma_reqs_cnt  = ARRAY_SIZE(uart1_sdma_reqs),
-----           .main_clk       = "uart1_fck",
+++++++   /* timer2 hwmod */
+++++++   static struct omap_hwmod omap3xxx_timer2_hwmod = {
+++++++         .name           = "timer2",
+++++++         .mpu_irqs       = omap3xxx_timer2_mpu_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_timer2_mpu_irqs),
+++++++         .main_clk       = "gpt2_fck",
     ++         .prcm           = {
     ++                 .omap2 = {
-----                           .module_offs = CORE_MOD,
     ++                         .prcm_reg_id = 1,
-----                           .module_bit = OMAP3430_EN_UART1_SHIFT,
+++++++                         .module_bit = OMAP3430_EN_GPT2_SHIFT,
+++++++                         .module_offs = OMAP3430_PER_MOD,
     ++                         .idlest_reg_id = 1,
-----                           .idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,
+++++++                         .idlest_idle_bit = OMAP3430_ST_GPT2_SHIFT,
     ++                 },
     ++         },
-----           .slaves         = omap3xxx_uart1_slaves,
-----           .slaves_cnt     = ARRAY_SIZE(omap3xxx_uart1_slaves),
-----           .class          = &uart_class,
-----           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++++         .slaves         = omap3xxx_timer2_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_timer2_slaves),
+++++++         .class          = &omap3xxx_timer_1ms_hwmod_class,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
     ++   };
     ++   
-----     /* UART2 */
+++++++   /* timer3 */
+++++++   static struct omap_hwmod omap3xxx_timer3_hwmod;
+++++++   static struct omap_hwmod_irq_info omap3xxx_timer3_mpu_irqs[] = {
+++++++         { .irq = 39, },
+++++++   };
     ++   
-----     static struct omap_hwmod_irq_info uart2_mpu_irqs[] = {
-----           { .irq = INT_24XX_UART2_IRQ, },
+++++++   static struct omap_hwmod_addr_space omap3xxx_timer3_addrs[] = {
+++++++         {
+++++++                 .pa_start       = 0x49034000,
+++++++                 .pa_end         = 0x49034000 + SZ_1K - 1,
+++++++                 .flags          = ADDR_TYPE_RT
+++++++         },
     ++   };
     ++   
-----     static struct omap_hwmod_dma_info uart2_sdma_reqs[] = {
-----           { .name = "tx", .dma_req = OMAP24XX_DMA_UART2_TX, },
-----           { .name = "rx", .dma_req = OMAP24XX_DMA_UART2_RX, },
+++++++   /* l4_per -> timer3 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer3 = {
+++++++         .master         = &omap3xxx_l4_per_hwmod,
+++++++         .slave          = &omap3xxx_timer3_hwmod,
+++++++         .clk            = "gpt3_ick",
+++++++         .addr           = omap3xxx_timer3_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_timer3_addrs),
+++++++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
     ++   };
     ++   
-----     static struct omap_hwmod_ocp_if *omap3xxx_uart2_slaves[] = {
-----           &omap3_l4_core__uart2,
+++++++   /* timer3 slave port */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_timer3_slaves[] = {
+++++++         &omap3xxx_l4_per__timer3,
     ++   };
     ++   
-----     static struct omap_hwmod omap3xxx_uart2_hwmod = {
-----           .name           = "uart2",
-----           .mpu_irqs       = uart2_mpu_irqs,
-----           .mpu_irqs_cnt   = ARRAY_SIZE(uart2_mpu_irqs),
-----           .sdma_reqs      = uart2_sdma_reqs,
-----           .sdma_reqs_cnt  = ARRAY_SIZE(uart2_sdma_reqs),
-----           .main_clk       = "uart2_fck",
+++++++   /* timer3 hwmod */
+++++++   static struct omap_hwmod omap3xxx_timer3_hwmod = {
+++++++         .name           = "timer3",
+++++++         .mpu_irqs       = omap3xxx_timer3_mpu_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_timer3_mpu_irqs),
+++++++         .main_clk       = "gpt3_fck",
     ++         .prcm           = {
     ++                 .omap2 = {
-----                           .module_offs = CORE_MOD,
     ++                         .prcm_reg_id = 1,
-----                           .module_bit = OMAP3430_EN_UART2_SHIFT,
+++++++                         .module_bit = OMAP3430_EN_GPT3_SHIFT,
+++++++                         .module_offs = OMAP3430_PER_MOD,
     ++                         .idlest_reg_id = 1,
-----                           .idlest_idle_bit = OMAP3430_EN_UART2_SHIFT,
+++++++                         .idlest_idle_bit = OMAP3430_ST_GPT3_SHIFT,
     ++                 },
     ++         },
-----           .slaves         = omap3xxx_uart2_slaves,
-----           .slaves_cnt     = ARRAY_SIZE(omap3xxx_uart2_slaves),
-----           .class          = &uart_class,
-----           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++++         .slaves         = omap3xxx_timer3_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_timer3_slaves),
+++++++         .class          = &omap3xxx_timer_hwmod_class,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
     ++   };
     ++   
-----     /* UART3 */
+++++++   /* timer4 */
+++++++   static struct omap_hwmod omap3xxx_timer4_hwmod;
+++++++   static struct omap_hwmod_irq_info omap3xxx_timer4_mpu_irqs[] = {
+++++++         { .irq = 40, },
+++++++   };
     ++   
-----     static struct omap_hwmod_irq_info uart3_mpu_irqs[] = {
-----           { .irq = INT_24XX_UART3_IRQ, },
+++++++   static struct omap_hwmod_addr_space omap3xxx_timer4_addrs[] = {
+++++++         {
+++++++                 .pa_start       = 0x49036000,
+++++++                 .pa_end         = 0x49036000 + SZ_1K - 1,
+++++++                 .flags          = ADDR_TYPE_RT
+++++++         },
     ++   };
     ++   
-----     static struct omap_hwmod_dma_info uart3_sdma_reqs[] = {
-----           { .name = "tx", .dma_req = OMAP24XX_DMA_UART3_TX, },
-----           { .name = "rx", .dma_req = OMAP24XX_DMA_UART3_RX, },
+++++++   /* l4_per -> timer4 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer4 = {
+++++++         .master         = &omap3xxx_l4_per_hwmod,
+++++++         .slave          = &omap3xxx_timer4_hwmod,
+++++++         .clk            = "gpt4_ick",
+++++++         .addr           = omap3xxx_timer4_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_timer4_addrs),
+++++++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
     ++   };
     ++   
-----     static struct omap_hwmod_ocp_if *omap3xxx_uart3_slaves[] = {
-----           &omap3_l4_per__uart3,
+++++++   /* timer4 slave port */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_timer4_slaves[] = {
+++++++         &omap3xxx_l4_per__timer4,
     ++   };
     ++   
-----     static struct omap_hwmod omap3xxx_uart3_hwmod = {
-----           .name           = "uart3",
-----           .mpu_irqs       = uart3_mpu_irqs,
-----           .mpu_irqs_cnt   = ARRAY_SIZE(uart3_mpu_irqs),
-----           .sdma_reqs      = uart3_sdma_reqs,
-----           .sdma_reqs_cnt  = ARRAY_SIZE(uart3_sdma_reqs),
-----           .main_clk       = "uart3_fck",
+++++++   /* timer4 hwmod */
+++++++   static struct omap_hwmod omap3xxx_timer4_hwmod = {
+++++++         .name           = "timer4",
+++++++         .mpu_irqs       = omap3xxx_timer4_mpu_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_timer4_mpu_irqs),
+++++++         .main_clk       = "gpt4_fck",
     ++         .prcm           = {
     ++                 .omap2 = {
-----                           .module_offs = OMAP3430_PER_MOD,
     ++                         .prcm_reg_id = 1,
-----                           .module_bit = OMAP3430_EN_UART3_SHIFT,
+++++++                         .module_bit = OMAP3430_EN_GPT4_SHIFT,
+++++++                         .module_offs = OMAP3430_PER_MOD,
     ++                         .idlest_reg_id = 1,
-----                           .idlest_idle_bit = OMAP3430_EN_UART3_SHIFT,
+++++++                         .idlest_idle_bit = OMAP3430_ST_GPT4_SHIFT,
     ++                 },
     ++         },
-----           .slaves         = omap3xxx_uart3_slaves,
-----           .slaves_cnt     = ARRAY_SIZE(omap3xxx_uart3_slaves),
-----           .class          = &uart_class,
-----           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++++         .slaves         = omap3xxx_timer4_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_timer4_slaves),
+++++++         .class          = &omap3xxx_timer_hwmod_class,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
     ++   };
     ++   
-----     /* UART4 */
+++++++   /* timer5 */
+++++++   static struct omap_hwmod omap3xxx_timer5_hwmod;
+++++++   static struct omap_hwmod_irq_info omap3xxx_timer5_mpu_irqs[] = {
+++++++         { .irq = 41, },
+++++++   };
     ++   
-----     static struct omap_hwmod_irq_info uart4_mpu_irqs[] = {
-----           { .irq = INT_36XX_UART4_IRQ, },
+++++++   static struct omap_hwmod_addr_space omap3xxx_timer5_addrs[] = {
+++++++         {
+++++++                 .pa_start       = 0x49038000,
+++++++                 .pa_end         = 0x49038000 + SZ_1K - 1,
+++++++                 .flags          = ADDR_TYPE_RT
+++++++         },
     ++   };
     ++   
-----     static struct omap_hwmod_dma_info uart4_sdma_reqs[] = {
-----           { .name = "rx", .dma_req = OMAP36XX_DMA_UART4_RX, },
-----           { .name = "tx", .dma_req = OMAP36XX_DMA_UART4_TX, },
+++++++   /* l4_per -> timer5 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer5 = {
+++++++         .master         = &omap3xxx_l4_per_hwmod,
+++++++         .slave          = &omap3xxx_timer5_hwmod,
+++++++         .clk            = "gpt5_ick",
+++++++         .addr           = omap3xxx_timer5_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_timer5_addrs),
+++++++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
     ++   };
     ++   
-----     static struct omap_hwmod_ocp_if *omap3xxx_uart4_slaves[] = {
-----           &omap3_l4_per__uart4,
+++++++   /* timer5 slave port */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_timer5_slaves[] = {
+++++++         &omap3xxx_l4_per__timer5,
     ++   };
     ++   
-----     static struct omap_hwmod omap3xxx_uart4_hwmod = {
-----           .name           = "uart4",
-----           .mpu_irqs       = uart4_mpu_irqs,
-----           .mpu_irqs_cnt   = ARRAY_SIZE(uart4_mpu_irqs),
-----           .sdma_reqs      = uart4_sdma_reqs,
-----           .sdma_reqs_cnt  = ARRAY_SIZE(uart4_sdma_reqs),
-----           .main_clk       = "uart4_fck",
+++++++   /* timer5 hwmod */
+++++++   static struct omap_hwmod omap3xxx_timer5_hwmod = {
+++++++         .name           = "timer5",
+++++++         .mpu_irqs       = omap3xxx_timer5_mpu_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_timer5_mpu_irqs),
+++++++         .main_clk       = "gpt5_fck",
     ++         .prcm           = {
     ++                 .omap2 = {
-----                           .module_offs = OMAP3430_PER_MOD,
     ++                         .prcm_reg_id = 1,
-----                           .module_bit = OMAP3630_EN_UART4_SHIFT,
+++++++                         .module_bit = OMAP3430_EN_GPT5_SHIFT,
+++++++                         .module_offs = OMAP3430_PER_MOD,
     ++                         .idlest_reg_id = 1,
-----                           .idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,
+++++++                         .idlest_idle_bit = OMAP3430_ST_GPT5_SHIFT,
     ++                 },
     ++         },
-----           .slaves         = omap3xxx_uart4_slaves,
-----           .slaves_cnt     = ARRAY_SIZE(omap3xxx_uart4_slaves),
-----           .class          = &uart_class,
-----           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
-----     };
-----     
-----     static struct omap_hwmod_class i2c_class = {
-----           .name = "i2c",
-----           .sysc = &i2c_sysc,
+++++++         .slaves         = omap3xxx_timer5_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_timer5_slaves),
+++++++         .class          = &omap3xxx_timer_hwmod_class,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
     ++   };
     ++   
-----     /* I2C1 */
-----     
-----     static struct omap_i2c_dev_attr i2c1_dev_attr = {
-----           .fifo_depth     = 8, /* bytes */
+++++++   /* timer6 */
+++++++   static struct omap_hwmod omap3xxx_timer6_hwmod;
+++++++   static struct omap_hwmod_irq_info omap3xxx_timer6_mpu_irqs[] = {
+++++++         { .irq = 42, },
     ++   };
     ++   
-----     static struct omap_hwmod_irq_info i2c1_mpu_irqs[] = {
-----           { .irq = INT_24XX_I2C1_IRQ, },
+++++++   static struct omap_hwmod_addr_space omap3xxx_timer6_addrs[] = {
+++++++         {
+++++++                 .pa_start       = 0x4903A000,
+++++++                 .pa_end         = 0x4903A000 + SZ_1K - 1,
+++++++                 .flags          = ADDR_TYPE_RT
+++++++         },
     ++   };
     ++   
-----     static struct omap_hwmod_dma_info i2c1_sdma_reqs[] = {
-----           { .name = "tx", .dma_req = OMAP24XX_DMA_I2C1_TX },
-----           { .name = "rx", .dma_req = OMAP24XX_DMA_I2C1_RX },
+++++++   /* l4_per -> timer6 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer6 = {
+++++++         .master         = &omap3xxx_l4_per_hwmod,
+++++++         .slave          = &omap3xxx_timer6_hwmod,
+++++++         .clk            = "gpt6_ick",
+++++++         .addr           = omap3xxx_timer6_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_timer6_addrs),
+++++++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
     ++   };
     ++   
-----     static struct omap_hwmod_ocp_if *omap3xxx_i2c1_slaves[] = {
-----           &omap3_l4_core__i2c1,
+++++++   /* timer6 slave port */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_timer6_slaves[] = {
+++++++         &omap3xxx_l4_per__timer6,
     ++   };
     ++   
-----     static struct omap_hwmod omap3xxx_i2c1_hwmod = {
-----           .name           = "i2c1",
-----           .mpu_irqs       = i2c1_mpu_irqs,
-----           .mpu_irqs_cnt   = ARRAY_SIZE(i2c1_mpu_irqs),
-----           .sdma_reqs      = i2c1_sdma_reqs,
-----           .sdma_reqs_cnt  = ARRAY_SIZE(i2c1_sdma_reqs),
-----           .main_clk       = "i2c1_fck",
+++++++   /* timer6 hwmod */
+++++++   static struct omap_hwmod omap3xxx_timer6_hwmod = {
+++++++         .name           = "timer6",
+++++++         .mpu_irqs       = omap3xxx_timer6_mpu_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_timer6_mpu_irqs),
+++++++         .main_clk       = "gpt6_fck",
     ++         .prcm           = {
     ++                 .omap2 = {
-----                           .module_offs = CORE_MOD,
     ++                         .prcm_reg_id = 1,
-----                           .module_bit = OMAP3430_EN_I2C1_SHIFT,
+++++++                         .module_bit = OMAP3430_EN_GPT6_SHIFT,
+++++++                         .module_offs = OMAP3430_PER_MOD,
     ++                         .idlest_reg_id = 1,
-----                           .idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,
+++++++                         .idlest_idle_bit = OMAP3430_ST_GPT6_SHIFT,
     ++                 },
     ++         },
-----           .slaves         = omap3xxx_i2c1_slaves,
-----           .slaves_cnt     = ARRAY_SIZE(omap3xxx_i2c1_slaves),
-----           .class          = &i2c_class,
-----           .dev_attr       = &i2c1_dev_attr,
-----           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++++         .slaves         = omap3xxx_timer6_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_timer6_slaves),
+++++++         .class          = &omap3xxx_timer_hwmod_class,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
     ++   };
     ++   
-----     /* I2C2 */
-----     
-----     static struct omap_i2c_dev_attr i2c2_dev_attr = {
-----           .fifo_depth     = 8, /* bytes */
+++++++   /* timer7 */
+++++++   static struct omap_hwmod omap3xxx_timer7_hwmod;
+++++++   static struct omap_hwmod_irq_info omap3xxx_timer7_mpu_irqs[] = {
+++++++         { .irq = 43, },
     ++   };
     ++   
-----     static struct omap_hwmod_irq_info i2c2_mpu_irqs[] = {
-----           { .irq = INT_24XX_I2C2_IRQ, },
+++++++   static struct omap_hwmod_addr_space omap3xxx_timer7_addrs[] = {
+++++++         {
+++++++                 .pa_start       = 0x4903C000,
+++++++                 .pa_end         = 0x4903C000 + SZ_1K - 1,
+++++++                 .flags          = ADDR_TYPE_RT
+++++++         },
     ++   };
     ++   
-----     static struct omap_hwmod_dma_info i2c2_sdma_reqs[] = {
-----           { .name = "tx", .dma_req = OMAP24XX_DMA_I2C2_TX },
-----           { .name = "rx", .dma_req = OMAP24XX_DMA_I2C2_RX },
+++++++   /* l4_per -> timer7 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer7 = {
+++++++         .master         = &omap3xxx_l4_per_hwmod,
+++++++         .slave          = &omap3xxx_timer7_hwmod,
+++++++         .clk            = "gpt7_ick",
+++++++         .addr           = omap3xxx_timer7_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_timer7_addrs),
+++++++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
     ++   };
     ++   
-----     static struct omap_hwmod_ocp_if *omap3xxx_i2c2_slaves[] = {
-----           &omap3_l4_core__i2c2,
+++++++   /* timer7 slave port */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_timer7_slaves[] = {
+++++++         &omap3xxx_l4_per__timer7,
     ++   };
     ++   
-----     static struct omap_hwmod omap3xxx_i2c2_hwmod = {
-----           .name           = "i2c2",
-----           .mpu_irqs       = i2c2_mpu_irqs,
-----           .mpu_irqs_cnt   = ARRAY_SIZE(i2c2_mpu_irqs),
-----           .sdma_reqs      = i2c2_sdma_reqs,
-----           .sdma_reqs_cnt  = ARRAY_SIZE(i2c2_sdma_reqs),
-----           .main_clk       = "i2c2_fck",
+++++++   /* timer7 hwmod */
+++++++   static struct omap_hwmod omap3xxx_timer7_hwmod = {
+++++++         .name           = "timer7",
+++++++         .mpu_irqs       = omap3xxx_timer7_mpu_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_timer7_mpu_irqs),
+++++++         .main_clk       = "gpt7_fck",
     ++         .prcm           = {
     ++                 .omap2 = {
-----                           .module_offs = CORE_MOD,
     ++                         .prcm_reg_id = 1,
-----                           .module_bit = OMAP3430_EN_I2C2_SHIFT,
+++++++                         .module_bit = OMAP3430_EN_GPT7_SHIFT,
+++++++                         .module_offs = OMAP3430_PER_MOD,
     ++                         .idlest_reg_id = 1,
-----                           .idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,
+++++++                         .idlest_idle_bit = OMAP3430_ST_GPT7_SHIFT,
     ++                 },
     ++         },
-----           .slaves         = omap3xxx_i2c2_slaves,
-----           .slaves_cnt     = ARRAY_SIZE(omap3xxx_i2c2_slaves),
-----           .class          = &i2c_class,
-----           .dev_attr       = &i2c2_dev_attr,
-----           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++++         .slaves         = omap3xxx_timer7_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_timer7_slaves),
+++++++         .class          = &omap3xxx_timer_hwmod_class,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
     ++   };
     ++   
-----     /* I2C3 */
-----     
-----     static struct omap_i2c_dev_attr i2c3_dev_attr = {
-----           .fifo_depth     = 64, /* bytes */
+++++++   /* timer8 */
+++++++   static struct omap_hwmod omap3xxx_timer8_hwmod;
+++++++   static struct omap_hwmod_irq_info omap3xxx_timer8_mpu_irqs[] = {
+++++++         { .irq = 44, },
     ++   };
     ++   
-----     static struct omap_hwmod_irq_info i2c3_mpu_irqs[] = {
-----           { .irq = INT_34XX_I2C3_IRQ, },
+++++++   static struct omap_hwmod_addr_space omap3xxx_timer8_addrs[] = {
+++++++         {
+++++++                 .pa_start       = 0x4903E000,
+++++++                 .pa_end         = 0x4903E000 + SZ_1K - 1,
+++++++                 .flags          = ADDR_TYPE_RT
+++++++         },
     ++   };
     ++   
-----     static struct omap_hwmod_dma_info i2c3_sdma_reqs[] = {
-----           { .name = "tx", .dma_req = OMAP34XX_DMA_I2C3_TX },
-----           { .name = "rx", .dma_req = OMAP34XX_DMA_I2C3_RX },
+++++++   /* l4_per -> timer8 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer8 = {
+++++++         .master         = &omap3xxx_l4_per_hwmod,
+++++++         .slave          = &omap3xxx_timer8_hwmod,
+++++++         .clk            = "gpt8_ick",
+++++++         .addr           = omap3xxx_timer8_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_timer8_addrs),
+++++++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
     ++   };
     ++   
-----     static struct omap_hwmod_ocp_if *omap3xxx_i2c3_slaves[] = {
-----           &omap3_l4_core__i2c3,
+++++++   /* timer8 slave port */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_timer8_slaves[] = {
+++++++         &omap3xxx_l4_per__timer8,
     ++   };
     ++   
-----     static struct omap_hwmod omap3xxx_i2c3_hwmod = {
-----           .name           = "i2c3",
-----           .mpu_irqs       = i2c3_mpu_irqs,
-----           .mpu_irqs_cnt   = ARRAY_SIZE(i2c3_mpu_irqs),
-----           .sdma_reqs      = i2c3_sdma_reqs,
-----           .sdma_reqs_cnt  = ARRAY_SIZE(i2c3_sdma_reqs),
-----           .main_clk       = "i2c3_fck",
+++++++   /* timer8 hwmod */
+++++++   static struct omap_hwmod omap3xxx_timer8_hwmod = {
+++++++         .name           = "timer8",
+++++++         .mpu_irqs       = omap3xxx_timer8_mpu_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_timer8_mpu_irqs),
+++++++         .main_clk       = "gpt8_fck",
     ++         .prcm           = {
     ++                 .omap2 = {
-----                           .module_offs = CORE_MOD,
     ++                         .prcm_reg_id = 1,
-----                           .module_bit = OMAP3430_EN_I2C3_SHIFT,
+++++++                         .module_bit = OMAP3430_EN_GPT8_SHIFT,
+++++++                         .module_offs = OMAP3430_PER_MOD,
     ++                         .idlest_reg_id = 1,
-----                           .idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,
+++++++                         .idlest_idle_bit = OMAP3430_ST_GPT8_SHIFT,
     ++                 },
     ++         },
-----           .slaves         = omap3xxx_i2c3_slaves,
-----           .slaves_cnt     = ARRAY_SIZE(omap3xxx_i2c3_slaves),
-----           .class          = &i2c_class,
-----           .dev_attr       = &i2c3_dev_attr,
-----           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++++         .slaves         = omap3xxx_timer8_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_timer8_slaves),
+++++++         .class          = &omap3xxx_timer_hwmod_class,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
     ++   };
     ++   
-----     /* l4_wkup -> gpio1 */
-----     static struct omap_hwmod_addr_space omap3xxx_gpio1_addrs[] = {
+++++++   /* timer9 */
+++++++   static struct omap_hwmod omap3xxx_timer9_hwmod;
+++++++   static struct omap_hwmod_irq_info omap3xxx_timer9_mpu_irqs[] = {
+++++++         { .irq = 45, },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_addr_space omap3xxx_timer9_addrs[] = {
     ++         {
-----                   .pa_start       = 0x48310000,
-----                   .pa_end         = 0x483101ff,
+++++++                 .pa_start       = 0x49040000,
+++++++                 .pa_end         = 0x49040000 + SZ_1K - 1,
     ++                 .flags          = ADDR_TYPE_RT
     ++         },
     ++   };
     ++   
-----     static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__gpio1 = {
-----           .master         = &omap3xxx_l4_wkup_hwmod,
-----           .slave          = &omap3xxx_gpio1_hwmod,
-----           .addr           = omap3xxx_gpio1_addrs,
-----           .addr_cnt       = ARRAY_SIZE(omap3xxx_gpio1_addrs),
+++++++   /* l4_per -> timer9 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer9 = {
+++++++         .master         = &omap3xxx_l4_per_hwmod,
+++++++         .slave          = &omap3xxx_timer9_hwmod,
+++++++         .clk            = "gpt9_ick",
+++++++         .addr           = omap3xxx_timer9_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_timer9_addrs),
     ++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
     ++   };
     ++   
-----     /* l4_per -> gpio2 */
-----     static struct omap_hwmod_addr_space omap3xxx_gpio2_addrs[] = {
-----           {
-----                   .pa_start       = 0x49050000,
-----                   .pa_end         = 0x490501ff,
-----                   .flags          = ADDR_TYPE_RT
+++++++   /* timer9 slave port */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_timer9_slaves[] = {
+++++++         &omap3xxx_l4_per__timer9,
+++++++   };
+++++++   
+++++++   /* timer9 hwmod */
+++++++   static struct omap_hwmod omap3xxx_timer9_hwmod = {
+++++++         .name           = "timer9",
+++++++         .mpu_irqs       = omap3xxx_timer9_mpu_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_timer9_mpu_irqs),
+++++++         .main_clk       = "gpt9_fck",
+++++++         .prcm           = {
+++++++                 .omap2 = {
+++++++                         .prcm_reg_id = 1,
+++++++                         .module_bit = OMAP3430_EN_GPT9_SHIFT,
+++++++                         .module_offs = OMAP3430_PER_MOD,
+++++++                         .idlest_reg_id = 1,
+++++++                         .idlest_idle_bit = OMAP3430_ST_GPT9_SHIFT,
+++++++                 },
     ++         },
+++++++         .slaves         = omap3xxx_timer9_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_timer9_slaves),
+++++++         .class          = &omap3xxx_timer_hwmod_class,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
     ++   };
     ++   
-----     static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio2 = {
-----           .master         = &omap3xxx_l4_per_hwmod,
-----           .slave          = &omap3xxx_gpio2_hwmod,
-----           .addr           = omap3xxx_gpio2_addrs,
-----           .addr_cnt       = ARRAY_SIZE(omap3xxx_gpio2_addrs),
-----           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++++   /* timer10 */
+++++++   static struct omap_hwmod omap3xxx_timer10_hwmod;
+++++++   static struct omap_hwmod_irq_info omap3xxx_timer10_mpu_irqs[] = {
+++++++         { .irq = 46, },
     ++   };
     ++   
-----     /* l4_per -> gpio3 */
-----     static struct omap_hwmod_addr_space omap3xxx_gpio3_addrs[] = {
+++++++   static struct omap_hwmod_addr_space omap3xxx_timer10_addrs[] = {
     ++         {
-----                   .pa_start       = 0x49052000,
-----                   .pa_end         = 0x490521ff,
+++++++                 .pa_start       = 0x48086000,
+++++++                 .pa_end         = 0x48086000 + SZ_1K - 1,
     ++                 .flags          = ADDR_TYPE_RT
     ++         },
     ++   };
     ++   
-----     static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio3 = {
-----           .master         = &omap3xxx_l4_per_hwmod,
-----           .slave          = &omap3xxx_gpio3_hwmod,
-----           .addr           = omap3xxx_gpio3_addrs,
-----           .addr_cnt       = ARRAY_SIZE(omap3xxx_gpio3_addrs),
+++++++   /* l4_core -> timer10 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer10 = {
+++++++         .master         = &omap3xxx_l4_core_hwmod,
+++++++         .slave          = &omap3xxx_timer10_hwmod,
+++++++         .clk            = "gpt10_ick",
+++++++         .addr           = omap3xxx_timer10_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_timer10_addrs),
     ++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
     ++   };
     ++   
-----     /* l4_per -> gpio4 */
-----     static struct omap_hwmod_addr_space omap3xxx_gpio4_addrs[] = {
-----           {
-----                   .pa_start       = 0x49054000,
-----                   .pa_end         = 0x490541ff,
-----                   .flags          = ADDR_TYPE_RT
+++++++   /* timer10 slave port */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_timer10_slaves[] = {
+++++++         &omap3xxx_l4_core__timer10,
+++++++   };
+++++++   
+++++++   /* timer10 hwmod */
+++++++   static struct omap_hwmod omap3xxx_timer10_hwmod = {
+++++++         .name           = "timer10",
+++++++         .mpu_irqs       = omap3xxx_timer10_mpu_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_timer10_mpu_irqs),
+++++++         .main_clk       = "gpt10_fck",
+++++++         .prcm           = {
+++++++                 .omap2 = {
+++++++                         .prcm_reg_id = 1,
+++++++                         .module_bit = OMAP3430_EN_GPT10_SHIFT,
+++++++                         .module_offs = CORE_MOD,
+++++++                         .idlest_reg_id = 1,
+++++++                         .idlest_idle_bit = OMAP3430_ST_GPT10_SHIFT,
+++++++                 },
     ++         },
+++++++         .slaves         = omap3xxx_timer10_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_timer10_slaves),
+++++++         .class          = &omap3xxx_timer_1ms_hwmod_class,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
     ++   };
     ++   
-----     static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio4 = {
-----           .master         = &omap3xxx_l4_per_hwmod,
-----           .slave          = &omap3xxx_gpio4_hwmod,
-----           .addr           = omap3xxx_gpio4_addrs,
-----           .addr_cnt       = ARRAY_SIZE(omap3xxx_gpio4_addrs),
-----           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++++   /* timer11 */
+++++++   static struct omap_hwmod omap3xxx_timer11_hwmod;
+++++++   static struct omap_hwmod_irq_info omap3xxx_timer11_mpu_irqs[] = {
+++++++         { .irq = 47, },
     ++   };
     ++   
-----     /* l4_per -> gpio5 */
-----     static struct omap_hwmod_addr_space omap3xxx_gpio5_addrs[] = {
+++++++   static struct omap_hwmod_addr_space omap3xxx_timer11_addrs[] = {
     ++         {
-----                   .pa_start       = 0x49056000,
-----                   .pa_end         = 0x490561ff,
+++++++                 .pa_start       = 0x48088000,
+++++++                 .pa_end         = 0x48088000 + SZ_1K - 1,
     ++                 .flags          = ADDR_TYPE_RT
     ++         },
     ++   };
     ++   
-----     static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio5 = {
-----           .master         = &omap3xxx_l4_per_hwmod,
-----           .slave          = &omap3xxx_gpio5_hwmod,
-----           .addr           = omap3xxx_gpio5_addrs,
-----           .addr_cnt       = ARRAY_SIZE(omap3xxx_gpio5_addrs),
+++++++   /* l4_core -> timer11 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer11 = {
+++++++         .master         = &omap3xxx_l4_core_hwmod,
+++++++         .slave          = &omap3xxx_timer11_hwmod,
+++++++         .clk            = "gpt11_ick",
+++++++         .addr           = omap3xxx_timer11_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_timer11_addrs),
     ++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
     ++   };
     ++   
-----     /* l4_per -> gpio6 */
-----     static struct omap_hwmod_addr_space omap3xxx_gpio6_addrs[] = {
+++++++   /* timer11 slave port */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_timer11_slaves[] = {
+++++++         &omap3xxx_l4_core__timer11,
+++++++   };
+++++++   
+++++++   /* timer11 hwmod */
+++++++   static struct omap_hwmod omap3xxx_timer11_hwmod = {
+++++++         .name           = "timer11",
+++++++         .mpu_irqs       = omap3xxx_timer11_mpu_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_timer11_mpu_irqs),
+++++++         .main_clk       = "gpt11_fck",
+++++++         .prcm           = {
+++++++                 .omap2 = {
+++++++                         .prcm_reg_id = 1,
+++++++                         .module_bit = OMAP3430_EN_GPT11_SHIFT,
+++++++                         .module_offs = CORE_MOD,
+++++++                         .idlest_reg_id = 1,
+++++++                         .idlest_idle_bit = OMAP3430_ST_GPT11_SHIFT,
+++++++                 },
+++++++         },
+++++++         .slaves         = omap3xxx_timer11_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_timer11_slaves),
+++++++         .class          = &omap3xxx_timer_hwmod_class,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
+++++++   };
+++++++   
+++++++   /* timer12*/
+++++++   static struct omap_hwmod omap3xxx_timer12_hwmod;
+++++++   static struct omap_hwmod_irq_info omap3xxx_timer12_mpu_irqs[] = {
+++++++         { .irq = 95, },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_addr_space omap3xxx_timer12_addrs[] = {
     ++         {
-----                   .pa_start       = 0x49058000,
-----                   .pa_end         = 0x490581ff,
+++++++                 .pa_start       = 0x48304000,
+++++++                 .pa_end         = 0x48304000 + SZ_1K - 1,
     ++                 .flags          = ADDR_TYPE_RT
     ++         },
     ++   };
     ++   
-----     static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio6 = {
-----           .master         = &omap3xxx_l4_per_hwmod,
-----           .slave          = &omap3xxx_gpio6_hwmod,
-----           .addr           = omap3xxx_gpio6_addrs,
-----           .addr_cnt       = ARRAY_SIZE(omap3xxx_gpio6_addrs),
+++++++   /* l4_core -> timer12 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer12 = {
+++++++         .master         = &omap3xxx_l4_core_hwmod,
+++++++         .slave          = &omap3xxx_timer12_hwmod,
+++++++         .clk            = "gpt12_ick",
+++++++         .addr           = omap3xxx_timer12_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_timer12_addrs),
     ++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
     ++   };
     ++   
-----     /*
-----      * 'gpio' class
-----      * general purpose io module
-----      */
+++++++   /* timer12 slave port */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_timer12_slaves[] = {
+++++++         &omap3xxx_l4_core__timer12,
+++++++   };
     ++   
-----     static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {
-----           .rev_offs       = 0x0000,
-----           .sysc_offs      = 0x0010,
-----           .syss_offs      = 0x0014,
-----           .sysc_flags     = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
-----                              SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
-----           .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
-----           .sysc_fields    = &omap_hwmod_sysc_type1,
+++++++   /* timer12 hwmod */
+++++++   static struct omap_hwmod omap3xxx_timer12_hwmod = {
+++++++         .name           = "timer12",
+++++++         .mpu_irqs       = omap3xxx_timer12_mpu_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_timer12_mpu_irqs),
+++++++         .main_clk       = "gpt12_fck",
+++++++         .prcm           = {
+++++++                 .omap2 = {
+++++++                         .prcm_reg_id = 1,
+++++++                         .module_bit = OMAP3430_EN_GPT12_SHIFT,
+++++++                         .module_offs = WKUP_MOD,
+++++++                         .idlest_reg_id = 1,
+++++++                         .idlest_idle_bit = OMAP3430_ST_GPT12_SHIFT,
+++++++                 },
+++++++         },
+++++++         .slaves         = omap3xxx_timer12_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_timer12_slaves),
+++++++         .class          = &omap3xxx_timer_hwmod_class,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
     ++   };
     ++   
-----     static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {
-----           .name = "gpio",
-----           .sysc = &omap3xxx_gpio_sysc,
-----           .rev = 1,
+++++     /* l4_wkup -> wd_timer2 */
+++++     static struct omap_hwmod_addr_space omap3xxx_wd_timer2_addrs[] = {
+++++           {
+++++                   .pa_start       = 0x48314000,
+++++                   .pa_end         = 0x4831407f,
+++++                   .flags          = ADDR_TYPE_RT
+++++           },
          };
          
-----     /* gpio_dev_attr*/
-----     static struct omap_gpio_dev_attr gpio_dev_attr = {
-----           .bank_width = 32,
-----           .dbck_flag = true,
+++++     static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__wd_timer2 = {
+++++           .master         = &omap3xxx_l4_wkup_hwmod,
+++++           .slave          = &omap3xxx_wd_timer2_hwmod,
+++++           .clk            = "wdt2_ick",
+++++           .addr           = omap3xxx_wd_timer2_addrs,
+++++           .addr_cnt       = ARRAY_SIZE(omap3xxx_wd_timer2_addrs),
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
          };
          
-----     /* gpio1 */
-----     static struct omap_hwmod_irq_info omap3xxx_gpio1_irqs[] = {
-----           { .irq = 29 }, /* INT_34XX_GPIO_BANK1 */
+++++     /*
+++++      * 'wd_timer' class
+++++      * 32-bit watchdog upward counter that generates a pulse on the reset pin on
+++++      * overflow condition
+++++      */
+++++     
+++++     static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {
+++++           .rev_offs       = 0x0000,
+++++           .sysc_offs      = 0x0010,
+++++           .syss_offs      = 0x0014,
+++++           .sysc_flags     = (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |
+++++                              SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
+++++                              SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY),
+++++           .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
+++++           .sysc_fields    = &omap_hwmod_sysc_type1,
          };
          
-----     static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
-----           { .role = "dbclk", .clk = "gpio1_dbck", },
+++++     /* I2C common */
+++++     static struct omap_hwmod_class_sysconfig i2c_sysc = {
+++++           .rev_offs       = 0x00,
+++++           .sysc_offs      = 0x20,
+++++           .syss_offs      = 0x10,
+++++           .sysc_flags     = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
+++++                              SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
+++++                              SYSC_HAS_AUTOIDLE),
+++++           .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
+++++           .sysc_fields    = &omap_hwmod_sysc_type1,
          };
          
-----     static struct omap_hwmod_ocp_if *omap3xxx_gpio1_slaves[] = {
-----           &omap3xxx_l4_wkup__gpio1,
+++++     static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {
+++++           .name           = "wd_timer",
+++++           .sysc           = &omap3xxx_wd_timer_sysc,
+++++           .pre_shutdown   = &omap2_wd_timer_disable
          };
          
-----     static struct omap_hwmod omap3xxx_gpio1_hwmod = {
-----           .name           = "gpio1",
-----           .mpu_irqs       = omap3xxx_gpio1_irqs,
-----           .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_gpio1_irqs),
-----           .main_clk       = "gpio1_ick",
-----           .opt_clks       = gpio1_opt_clks,
-----           .opt_clks_cnt   = ARRAY_SIZE(gpio1_opt_clks),
+++++     /* wd_timer2 */
+++++     static struct omap_hwmod_ocp_if *omap3xxx_wd_timer2_slaves[] = {
+++++           &omap3xxx_l4_wkup__wd_timer2,
+++++     };
+++++     
+++++     static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {
+++++           .name           = "wd_timer2",
+++++           .class          = &omap3xxx_wd_timer_hwmod_class,
+++++           .main_clk       = "wdt2_fck",
                .prcm           = {
                        .omap2 = {
                                .prcm_reg_id = 1,
-----                           .module_bit = OMAP3430_EN_GPIO1_SHIFT,
+++++                           .module_bit = OMAP3430_EN_WDT2_SHIFT,
                                .module_offs = WKUP_MOD,
                                .idlest_reg_id = 1,
-----                           .idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,
+++++                           .idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,
                        },
                },
-----           .slaves         = omap3xxx_gpio1_slaves,
-----           .slaves_cnt     = ARRAY_SIZE(omap3xxx_gpio1_slaves),
-----           .class          = &omap3xxx_gpio_hwmod_class,
-----           .dev_attr       = &gpio_dev_attr,
+++++           .slaves         = omap3xxx_wd_timer2_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3xxx_wd_timer2_slaves),
                .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++++++       /*
+++++++++        * XXX: Use software supervised mode, HW supervised smartidle seems to
+++++++++        * block CORE power domain idle transitions. Maybe a HW bug in wdt2?
+++++++++        */
+++++++++       .flags          = HWMOD_SWSUP_SIDLE,
          };
          
-----     /* gpio2 */
-----     static struct omap_hwmod_irq_info omap3xxx_gpio2_irqs[] = {
-----           { .irq = 30 }, /* INT_34XX_GPIO_BANK2 */
+++++     /* UART common */
+++++     
+++++     static struct omap_hwmod_class_sysconfig uart_sysc = {
+++++           .rev_offs       = 0x50,
+++++           .sysc_offs      = 0x54,
+++++           .syss_offs      = 0x58,
+++++           .sysc_flags     = (SYSC_HAS_SIDLEMODE |
+++++                              SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
+++++                              SYSC_HAS_AUTOIDLE),
+++++           .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
+++++           .sysc_fields    = &omap_hwmod_sysc_type1,
          };
          
-----     static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
-----           { .role = "dbclk", .clk = "gpio2_dbck", },
+++++     static struct omap_hwmod_class uart_class = {
+++++           .name = "uart",
+++++           .sysc = &uart_sysc,
          };
          
-----     static struct omap_hwmod_ocp_if *omap3xxx_gpio2_slaves[] = {
-----           &omap3xxx_l4_per__gpio2,
+++++     /* UART1 */
+++++     
+++++     static struct omap_hwmod_irq_info uart1_mpu_irqs[] = {
+++++           { .irq = INT_24XX_UART1_IRQ, },
          };
          
-----     static struct omap_hwmod omap3xxx_gpio2_hwmod = {
-----           .name           = "gpio2",
-----           .mpu_irqs       = omap3xxx_gpio2_irqs,
-----           .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_gpio2_irqs),
-----           .main_clk       = "gpio2_ick",
-----           .opt_clks       = gpio2_opt_clks,
-----           .opt_clks_cnt   = ARRAY_SIZE(gpio2_opt_clks),
+++++     static struct omap_hwmod_dma_info uart1_sdma_reqs[] = {
+++++           { .name = "tx", .dma_req = OMAP24XX_DMA_UART1_TX, },
+++++           { .name = "rx", .dma_req = OMAP24XX_DMA_UART1_RX, },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if *omap3xxx_uart1_slaves[] = {
+++++           &omap3_l4_core__uart1,
+++++     };
+++++     
+++++     static struct omap_hwmod omap3xxx_uart1_hwmod = {
+++++           .name           = "uart1",
+++++           .mpu_irqs       = uart1_mpu_irqs,
+++++           .mpu_irqs_cnt   = ARRAY_SIZE(uart1_mpu_irqs),
+++++           .sdma_reqs      = uart1_sdma_reqs,
+++++           .sdma_reqs_cnt  = ARRAY_SIZE(uart1_sdma_reqs),
+++++           .main_clk       = "uart1_fck",
                .prcm           = {
                        .omap2 = {
+++++                           .module_offs = CORE_MOD,
                                .prcm_reg_id = 1,
-----                           .module_bit = OMAP3430_EN_GPIO2_SHIFT,
-----                           .module_offs = OMAP3430_PER_MOD,
+++++                           .module_bit = OMAP3430_EN_UART1_SHIFT,
                                .idlest_reg_id = 1,
-----                           .idlest_idle_bit = OMAP3430_ST_GPIO2_SHIFT,
+++++                           .idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,
                        },
                },
-----           .slaves         = omap3xxx_gpio2_slaves,
-----           .slaves_cnt     = ARRAY_SIZE(omap3xxx_gpio2_slaves),
-----           .class          = &omap3xxx_gpio_hwmod_class,
-----           .dev_attr       = &gpio_dev_attr,
+++++           .slaves         = omap3xxx_uart1_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3xxx_uart1_slaves),
+++++           .class          = &uart_class,
                .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
          };
          
@@@@@@@@@@@ -1027,39 -1027,39 -1027,39 -1027,39 -1027,39 -720,1326 -720,1326 -1425,1825 -1415,1826 -1448,1826 +1420,1826 @@@@@@@@@@@ static struct omap_hwmod omap3xxx_uart3
                .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
          };
          
-----     /* gpio4 */
-----     static struct omap_hwmod_irq_info omap3xxx_gpio4_irqs[] = {
-----           { .irq = 32 }, /* INT_34XX_GPIO_BANK4 */
+++++     /* UART4 */
+++++     
+++++     static struct omap_hwmod_irq_info uart4_mpu_irqs[] = {
+++++           { .irq = INT_36XX_UART4_IRQ, },
          };
          
-----     static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
-----           { .role = "dbclk", .clk = "gpio4_dbck", },
+++++     static struct omap_hwmod_dma_info uart4_sdma_reqs[] = {
+++++           { .name = "rx", .dma_req = OMAP36XX_DMA_UART4_RX, },
+++++           { .name = "tx", .dma_req = OMAP36XX_DMA_UART4_TX, },
          };
          
-----     static struct omap_hwmod_ocp_if *omap3xxx_gpio4_slaves[] = {
-----           &omap3xxx_l4_per__gpio4,
+++++     static struct omap_hwmod_ocp_if *omap3xxx_uart4_slaves[] = {
+++++           &omap3_l4_per__uart4,
          };
          
-----     static struct omap_hwmod omap3xxx_gpio4_hwmod = {
-----           .name           = "gpio4",
-----           .mpu_irqs       = omap3xxx_gpio4_irqs,
-----           .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_gpio4_irqs),
-----           .main_clk       = "gpio4_ick",
-----           .opt_clks       = gpio4_opt_clks,
-----           .opt_clks_cnt   = ARRAY_SIZE(gpio4_opt_clks),
+++++     static struct omap_hwmod omap3xxx_uart4_hwmod = {
+++++           .name           = "uart4",
+++++           .mpu_irqs       = uart4_mpu_irqs,
+++++           .mpu_irqs_cnt   = ARRAY_SIZE(uart4_mpu_irqs),
+++++           .sdma_reqs      = uart4_sdma_reqs,
+++++           .sdma_reqs_cnt  = ARRAY_SIZE(uart4_sdma_reqs),
+++++           .main_clk       = "uart4_fck",
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .module_offs = OMAP3430_PER_MOD,
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3630_EN_UART4_SHIFT,
+++++                           .idlest_reg_id = 1,
+++++                           .idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,
+++++                   },
+++++           },
+++++           .slaves         = omap3xxx_uart4_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3xxx_uart4_slaves),
+++++           .class          = &uart_class,
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
+++++     };
+++++     
+++++     static struct omap_hwmod_class i2c_class = {
+++++           .name = "i2c",
+++++           .sysc = &i2c_sysc,
+++++     };
+++++     
+++++     /*
+++++      * 'dss' class
+++++      * display sub-system
+++++      */
+++++     
+++++     static struct omap_hwmod_class_sysconfig omap3xxx_dss_sysc = {
+++++           .rev_offs       = 0x0000,
+++++           .sysc_offs      = 0x0010,
+++++           .syss_offs      = 0x0014,
+++++           .sysc_flags     = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
+++++           .sysc_fields    = &omap_hwmod_sysc_type1,
+++++     };
+++++     
+++++     static struct omap_hwmod_class omap3xxx_dss_hwmod_class = {
+++++           .name = "dss",
+++++           .sysc = &omap3xxx_dss_sysc,
+++++     };
+++++     
+++++     /* dss */
+++++     static struct omap_hwmod_irq_info omap3xxx_dss_irqs[] = {
+++++           { .irq = 25 },
+++++     };
+++++     
+++++     static struct omap_hwmod_dma_info omap3xxx_dss_sdma_chs[] = {
+++++           { .name = "dispc", .dma_req = 5 },
+++++           { .name = "dsi1", .dma_req = 74 },
+++++     };
+++++     
+++++     /* dss */
+++++     /* dss master ports */
+++++     static struct omap_hwmod_ocp_if *omap3xxx_dss_masters[] = {
+++++           &omap3xxx_dss__l3,
+++++     };
+++++     
+++++     static struct omap_hwmod_addr_space omap3xxx_dss_addrs[] = {
+++++           {
+++++                   .pa_start       = 0x48050000,
+++++                   .pa_end         = 0x480503FF,
+++++                   .flags          = ADDR_TYPE_RT
+++++           },
+++++     };
+++++     
+++++     /* l4_core -> dss */
+++++     static struct omap_hwmod_ocp_if omap3430es1_l4_core__dss = {
+++++           .master         = &omap3xxx_l4_core_hwmod,
+++++           .slave          = &omap3430es1_dss_core_hwmod,
+++++           .clk            = "dss_ick",
+++++           .addr           = omap3xxx_dss_addrs,
+++++           .addr_cnt       = ARRAY_SIZE(omap3xxx_dss_addrs),
+++++           .fw = {
+++++                   .omap2 = {
+++++                           .l4_fw_region  = OMAP3ES1_L4_CORE_FW_DSS_CORE_REGION,
+++++                           .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
+++++                           .flags  = OMAP_FIREWALL_L4,
+++++                   }
+++++           },
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss = {
+++++           .master         = &omap3xxx_l4_core_hwmod,
+++++           .slave          = &omap3xxx_dss_core_hwmod,
+++++           .clk            = "dss_ick",
+++++           .addr           = omap3xxx_dss_addrs,
+++++           .addr_cnt       = ARRAY_SIZE(omap3xxx_dss_addrs),
+++++           .fw = {
+++++                   .omap2 = {
+++++                           .l4_fw_region  = OMAP3_L4_CORE_FW_DSS_CORE_REGION,
+++++                           .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
+++++                           .flags  = OMAP_FIREWALL_L4,
+++++                   }
+++++           },
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
+++++     /* dss slave ports */
+++++     static struct omap_hwmod_ocp_if *omap3430es1_dss_slaves[] = {
+++++           &omap3430es1_l4_core__dss,
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if *omap3xxx_dss_slaves[] = {
+++++           &omap3xxx_l4_core__dss,
+++++     };
+++++     
+++++     static struct omap_hwmod_opt_clk dss_opt_clks[] = {
+++++           { .role = "tv_clk", .clk = "dss_tv_fck" },
+++++           { .role = "dssclk", .clk = "dss_96m_fck" },
+++++           { .role = "sys_clk", .clk = "dss2_alwon_fck" },
+++++     };
+++++     
+++++     static struct omap_hwmod omap3430es1_dss_core_hwmod = {
+++++           .name           = "dss_core",
+++++           .class          = &omap3xxx_dss_hwmod_class,
+++++           .main_clk       = "dss1_alwon_fck", /* instead of dss_fck */
+++++           .mpu_irqs       = omap3xxx_dss_irqs,
+++++           .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_dss_irqs),
+++++           .sdma_reqs      = omap3xxx_dss_sdma_chs,
+++++           .sdma_reqs_cnt  = ARRAY_SIZE(omap3xxx_dss_sdma_chs),
+++++     
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_DSS1_SHIFT,
+++++                           .module_offs = OMAP3430_DSS_MOD,
+++++                           .idlest_reg_id = 1,
+++++                           .idlest_stdby_bit = OMAP3430ES1_ST_DSS_SHIFT,
+++++                   },
+++++           },
+++++           .opt_clks       = dss_opt_clks,
+++++           .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
+++++           .slaves         = omap3430es1_dss_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3430es1_dss_slaves),
+++++           .masters        = omap3xxx_dss_masters,
+++++           .masters_cnt    = ARRAY_SIZE(omap3xxx_dss_masters),
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1),
+++++           .flags          = HWMOD_NO_IDLEST,
+++++     };
+++++     
+++++     static struct omap_hwmod omap3xxx_dss_core_hwmod = {
+++++           .name           = "dss_core",
+++++           .class          = &omap3xxx_dss_hwmod_class,
+++++           .main_clk       = "dss1_alwon_fck", /* instead of dss_fck */
+++++           .mpu_irqs       = omap3xxx_dss_irqs,
+++++           .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_dss_irqs),
+++++           .sdma_reqs      = omap3xxx_dss_sdma_chs,
+++++           .sdma_reqs_cnt  = ARRAY_SIZE(omap3xxx_dss_sdma_chs),
+++++     
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_DSS1_SHIFT,
+++++                           .module_offs = OMAP3430_DSS_MOD,
+++++                           .idlest_reg_id = 1,
+++++                           .idlest_idle_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT,
+++++                           .idlest_stdby_bit = OMAP3430ES2_ST_DSS_STDBY_SHIFT,
+++++                   },
+++++           },
+++++           .opt_clks       = dss_opt_clks,
+++++           .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
+++++           .slaves         = omap3xxx_dss_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3xxx_dss_slaves),
+++++           .masters        = omap3xxx_dss_masters,
+++++           .masters_cnt    = ARRAY_SIZE(omap3xxx_dss_masters),
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_GE_OMAP3430ES2 |
+++++                                   CHIP_IS_OMAP3630ES1 | CHIP_GE_OMAP3630ES1_1),
+++++     };
+++++     
+++++     /*
+++++      * 'dispc' class
+++++      * display controller
+++++      */
+++++     
+++++     static struct omap_hwmod_class_sysconfig omap3xxx_dispc_sysc = {
+++++           .rev_offs       = 0x0000,
+++++           .sysc_offs      = 0x0010,
+++++           .syss_offs      = 0x0014,
+++++           .sysc_flags     = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
+++++                              SYSC_HAS_MIDLEMODE | SYSC_HAS_ENAWAKEUP |
+++++                              SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
+++++           .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
+++++                              MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
+++++           .sysc_fields    = &omap_hwmod_sysc_type1,
+++++     };
+++++     
+++++     static struct omap_hwmod_class omap3xxx_dispc_hwmod_class = {
+++++           .name = "dispc",
+++++           .sysc = &omap3xxx_dispc_sysc,
+++++     };
+++++     
+++++     static struct omap_hwmod_addr_space omap3xxx_dss_dispc_addrs[] = {
+++++           {
+++++                   .pa_start       = 0x48050400,
+++++                   .pa_end         = 0x480507FF,
+++++                   .flags          = ADDR_TYPE_RT
+++++           },
+++++     };
+++++     
+++++     /* l4_core -> dss_dispc */
+++++     static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dispc = {
+++++           .master         = &omap3xxx_l4_core_hwmod,
+++++           .slave          = &omap3xxx_dss_dispc_hwmod,
+++++           .clk            = "dss_ick",
+++++           .addr           = omap3xxx_dss_dispc_addrs,
+++++           .addr_cnt       = ARRAY_SIZE(omap3xxx_dss_dispc_addrs),
+++++           .fw = {
+++++                   .omap2 = {
+++++                           .l4_fw_region  = OMAP3_L4_CORE_FW_DSS_DISPC_REGION,
+++++                           .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
+++++                           .flags  = OMAP_FIREWALL_L4,
+++++                   }
+++++           },
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
+++++     /* dss_dispc slave ports */
+++++     static struct omap_hwmod_ocp_if *omap3xxx_dss_dispc_slaves[] = {
+++++           &omap3xxx_l4_core__dss_dispc,
+++++     };
+++++     
+++++     static struct omap_hwmod omap3xxx_dss_dispc_hwmod = {
+++++           .name           = "dss_dispc",
+++++           .class          = &omap3xxx_dispc_hwmod_class,
+++++           .main_clk       = "dss1_alwon_fck",
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_DSS1_SHIFT,
+++++                           .module_offs = OMAP3430_DSS_MOD,
+++++                   },
+++++           },
+++++           .slaves         = omap3xxx_dss_dispc_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3xxx_dss_dispc_slaves),
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
+++++                                   CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
+++++                                   CHIP_GE_OMAP3630ES1_1),
+++++           .flags          = HWMOD_NO_IDLEST,
+++++     };
+++++     
+++++     /*
+++++      * 'dsi' class
+++++      * display serial interface controller
+++++      */
+++++     
+++++     static struct omap_hwmod_class omap3xxx_dsi_hwmod_class = {
+++++           .name = "dsi",
+++++     };
+++++     
+++++     /* dss_dsi1 */
+++++     static struct omap_hwmod_addr_space omap3xxx_dss_dsi1_addrs[] = {
+++++           {
+++++                   .pa_start       = 0x4804FC00,
+++++                   .pa_end         = 0x4804FFFF,
+++++                   .flags          = ADDR_TYPE_RT
+++++           },
+++++     };
+++++     
+++++     /* l4_core -> dss_dsi1 */
+++++     static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dsi1 = {
+++++           .master         = &omap3xxx_l4_core_hwmod,
+++++           .slave          = &omap3xxx_dss_dsi1_hwmod,
+++++           .addr           = omap3xxx_dss_dsi1_addrs,
+++++           .addr_cnt       = ARRAY_SIZE(omap3xxx_dss_dsi1_addrs),
+++++           .fw = {
+++++                   .omap2 = {
+++++                           .l4_fw_region  = OMAP3_L4_CORE_FW_DSS_DSI_REGION,
+++++                           .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
+++++                           .flags  = OMAP_FIREWALL_L4,
+++++                   }
+++++           },
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
+++++     /* dss_dsi1 slave ports */
+++++     static struct omap_hwmod_ocp_if *omap3xxx_dss_dsi1_slaves[] = {
+++++           &omap3xxx_l4_core__dss_dsi1,
+++++     };
+++++     
+++++     static struct omap_hwmod omap3xxx_dss_dsi1_hwmod = {
+++++           .name           = "dss_dsi1",
+++++           .class          = &omap3xxx_dsi_hwmod_class,
+++++           .main_clk       = "dss1_alwon_fck",
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_DSS1_SHIFT,
+++++                           .module_offs = OMAP3430_DSS_MOD,
+++++                   },
+++++           },
+++++           .slaves         = omap3xxx_dss_dsi1_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3xxx_dss_dsi1_slaves),
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
+++++                                   CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
+++++                                   CHIP_GE_OMAP3630ES1_1),
+++++           .flags          = HWMOD_NO_IDLEST,
+++++     };
+++++     
+++++     /*
+++++      * 'rfbi' class
+++++      * remote frame buffer interface
+++++      */
+++++     
+++++     static struct omap_hwmod_class_sysconfig omap3xxx_rfbi_sysc = {
+++++           .rev_offs       = 0x0000,
+++++           .sysc_offs      = 0x0010,
+++++           .syss_offs      = 0x0014,
+++++           .sysc_flags     = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
+++++                              SYSC_HAS_AUTOIDLE),
+++++           .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
+++++           .sysc_fields    = &omap_hwmod_sysc_type1,
+++++     };
+++++     
+++++     static struct omap_hwmod_class omap3xxx_rfbi_hwmod_class = {
+++++           .name = "rfbi",
+++++           .sysc = &omap3xxx_rfbi_sysc,
+++++     };
+++++     
+++++     static struct omap_hwmod_addr_space omap3xxx_dss_rfbi_addrs[] = {
+++++           {
+++++                   .pa_start       = 0x48050800,
+++++                   .pa_end         = 0x48050BFF,
+++++                   .flags          = ADDR_TYPE_RT
+++++           },
+++++     };
+++++     
+++++     /* l4_core -> dss_rfbi */
+++++     static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_rfbi = {
+++++           .master         = &omap3xxx_l4_core_hwmod,
+++++           .slave          = &omap3xxx_dss_rfbi_hwmod,
+++++           .clk            = "dss_ick",
+++++           .addr           = omap3xxx_dss_rfbi_addrs,
+++++           .addr_cnt       = ARRAY_SIZE(omap3xxx_dss_rfbi_addrs),
+++++           .fw = {
+++++                   .omap2 = {
+++++                           .l4_fw_region  = OMAP3_L4_CORE_FW_DSS_RFBI_REGION,
+++++                           .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP ,
+++++                           .flags  = OMAP_FIREWALL_L4,
+++++                   }
+++++           },
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
+++++     /* dss_rfbi slave ports */
+++++     static struct omap_hwmod_ocp_if *omap3xxx_dss_rfbi_slaves[] = {
+++++           &omap3xxx_l4_core__dss_rfbi,
+++++     };
+++++     
+++++     static struct omap_hwmod omap3xxx_dss_rfbi_hwmod = {
+++++           .name           = "dss_rfbi",
+++++           .class          = &omap3xxx_rfbi_hwmod_class,
+++++           .main_clk       = "dss1_alwon_fck",
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_DSS1_SHIFT,
+++++                           .module_offs = OMAP3430_DSS_MOD,
+++++                   },
+++++           },
+++++           .slaves         = omap3xxx_dss_rfbi_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3xxx_dss_rfbi_slaves),
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
+++++                                   CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
+++++                                   CHIP_GE_OMAP3630ES1_1),
+++++           .flags          = HWMOD_NO_IDLEST,
+++++     };
+++++     
+++++     /*
+++++      * 'venc' class
+++++      * video encoder
+++++      */
+++++     
+++++     static struct omap_hwmod_class omap3xxx_venc_hwmod_class = {
+++++           .name = "venc",
+++++     };
+++++     
+++++     /* dss_venc */
+++++     static struct omap_hwmod_addr_space omap3xxx_dss_venc_addrs[] = {
+++++           {
+++++                   .pa_start       = 0x48050C00,
+++++                   .pa_end         = 0x48050FFF,
+++++                   .flags          = ADDR_TYPE_RT
+++++           },
+++++     };
+++++     
+++++     /* l4_core -> dss_venc */
+++++     static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_venc = {
+++++           .master         = &omap3xxx_l4_core_hwmod,
+++++           .slave          = &omap3xxx_dss_venc_hwmod,
+++++           .clk            = "dss_tv_fck",
+++++           .addr           = omap3xxx_dss_venc_addrs,
+++++           .addr_cnt       = ARRAY_SIZE(omap3xxx_dss_venc_addrs),
+++++           .fw = {
+++++                   .omap2 = {
+++++                           .l4_fw_region  = OMAP3_L4_CORE_FW_DSS_VENC_REGION,
+++++                           .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
+++++                           .flags  = OMAP_FIREWALL_L4,
+++++                   }
+++++           },
++++++++        .flags          = OCPIF_SWSUP_IDLE,
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
+++++     /* dss_venc slave ports */
+++++     static struct omap_hwmod_ocp_if *omap3xxx_dss_venc_slaves[] = {
+++++           &omap3xxx_l4_core__dss_venc,
+++++     };
+++++     
+++++     static struct omap_hwmod omap3xxx_dss_venc_hwmod = {
+++++           .name           = "dss_venc",
+++++           .class          = &omap3xxx_venc_hwmod_class,
+++++           .main_clk       = "dss1_alwon_fck",
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_DSS1_SHIFT,
+++++                           .module_offs = OMAP3430_DSS_MOD,
+++++                   },
+++++           },
+++++           .slaves         = omap3xxx_dss_venc_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3xxx_dss_venc_slaves),
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
+++++                                   CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
+++++                                   CHIP_GE_OMAP3630ES1_1),
+++++           .flags          = HWMOD_NO_IDLEST,
+++++     };
+++++     
+++++     /* I2C1 */
+++++     
+++++     static struct omap_i2c_dev_attr i2c1_dev_attr = {
+++++           .fifo_depth     = 8, /* bytes */
+++++     };
+++++     
+++++     static struct omap_hwmod_irq_info i2c1_mpu_irqs[] = {
+++++           { .irq = INT_24XX_I2C1_IRQ, },
+++++     };
+++++     
+++++     static struct omap_hwmod_dma_info i2c1_sdma_reqs[] = {
+++++           { .name = "tx", .dma_req = OMAP24XX_DMA_I2C1_TX },
+++++           { .name = "rx", .dma_req = OMAP24XX_DMA_I2C1_RX },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if *omap3xxx_i2c1_slaves[] = {
+++++           &omap3_l4_core__i2c1,
+++++     };
+++++     
+++++     static struct omap_hwmod omap3xxx_i2c1_hwmod = {
+++++           .name           = "i2c1",
+++++           .mpu_irqs       = i2c1_mpu_irqs,
+++++           .mpu_irqs_cnt   = ARRAY_SIZE(i2c1_mpu_irqs),
+++++           .sdma_reqs      = i2c1_sdma_reqs,
+++++           .sdma_reqs_cnt  = ARRAY_SIZE(i2c1_sdma_reqs),
+++++           .main_clk       = "i2c1_fck",
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .module_offs = CORE_MOD,
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_I2C1_SHIFT,
+++++                           .idlest_reg_id = 1,
+++++                           .idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,
+++++                   },
+++++           },
+++++           .slaves         = omap3xxx_i2c1_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3xxx_i2c1_slaves),
+++++           .class          = &i2c_class,
+++++           .dev_attr       = &i2c1_dev_attr,
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++     };
+++++     
+++++     /* I2C2 */
+++++     
+++++     static struct omap_i2c_dev_attr i2c2_dev_attr = {
+++++           .fifo_depth     = 8, /* bytes */
+++++     };
+++++     
+++++     static struct omap_hwmod_irq_info i2c2_mpu_irqs[] = {
+++++           { .irq = INT_24XX_I2C2_IRQ, },
+++++     };
+++++     
+++++     static struct omap_hwmod_dma_info i2c2_sdma_reqs[] = {
+++++           { .name = "tx", .dma_req = OMAP24XX_DMA_I2C2_TX },
+++++           { .name = "rx", .dma_req = OMAP24XX_DMA_I2C2_RX },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if *omap3xxx_i2c2_slaves[] = {
+++++           &omap3_l4_core__i2c2,
+++++     };
+++++     
+++++     static struct omap_hwmod omap3xxx_i2c2_hwmod = {
+++++           .name           = "i2c2",
+++++           .mpu_irqs       = i2c2_mpu_irqs,
+++++           .mpu_irqs_cnt   = ARRAY_SIZE(i2c2_mpu_irqs),
+++++           .sdma_reqs      = i2c2_sdma_reqs,
+++++           .sdma_reqs_cnt  = ARRAY_SIZE(i2c2_sdma_reqs),
+++++           .main_clk       = "i2c2_fck",
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .module_offs = CORE_MOD,
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_I2C2_SHIFT,
+++++                           .idlest_reg_id = 1,
+++++                           .idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,
+++++                   },
+++++           },
+++++           .slaves         = omap3xxx_i2c2_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3xxx_i2c2_slaves),
+++++           .class          = &i2c_class,
+++++           .dev_attr       = &i2c2_dev_attr,
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++     };
+++++     
+++++     /* I2C3 */
+++++     
+++++     static struct omap_i2c_dev_attr i2c3_dev_attr = {
+++++           .fifo_depth     = 64, /* bytes */
+++++     };
+++++     
+++++     static struct omap_hwmod_irq_info i2c3_mpu_irqs[] = {
+++++           { .irq = INT_34XX_I2C3_IRQ, },
+++++     };
+++++     
+++++     static struct omap_hwmod_dma_info i2c3_sdma_reqs[] = {
+++++           { .name = "tx", .dma_req = OMAP34XX_DMA_I2C3_TX },
+++++           { .name = "rx", .dma_req = OMAP34XX_DMA_I2C3_RX },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if *omap3xxx_i2c3_slaves[] = {
+++++           &omap3_l4_core__i2c3,
+++++     };
+++++     
+++++     static struct omap_hwmod omap3xxx_i2c3_hwmod = {
+++++           .name           = "i2c3",
+++++           .mpu_irqs       = i2c3_mpu_irqs,
+++++           .mpu_irqs_cnt   = ARRAY_SIZE(i2c3_mpu_irqs),
+++++           .sdma_reqs      = i2c3_sdma_reqs,
+++++           .sdma_reqs_cnt  = ARRAY_SIZE(i2c3_sdma_reqs),
+++++           .main_clk       = "i2c3_fck",
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .module_offs = CORE_MOD,
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_I2C3_SHIFT,
+++++                           .idlest_reg_id = 1,
+++++                           .idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,
+++++                   },
+++++           },
+++++           .slaves         = omap3xxx_i2c3_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3xxx_i2c3_slaves),
+++++           .class          = &i2c_class,
+++++           .dev_attr       = &i2c3_dev_attr,
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++     };
+++++     
+++++     /* l4_wkup -> gpio1 */
+++++     static struct omap_hwmod_addr_space omap3xxx_gpio1_addrs[] = {
+++++           {
+++++                   .pa_start       = 0x48310000,
+++++                   .pa_end         = 0x483101ff,
+++++                   .flags          = ADDR_TYPE_RT
+++++           },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__gpio1 = {
+++++           .master         = &omap3xxx_l4_wkup_hwmod,
+++++           .slave          = &omap3xxx_gpio1_hwmod,
+++++           .addr           = omap3xxx_gpio1_addrs,
+++++           .addr_cnt       = ARRAY_SIZE(omap3xxx_gpio1_addrs),
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
+++++     /* l4_per -> gpio2 */
+++++     static struct omap_hwmod_addr_space omap3xxx_gpio2_addrs[] = {
+++++           {
+++++                   .pa_start       = 0x49050000,
+++++                   .pa_end         = 0x490501ff,
+++++                   .flags          = ADDR_TYPE_RT
+++++           },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio2 = {
+++++           .master         = &omap3xxx_l4_per_hwmod,
+++++           .slave          = &omap3xxx_gpio2_hwmod,
+++++           .addr           = omap3xxx_gpio2_addrs,
+++++           .addr_cnt       = ARRAY_SIZE(omap3xxx_gpio2_addrs),
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
+++++     /* l4_per -> gpio3 */
+++++     static struct omap_hwmod_addr_space omap3xxx_gpio3_addrs[] = {
+++++           {
+++++                   .pa_start       = 0x49052000,
+++++                   .pa_end         = 0x490521ff,
+++++                   .flags          = ADDR_TYPE_RT
+++++           },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio3 = {
+++++           .master         = &omap3xxx_l4_per_hwmod,
+++++           .slave          = &omap3xxx_gpio3_hwmod,
+++++           .addr           = omap3xxx_gpio3_addrs,
+++++           .addr_cnt       = ARRAY_SIZE(omap3xxx_gpio3_addrs),
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
+++++     /* l4_per -> gpio4 */
+++++     static struct omap_hwmod_addr_space omap3xxx_gpio4_addrs[] = {
+++++           {
+++++                   .pa_start       = 0x49054000,
+++++                   .pa_end         = 0x490541ff,
+++++                   .flags          = ADDR_TYPE_RT
+++++           },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio4 = {
+++++           .master         = &omap3xxx_l4_per_hwmod,
+++++           .slave          = &omap3xxx_gpio4_hwmod,
+++++           .addr           = omap3xxx_gpio4_addrs,
+++++           .addr_cnt       = ARRAY_SIZE(omap3xxx_gpio4_addrs),
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
+++++     /* l4_per -> gpio5 */
+++++     static struct omap_hwmod_addr_space omap3xxx_gpio5_addrs[] = {
+++++           {
+++++                   .pa_start       = 0x49056000,
+++++                   .pa_end         = 0x490561ff,
+++++                   .flags          = ADDR_TYPE_RT
+++++           },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio5 = {
+++++           .master         = &omap3xxx_l4_per_hwmod,
+++++           .slave          = &omap3xxx_gpio5_hwmod,
+++++           .addr           = omap3xxx_gpio5_addrs,
+++++           .addr_cnt       = ARRAY_SIZE(omap3xxx_gpio5_addrs),
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
+++++     /* l4_per -> gpio6 */
+++++     static struct omap_hwmod_addr_space omap3xxx_gpio6_addrs[] = {
+++++           {
+++++                   .pa_start       = 0x49058000,
+++++                   .pa_end         = 0x490581ff,
+++++                   .flags          = ADDR_TYPE_RT
+++++           },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio6 = {
+++++           .master         = &omap3xxx_l4_per_hwmod,
+++++           .slave          = &omap3xxx_gpio6_hwmod,
+++++           .addr           = omap3xxx_gpio6_addrs,
+++++           .addr_cnt       = ARRAY_SIZE(omap3xxx_gpio6_addrs),
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
+++++     /*
+++++      * 'gpio' class
+++++      * general purpose io module
+++++      */
+++++     
+++++     static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {
+++++           .rev_offs       = 0x0000,
+++++           .sysc_offs      = 0x0010,
+++++           .syss_offs      = 0x0014,
+++++           .sysc_flags     = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
+++++                              SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
+++++           .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
+++++           .sysc_fields    = &omap_hwmod_sysc_type1,
+++++     };
+++++     
+++++     static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {
+++++           .name = "gpio",
+++++           .sysc = &omap3xxx_gpio_sysc,
+++++           .rev = 1,
+++++     };
+++++     
+++++     /* gpio_dev_attr*/
+++++     static struct omap_gpio_dev_attr gpio_dev_attr = {
+++++           .bank_width = 32,
+++++           .dbck_flag = true,
+++++     };
+++++     
+++++     /* gpio1 */
+++++     static struct omap_hwmod_irq_info omap3xxx_gpio1_irqs[] = {
+++++           { .irq = 29 }, /* INT_34XX_GPIO_BANK1 */
+++++     };
+++++     
+++++     static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
+++++           { .role = "dbclk", .clk = "gpio1_dbck", },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if *omap3xxx_gpio1_slaves[] = {
+++++           &omap3xxx_l4_wkup__gpio1,
+++++     };
+++++     
+++++     static struct omap_hwmod omap3xxx_gpio1_hwmod = {
+++++           .name           = "gpio1",
+++++           .mpu_irqs       = omap3xxx_gpio1_irqs,
+++++           .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_gpio1_irqs),
+++++           .main_clk       = "gpio1_ick",
+++++           .opt_clks       = gpio1_opt_clks,
+++++           .opt_clks_cnt   = ARRAY_SIZE(gpio1_opt_clks),
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_GPIO1_SHIFT,
+++++                           .module_offs = WKUP_MOD,
+++++                           .idlest_reg_id = 1,
+++++                           .idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,
+++++                   },
+++++           },
+++++           .slaves         = omap3xxx_gpio1_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3xxx_gpio1_slaves),
+++++           .class          = &omap3xxx_gpio_hwmod_class,
+++++           .dev_attr       = &gpio_dev_attr,
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++     };
+++++     
+++++     /* gpio2 */
+++++     static struct omap_hwmod_irq_info omap3xxx_gpio2_irqs[] = {
+++++           { .irq = 30 }, /* INT_34XX_GPIO_BANK2 */
+++++     };
+++++     
+++++     static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
+++++           { .role = "dbclk", .clk = "gpio2_dbck", },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if *omap3xxx_gpio2_slaves[] = {
+++++           &omap3xxx_l4_per__gpio2,
+++++     };
+++++     
+++++     static struct omap_hwmod omap3xxx_gpio2_hwmod = {
+++++           .name           = "gpio2",
+++++           .mpu_irqs       = omap3xxx_gpio2_irqs,
+++++           .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_gpio2_irqs),
+++++           .main_clk       = "gpio2_ick",
+++++           .opt_clks       = gpio2_opt_clks,
+++++           .opt_clks_cnt   = ARRAY_SIZE(gpio2_opt_clks),
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_GPIO2_SHIFT,
+++++                           .module_offs = OMAP3430_PER_MOD,
+++++                           .idlest_reg_id = 1,
+++++                           .idlest_idle_bit = OMAP3430_ST_GPIO2_SHIFT,
+++++                   },
+++++           },
+++++           .slaves         = omap3xxx_gpio2_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3xxx_gpio2_slaves),
+++++           .class          = &omap3xxx_gpio_hwmod_class,
+++++           .dev_attr       = &gpio_dev_attr,
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++     };
+++++     
+++++     /* gpio3 */
+++++     static struct omap_hwmod_irq_info omap3xxx_gpio3_irqs[] = {
+++++           { .irq = 31 }, /* INT_34XX_GPIO_BANK3 */
+++++     };
+++++     
+++++     static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
+++++           { .role = "dbclk", .clk = "gpio3_dbck", },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if *omap3xxx_gpio3_slaves[] = {
+++++           &omap3xxx_l4_per__gpio3,
+++++     };
+++++     
+++++     static struct omap_hwmod omap3xxx_gpio3_hwmod = {
+++++           .name           = "gpio3",
+++++           .mpu_irqs       = omap3xxx_gpio3_irqs,
+++++           .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_gpio3_irqs),
+++++           .main_clk       = "gpio3_ick",
+++++           .opt_clks       = gpio3_opt_clks,
+++++           .opt_clks_cnt   = ARRAY_SIZE(gpio3_opt_clks),
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_GPIO3_SHIFT,
+++++                           .module_offs = OMAP3430_PER_MOD,
+++++                           .idlest_reg_id = 1,
+++++                           .idlest_idle_bit = OMAP3430_ST_GPIO3_SHIFT,
+++++                   },
+++++           },
+++++           .slaves         = omap3xxx_gpio3_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3xxx_gpio3_slaves),
+++++           .class          = &omap3xxx_gpio_hwmod_class,
+++++           .dev_attr       = &gpio_dev_attr,
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++     };
+++++     
+++++     /* gpio4 */
+++++     static struct omap_hwmod_irq_info omap3xxx_gpio4_irqs[] = {
+++++           { .irq = 32 }, /* INT_34XX_GPIO_BANK4 */
+++++     };
+++++     
+++++     static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
+++++           { .role = "dbclk", .clk = "gpio4_dbck", },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if *omap3xxx_gpio4_slaves[] = {
+++++           &omap3xxx_l4_per__gpio4,
+++++     };
+++++     
+++++     static struct omap_hwmod omap3xxx_gpio4_hwmod = {
+++++           .name           = "gpio4",
+++++           .mpu_irqs       = omap3xxx_gpio4_irqs,
+++++           .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_gpio4_irqs),
+++++           .main_clk       = "gpio4_ick",
+++++           .opt_clks       = gpio4_opt_clks,
+++++           .opt_clks_cnt   = ARRAY_SIZE(gpio4_opt_clks),
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_GPIO4_SHIFT,
+++++                           .module_offs = OMAP3430_PER_MOD,
+++++                           .idlest_reg_id = 1,
+++++                           .idlest_idle_bit = OMAP3430_ST_GPIO4_SHIFT,
+++++                   },
+++++           },
+++++           .slaves         = omap3xxx_gpio4_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3xxx_gpio4_slaves),
+++++           .class          = &omap3xxx_gpio_hwmod_class,
+++++           .dev_attr       = &gpio_dev_attr,
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++     };
+++++     
     --   /* gpio5 */
     --   static struct omap_hwmod_irq_info omap3xxx_gpio5_irqs[] = {
     --         { .irq = 33 }, /* INT_34XX_GPIO_BANK5 */
+++++++   /* gpio5 */
+++++++   static struct omap_hwmod_irq_info omap3xxx_gpio5_irqs[] = {
+++++++         { .irq = 33 }, /* INT_34XX_GPIO_BANK5 */
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
+++++++         { .role = "dbclk", .clk = "gpio5_dbck", },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_gpio5_slaves[] = {
+++++++         &omap3xxx_l4_per__gpio5,
+++++++   };
+++++++   
+++++++   static struct omap_hwmod omap3xxx_gpio5_hwmod = {
+++++++         .name           = "gpio5",
+++++++         .mpu_irqs       = omap3xxx_gpio5_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_gpio5_irqs),
+++++++         .main_clk       = "gpio5_ick",
+++++++         .opt_clks       = gpio5_opt_clks,
+++++++         .opt_clks_cnt   = ARRAY_SIZE(gpio5_opt_clks),
+++++++         .prcm           = {
+++++++                 .omap2 = {
+++++++                         .prcm_reg_id = 1,
+++++++                         .module_bit = OMAP3430_EN_GPIO5_SHIFT,
+++++++                         .module_offs = OMAP3430_PER_MOD,
+++++++                         .idlest_reg_id = 1,
+++++++                         .idlest_idle_bit = OMAP3430_ST_GPIO5_SHIFT,
+++++++                 },
+++++++         },
+++++++         .slaves         = omap3xxx_gpio5_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_gpio5_slaves),
+++++++         .class          = &omap3xxx_gpio_hwmod_class,
+++++++         .dev_attr       = &gpio_dev_attr,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++++   };
+++++++   
+++++++   /* gpio6 */
+++++++   static struct omap_hwmod_irq_info omap3xxx_gpio6_irqs[] = {
+++++++         { .irq = 34 }, /* INT_34XX_GPIO_BANK6 */
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
+++++++         { .role = "dbclk", .clk = "gpio6_dbck", },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_gpio6_slaves[] = {
+++++++         &omap3xxx_l4_per__gpio6,
+++++++   };
+++++++   
+++++++   static struct omap_hwmod omap3xxx_gpio6_hwmod = {
+++++++         .name           = "gpio6",
+++++++         .mpu_irqs       = omap3xxx_gpio6_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_gpio6_irqs),
+++++++         .main_clk       = "gpio6_ick",
+++++++         .opt_clks       = gpio6_opt_clks,
+++++++         .opt_clks_cnt   = ARRAY_SIZE(gpio6_opt_clks),
+++++++         .prcm           = {
+++++++                 .omap2 = {
+++++++                         .prcm_reg_id = 1,
+++++++                         .module_bit = OMAP3430_EN_GPIO6_SHIFT,
+++++++                         .module_offs = OMAP3430_PER_MOD,
+++++++                         .idlest_reg_id = 1,
+++++++                         .idlest_idle_bit = OMAP3430_ST_GPIO6_SHIFT,
+++++++                 },
+++++++         },
+++++++         .slaves         = omap3xxx_gpio6_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_gpio6_slaves),
+++++++         .class          = &omap3xxx_gpio_hwmod_class,
+++++++         .dev_attr       = &gpio_dev_attr,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++++   };
+++++++   
+++++++   /* dma_system -> L3 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_dma_system__l3 = {
+++++++         .master         = &omap3xxx_dma_system_hwmod,
+++++++         .slave          = &omap3xxx_l3_main_hwmod,
+++++++         .clk            = "core_l3_ick",
+++++++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++++   };
+++++++   
+++++++   /* dma attributes */
+++++++   static struct omap_dma_dev_attr dma_dev_attr = {
+++++++         .dev_caps  = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
+++++++                                 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
+++++++         .lch_count = 32,
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_class_sysconfig omap3xxx_dma_sysc = {
+++++++         .rev_offs       = 0x0000,
+++++++         .sysc_offs      = 0x002c,
+++++++         .syss_offs      = 0x0028,
+++++++         .sysc_flags     = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
+++++++                            SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
+++++++                            SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE),
+++++++         .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
+++++++                            MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
+++++++         .sysc_fields    = &omap_hwmod_sysc_type1,
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_class omap3xxx_dma_hwmod_class = {
+++++++         .name = "dma",
+++++++         .sysc = &omap3xxx_dma_sysc,
+++++++   };
+++++++   
+++++++   /* dma_system */
+++++++   static struct omap_hwmod_irq_info omap3xxx_dma_system_irqs[] = {
+++++++         { .name = "0", .irq = 12 }, /* INT_24XX_SDMA_IRQ0 */
+++++++         { .name = "1", .irq = 13 }, /* INT_24XX_SDMA_IRQ1 */
+++++++         { .name = "2", .irq = 14 }, /* INT_24XX_SDMA_IRQ2 */
+++++++         { .name = "3", .irq = 15 }, /* INT_24XX_SDMA_IRQ3 */
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_addr_space omap3xxx_dma_system_addrs[] = {
+++++++         {
+++++++                 .pa_start       = 0x48056000,
+++++++                 .pa_end         = 0x4a0560ff,
+++++++                 .flags          = ADDR_TYPE_RT
+++++++         },
+++++++   };
+++++++   
+++++++   /* dma_system master ports */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_dma_system_masters[] = {
+++++++         &omap3xxx_dma_system__l3,
+++++++   };
+++++++   
+++++++   /* l4_cfg -> dma_system */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_core__dma_system = {
+++++++         .master         = &omap3xxx_l4_core_hwmod,
+++++++         .slave          = &omap3xxx_dma_system_hwmod,
+++++++         .clk            = "core_l4_ick",
+++++++         .addr           = omap3xxx_dma_system_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_dma_system_addrs),
+++++++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++++   };
+++++++   
+++++++   /* dma_system slave ports */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_dma_system_slaves[] = {
+++++++         &omap3xxx_l4_core__dma_system,
+++++++   };
+++++++   
+++++++   static struct omap_hwmod omap3xxx_dma_system_hwmod = {
+++++++         .name           = "dma",
+++++++         .class          = &omap3xxx_dma_hwmod_class,
+++++++         .mpu_irqs       = omap3xxx_dma_system_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_dma_system_irqs),
+++++++         .main_clk       = "core_l3_ick",
+++++++         .prcm = {
+++++++                 .omap2 = {
+++++++                         .module_offs            = CORE_MOD,
+++++++                         .prcm_reg_id            = 1,
+++++++                         .module_bit             = OMAP3430_ST_SDMA_SHIFT,
+++++++                         .idlest_reg_id          = 1,
+++++++                         .idlest_idle_bit        = OMAP3430_ST_SDMA_SHIFT,
+++++++                 },
+++++++         },
+++++++         .slaves         = omap3xxx_dma_system_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_dma_system_slaves),
+++++++         .masters        = omap3xxx_dma_system_masters,
+++++++         .masters_cnt    = ARRAY_SIZE(omap3xxx_dma_system_masters),
+++++++         .dev_attr       = &dma_dev_attr,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++++         .flags          = HWMOD_NO_IDLEST,
+++++++   };
+++++++   
+++++++   /*
+++++++    * 'mcbsp' class
+++++++    * multi channel buffered serial port controller
+++++++    */
+++++++   
+++++++   static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sysc = {
+++++++         .sysc_offs      = 0x008c,
+++++++         .sysc_flags     = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
+++++++                            SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
+++++++         .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
+++++++         .sysc_fields    = &omap_hwmod_sysc_type1,
+++++++         .clockact       = 0x2,
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_class omap3xxx_mcbsp_hwmod_class = {
+++++++         .name = "mcbsp",
+++++++         .sysc = &omap3xxx_mcbsp_sysc,
+++++++         .rev  = MCBSP_CONFIG_TYPE3,
+++++++   };
+++++++   
+++++++   /* mcbsp1 */
+++++++   static struct omap_hwmod_irq_info omap3xxx_mcbsp1_irqs[] = {
+++++++         { .name = "irq", .irq = 16 },
+++++++         { .name = "tx", .irq = 59 },
+++++++         { .name = "rx", .irq = 60 },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_dma_info omap3xxx_mcbsp1_sdma_chs[] = {
+++++++         { .name = "rx", .dma_req = 32 },
+++++++         { .name = "tx", .dma_req = 31 },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_addr_space omap3xxx_mcbsp1_addrs[] = {
+++++++         {
+++++++                 .name           = "mpu",
+++++++                 .pa_start       = 0x48074000,
+++++++                 .pa_end         = 0x480740ff,
+++++++                 .flags          = ADDR_TYPE_RT
+++++++         },
+++++++   };
+++++++   
+++++++   /* l4_core -> mcbsp1 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp1 = {
+++++++         .master         = &omap3xxx_l4_core_hwmod,
+++++++         .slave          = &omap3xxx_mcbsp1_hwmod,
+++++++         .clk            = "mcbsp1_ick",
+++++++         .addr           = omap3xxx_mcbsp1_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_mcbsp1_addrs),
+++++++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++++   };
+++++++   
+++++++   /* mcbsp1 slave ports */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_mcbsp1_slaves[] = {
+++++++         &omap3xxx_l4_core__mcbsp1,
+++++++   };
+++++++   
+++++++   static struct omap_hwmod omap3xxx_mcbsp1_hwmod = {
+++++++         .name           = "mcbsp1",
+++++++         .class          = &omap3xxx_mcbsp_hwmod_class,
+++++++         .mpu_irqs       = omap3xxx_mcbsp1_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_mcbsp1_irqs),
+++++++         .sdma_reqs      = omap3xxx_mcbsp1_sdma_chs,
+++++++         .sdma_reqs_cnt  = ARRAY_SIZE(omap3xxx_mcbsp1_sdma_chs),
+++++++         .main_clk       = "mcbsp1_fck",
+++++++         .prcm           = {
+++++++                 .omap2 = {
+++++++                         .prcm_reg_id = 1,
+++++++                         .module_bit = OMAP3430_EN_MCBSP1_SHIFT,
+++++++                         .module_offs = CORE_MOD,
+++++++                         .idlest_reg_id = 1,
+++++++                         .idlest_idle_bit = OMAP3430_ST_MCBSP1_SHIFT,
+++++++                 },
+++++++         },
+++++++         .slaves         = omap3xxx_mcbsp1_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_mcbsp1_slaves),
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++++   };
+++++++   
+++++++   /* mcbsp2 */
+++++++   static struct omap_hwmod_irq_info omap3xxx_mcbsp2_irqs[] = {
+++++++         { .name = "irq", .irq = 17 },
+++++++         { .name = "tx", .irq = 62 },
+++++++         { .name = "rx", .irq = 63 },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_dma_info omap3xxx_mcbsp2_sdma_chs[] = {
+++++++         { .name = "rx", .dma_req = 34 },
+++++++         { .name = "tx", .dma_req = 33 },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_addr_space omap3xxx_mcbsp2_addrs[] = {
+++++++         {
+++++++                 .name           = "mpu",
+++++++                 .pa_start       = 0x49022000,
+++++++                 .pa_end         = 0x490220ff,
+++++++                 .flags          = ADDR_TYPE_RT
+++++++         },
+++++++   };
+++++++   
+++++++   /* l4_per -> mcbsp2 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2 = {
+++++++         .master         = &omap3xxx_l4_per_hwmod,
+++++++         .slave          = &omap3xxx_mcbsp2_hwmod,
+++++++         .clk            = "mcbsp2_ick",
+++++++         .addr           = omap3xxx_mcbsp2_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_mcbsp2_addrs),
+++++++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++++   };
+++++++   
+++++++   /* mcbsp2 slave ports */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_mcbsp2_slaves[] = {
+++++++         &omap3xxx_l4_per__mcbsp2,
+++++++   };
+++++++   
+++++++   static struct omap_mcbsp_dev_attr omap34xx_mcbsp2_dev_attr = {
+++++++         .sidetone       = "mcbsp2_sidetone",
+++++++   };
+++++++   
+++++++   static struct omap_hwmod omap3xxx_mcbsp2_hwmod = {
+++++++         .name           = "mcbsp2",
+++++++         .class          = &omap3xxx_mcbsp_hwmod_class,
+++++++         .mpu_irqs       = omap3xxx_mcbsp2_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_mcbsp2_irqs),
+++++++         .sdma_reqs      = omap3xxx_mcbsp2_sdma_chs,
+++++++         .sdma_reqs_cnt  = ARRAY_SIZE(omap3xxx_mcbsp2_sdma_chs),
+++++++         .main_clk       = "mcbsp2_fck",
+++++++         .prcm           = {
+++++++                 .omap2 = {
+++++++                         .prcm_reg_id = 1,
+++++++                         .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
+++++++                         .module_offs = OMAP3430_PER_MOD,
+++++++                         .idlest_reg_id = 1,
+++++++                         .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
+++++++                 },
+++++++         },
+++++++         .slaves         = omap3xxx_mcbsp2_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_mcbsp2_slaves),
+++++++         .dev_attr       = &omap34xx_mcbsp2_dev_attr,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++++   };
+++++++   
+++++++   /* mcbsp3 */
+++++++   static struct omap_hwmod_irq_info omap3xxx_mcbsp3_irqs[] = {
+++++++         { .name = "irq", .irq = 22 },
+++++++         { .name = "tx", .irq = 89 },
+++++++         { .name = "rx", .irq = 90 },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_dma_info omap3xxx_mcbsp3_sdma_chs[] = {
+++++++         { .name = "rx", .dma_req = 18 },
+++++++         { .name = "tx", .dma_req = 17 },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_addr_space omap3xxx_mcbsp3_addrs[] = {
+++++++         {
+++++++                 .name           = "mpu",
+++++++                 .pa_start       = 0x49024000,
+++++++                 .pa_end         = 0x490240ff,
+++++++                 .flags          = ADDR_TYPE_RT
+++++++         },
+++++++   };
+++++++   
+++++++   /* l4_per -> mcbsp3 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3 = {
+++++++         .master         = &omap3xxx_l4_per_hwmod,
+++++++         .slave          = &omap3xxx_mcbsp3_hwmod,
+++++++         .clk            = "mcbsp3_ick",
+++++++         .addr           = omap3xxx_mcbsp3_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_mcbsp3_addrs),
+++++++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++++   };
+++++++   
+++++++   /* mcbsp3 slave ports */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_mcbsp3_slaves[] = {
+++++++         &omap3xxx_l4_per__mcbsp3,
+++++++   };
+++++++   
+++++++   static struct omap_mcbsp_dev_attr omap34xx_mcbsp3_dev_attr = {
+++++++         .sidetone       = "mcbsp3_sidetone",
+++++++   };
+++++++   
+++++++   static struct omap_hwmod omap3xxx_mcbsp3_hwmod = {
+++++++         .name           = "mcbsp3",
+++++++         .class          = &omap3xxx_mcbsp_hwmod_class,
+++++++         .mpu_irqs       = omap3xxx_mcbsp3_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_mcbsp3_irqs),
+++++++         .sdma_reqs      = omap3xxx_mcbsp3_sdma_chs,
+++++++         .sdma_reqs_cnt  = ARRAY_SIZE(omap3xxx_mcbsp3_sdma_chs),
+++++++         .main_clk       = "mcbsp3_fck",
+++++++         .prcm           = {
+++++++                 .omap2 = {
+++++++                         .prcm_reg_id = 1,
+++++++                         .module_bit = OMAP3430_EN_MCBSP3_SHIFT,
+++++++                         .module_offs = OMAP3430_PER_MOD,
+++++++                         .idlest_reg_id = 1,
+++++++                         .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
+++++++                 },
+++++++         },
+++++++         .slaves         = omap3xxx_mcbsp3_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_mcbsp3_slaves),
+++++++         .dev_attr       = &omap34xx_mcbsp3_dev_attr,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++++   };
+++++++   
+++++++   /* mcbsp4 */
+++++++   static struct omap_hwmod_irq_info omap3xxx_mcbsp4_irqs[] = {
+++++++         { .name = "irq", .irq = 23 },
+++++++         { .name = "tx", .irq = 54 },
+++++++         { .name = "rx", .irq = 55 },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_dma_info omap3xxx_mcbsp4_sdma_chs[] = {
+++++++         { .name = "rx", .dma_req = 20 },
+++++++         { .name = "tx", .dma_req = 19 },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_addr_space omap3xxx_mcbsp4_addrs[] = {
+++++++         {
+++++++                 .name           = "mpu",
+++++++                 .pa_start       = 0x49026000,
+++++++                 .pa_end         = 0x490260ff,
+++++++                 .flags          = ADDR_TYPE_RT
+++++++         },
+++++     };
+++++     
     --   static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
     --         { .role = "dbclk", .clk = "gpio5_dbck", },
+++++++   /* l4_per -> mcbsp4 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp4 = {
+++++++         .master         = &omap3xxx_l4_per_hwmod,
+++++++         .slave          = &omap3xxx_mcbsp4_hwmod,
+++++++         .clk            = "mcbsp4_ick",
+++++++         .addr           = omap3xxx_mcbsp4_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_mcbsp4_addrs),
+++++++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
     --   static struct omap_hwmod_ocp_if *omap3xxx_gpio5_slaves[] = {
     --         &omap3xxx_l4_per__gpio5,
+++++++   /* mcbsp4 slave ports */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_mcbsp4_slaves[] = {
+++++++         &omap3xxx_l4_per__mcbsp4,
+++++     };
+++++     
     --   static struct omap_hwmod omap3xxx_gpio5_hwmod = {
     --         .name           = "gpio5",
     --         .mpu_irqs       = omap3xxx_gpio5_irqs,
     --         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_gpio5_irqs),
     --         .main_clk       = "gpio5_ick",
     --         .opt_clks       = gpio5_opt_clks,
     --         .opt_clks_cnt   = ARRAY_SIZE(gpio5_opt_clks),
+++++++   static struct omap_hwmod omap3xxx_mcbsp4_hwmod = {
+++++++         .name           = "mcbsp4",
+++++++         .class          = &omap3xxx_mcbsp_hwmod_class,
+++++++         .mpu_irqs       = omap3xxx_mcbsp4_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_mcbsp4_irqs),
+++++++         .sdma_reqs      = omap3xxx_mcbsp4_sdma_chs,
+++++++         .sdma_reqs_cnt  = ARRAY_SIZE(omap3xxx_mcbsp4_sdma_chs),
+++++++         .main_clk       = "mcbsp4_fck",
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
     --                         .module_bit = OMAP3430_EN_GPIO5_SHIFT,
+++++++                         .module_bit = OMAP3430_EN_MCBSP4_SHIFT,
+++++                           .module_offs = OMAP3430_PER_MOD,
+++++                           .idlest_reg_id = 1,
     --                         .idlest_idle_bit = OMAP3430_ST_GPIO5_SHIFT,
+++++++                         .idlest_idle_bit = OMAP3430_ST_MCBSP4_SHIFT,
+++++                   },
+++++           },
     --         .slaves         = omap3xxx_gpio5_slaves,
     --         .slaves_cnt     = ARRAY_SIZE(omap3xxx_gpio5_slaves),
     --         .class          = &omap3xxx_gpio_hwmod_class,
     --         .dev_attr       = &gpio_dev_attr,
+++++++         .slaves         = omap3xxx_mcbsp4_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_mcbsp4_slaves),
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++     };
+++++     
     --   /* gpio6 */
     --   static struct omap_hwmod_irq_info omap3xxx_gpio6_irqs[] = {
     --         { .irq = 34 }, /* INT_34XX_GPIO_BANK6 */
+++++++   /* mcbsp5 */
+++++++   static struct omap_hwmod_irq_info omap3xxx_mcbsp5_irqs[] = {
+++++++         { .name = "irq", .irq = 27 },
+++++++         { .name = "tx", .irq = 81 },
+++++++         { .name = "rx", .irq = 82 },
+++++     };
+++++     
     --   static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
     --         { .role = "dbclk", .clk = "gpio6_dbck", },
+++++++   static struct omap_hwmod_dma_info omap3xxx_mcbsp5_sdma_chs[] = {
+++++++         { .name = "rx", .dma_req = 22 },
+++++++         { .name = "tx", .dma_req = 21 },
+++++     };
+++++     
     --   static struct omap_hwmod_ocp_if *omap3xxx_gpio6_slaves[] = {
     --         &omap3xxx_l4_per__gpio6,
+++++++   static struct omap_hwmod_addr_space omap3xxx_mcbsp5_addrs[] = {
+++++++         {
+++++++                 .name           = "mpu",
+++++++                 .pa_start       = 0x48096000,
+++++++                 .pa_end         = 0x480960ff,
+++++++                 .flags          = ADDR_TYPE_RT
+++++++         },
+++++     };
+++++     
     --   static struct omap_hwmod omap3xxx_gpio6_hwmod = {
     --         .name           = "gpio6",
     --         .mpu_irqs       = omap3xxx_gpio6_irqs,
     --         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_gpio6_irqs),
     --         .main_clk       = "gpio6_ick",
     --         .opt_clks       = gpio6_opt_clks,
     --         .opt_clks_cnt   = ARRAY_SIZE(gpio6_opt_clks),
+++++++   /* l4_core -> mcbsp5 */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp5 = {
+++++++         .master         = &omap3xxx_l4_core_hwmod,
+++++++         .slave          = &omap3xxx_mcbsp5_hwmod,
+++++++         .clk            = "mcbsp5_ick",
+++++++         .addr           = omap3xxx_mcbsp5_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_mcbsp5_addrs),
+++++++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++++   };
+++++++   
+++++++   /* mcbsp5 slave ports */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_mcbsp5_slaves[] = {
+++++++         &omap3xxx_l4_core__mcbsp5,
+++++++   };
+++++++   
+++++++   static struct omap_hwmod omap3xxx_mcbsp5_hwmod = {
+++++++         .name           = "mcbsp5",
+++++++         .class          = &omap3xxx_mcbsp_hwmod_class,
+++++++         .mpu_irqs       = omap3xxx_mcbsp5_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_mcbsp5_irqs),
+++++++         .sdma_reqs      = omap3xxx_mcbsp5_sdma_chs,
+++++++         .sdma_reqs_cnt  = ARRAY_SIZE(omap3xxx_mcbsp5_sdma_chs),
+++++++         .main_clk       = "mcbsp5_fck",
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
     --                         .module_bit = OMAP3430_EN_GPIO6_SHIFT,
     --                         .module_offs = OMAP3430_PER_MOD,
+++++++                         .module_bit = OMAP3430_EN_MCBSP5_SHIFT,
+++++++                         .module_offs = CORE_MOD,
+++++                           .idlest_reg_id = 1,
     --                         .idlest_idle_bit = OMAP3430_ST_GPIO6_SHIFT,
+++++++                         .idlest_idle_bit = OMAP3430_ST_MCBSP5_SHIFT,
+++++                   },
+++++           },
     --         .slaves         = omap3xxx_gpio6_slaves,
     --         .slaves_cnt     = ARRAY_SIZE(omap3xxx_gpio6_slaves),
     --         .class          = &omap3xxx_gpio_hwmod_class,
     --         .dev_attr       = &gpio_dev_attr,
+++++++         .slaves         = omap3xxx_mcbsp5_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_mcbsp5_slaves),
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++     };
+++++++   /* 'mcbsp sidetone' class */
+++++     
     --   /* dma_system -> L3 */
     --   static struct omap_hwmod_ocp_if omap3xxx_dma_system__l3 = {
     --         .master         = &omap3xxx_dma_system_hwmod,
     --         .slave          = &omap3xxx_l3_main_hwmod,
     --         .clk            = "core_l3_ick",
     --         .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++++   static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sidetone_sysc = {
+++++++         .sysc_offs      = 0x0010,
+++++++         .sysc_flags     = SYSC_HAS_AUTOIDLE,
+++++++         .sysc_fields    = &omap_hwmod_sysc_type1,
+++++     };
+++++     
     --   /* dma attributes */
     --   static struct omap_dma_dev_attr dma_dev_attr = {
     --         .dev_caps  = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
     --                                 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
     --         .lch_count = 32,
+++++++   static struct omap_hwmod_class omap3xxx_mcbsp_sidetone_hwmod_class = {
+++++++         .name = "mcbsp_sidetone",
+++++++         .sysc = &omap3xxx_mcbsp_sidetone_sysc,
+++++     };
+++++     
     --   static struct omap_hwmod_class_sysconfig omap3xxx_dma_sysc = {
     --         .rev_offs       = 0x0000,
     --         .sysc_offs      = 0x002c,
     --         .syss_offs      = 0x0028,
     --         .sysc_flags     = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
     --                            SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
     --                            SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE),
     --         .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
     --                            MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
     --         .sysc_fields    = &omap_hwmod_sysc_type1,
+++++++   /* mcbsp2_sidetone */
+++++++   static struct omap_hwmod_irq_info omap3xxx_mcbsp2_sidetone_irqs[] = {
+++++++         { .name = "irq", .irq = 4 },
+++++     };
+++++     
     --   static struct omap_hwmod_class omap3xxx_dma_hwmod_class = {
     --         .name = "dma",
     --         .sysc = &omap3xxx_dma_sysc,
+++++++   static struct omap_hwmod_addr_space omap3xxx_mcbsp2_sidetone_addrs[] = {
+++++++         {
+++++++                 .name           = "sidetone",
+++++++                 .pa_start       = 0x49028000,
+++++++                 .pa_end         = 0x490280ff,
+++++++                 .flags          = ADDR_TYPE_RT
+++++++         },
+++++     };
+++++     
     --   /* dma_system */
     --   static struct omap_hwmod_irq_info omap3xxx_dma_system_irqs[] = {
     --         { .name = "0", .irq = 12 }, /* INT_24XX_SDMA_IRQ0 */
     --         { .name = "1", .irq = 13 }, /* INT_24XX_SDMA_IRQ1 */
     --         { .name = "2", .irq = 14 }, /* INT_24XX_SDMA_IRQ2 */
     --         { .name = "3", .irq = 15 }, /* INT_24XX_SDMA_IRQ3 */
+++++++   /* l4_per -> mcbsp2_sidetone */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2_sidetone = {
+++++++         .master         = &omap3xxx_l4_per_hwmod,
+++++++         .slave          = &omap3xxx_mcbsp2_sidetone_hwmod,
+++++++         .clk            = "mcbsp2_ick",
+++++++         .addr           = omap3xxx_mcbsp2_sidetone_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_mcbsp2_sidetone_addrs),
+++++++         .user           = OCP_USER_MPU,
+++++     };
+++++     
     --   static struct omap_hwmod_addr_space omap3xxx_dma_system_addrs[] = {
     --         {
     --                 .pa_start       = 0x48056000,
     --                 .pa_end         = 0x4a0560ff,
     --                 .flags          = ADDR_TYPE_RT
+++++++   /* mcbsp2_sidetone slave ports */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_mcbsp2_sidetone_slaves[] = {
+++++++         &omap3xxx_l4_per__mcbsp2_sidetone,
+++++++   };
+++++++   
+++++++   static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod = {
+++++++         .name           = "mcbsp2_sidetone",
+++++++         .class          = &omap3xxx_mcbsp_sidetone_hwmod_class,
+++++++         .mpu_irqs       = omap3xxx_mcbsp2_sidetone_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_mcbsp2_sidetone_irqs),
+++++++         .main_clk       = "mcbsp2_fck",
+++++++         .prcm           = {
+++++++                 .omap2 = {
+++++++                         .prcm_reg_id = 1,
+++++++                          .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
+++++++                         .module_offs = OMAP3430_PER_MOD,
+++++++                         .idlest_reg_id = 1,
+++++++                         .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
+++++++                 },
+++++           },
+++++++         .slaves         = omap3xxx_mcbsp2_sidetone_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_mcbsp2_sidetone_slaves),
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++     };
+++++     
     --   /* dma_system master ports */
     --   static struct omap_hwmod_ocp_if *omap3xxx_dma_system_masters[] = {
     --         &omap3xxx_dma_system__l3,
+++++++   /* mcbsp3_sidetone */
+++++++   static struct omap_hwmod_irq_info omap3xxx_mcbsp3_sidetone_irqs[] = {
+++++++         { .name = "irq", .irq = 5 },
+++++     };
+++++     
     --   /* l4_cfg -> dma_system */
     --   static struct omap_hwmod_ocp_if omap3xxx_l4_core__dma_system = {
     --         .master         = &omap3xxx_l4_core_hwmod,
     --         .slave          = &omap3xxx_dma_system_hwmod,
     --         .clk            = "core_l4_ick",
     --         .addr           = omap3xxx_dma_system_addrs,
     --         .addr_cnt       = ARRAY_SIZE(omap3xxx_dma_system_addrs),
     --         .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++++   static struct omap_hwmod_addr_space omap3xxx_mcbsp3_sidetone_addrs[] = {
+++++++         {
+++++++                 .name           = "sidetone",
+++++++                 .pa_start       = 0x4902A000,
+++++++                 .pa_end         = 0x4902A0ff,
+++++++                 .flags          = ADDR_TYPE_RT
+++++++         },
+++++     };
+++++     
     --   /* dma_system slave ports */
     --   static struct omap_hwmod_ocp_if *omap3xxx_dma_system_slaves[] = {
     --         &omap3xxx_l4_core__dma_system,
+++++++   /* l4_per -> mcbsp3_sidetone */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3_sidetone = {
+++++++         .master         = &omap3xxx_l4_per_hwmod,
+++++++         .slave          = &omap3xxx_mcbsp3_sidetone_hwmod,
+++++++         .clk            = "mcbsp3_ick",
+++++++         .addr           = omap3xxx_mcbsp3_sidetone_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_mcbsp3_sidetone_addrs),
+++++++         .user           = OCP_USER_MPU,
+++++     };
+++++     
     --   static struct omap_hwmod omap3xxx_dma_system_hwmod = {
     --         .name           = "dma",
     --         .class          = &omap3xxx_dma_hwmod_class,
     --         .mpu_irqs       = omap3xxx_dma_system_irqs,
     --         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_dma_system_irqs),
     --         .main_clk       = "core_l3_ick",
     --         .prcm = {
+++++++   /* mcbsp3_sidetone slave ports */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_mcbsp3_sidetone_slaves[] = {
+++++++         &omap3xxx_l4_per__mcbsp3_sidetone,
+++++++   };
+++++++   
+++++++   static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod = {
+++++++         .name           = "mcbsp3_sidetone",
+++++++         .class          = &omap3xxx_mcbsp_sidetone_hwmod_class,
+++++++         .mpu_irqs       = omap3xxx_mcbsp3_sidetone_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_mcbsp3_sidetone_irqs),
+++++++         .main_clk       = "mcbsp3_fck",
+++++++         .prcm           = {
+++++                   .omap2 = {
     --                         .module_offs            = CORE_MOD,
     --                         .prcm_reg_id            = 1,
     --                         .module_bit             = OMAP3430_ST_SDMA_SHIFT,
     --                         .idlest_reg_id          = 1,
     --                         .idlest_idle_bit        = OMAP3430_ST_SDMA_SHIFT,
+++++++                         .prcm_reg_id = 1,
+++++++                         .module_bit = OMAP3430_EN_MCBSP3_SHIFT,
+++++++                         .module_offs = OMAP3430_PER_MOD,
+++++++                         .idlest_reg_id = 1,
+++++++                         .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
+++++                   },
+++++           },
     --         .slaves         = omap3xxx_dma_system_slaves,
     --         .slaves_cnt     = ARRAY_SIZE(omap3xxx_dma_system_slaves),
     --         .masters        = omap3xxx_dma_system_masters,
     --         .masters_cnt    = ARRAY_SIZE(omap3xxx_dma_system_masters),
     --         .dev_attr       = &dma_dev_attr,
+++++++         .slaves         = omap3xxx_mcbsp3_sidetone_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_mcbsp3_sidetone_slaves),
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
     --         .flags          = HWMOD_NO_IDLEST,
+++++     };
+++++     
+++++++   
+++++     /* SR common */
+++++     static struct omap_hwmod_sysc_fields omap34xx_sr_sysc_fields = {
+++++           .clkact_shift   = 20,
+++++     };
+++++     
+++++     static struct omap_hwmod_class_sysconfig omap34xx_sr_sysc = {
+++++           .sysc_offs      = 0x24,
+++++           .sysc_flags     = (SYSC_HAS_CLOCKACTIVITY | SYSC_NO_CACHE),
+++++           .clockact       = CLOCKACT_TEST_ICLK,
+++++           .sysc_fields    = &omap34xx_sr_sysc_fields,
+++++     };
+++++     
+++++     static struct omap_hwmod_class omap34xx_smartreflex_hwmod_class = {
+++++           .name = "smartreflex",
+++++           .sysc = &omap34xx_sr_sysc,
+++++           .rev  = 1,
+++++     };
+++++     
+++++     static struct omap_hwmod_sysc_fields omap36xx_sr_sysc_fields = {
+++++           .sidle_shift    = 24,
+++++           .enwkup_shift   = 26
+++++     };
+++++     
+++++     static struct omap_hwmod_class_sysconfig omap36xx_sr_sysc = {
+++++           .sysc_offs      = 0x38,
+++++           .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
+++++           .sysc_flags     = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
+++++                           SYSC_NO_CACHE),
+++++           .sysc_fields    = &omap36xx_sr_sysc_fields,
+++++     };
+++++     
+++++     static struct omap_hwmod_class omap36xx_smartreflex_hwmod_class = {
+++++           .name = "smartreflex",
+++++           .sysc = &omap36xx_sr_sysc,
+++++           .rev  = 2,
+++++     };
+++++     
+++++     /* SR1 */
+++++     static struct omap_hwmod_ocp_if *omap3_sr1_slaves[] = {
+++++           &omap3_l4_core__sr1,
+++++     };
+++++     
+++++     static struct omap_hwmod omap34xx_sr1_hwmod = {
+++++           .name           = "sr1_hwmod",
+++++           .class          = &omap34xx_smartreflex_hwmod_class,
+++++           .main_clk       = "sr1_fck",
+++++           .vdd_name       = "mpu",
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_SR1_SHIFT,
+++++                           .module_offs = WKUP_MOD,
+++++                           .idlest_reg_id = 1,
+++++                           .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
+++++                   },
+++++           },
+++++           .slaves         = omap3_sr1_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3_sr1_slaves),
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES2 |
+++++                                           CHIP_IS_OMAP3430ES3_0 |
+++++                                           CHIP_IS_OMAP3430ES3_1),
+++++           .flags          = HWMOD_SET_DEFAULT_CLOCKACT,
+++++     };
+++++     
+++++     static struct omap_hwmod omap36xx_sr1_hwmod = {
+++++           .name           = "sr1_hwmod",
+++++           .class          = &omap36xx_smartreflex_hwmod_class,
+++++           .main_clk       = "sr1_fck",
+++++           .vdd_name       = "mpu",
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_SR1_SHIFT,
+++++                           .module_offs = WKUP_MOD,
+++++                           .idlest_reg_id = 1,
+++++                           .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
+++++                   },
+++++           },
+++++           .slaves         = omap3_sr1_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3_sr1_slaves),
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
+++++     };
+++++     
+++++     /* SR2 */
+++++     static struct omap_hwmod_ocp_if *omap3_sr2_slaves[] = {
+++++           &omap3_l4_core__sr2,
+++++     };
+++++     
+++++     static struct omap_hwmod omap34xx_sr2_hwmod = {
+++++           .name           = "sr2_hwmod",
+++++           .class          = &omap34xx_smartreflex_hwmod_class,
+++++           .main_clk       = "sr2_fck",
+++++           .vdd_name       = "core",
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_SR2_SHIFT,
+++++                           .module_offs = WKUP_MOD,
+++++                           .idlest_reg_id = 1,
+++++                           .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
+++++                   },
+++++           },
+++++           .slaves         = omap3_sr2_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3_sr2_slaves),
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES2 |
+++++                                           CHIP_IS_OMAP3430ES3_0 |
+++++                                           CHIP_IS_OMAP3430ES3_1),
+++++           .flags          = HWMOD_SET_DEFAULT_CLOCKACT,
+++++     };
+++++     
+++++     static struct omap_hwmod omap36xx_sr2_hwmod = {
+++++           .name           = "sr2_hwmod",
+++++           .class          = &omap36xx_smartreflex_hwmod_class,
+++++           .main_clk       = "sr2_fck",
+++++           .vdd_name       = "core",
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_SR2_SHIFT,
+++++                           .module_offs = WKUP_MOD,
+++++                           .idlest_reg_id = 1,
+++++                           .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
+++++                   },
+++++           },
+++++           .slaves         = omap3_sr2_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3_sr2_slaves),
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
+++++     };
+++++     
+++++++   /*
+++++++    * 'mailbox' class
+++++++    * mailbox module allowing communication between the on-chip processors
+++++++    * using a queued mailbox-interrupt mechanism.
+++++++    */
+++++++   
+++++++   static struct omap_hwmod_class_sysconfig omap3xxx_mailbox_sysc = {
+++++++         .rev_offs       = 0x000,
+++++++         .sysc_offs      = 0x010,
+++++++         .syss_offs      = 0x014,
+++++++         .sysc_flags     = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
+++++++                                 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
+++++++         .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
+++++++         .sysc_fields    = &omap_hwmod_sysc_type1,
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_class omap3xxx_mailbox_hwmod_class = {
+++++++         .name = "mailbox",
+++++++         .sysc = &omap3xxx_mailbox_sysc,
+++++++   };
+++++++   
+++++++   static struct omap_hwmod omap3xxx_mailbox_hwmod;
+++++++   static struct omap_hwmod_irq_info omap3xxx_mailbox_irqs[] = {
+++++++         { .irq = 26 },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_addr_space omap3xxx_mailbox_addrs[] = {
+++++++         {
+++++++                 .pa_start       = 0x48094000,
+++++++                 .pa_end         = 0x480941ff,
+++++++                 .flags          = ADDR_TYPE_RT,
+++++++         },
+++++++   };
+++++++   
+++++++   /* l4_core -> mailbox */
+++++++   static struct omap_hwmod_ocp_if omap3xxx_l4_core__mailbox = {
+++++++         .master         = &omap3xxx_l4_core_hwmod,
+++++++         .slave          = &omap3xxx_mailbox_hwmod,
+++++++         .addr           = omap3xxx_mailbox_addrs,
+++++++         .addr_cnt       = ARRAY_SIZE(omap3xxx_mailbox_addrs),
+++++++         .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++++   };
+++++++   
+++++++   /* mailbox slave ports */
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_mailbox_slaves[] = {
+++++++         &omap3xxx_l4_core__mailbox,
+++++++   };
+++++++   
+++++++   static struct omap_hwmod omap3xxx_mailbox_hwmod = {
+++++++         .name           = "mailbox",
+++++++         .class          = &omap3xxx_mailbox_hwmod_class,
+++++++         .mpu_irqs       = omap3xxx_mailbox_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_mailbox_irqs),
+++++++         .main_clk       = "mailboxes_ick",
+++++++         .prcm           = {
+++++++                 .omap2 = {
+++++++                         .prcm_reg_id = 1,
+++++++                         .module_bit = OMAP3430_EN_MAILBOXES_SHIFT,
+++++++                         .module_offs = CORE_MOD,
+++++++                         .idlest_reg_id = 1,
+++++++                         .idlest_idle_bit = OMAP3430_ST_MAILBOXES_SHIFT,
+++++++                 },
+++++++         },
+++++++         .slaves         = omap3xxx_mailbox_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_mailbox_slaves),
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++++   };
+++++++   
+++++     /* l4 core -> mcspi1 interface */
+++++     static struct omap_hwmod_addr_space omap34xx_mcspi1_addr_space[] = {
+++++           {
+++++                   .pa_start       = 0x48098000,
+++++                   .pa_end         = 0x480980ff,
+++++                   .flags          = ADDR_TYPE_RT,
+++++           },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi1 = {
+++++           .master         = &omap3xxx_l4_core_hwmod,
+++++           .slave          = &omap34xx_mcspi1,
+++++           .clk            = "mcspi1_ick",
+++++           .addr           = omap34xx_mcspi1_addr_space,
+++++           .addr_cnt       = ARRAY_SIZE(omap34xx_mcspi1_addr_space),
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
+++++     /* l4 core -> mcspi2 interface */
+++++     static struct omap_hwmod_addr_space omap34xx_mcspi2_addr_space[] = {
+++++           {
+++++                   .pa_start       = 0x4809a000,
+++++                   .pa_end         = 0x4809a0ff,
+++++                   .flags          = ADDR_TYPE_RT,
+++++           },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi2 = {
+++++           .master         = &omap3xxx_l4_core_hwmod,
+++++           .slave          = &omap34xx_mcspi2,
+++++           .clk            = "mcspi2_ick",
+++++           .addr           = omap34xx_mcspi2_addr_space,
+++++           .addr_cnt       = ARRAY_SIZE(omap34xx_mcspi2_addr_space),
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
+++++     /* l4 core -> mcspi3 interface */
+++++     static struct omap_hwmod_addr_space omap34xx_mcspi3_addr_space[] = {
+++++           {
+++++                   .pa_start       = 0x480b8000,
+++++                   .pa_end         = 0x480b80ff,
+++++                   .flags          = ADDR_TYPE_RT,
+++++           },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi3 = {
+++++           .master         = &omap3xxx_l4_core_hwmod,
+++++           .slave          = &omap34xx_mcspi3,
+++++           .clk            = "mcspi3_ick",
+++++           .addr           = omap34xx_mcspi3_addr_space,
+++++           .addr_cnt       = ARRAY_SIZE(omap34xx_mcspi3_addr_space),
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
+++++     /* l4 core -> mcspi4 interface */
+++++     static struct omap_hwmod_addr_space omap34xx_mcspi4_addr_space[] = {
+++++           {
+++++                   .pa_start       = 0x480ba000,
+++++                   .pa_end         = 0x480ba0ff,
+++++                   .flags          = ADDR_TYPE_RT,
+++++           },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi4 = {
+++++           .master         = &omap3xxx_l4_core_hwmod,
+++++           .slave          = &omap34xx_mcspi4,
+++++           .clk            = "mcspi4_ick",
+++++           .addr           = omap34xx_mcspi4_addr_space,
+++++           .addr_cnt       = ARRAY_SIZE(omap34xx_mcspi4_addr_space),
+++++           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++     };
+++++     
+++++     /*
+++++      * 'mcspi' class
+++++      * multichannel serial port interface (mcspi) / master/slave synchronous serial
+++++      * bus
+++++      */
+++++     
+++++     static struct omap_hwmod_class_sysconfig omap34xx_mcspi_sysc = {
+++++           .rev_offs       = 0x0000,
+++++           .sysc_offs      = 0x0010,
+++++           .syss_offs      = 0x0014,
+++++           .sysc_flags     = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
+++++                                   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
+++++                                   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
+++++           .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
+++++           .sysc_fields    = &omap_hwmod_sysc_type1,
+++++     };
+++++     
+++++     static struct omap_hwmod_class omap34xx_mcspi_class = {
+++++           .name = "mcspi",
+++++           .sysc = &omap34xx_mcspi_sysc,
+++++           .rev = OMAP3_MCSPI_REV,
+++++     };
+++++     
+++++     /* mcspi1 */
+++++     static struct omap_hwmod_irq_info omap34xx_mcspi1_mpu_irqs[] = {
+++++           { .name = "irq", .irq = 65 },
+++++     };
+++++     
+++++     static struct omap_hwmod_dma_info omap34xx_mcspi1_sdma_reqs[] = {
+++++           { .name = "tx0", .dma_req = 35 },
+++++           { .name = "rx0", .dma_req = 36 },
+++++           { .name = "tx1", .dma_req = 37 },
+++++           { .name = "rx1", .dma_req = 38 },
+++++           { .name = "tx2", .dma_req = 39 },
+++++           { .name = "rx2", .dma_req = 40 },
+++++           { .name = "tx3", .dma_req = 41 },
+++++           { .name = "rx3", .dma_req = 42 },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if *omap34xx_mcspi1_slaves[] = {
+++++           &omap34xx_l4_core__mcspi1,
+++++     };
+++++     
+++++     static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
+++++           .num_chipselect = 4,
+++++     };
+++++     
+++++     static struct omap_hwmod omap34xx_mcspi1 = {
+++++           .name           = "mcspi1",
+++++           .mpu_irqs       = omap34xx_mcspi1_mpu_irqs,
+++++           .mpu_irqs_cnt   = ARRAY_SIZE(omap34xx_mcspi1_mpu_irqs),
+++++           .sdma_reqs      = omap34xx_mcspi1_sdma_reqs,
+++++           .sdma_reqs_cnt  = ARRAY_SIZE(omap34xx_mcspi1_sdma_reqs),
+++++           .main_clk       = "mcspi1_fck",
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .module_offs = CORE_MOD,
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_MCSPI1_SHIFT,
+++++                           .idlest_reg_id = 1,
+++++                           .idlest_idle_bit = OMAP3430_ST_MCSPI1_SHIFT,
+++++                   },
+++++           },
+++++           .slaves         = omap34xx_mcspi1_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap34xx_mcspi1_slaves),
+++++           .class          = &omap34xx_mcspi_class,
+++++           .dev_attr       = &omap_mcspi1_dev_attr,
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
+++++     };
+++++     
+++++     /* mcspi2 */
+++++     static struct omap_hwmod_irq_info omap34xx_mcspi2_mpu_irqs[] = {
+++++           { .name = "irq", .irq = 66 },
+++++     };
+++++     
+++++     static struct omap_hwmod_dma_info omap34xx_mcspi2_sdma_reqs[] = {
+++++           { .name = "tx0", .dma_req = 43 },
+++++           { .name = "rx0", .dma_req = 44 },
+++++           { .name = "tx1", .dma_req = 45 },
+++++           { .name = "rx1", .dma_req = 46 },
+++++     };
+++++     
+++++     static struct omap_hwmod_ocp_if *omap34xx_mcspi2_slaves[] = {
+++++           &omap34xx_l4_core__mcspi2,
+++++     };
+++++     
+++++     static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
+++++           .num_chipselect = 2,
+++++     };
+++++     
+++++     static struct omap_hwmod omap34xx_mcspi2 = {
+++++           .name           = "mcspi2",
+++++           .mpu_irqs       = omap34xx_mcspi2_mpu_irqs,
+++++           .mpu_irqs_cnt   = ARRAY_SIZE(omap34xx_mcspi2_mpu_irqs),
+++++           .sdma_reqs      = omap34xx_mcspi2_sdma_reqs,
+++++           .sdma_reqs_cnt  = ARRAY_SIZE(omap34xx_mcspi2_sdma_reqs),
+++++           .main_clk       = "mcspi2_fck",
                .prcm           = {
                        .omap2 = {
+++++                           .module_offs = CORE_MOD,
                                .prcm_reg_id = 1,
-----                           .module_bit = OMAP3430_EN_GPIO4_SHIFT,
-----                           .module_offs = OMAP3430_PER_MOD,
+++++                           .module_bit = OMAP3430_EN_MCSPI2_SHIFT,
                                .idlest_reg_id = 1,
-----                           .idlest_idle_bit = OMAP3430_ST_GPIO4_SHIFT,
+++++                           .idlest_idle_bit = OMAP3430_ST_MCSPI2_SHIFT,
                        },
                },
-----           .slaves         = omap3xxx_gpio4_slaves,
-----           .slaves_cnt     = ARRAY_SIZE(omap3xxx_gpio4_slaves),
-----           .class          = &omap3xxx_gpio_hwmod_class,
-----           .dev_attr       = &gpio_dev_attr,
+++++           .slaves         = omap34xx_mcspi2_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap34xx_mcspi2_slaves),
+++++           .class          = &omap34xx_mcspi_class,
+++++           .dev_attr       = &omap_mcspi2_dev_attr,
                .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
          };
          
@@@@@@@@@@@ -1162,200 -1162,200 -1162,200 -1162,200 -1162,200 -2142,76 -2142,76 -3346,227 -3337,227 -3370,227 +3342,227 @@@@@@@@@@@ static struct omap_hwmod_class_sysconfi
                .sysc_fields    = &omap_hwmod_sysc_type1,
          };
          
-----     static struct omap_hwmod_class omap3xxx_dma_hwmod_class = {
-----           .name = "dma",
-----           .sysc = &omap3xxx_dma_sysc,
+++++     static struct omap_hwmod_class usbotg_class = {
+++++           .name = "usbotg",
+++++           .sysc = &omap3xxx_usbhsotg_sysc,
          };
+++++     /* usb_otg_hs */
+++++     static struct omap_hwmod_irq_info omap3xxx_usbhsotg_mpu_irqs[] = {
          
-----     /* dma_system */
-----     static struct omap_hwmod_irq_info omap3xxx_dma_system_irqs[] = {
-----           { .name = "0", .irq = 12 }, /* INT_24XX_SDMA_IRQ0 */
-----           { .name = "1", .irq = 13 }, /* INT_24XX_SDMA_IRQ1 */
-----           { .name = "2", .irq = 14 }, /* INT_24XX_SDMA_IRQ2 */
-----           { .name = "3", .irq = 15 }, /* INT_24XX_SDMA_IRQ3 */
+++++           { .name = "mc", .irq = 92 },
+++++           { .name = "dma", .irq = 93 },
          };
          
-----     static struct omap_hwmod_addr_space omap3xxx_dma_system_addrs[] = {
-----           {
-----                   .pa_start       = 0x48056000,
-----                   .pa_end         = 0x4a0560ff,
-----                   .flags          = ADDR_TYPE_RT
+++++     static struct omap_hwmod omap3xxx_usbhsotg_hwmod = {
+++++           .name           = "usb_otg_hs",
+++++           .mpu_irqs       = omap3xxx_usbhsotg_mpu_irqs,
+++++           .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_usbhsotg_mpu_irqs),
+++++           .main_clk       = "hsotgusb_ick",
+++++           .prcm           = {
+++++                   .omap2 = {
+++++                           .prcm_reg_id = 1,
+++++                           .module_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
+++++                           .module_offs = CORE_MOD,
+++++                           .idlest_reg_id = 1,
+++++                           .idlest_idle_bit = OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT,
+++++                           .idlest_stdby_bit = OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT
+++++                   },
                },
+++++           .masters        = omap3xxx_usbhsotg_masters,
+++++           .masters_cnt    = ARRAY_SIZE(omap3xxx_usbhsotg_masters),
+++++           .slaves         = omap3xxx_usbhsotg_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(omap3xxx_usbhsotg_slaves),
+++++           .class          = &usbotg_class,
+++++     
+++++           /*
+++++            * Erratum ID: i479  idle_req / idle_ack mechanism potentially
+++++            * broken when autoidle is enabled
+++++            * workaround is to disable the autoidle bit at module level.
+++++            */
+++++           .flags          = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
+++++                                   | HWMOD_SWSUP_MSTANDBY,
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
          };
          
-----     /* dma_system master ports */
-----     static struct omap_hwmod_ocp_if *omap3xxx_dma_system_masters[] = {
-----           &omap3xxx_dma_system__l3,
-----     };
+++++     /* usb_otg_hs */
+++++     static struct omap_hwmod_irq_info am35xx_usbhsotg_mpu_irqs[] = {
          
-----     /* l4_cfg -> dma_system */
-----     static struct omap_hwmod_ocp_if omap3xxx_l4_core__dma_system = {
-----           .master         = &omap3xxx_l4_core_hwmod,
-----           .slave          = &omap3xxx_dma_system_hwmod,
-----           .clk            = "core_l4_ick",
-----           .addr           = omap3xxx_dma_system_addrs,
-----           .addr_cnt       = ARRAY_SIZE(omap3xxx_dma_system_addrs),
-----           .user           = OCP_USER_MPU | OCP_USER_SDMA,
+++++           { .name = "mc", .irq = 71 },
          };
          
-----     /* dma_system slave ports */
-----     static struct omap_hwmod_ocp_if *omap3xxx_dma_system_slaves[] = {
-----           &omap3xxx_l4_core__dma_system,
+++++     static struct omap_hwmod_class am35xx_usbotg_class = {
+++++           .name = "am35xx_usbotg",
+++++           .sysc = NULL,
          };
          
-----     static struct omap_hwmod omap3xxx_dma_system_hwmod = {
-----           .name           = "dma",
-----           .class          = &omap3xxx_dma_hwmod_class,
-----           .mpu_irqs       = omap3xxx_dma_system_irqs,
-----           .mpu_irqs_cnt   = ARRAY_SIZE(omap3xxx_dma_system_irqs),
-----           .main_clk       = "core_l3_ick",
+++++     static struct omap_hwmod am35xx_usbhsotg_hwmod = {
+++++           .name           = "am35x_otg_hs",
+++++           .mpu_irqs       = am35xx_usbhsotg_mpu_irqs,
+++++           .mpu_irqs_cnt   = ARRAY_SIZE(am35xx_usbhsotg_mpu_irqs),
+++++           .main_clk       = NULL,
                .prcm = {
                        .omap2 = {
-----                           .module_offs            = CORE_MOD,
-----                           .prcm_reg_id            = 1,
-----                           .module_bit             = OMAP3430_ST_SDMA_SHIFT,
-----                           .idlest_reg_id          = 1,
-----                           .idlest_idle_bit        = OMAP3430_ST_SDMA_SHIFT,
                        },
                },
-----           .slaves         = omap3xxx_dma_system_slaves,
-----           .slaves_cnt     = ARRAY_SIZE(omap3xxx_dma_system_slaves),
-----           .masters        = omap3xxx_dma_system_masters,
-----           .masters_cnt    = ARRAY_SIZE(omap3xxx_dma_system_masters),
-----           .dev_attr       = &dma_dev_attr,
-----           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
-----           .flags          = HWMOD_NO_IDLEST,
+++++           .masters        = am35xx_usbhsotg_masters,
+++++           .masters_cnt    = ARRAY_SIZE(am35xx_usbhsotg_masters),
+++++           .slaves         = am35xx_usbhsotg_slaves,
+++++           .slaves_cnt     = ARRAY_SIZE(am35xx_usbhsotg_slaves),
+++++           .class          = &am35xx_usbotg_class,
+++++           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES3_1)
          };
          
-----     /* SR common */
-----     static struct omap_hwmod_sysc_fields omap34xx_sr_sysc_fields = {
-----           .clkact_shift   = 20,
+++++++   /* MMC/SD/SDIO common */
+++++++   
+++++++   static struct omap_hwmod_class_sysconfig omap34xx_mmc_sysc = {
+++++++         .rev_offs       = 0x1fc,
+++++++         .sysc_offs      = 0x10,
+++++++         .syss_offs      = 0x14,
+++++++         .sysc_flags     = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
+++++++                            SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
+++++++                            SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
+++++++         .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
+++++++         .sysc_fields    = &omap_hwmod_sysc_type1,
     ++   };
     ++   
-----     static struct omap_hwmod_class_sysconfig omap34xx_sr_sysc = {
-----           .sysc_offs      = 0x24,
-----           .sysc_flags     = (SYSC_HAS_CLOCKACTIVITY | SYSC_NO_CACHE),
-----           .clockact       = CLOCKACT_TEST_ICLK,
-----           .sysc_fields    = &omap34xx_sr_sysc_fields,
+++++++   static struct omap_hwmod_class omap34xx_mmc_class = {
+++++++         .name = "mmc",
+++++++         .sysc = &omap34xx_mmc_sysc,
     ++   };
     ++   
-----     static struct omap_hwmod_class omap34xx_smartreflex_hwmod_class = {
-----           .name = "smartreflex",
-----           .sysc = &omap34xx_sr_sysc,
-----           .rev  = 1,
+++++++   /* MMC/SD/SDIO1 */
+++++++   
+++++++   static struct omap_hwmod_irq_info omap34xx_mmc1_mpu_irqs[] = {
+++++++         { .irq = 83, },
     ++   };
     ++   
-----     static struct omap_hwmod_sysc_fields omap36xx_sr_sysc_fields = {
-----           .sidle_shift    = 24,
-----           .enwkup_shift   = 26
+++++++   static struct omap_hwmod_dma_info omap34xx_mmc1_sdma_reqs[] = {
+++++++         { .name = "tx", .dma_req = 61, },
+++++++         { .name = "rx", .dma_req = 62, },
     ++   };
     ++   
-----     static struct omap_hwmod_class_sysconfig omap36xx_sr_sysc = {
-----           .sysc_offs      = 0x38,
-----           .idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
-----           .sysc_flags     = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
-----                           SYSC_NO_CACHE),
-----           .sysc_fields    = &omap36xx_sr_sysc_fields,
+++++++   static struct omap_hwmod_opt_clk omap34xx_mmc1_opt_clks[] = {
+++++++         { .role = "dbck", .clk = "omap_32k_fck", },
     ++   };
     ++   
-----     static struct omap_hwmod_class omap36xx_smartreflex_hwmod_class = {
-----           .name = "smartreflex",
-----           .sysc = &omap36xx_sr_sysc,
-----           .rev  = 2,
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_mmc1_slaves[] = {
+++++++         &omap3xxx_l4_core__mmc1,
     ++   };
     ++   
-----     /* SR1 */
-----     static struct omap_hwmod_ocp_if *omap3_sr1_slaves[] = {
-----           &omap3_l4_core__sr1,
+++++++   static struct omap_mmc_dev_attr mmc1_dev_attr = {
+++++++         .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
     ++   };
     ++   
-----     static struct omap_hwmod omap34xx_sr1_hwmod = {
-----           .name           = "sr1_hwmod",
-----           .class          = &omap34xx_smartreflex_hwmod_class,
-----           .main_clk       = "sr1_fck",
-----           .vdd_name       = "mpu",
+++++++   static struct omap_hwmod omap3xxx_mmc1_hwmod = {
+++++++         .name           = "mmc1",
+++++++         .mpu_irqs       = omap34xx_mmc1_mpu_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap34xx_mmc1_mpu_irqs),
+++++++         .sdma_reqs      = omap34xx_mmc1_sdma_reqs,
+++++++         .sdma_reqs_cnt  = ARRAY_SIZE(omap34xx_mmc1_sdma_reqs),
+++++++         .opt_clks       = omap34xx_mmc1_opt_clks,
+++++++         .opt_clks_cnt   = ARRAY_SIZE(omap34xx_mmc1_opt_clks),
+++++++         .main_clk       = "mmchs1_fck",
     ++         .prcm           = {
     ++                 .omap2 = {
+++++++                         .module_offs = CORE_MOD,
     ++                         .prcm_reg_id = 1,
-----                           .module_bit = OMAP3430_EN_SR1_SHIFT,
-----                           .module_offs = WKUP_MOD,
+++++++                         .module_bit = OMAP3430_EN_MMC1_SHIFT,
     ++                         .idlest_reg_id = 1,
-----                           .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
+++++++                         .idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
     ++                 },
     ++         },
-----           .slaves         = omap3_sr1_slaves,
-----           .slaves_cnt     = ARRAY_SIZE(omap3_sr1_slaves),
-----           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES2 |
-----                                           CHIP_IS_OMAP3430ES3_0 |
-----                                           CHIP_IS_OMAP3430ES3_1),
-----           .flags          = HWMOD_SET_DEFAULT_CLOCKACT,
+++++++         .dev_attr       = &mmc1_dev_attr,
+++++++         .slaves         = omap3xxx_mmc1_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_mmc1_slaves),
+++++++         .class          = &omap34xx_mmc_class,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
     ++   };
     ++   
-----     static struct omap_hwmod omap36xx_sr1_hwmod = {
-----           .name           = "sr1_hwmod",
-----           .class          = &omap36xx_smartreflex_hwmod_class,
-----           .main_clk       = "sr1_fck",
-----           .vdd_name       = "mpu",
-----           .prcm           = {
-----                   .omap2 = {
-----                           .prcm_reg_id = 1,
-----                           .module_bit = OMAP3430_EN_SR1_SHIFT,
-----                           .module_offs = WKUP_MOD,
-----                           .idlest_reg_id = 1,
-----                           .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
-----                   },
-----           },
-----           .slaves         = omap3_sr1_slaves,
-----           .slaves_cnt     = ARRAY_SIZE(omap3_sr1_slaves),
-----           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
+++++++   /* MMC/SD/SDIO2 */
+++++++   
+++++++   static struct omap_hwmod_irq_info omap34xx_mmc2_mpu_irqs[] = {
+++++++         { .irq = INT_24XX_MMC2_IRQ, },
     ++   };
     ++   
-----     /* SR2 */
-----     static struct omap_hwmod_ocp_if *omap3_sr2_slaves[] = {
-----           &omap3_l4_core__sr2,
+++++++   static struct omap_hwmod_dma_info omap34xx_mmc2_sdma_reqs[] = {
+++++++         { .name = "tx", .dma_req = 47, },
+++++++         { .name = "rx", .dma_req = 48, },
     ++   };
     ++   
-----     static struct omap_hwmod omap34xx_sr2_hwmod = {
-----           .name           = "sr2_hwmod",
-----           .class          = &omap34xx_smartreflex_hwmod_class,
-----           .main_clk       = "sr2_fck",
-----           .vdd_name       = "core",
+++++++   static struct omap_hwmod_opt_clk omap34xx_mmc2_opt_clks[] = {
+++++++         { .role = "dbck", .clk = "omap_32k_fck", },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_mmc2_slaves[] = {
+++++++         &omap3xxx_l4_core__mmc2,
+++++++   };
+++++++   
+++++++   static struct omap_hwmod omap3xxx_mmc2_hwmod = {
+++++++         .name           = "mmc2",
+++++++         .mpu_irqs       = omap34xx_mmc2_mpu_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap34xx_mmc2_mpu_irqs),
+++++++         .sdma_reqs      = omap34xx_mmc2_sdma_reqs,
+++++++         .sdma_reqs_cnt  = ARRAY_SIZE(omap34xx_mmc2_sdma_reqs),
+++++++         .opt_clks       = omap34xx_mmc2_opt_clks,
+++++++         .opt_clks_cnt   = ARRAY_SIZE(omap34xx_mmc2_opt_clks),
+++++++         .main_clk       = "mmchs2_fck",
     ++         .prcm           = {
     ++                 .omap2 = {
+++++++                         .module_offs = CORE_MOD,
     ++                         .prcm_reg_id = 1,
-----                           .module_bit = OMAP3430_EN_SR2_SHIFT,
-----                           .module_offs = WKUP_MOD,
+++++++                         .module_bit = OMAP3430_EN_MMC2_SHIFT,
     ++                         .idlest_reg_id = 1,
-----                           .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
+++++++                         .idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
     ++                 },
     ++         },
-----           .slaves         = omap3_sr2_slaves,
-----           .slaves_cnt     = ARRAY_SIZE(omap3_sr2_slaves),
-----           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES2 |
-----                                           CHIP_IS_OMAP3430ES3_0 |
-----                                           CHIP_IS_OMAP3430ES3_1),
-----           .flags          = HWMOD_SET_DEFAULT_CLOCKACT,
+++++++         .slaves         = omap3xxx_mmc2_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_mmc2_slaves),
+++++++         .class          = &omap34xx_mmc_class,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
     ++   };
     ++   
-----     static struct omap_hwmod omap36xx_sr2_hwmod = {
-----           .name           = "sr2_hwmod",
-----           .class          = &omap36xx_smartreflex_hwmod_class,
-----           .main_clk       = "sr2_fck",
-----           .vdd_name       = "core",
+++++++   /* MMC/SD/SDIO3 */
+++++++   
+++++++   static struct omap_hwmod_irq_info omap34xx_mmc3_mpu_irqs[] = {
+++++++         { .irq = 94, },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_dma_info omap34xx_mmc3_sdma_reqs[] = {
+++++++         { .name = "tx", .dma_req = 77, },
+++++++         { .name = "rx", .dma_req = 78, },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_opt_clk omap34xx_mmc3_opt_clks[] = {
+++++++         { .role = "dbck", .clk = "omap_32k_fck", },
+++++++   };
+++++++   
+++++++   static struct omap_hwmod_ocp_if *omap3xxx_mmc3_slaves[] = {
+++++++         &omap3xxx_l4_core__mmc3,
+++++++   };
+++++++   
+++++++   static struct omap_hwmod omap3xxx_mmc3_hwmod = {
+++++++         .name           = "mmc3",
+++++++         .mpu_irqs       = omap34xx_mmc3_mpu_irqs,
+++++++         .mpu_irqs_cnt   = ARRAY_SIZE(omap34xx_mmc3_mpu_irqs),
+++++++         .sdma_reqs      = omap34xx_mmc3_sdma_reqs,
+++++++         .sdma_reqs_cnt  = ARRAY_SIZE(omap34xx_mmc3_sdma_reqs),
+++++++         .opt_clks       = omap34xx_mmc3_opt_clks,
+++++++         .opt_clks_cnt   = ARRAY_SIZE(omap34xx_mmc3_opt_clks),
+++++++         .main_clk       = "mmchs3_fck",
     ++         .prcm           = {
     ++                 .omap2 = {
     ++                         .prcm_reg_id = 1,
-----                           .module_bit = OMAP3430_EN_SR2_SHIFT,
-----                           .module_offs = WKUP_MOD,
+++++++                         .module_bit = OMAP3430_EN_MMC3_SHIFT,
     ++                         .idlest_reg_id = 1,
-----                           .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
+++++++                         .idlest_idle_bit = OMAP3430_ST_MMC3_SHIFT,
     ++                 },
     ++         },
-----           .slaves         = omap3_sr2_slaves,
-----           .slaves_cnt     = ARRAY_SIZE(omap3_sr2_slaves),
-----           .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
+++++++         .slaves         = omap3xxx_mmc3_slaves,
+++++++         .slaves_cnt     = ARRAY_SIZE(omap3xxx_mmc3_slaves),
+++++++         .class          = &omap34xx_mmc_class,
+++++++         .omap_chip      = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
     ++   };
     ++   
          static __initdata struct omap_hwmod *omap3xxx_hwmods[] = {
                &omap3xxx_l3_main_hwmod,
                &omap3xxx_l4_core_hwmod,
          
                /* dma_system class*/
                &omap3xxx_dma_system_hwmod,
+++++     
+++++++         /* mcbsp class */
+++++++         &omap3xxx_mcbsp1_hwmod,
+++++++         &omap3xxx_mcbsp2_hwmod,
+++++++         &omap3xxx_mcbsp3_hwmod,
+++++++         &omap3xxx_mcbsp4_hwmod,
+++++++         &omap3xxx_mcbsp5_hwmod,
+++++++         &omap3xxx_mcbsp2_sidetone_hwmod,
+++++++         &omap3xxx_mcbsp3_sidetone_hwmod,
+++++++   
+++++++         /* mailbox class */
+++++++         &omap3xxx_mailbox_hwmod,
+++++++   
+++++           /* mcspi class */
+++++           &omap34xx_mcspi1,
+++++           &omap34xx_mcspi2,
+++++           &omap34xx_mcspi3,
+++++           &omap34xx_mcspi4,
+++++     
+++++           /* usbotg class */
+++++           &omap3xxx_usbhsotg_hwmod,
+++++     
+++++           /* usbotg for am35x */
+++++           &am35xx_usbhsotg_hwmod,
+++++     
                NULL,
          };
          
Simple merge
index 1eee85a8abb3881a51cc8adf564cabc3901a94b8,1eee85a8abb3881a51cc8adf564cabc3901a94b8,1eee85a8abb3881a51cc8adf564cabc3901a94b8,98f7f618a91f605b77005292f48297e2d72a93df,1eee85a8abb3881a51cc8adf564cabc3901a94b8,fedd82971c9e2f12e261356864074e7138342a10,fedd82971c9e2f12e261356864074e7138342a10,97aa8e763e168fe132bd0a76400db5b47067ca93,97aa8e763e168fe132bd0a76400db5b47067ca93,97aa8e763e168fe132bd0a76400db5b47067ca93..8a1368fbbbd36dcc0491ffeac5cd889fcc36f159
@@@@@@@@@@@ -539,8 -539,8 -539,8 -539,8 -539,8 -539,7 -539,7 -544,9 -544,9 -544,9 +544,9 @@@@@@@@@@@ int omap_hwmod_register(struct omap_hwm
          struct omap_hwmod *omap_hwmod_lookup(const char *name);
          int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
                                void *data);
-----     int omap_hwmod_late_init(void);
+++++     
+++++++   int __init omap_hwmod_setup_one(const char *name);
     ++   
          int omap_hwmod_enable(struct omap_hwmod *oh);
          int _omap_hwmod_enable(struct omap_hwmod *oh);
          int omap_hwmod_idle(struct omap_hwmod *oh);
Simple merge