Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/broonie...
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / bnx2x / bnx2x_link.h
1 /* Copyright 2008-2011 Broadcom Corporation
2 *
3 * Unless you and Broadcom execute a separate written software license
4 * agreement governing use of this software, this software is licensed to you
5 * under the terms of the GNU General Public License version 2, available
6 * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
7 *
8 * Notwithstanding the above, under no circumstances may you combine this
9 * software in any way with any other Broadcom software provided under a
10 * license other than the GPL, without Broadcom's express prior written
11 * consent.
12 *
13 * Written by Yaniv Rosner
14 *
15 */
16
17 #ifndef BNX2X_LINK_H
18 #define BNX2X_LINK_H
19
20
21
22 /***********************************************************/
23 /* Defines */
24 /***********************************************************/
25 #define DEFAULT_PHY_DEV_ADDR 3
26 #define E2_DEFAULT_PHY_DEV_ADDR 5
27
28
29
30 #define BNX2X_FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO
31 #define BNX2X_FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX
32 #define BNX2X_FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX
33 #define BNX2X_FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH
34 #define BNX2X_FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE
35
36 #define NET_SERDES_IF_XFI 1
37 #define NET_SERDES_IF_SFI 2
38 #define NET_SERDES_IF_KR 3
39 #define NET_SERDES_IF_DXGXS 4
40
41 #define SPEED_AUTO_NEG 0
42 #define SPEED_20000 20000
43
44 #define SFP_EEPROM_VENDOR_NAME_ADDR 0x14
45 #define SFP_EEPROM_VENDOR_NAME_SIZE 16
46 #define SFP_EEPROM_VENDOR_OUI_ADDR 0x25
47 #define SFP_EEPROM_VENDOR_OUI_SIZE 3
48 #define SFP_EEPROM_PART_NO_ADDR 0x28
49 #define SFP_EEPROM_PART_NO_SIZE 16
50 #define SFP_EEPROM_REVISION_ADDR 0x38
51 #define SFP_EEPROM_REVISION_SIZE 4
52 #define SFP_EEPROM_SERIAL_ADDR 0x44
53 #define SFP_EEPROM_SERIAL_SIZE 16
54 #define SFP_EEPROM_DATE_ADDR 0x54 /* ASCII YYMMDD */
55 #define SFP_EEPROM_DATE_SIZE 6
56 #define PWR_FLT_ERR_MSG_LEN 250
57
58 #define XGXS_EXT_PHY_TYPE(ext_phy_config) \
59 ((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
60 #define XGXS_EXT_PHY_ADDR(ext_phy_config) \
61 (((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \
62 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT)
63 #define SERDES_EXT_PHY_TYPE(ext_phy_config) \
64 ((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)
65
66 /* Single Media Direct board is the plain 577xx board with CX4/RJ45 jacks */
67 #define SINGLE_MEDIA_DIRECT(params) (params->num_phys == 1)
68 /* Single Media board contains single external phy */
69 #define SINGLE_MEDIA(params) (params->num_phys == 2)
70 /* Dual Media board contains two external phy with different media */
71 #define DUAL_MEDIA(params) (params->num_phys == 3)
72
73 #define FW_PARAM_PHY_ADDR_MASK 0x000000FF
74 #define FW_PARAM_PHY_TYPE_MASK 0x0000FF00
75 #define FW_PARAM_MDIO_CTRL_MASK 0xFFFF0000
76 #define FW_PARAM_MDIO_CTRL_OFFSET 16
77 #define FW_PARAM_PHY_ADDR(fw_param) (fw_param & \
78 FW_PARAM_PHY_ADDR_MASK)
79 #define FW_PARAM_PHY_TYPE(fw_param) (fw_param & \
80 FW_PARAM_PHY_TYPE_MASK)
81 #define FW_PARAM_MDIO_CTRL(fw_param) ((fw_param & \
82 FW_PARAM_MDIO_CTRL_MASK) >> \
83 FW_PARAM_MDIO_CTRL_OFFSET)
84 #define FW_PARAM_SET(phy_addr, phy_type, mdio_access) \
85 (phy_addr | phy_type | mdio_access << FW_PARAM_MDIO_CTRL_OFFSET)
86
87
88 #define PFC_BRB_FULL_LB_XOFF_THRESHOLD 170
89 #define PFC_BRB_FULL_LB_XON_THRESHOLD 250
90
91 #define MAXVAL(a, b) (((a) > (b)) ? (a) : (b))
92 /***********************************************************/
93 /* Structs */
94 /***********************************************************/
95 #define INT_PHY 0
96 #define EXT_PHY1 1
97 #define EXT_PHY2 2
98 #define MAX_PHYS 3
99
100 /* Same configuration is shared between the XGXS and the first external phy */
101 #define LINK_CONFIG_SIZE (MAX_PHYS - 1)
102 #define LINK_CONFIG_IDX(_phy_idx) ((_phy_idx == INT_PHY) ? \
103 0 : (_phy_idx - 1))
104 /***********************************************************/
105 /* bnx2x_phy struct */
106 /* Defines the required arguments and function per phy */
107 /***********************************************************/
108 struct link_vars;
109 struct link_params;
110 struct bnx2x_phy;
111
112 typedef u8 (*config_init_t)(struct bnx2x_phy *phy, struct link_params *params,
113 struct link_vars *vars);
114 typedef u8 (*read_status_t)(struct bnx2x_phy *phy, struct link_params *params,
115 struct link_vars *vars);
116 typedef void (*link_reset_t)(struct bnx2x_phy *phy,
117 struct link_params *params);
118 typedef void (*config_loopback_t)(struct bnx2x_phy *phy,
119 struct link_params *params);
120 typedef u8 (*format_fw_ver_t)(u32 raw, u8 *str, u16 *len);
121 typedef void (*hw_reset_t)(struct bnx2x_phy *phy, struct link_params *params);
122 typedef void (*set_link_led_t)(struct bnx2x_phy *phy,
123 struct link_params *params, u8 mode);
124 typedef void (*phy_specific_func_t)(struct bnx2x_phy *phy,
125 struct link_params *params, u32 action);
126
127 struct bnx2x_phy {
128 u32 type;
129
130 /* Loaded during init */
131 u8 addr;
132 u8 def_md_devad;
133 u16 flags;
134 /* Require HW lock */
135 #define FLAGS_HW_LOCK_REQUIRED (1<<0)
136 /* No Over-Current detection */
137 #define FLAGS_NOC (1<<1)
138 /* Fan failure detection required */
139 #define FLAGS_FAN_FAILURE_DET_REQ (1<<2)
140 /* Initialize first the XGXS and only then the phy itself */
141 #define FLAGS_INIT_XGXS_FIRST (1<<3)
142 #define FLAGS_WC_DUAL_MODE (1<<4)
143 #define FLAGS_4_PORT_MODE (1<<5)
144 #define FLAGS_REARM_LATCH_SIGNAL (1<<6)
145 #define FLAGS_SFP_NOT_APPROVED (1<<7)
146 #define FLAGS_MDC_MDIO_WA (1<<8)
147 #define FLAGS_DUMMY_READ (1<<9)
148
149 /* preemphasis values for the rx side */
150 u16 rx_preemphasis[4];
151
152 /* preemphasis values for the tx side */
153 u16 tx_preemphasis[4];
154
155 /* EMAC address for access MDIO */
156 u32 mdio_ctrl;
157
158 u32 supported;
159
160 u32 media_type;
161 #define ETH_PHY_UNSPECIFIED 0x0
162 #define ETH_PHY_SFP_FIBER 0x1
163 #define ETH_PHY_XFP_FIBER 0x2
164 #define ETH_PHY_DA_TWINAX 0x3
165 #define ETH_PHY_BASE_T 0x4
166 #define ETH_PHY_KR 0xf0
167 #define ETH_PHY_CX4 0xf1
168 #define ETH_PHY_NOT_PRESENT 0xff
169
170 /* The address in which version is located*/
171 u32 ver_addr;
172
173 u16 req_flow_ctrl;
174
175 u16 req_line_speed;
176
177 u32 speed_cap_mask;
178
179 u16 req_duplex;
180 u16 rsrv;
181 /* Called per phy/port init, and it configures LASI, speed, autoneg,
182 duplex, flow control negotiation, etc. */
183 config_init_t config_init;
184
185 /* Called due to interrupt. It determines the link, speed */
186 read_status_t read_status;
187
188 /* Called when driver is unloading. Should reset the phy */
189 link_reset_t link_reset;
190
191 /* Set the loopback configuration for the phy */
192 config_loopback_t config_loopback;
193
194 /* Format the given raw number into str up to len */
195 format_fw_ver_t format_fw_ver;
196
197 /* Reset the phy (both ports) */
198 hw_reset_t hw_reset;
199
200 /* Set link led mode (on/off/oper)*/
201 set_link_led_t set_link_led;
202
203 /* PHY Specific tasks */
204 phy_specific_func_t phy_specific_func;
205 #define DISABLE_TX 1
206 #define ENABLE_TX 2
207 };
208
209 /* Inputs parameters to the CLC */
210 struct link_params {
211
212 u8 port;
213
214 /* Default / User Configuration */
215 u8 loopback_mode;
216 #define LOOPBACK_NONE 0
217 #define LOOPBACK_EMAC 1
218 #define LOOPBACK_BMAC 2
219 #define LOOPBACK_XGXS 3
220 #define LOOPBACK_EXT_PHY 4
221 #define LOOPBACK_EXT 5
222 #define LOOPBACK_UMAC 6
223 #define LOOPBACK_XMAC 7
224
225 /* Device parameters */
226 u8 mac_addr[6];
227
228 u16 req_duplex[LINK_CONFIG_SIZE];
229 u16 req_flow_ctrl[LINK_CONFIG_SIZE];
230
231 u16 req_line_speed[LINK_CONFIG_SIZE]; /* Also determine AutoNeg */
232
233 /* shmem parameters */
234 u32 shmem_base;
235 u32 shmem2_base;
236 u32 speed_cap_mask[LINK_CONFIG_SIZE];
237 u32 switch_cfg;
238 #define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH
239 #define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH
240 #define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT
241
242 u32 lane_config;
243
244 /* Phy register parameter */
245 u32 chip_id;
246
247 /* features */
248 u32 feature_config_flags;
249 #define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0)
250 #define FEATURE_CONFIG_PFC_ENABLED (1<<1)
251 #define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY (1<<2)
252 #define FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY (1<<3)
253 #define FEATURE_CONFIG_AUTOGREEEN_ENABLED (1<<9)
254 #define FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED (1<<10)
255 /* Will be populated during common init */
256 struct bnx2x_phy phy[MAX_PHYS];
257
258 /* Will be populated during common init */
259 u8 num_phys;
260
261 u8 rsrv;
262 u16 hw_led_mode; /* part of the hw_config read from the shmem */
263 u32 multi_phy_config;
264
265 /* Device pointer passed to all callback functions */
266 struct bnx2x *bp;
267 u16 req_fc_auto_adv; /* Should be set to TX / BOTH when
268 req_flow_ctrl is set to AUTO */
269 };
270
271 /* Output parameters */
272 struct link_vars {
273 u8 phy_flags;
274 #define PHY_XGXS_FLAG (1<<0)
275 #define PHY_SGMII_FLAG (1<<1)
276 #define PHY_PHYSICAL_LINK_FLAG (1<<2)
277 #define PHY_HALF_OPEN_CONN_FLAG (1<<3)
278 #define PHY_OVER_CURRENT_FLAG (1<<4)
279 #define PHY_TX_ERROR_CHECK_FLAG (1<<5)
280
281 u8 mac_type;
282 #define MAC_TYPE_NONE 0
283 #define MAC_TYPE_EMAC 1
284 #define MAC_TYPE_BMAC 2
285 #define MAC_TYPE_UMAC 3
286 #define MAC_TYPE_XMAC 4
287
288 u8 phy_link_up; /* internal phy link indication */
289 u8 link_up;
290
291 u16 line_speed;
292 u16 duplex;
293
294 u16 flow_ctrl;
295 u16 ieee_fc;
296
297 /* The same definitions as the shmem parameter */
298 u32 link_status;
299 u8 fault_detected;
300 u8 rsrv1;
301 u16 periodic_flags;
302 #define PERIODIC_FLAGS_LINK_EVENT 0x0001
303
304 u32 aeu_int_mask;
305 };
306
307 /***********************************************************/
308 /* Functions */
309 /***********************************************************/
310 int bnx2x_phy_init(struct link_params *params, struct link_vars *vars);
311
312 /* Reset the link. Should be called when driver or interface goes down
313 Before calling phy firmware upgrade, the reset_ext_phy should be set
314 to 0 */
315 int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
316 u8 reset_ext_phy);
317
318 /* bnx2x_link_update should be called upon link interrupt */
319 int bnx2x_link_update(struct link_params *params, struct link_vars *vars);
320
321 /* use the following phy functions to read/write from external_phy
322 In order to use it to read/write internal phy registers, use
323 DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as
324 the register */
325 int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
326 u8 devad, u16 reg, u16 *ret_val);
327
328 int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
329 u8 devad, u16 reg, u16 val);
330
331 /* Reads the link_status from the shmem,
332 and update the link vars accordingly */
333 void bnx2x_link_status_update(struct link_params *input,
334 struct link_vars *output);
335 /* returns string representing the fw_version of the external phy */
336 int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
337 u8 *version, u16 len);
338
339 /* Set/Unset the led
340 Basically, the CLC takes care of the led for the link, but in case one needs
341 to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to
342 blink the led, and LED_MODE_OFF to set the led off.*/
343 int bnx2x_set_led(struct link_params *params,
344 struct link_vars *vars, u8 mode, u32 speed);
345 #define LED_MODE_OFF 0
346 #define LED_MODE_ON 1
347 #define LED_MODE_OPER 2
348 #define LED_MODE_FRONT_PANEL_OFF 3
349
350 /* bnx2x_handle_module_detect_int should be called upon module detection
351 interrupt */
352 void bnx2x_handle_module_detect_int(struct link_params *params);
353
354 /* Get the actual link status. In case it returns 0, link is up,
355 otherwise link is down*/
356 int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
357 u8 is_serdes);
358
359 /* One-time initialization for external phy after power up */
360 int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
361 u32 shmem2_base_path[], u32 chip_id);
362
363 /* Reset the external PHY using GPIO */
364 void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port);
365
366 /* Reset the external of SFX7101 */
367 void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy);
368
369 /* Read "byte_cnt" bytes from address "addr" from the SFP+ EEPROM */
370 int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
371 struct link_params *params, u16 addr,
372 u8 byte_cnt, u8 *o_buf);
373
374 void bnx2x_hw_reset_phy(struct link_params *params);
375
376 /* Checks if HW lock is required for this phy/board type */
377 u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base,
378 u32 shmem2_base);
379
380 /* Check swap bit and adjust PHY order */
381 u32 bnx2x_phy_selection(struct link_params *params);
382
383 /* Probe the phys on board, and populate them in "params" */
384 int bnx2x_phy_probe(struct link_params *params);
385
386 /* Checks if fan failure detection is required on one of the phys on board */
387 u8 bnx2x_fan_failure_det_req(struct bnx2x *bp, u32 shmem_base,
388 u32 shmem2_base, u8 port);
389
390
391
392 /* DCBX structs */
393
394 /* Number of maximum COS per chip */
395 #define DCBX_E2E3_MAX_NUM_COS (2)
396 #define DCBX_E3B0_MAX_NUM_COS_PORT0 (6)
397 #define DCBX_E3B0_MAX_NUM_COS_PORT1 (3)
398 #define DCBX_E3B0_MAX_NUM_COS ( \
399 MAXVAL(DCBX_E3B0_MAX_NUM_COS_PORT0, \
400 DCBX_E3B0_MAX_NUM_COS_PORT1))
401
402 #define DCBX_MAX_NUM_COS ( \
403 MAXVAL(DCBX_E3B0_MAX_NUM_COS, \
404 DCBX_E2E3_MAX_NUM_COS))
405
406 /* PFC port configuration params */
407 struct bnx2x_nig_brb_pfc_port_params {
408 /* NIG */
409 u32 pause_enable;
410 u32 llfc_out_en;
411 u32 llfc_enable;
412 u32 pkt_priority_to_cos;
413 u8 num_of_rx_cos_priority_mask;
414 u32 rx_cos_priority_mask[DCBX_MAX_NUM_COS];
415 u32 llfc_high_priority_classes;
416 u32 llfc_low_priority_classes;
417 /* BRB */
418 u32 cos0_pauseable;
419 u32 cos1_pauseable;
420 };
421
422
423 /* ETS port configuration params */
424 struct bnx2x_ets_bw_params {
425 u8 bw;
426 };
427
428 struct bnx2x_ets_sp_params {
429 /**
430 * valid values are 0 - 5. 0 is highest strict priority.
431 * There can't be two COS's with the same pri.
432 */
433 u8 pri;
434 };
435
436 enum bnx2x_cos_state {
437 bnx2x_cos_state_strict = 0,
438 bnx2x_cos_state_bw = 1,
439 };
440
441 struct bnx2x_ets_cos_params {
442 enum bnx2x_cos_state state ;
443 union {
444 struct bnx2x_ets_bw_params bw_params;
445 struct bnx2x_ets_sp_params sp_params;
446 } params;
447 };
448
449 struct bnx2x_ets_params {
450 u8 num_of_cos; /* Number of valid COS entries*/
451 struct bnx2x_ets_cos_params cos[DCBX_MAX_NUM_COS];
452 };
453
454 /**
455 * Used to update the PFC attributes in EMAC, BMAC, NIG and BRB
456 * when link is already up
457 */
458 int bnx2x_update_pfc(struct link_params *params,
459 struct link_vars *vars,
460 struct bnx2x_nig_brb_pfc_port_params *pfc_params);
461
462
463 /* Used to configure the ETS to disable */
464 int bnx2x_ets_disabled(struct link_params *params,
465 struct link_vars *vars);
466
467 /* Used to configure the ETS to BW limited */
468 void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
469 const u32 cos1_bw);
470
471 /* Used to configure the ETS to strict */
472 int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos);
473
474
475 /* Configure the COS to ETS according to BW and SP settings.*/
476 int bnx2x_ets_e3b0_config(const struct link_params *params,
477 const struct link_vars *vars,
478 const struct bnx2x_ets_params *ets_params);
479 /* Read pfc statistic*/
480 void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
481 u32 pfc_frames_sent[2],
482 u32 pfc_frames_received[2]);
483 void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
484 u32 chip_id, u32 shmem_base, u32 shmem2_base,
485 u8 port);
486
487 int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
488 struct link_params *params);
489
490 void bnx2x_period_func(struct link_params *params, struct link_vars *vars);
491
492 #endif /* BNX2X_LINK_H */