scatterlist: sg_set_buf() argument must be in linear mapping
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / gpu / drm / radeon / r600d.h
1 /*
2 * Copyright 2009 Advanced Micro Devices, Inc.
3 * Copyright 2009 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 * Jerome Glisse
26 */
27 #ifndef R600D_H
28 #define R600D_H
29
30 #define CP_PACKET2 0x80000000
31 #define PACKET2_PAD_SHIFT 0
32 #define PACKET2_PAD_MASK (0x3fffffff << 0)
33
34 #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
35
36 #define R6XX_MAX_SH_GPRS 256
37 #define R6XX_MAX_TEMP_GPRS 16
38 #define R6XX_MAX_SH_THREADS 256
39 #define R6XX_MAX_SH_STACK_ENTRIES 4096
40 #define R6XX_MAX_BACKENDS 8
41 #define R6XX_MAX_BACKENDS_MASK 0xff
42 #define R6XX_MAX_SIMDS 8
43 #define R6XX_MAX_SIMDS_MASK 0xff
44 #define R6XX_MAX_PIPES 8
45 #define R6XX_MAX_PIPES_MASK 0xff
46
47 /* PTE flags */
48 #define PTE_VALID (1 << 0)
49 #define PTE_SYSTEM (1 << 1)
50 #define PTE_SNOOPED (1 << 2)
51 #define PTE_READABLE (1 << 5)
52 #define PTE_WRITEABLE (1 << 6)
53
54 /* tiling bits */
55 #define ARRAY_LINEAR_GENERAL 0x00000000
56 #define ARRAY_LINEAR_ALIGNED 0x00000001
57 #define ARRAY_1D_TILED_THIN1 0x00000002
58 #define ARRAY_2D_TILED_THIN1 0x00000004
59
60 /* Registers */
61 #define ARB_POP 0x2418
62 #define ENABLE_TC128 (1 << 30)
63 #define ARB_GDEC_RD_CNTL 0x246C
64
65 #define CC_GC_SHADER_PIPE_CONFIG 0x8950
66 #define CC_RB_BACKEND_DISABLE 0x98F4
67 #define BACKEND_DISABLE(x) ((x) << 16)
68
69 #define R_028808_CB_COLOR_CONTROL 0x28808
70 #define S_028808_SPECIAL_OP(x) (((x) & 0x7) << 4)
71 #define G_028808_SPECIAL_OP(x) (((x) >> 4) & 0x7)
72 #define C_028808_SPECIAL_OP 0xFFFFFF8F
73 #define V_028808_SPECIAL_NORMAL 0x00
74 #define V_028808_SPECIAL_DISABLE 0x01
75 #define V_028808_SPECIAL_RESOLVE_BOX 0x07
76
77 #define CB_COLOR0_BASE 0x28040
78 #define CB_COLOR1_BASE 0x28044
79 #define CB_COLOR2_BASE 0x28048
80 #define CB_COLOR3_BASE 0x2804C
81 #define CB_COLOR4_BASE 0x28050
82 #define CB_COLOR5_BASE 0x28054
83 #define CB_COLOR6_BASE 0x28058
84 #define CB_COLOR7_BASE 0x2805C
85 #define CB_COLOR7_FRAG 0x280FC
86
87 #define CB_COLOR0_SIZE 0x28060
88 #define CB_COLOR0_VIEW 0x28080
89 #define R_028080_CB_COLOR0_VIEW 0x028080
90 #define S_028080_SLICE_START(x) (((x) & 0x7FF) << 0)
91 #define G_028080_SLICE_START(x) (((x) >> 0) & 0x7FF)
92 #define C_028080_SLICE_START 0xFFFFF800
93 #define S_028080_SLICE_MAX(x) (((x) & 0x7FF) << 13)
94 #define G_028080_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
95 #define C_028080_SLICE_MAX 0xFF001FFF
96 #define R_028084_CB_COLOR1_VIEW 0x028084
97 #define R_028088_CB_COLOR2_VIEW 0x028088
98 #define R_02808C_CB_COLOR3_VIEW 0x02808C
99 #define R_028090_CB_COLOR4_VIEW 0x028090
100 #define R_028094_CB_COLOR5_VIEW 0x028094
101 #define R_028098_CB_COLOR6_VIEW 0x028098
102 #define R_02809C_CB_COLOR7_VIEW 0x02809C
103 #define R_028100_CB_COLOR0_MASK 0x028100
104 #define S_028100_CMASK_BLOCK_MAX(x) (((x) & 0xFFF) << 0)
105 #define G_028100_CMASK_BLOCK_MAX(x) (((x) >> 0) & 0xFFF)
106 #define C_028100_CMASK_BLOCK_MAX 0xFFFFF000
107 #define S_028100_FMASK_TILE_MAX(x) (((x) & 0xFFFFF) << 12)
108 #define G_028100_FMASK_TILE_MAX(x) (((x) >> 12) & 0xFFFFF)
109 #define C_028100_FMASK_TILE_MAX 0x00000FFF
110 #define R_028104_CB_COLOR1_MASK 0x028104
111 #define R_028108_CB_COLOR2_MASK 0x028108
112 #define R_02810C_CB_COLOR3_MASK 0x02810C
113 #define R_028110_CB_COLOR4_MASK 0x028110
114 #define R_028114_CB_COLOR5_MASK 0x028114
115 #define R_028118_CB_COLOR6_MASK 0x028118
116 #define R_02811C_CB_COLOR7_MASK 0x02811C
117 #define CB_COLOR0_INFO 0x280a0
118 # define CB_FORMAT(x) ((x) << 2)
119 # define CB_ARRAY_MODE(x) ((x) << 8)
120 # define CB_SOURCE_FORMAT(x) ((x) << 27)
121 # define CB_SF_EXPORT_FULL 0
122 # define CB_SF_EXPORT_NORM 1
123 #define CB_COLOR0_TILE 0x280c0
124 #define CB_COLOR0_FRAG 0x280e0
125 #define CB_COLOR0_MASK 0x28100
126
127 #define SQ_ALU_CONST_CACHE_PS_0 0x28940
128 #define SQ_ALU_CONST_CACHE_PS_1 0x28944
129 #define SQ_ALU_CONST_CACHE_PS_2 0x28948
130 #define SQ_ALU_CONST_CACHE_PS_3 0x2894c
131 #define SQ_ALU_CONST_CACHE_PS_4 0x28950
132 #define SQ_ALU_CONST_CACHE_PS_5 0x28954
133 #define SQ_ALU_CONST_CACHE_PS_6 0x28958
134 #define SQ_ALU_CONST_CACHE_PS_7 0x2895c
135 #define SQ_ALU_CONST_CACHE_PS_8 0x28960
136 #define SQ_ALU_CONST_CACHE_PS_9 0x28964
137 #define SQ_ALU_CONST_CACHE_PS_10 0x28968
138 #define SQ_ALU_CONST_CACHE_PS_11 0x2896c
139 #define SQ_ALU_CONST_CACHE_PS_12 0x28970
140 #define SQ_ALU_CONST_CACHE_PS_13 0x28974
141 #define SQ_ALU_CONST_CACHE_PS_14 0x28978
142 #define SQ_ALU_CONST_CACHE_PS_15 0x2897c
143 #define SQ_ALU_CONST_CACHE_VS_0 0x28980
144 #define SQ_ALU_CONST_CACHE_VS_1 0x28984
145 #define SQ_ALU_CONST_CACHE_VS_2 0x28988
146 #define SQ_ALU_CONST_CACHE_VS_3 0x2898c
147 #define SQ_ALU_CONST_CACHE_VS_4 0x28990
148 #define SQ_ALU_CONST_CACHE_VS_5 0x28994
149 #define SQ_ALU_CONST_CACHE_VS_6 0x28998
150 #define SQ_ALU_CONST_CACHE_VS_7 0x2899c
151 #define SQ_ALU_CONST_CACHE_VS_8 0x289a0
152 #define SQ_ALU_CONST_CACHE_VS_9 0x289a4
153 #define SQ_ALU_CONST_CACHE_VS_10 0x289a8
154 #define SQ_ALU_CONST_CACHE_VS_11 0x289ac
155 #define SQ_ALU_CONST_CACHE_VS_12 0x289b0
156 #define SQ_ALU_CONST_CACHE_VS_13 0x289b4
157 #define SQ_ALU_CONST_CACHE_VS_14 0x289b8
158 #define SQ_ALU_CONST_CACHE_VS_15 0x289bc
159 #define SQ_ALU_CONST_CACHE_GS_0 0x289c0
160 #define SQ_ALU_CONST_CACHE_GS_1 0x289c4
161 #define SQ_ALU_CONST_CACHE_GS_2 0x289c8
162 #define SQ_ALU_CONST_CACHE_GS_3 0x289cc
163 #define SQ_ALU_CONST_CACHE_GS_4 0x289d0
164 #define SQ_ALU_CONST_CACHE_GS_5 0x289d4
165 #define SQ_ALU_CONST_CACHE_GS_6 0x289d8
166 #define SQ_ALU_CONST_CACHE_GS_7 0x289dc
167 #define SQ_ALU_CONST_CACHE_GS_8 0x289e0
168 #define SQ_ALU_CONST_CACHE_GS_9 0x289e4
169 #define SQ_ALU_CONST_CACHE_GS_10 0x289e8
170 #define SQ_ALU_CONST_CACHE_GS_11 0x289ec
171 #define SQ_ALU_CONST_CACHE_GS_12 0x289f0
172 #define SQ_ALU_CONST_CACHE_GS_13 0x289f4
173 #define SQ_ALU_CONST_CACHE_GS_14 0x289f8
174 #define SQ_ALU_CONST_CACHE_GS_15 0x289fc
175
176 #define CONFIG_MEMSIZE 0x5428
177 #define CONFIG_CNTL 0x5424
178 #define CP_STALLED_STAT1 0x8674
179 #define CP_STALLED_STAT2 0x8678
180 #define CP_BUSY_STAT 0x867C
181 #define CP_STAT 0x8680
182 #define CP_COHER_BASE 0x85F8
183 #define CP_DEBUG 0xC1FC
184 #define R_0086D8_CP_ME_CNTL 0x86D8
185 #define S_0086D8_CP_PFP_HALT(x) (((x) & 1)<<26)
186 #define C_0086D8_CP_PFP_HALT(x) ((x) & 0xFBFFFFFF)
187 #define S_0086D8_CP_ME_HALT(x) (((x) & 1)<<28)
188 #define C_0086D8_CP_ME_HALT(x) ((x) & 0xEFFFFFFF)
189 #define CP_ME_RAM_DATA 0xC160
190 #define CP_ME_RAM_RADDR 0xC158
191 #define CP_ME_RAM_WADDR 0xC15C
192 #define CP_MEQ_THRESHOLDS 0x8764
193 #define MEQ_END(x) ((x) << 16)
194 #define ROQ_END(x) ((x) << 24)
195 #define CP_PERFMON_CNTL 0x87FC
196 #define CP_PFP_UCODE_ADDR 0xC150
197 #define CP_PFP_UCODE_DATA 0xC154
198 #define CP_QUEUE_THRESHOLDS 0x8760
199 #define ROQ_IB1_START(x) ((x) << 0)
200 #define ROQ_IB2_START(x) ((x) << 8)
201 #define CP_RB_BASE 0xC100
202 #define CP_RB_CNTL 0xC104
203 #define RB_BUFSZ(x) ((x) << 0)
204 #define RB_BLKSZ(x) ((x) << 8)
205 #define RB_NO_UPDATE (1 << 27)
206 #define RB_RPTR_WR_ENA (1 << 31)
207 #define BUF_SWAP_32BIT (2 << 16)
208 #define CP_RB_RPTR 0x8700
209 #define CP_RB_RPTR_ADDR 0xC10C
210 #define RB_RPTR_SWAP(x) ((x) << 0)
211 #define CP_RB_RPTR_ADDR_HI 0xC110
212 #define CP_RB_RPTR_WR 0xC108
213 #define CP_RB_WPTR 0xC114
214 #define CP_RB_WPTR_ADDR 0xC118
215 #define CP_RB_WPTR_ADDR_HI 0xC11C
216 #define CP_RB_WPTR_DELAY 0x8704
217 #define CP_ROQ_IB1_STAT 0x8784
218 #define CP_ROQ_IB2_STAT 0x8788
219 #define CP_SEM_WAIT_TIMER 0x85BC
220
221 #define DB_DEBUG 0x9830
222 #define PREZ_MUST_WAIT_FOR_POSTZ_DONE (1 << 31)
223 #define DB_DEPTH_BASE 0x2800C
224 #define DB_HTILE_DATA_BASE 0x28014
225 #define DB_HTILE_SURFACE 0x28D24
226 #define S_028D24_HTILE_WIDTH(x) (((x) & 0x1) << 0)
227 #define G_028D24_HTILE_WIDTH(x) (((x) >> 0) & 0x1)
228 #define C_028D24_HTILE_WIDTH 0xFFFFFFFE
229 #define S_028D24_HTILE_HEIGHT(x) (((x) & 0x1) << 1)
230 #define G_028D24_HTILE_HEIGHT(x) (((x) >> 1) & 0x1)
231 #define C_028D24_HTILE_HEIGHT 0xFFFFFFFD
232 #define G_028D24_LINEAR(x) (((x) >> 2) & 0x1)
233 #define DB_WATERMARKS 0x9838
234 #define DEPTH_FREE(x) ((x) << 0)
235 #define DEPTH_FLUSH(x) ((x) << 5)
236 #define DEPTH_PENDING_FREE(x) ((x) << 15)
237 #define DEPTH_CACHELINE_FREE(x) ((x) << 20)
238
239 #define DCP_TILING_CONFIG 0x6CA0
240 #define PIPE_TILING(x) ((x) << 1)
241 #define BANK_TILING(x) ((x) << 4)
242 #define GROUP_SIZE(x) ((x) << 6)
243 #define ROW_TILING(x) ((x) << 8)
244 #define BANK_SWAPS(x) ((x) << 11)
245 #define SAMPLE_SPLIT(x) ((x) << 14)
246 #define BACKEND_MAP(x) ((x) << 16)
247
248 #define GB_TILING_CONFIG 0x98F0
249 #define PIPE_TILING__SHIFT 1
250 #define PIPE_TILING__MASK 0x0000000e
251
252 #define GC_USER_SHADER_PIPE_CONFIG 0x8954
253 #define INACTIVE_QD_PIPES(x) ((x) << 8)
254 #define INACTIVE_QD_PIPES_MASK 0x0000FF00
255 #define INACTIVE_SIMDS(x) ((x) << 16)
256 #define INACTIVE_SIMDS_MASK 0x00FF0000
257
258 #define SQ_CONFIG 0x8c00
259 # define VC_ENABLE (1 << 0)
260 # define EXPORT_SRC_C (1 << 1)
261 # define DX9_CONSTS (1 << 2)
262 # define ALU_INST_PREFER_VECTOR (1 << 3)
263 # define DX10_CLAMP (1 << 4)
264 # define CLAUSE_SEQ_PRIO(x) ((x) << 8)
265 # define PS_PRIO(x) ((x) << 24)
266 # define VS_PRIO(x) ((x) << 26)
267 # define GS_PRIO(x) ((x) << 28)
268 # define ES_PRIO(x) ((x) << 30)
269 #define SQ_GPR_RESOURCE_MGMT_1 0x8c04
270 # define NUM_PS_GPRS(x) ((x) << 0)
271 # define NUM_VS_GPRS(x) ((x) << 16)
272 # define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
273 #define SQ_GPR_RESOURCE_MGMT_2 0x8c08
274 # define NUM_GS_GPRS(x) ((x) << 0)
275 # define NUM_ES_GPRS(x) ((x) << 16)
276 #define SQ_THREAD_RESOURCE_MGMT 0x8c0c
277 # define NUM_PS_THREADS(x) ((x) << 0)
278 # define NUM_VS_THREADS(x) ((x) << 8)
279 # define NUM_GS_THREADS(x) ((x) << 16)
280 # define NUM_ES_THREADS(x) ((x) << 24)
281 #define SQ_STACK_RESOURCE_MGMT_1 0x8c10
282 # define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
283 # define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
284 #define SQ_STACK_RESOURCE_MGMT_2 0x8c14
285 # define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
286 # define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
287 #define SQ_ESGS_RING_BASE 0x8c40
288 #define SQ_GSVS_RING_BASE 0x8c48
289 #define SQ_ESTMP_RING_BASE 0x8c50
290 #define SQ_GSTMP_RING_BASE 0x8c58
291 #define SQ_VSTMP_RING_BASE 0x8c60
292 #define SQ_PSTMP_RING_BASE 0x8c68
293 #define SQ_FBUF_RING_BASE 0x8c70
294 #define SQ_REDUC_RING_BASE 0x8c78
295
296 #define GRBM_CNTL 0x8000
297 # define GRBM_READ_TIMEOUT(x) ((x) << 0)
298 #define GRBM_STATUS 0x8010
299 #define CMDFIFO_AVAIL_MASK 0x0000001F
300 #define GUI_ACTIVE (1<<31)
301 #define GRBM_STATUS2 0x8014
302 #define GRBM_SOFT_RESET 0x8020
303 #define SOFT_RESET_CP (1<<0)
304
305 #define CG_THERMAL_STATUS 0x7F4
306 #define ASIC_T(x) ((x) << 0)
307 #define ASIC_T_MASK 0x1FF
308 #define ASIC_T_SHIFT 0
309
310 #define HDP_HOST_PATH_CNTL 0x2C00
311 #define HDP_NONSURFACE_BASE 0x2C04
312 #define HDP_NONSURFACE_INFO 0x2C08
313 #define HDP_NONSURFACE_SIZE 0x2C0C
314 #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
315 #define HDP_TILING_CONFIG 0x2F3C
316 #define HDP_DEBUG1 0x2F34
317
318 #define MC_VM_AGP_TOP 0x2184
319 #define MC_VM_AGP_BOT 0x2188
320 #define MC_VM_AGP_BASE 0x218C
321 #define MC_VM_FB_LOCATION 0x2180
322 #define MC_VM_L1_TLB_MCD_RD_A_CNTL 0x219C
323 #define ENABLE_L1_TLB (1 << 0)
324 #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
325 #define ENABLE_L1_STRICT_ORDERING (1 << 2)
326 #define SYSTEM_ACCESS_MODE_MASK 0x000000C0
327 #define SYSTEM_ACCESS_MODE_SHIFT 6
328 #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 6)
329 #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 6)
330 #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 6)
331 #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 6)
332 #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 8)
333 #define SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 8)
334 #define ENABLE_SEMAPHORE_MODE (1 << 10)
335 #define ENABLE_WAIT_L2_QUERY (1 << 11)
336 #define EFFECTIVE_L1_TLB_SIZE(x) (((x) & 7) << 12)
337 #define EFFECTIVE_L1_TLB_SIZE_MASK 0x00007000
338 #define EFFECTIVE_L1_TLB_SIZE_SHIFT 12
339 #define EFFECTIVE_L1_QUEUE_SIZE(x) (((x) & 7) << 15)
340 #define EFFECTIVE_L1_QUEUE_SIZE_MASK 0x00038000
341 #define EFFECTIVE_L1_QUEUE_SIZE_SHIFT 15
342 #define MC_VM_L1_TLB_MCD_RD_B_CNTL 0x21A0
343 #define MC_VM_L1_TLB_MCB_RD_GFX_CNTL 0x21FC
344 #define MC_VM_L1_TLB_MCB_RD_HDP_CNTL 0x2204
345 #define MC_VM_L1_TLB_MCB_RD_PDMA_CNTL 0x2208
346 #define MC_VM_L1_TLB_MCB_RD_SEM_CNTL 0x220C
347 #define MC_VM_L1_TLB_MCB_RD_SYS_CNTL 0x2200
348 #define MC_VM_L1_TLB_MCD_WR_A_CNTL 0x21A4
349 #define MC_VM_L1_TLB_MCD_WR_B_CNTL 0x21A8
350 #define MC_VM_L1_TLB_MCB_WR_GFX_CNTL 0x2210
351 #define MC_VM_L1_TLB_MCB_WR_HDP_CNTL 0x2218
352 #define MC_VM_L1_TLB_MCB_WR_PDMA_CNTL 0x221C
353 #define MC_VM_L1_TLB_MCB_WR_SEM_CNTL 0x2220
354 #define MC_VM_L1_TLB_MCB_WR_SYS_CNTL 0x2214
355 #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2190
356 #define LOGICAL_PAGE_NUMBER_MASK 0x000FFFFF
357 #define LOGICAL_PAGE_NUMBER_SHIFT 0
358 #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2194
359 #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x2198
360
361 #define PA_CL_ENHANCE 0x8A14
362 #define CLIP_VTX_REORDER_ENA (1 << 0)
363 #define NUM_CLIP_SEQ(x) ((x) << 1)
364 #define PA_SC_AA_CONFIG 0x28C04
365 #define PA_SC_AA_SAMPLE_LOCS_2S 0x8B40
366 #define PA_SC_AA_SAMPLE_LOCS_4S 0x8B44
367 #define PA_SC_AA_SAMPLE_LOCS_8S_WD0 0x8B48
368 #define PA_SC_AA_SAMPLE_LOCS_8S_WD1 0x8B4C
369 #define S0_X(x) ((x) << 0)
370 #define S0_Y(x) ((x) << 4)
371 #define S1_X(x) ((x) << 8)
372 #define S1_Y(x) ((x) << 12)
373 #define S2_X(x) ((x) << 16)
374 #define S2_Y(x) ((x) << 20)
375 #define S3_X(x) ((x) << 24)
376 #define S3_Y(x) ((x) << 28)
377 #define S4_X(x) ((x) << 0)
378 #define S4_Y(x) ((x) << 4)
379 #define S5_X(x) ((x) << 8)
380 #define S5_Y(x) ((x) << 12)
381 #define S6_X(x) ((x) << 16)
382 #define S6_Y(x) ((x) << 20)
383 #define S7_X(x) ((x) << 24)
384 #define S7_Y(x) ((x) << 28)
385 #define PA_SC_CLIPRECT_RULE 0x2820c
386 #define PA_SC_ENHANCE 0x8BF0
387 #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
388 #define FORCE_EOV_MAX_TILE_CNT(x) ((x) << 12)
389 #define PA_SC_LINE_STIPPLE 0x28A0C
390 #define PA_SC_LINE_STIPPLE_STATE 0x8B10
391 #define PA_SC_MODE_CNTL 0x28A4C
392 #define PA_SC_MULTI_CHIP_CNTL 0x8B20
393
394 #define PA_SC_SCREEN_SCISSOR_TL 0x28030
395 #define PA_SC_GENERIC_SCISSOR_TL 0x28240
396 #define PA_SC_WINDOW_SCISSOR_TL 0x28204
397
398 #define PCIE_PORT_INDEX 0x0038
399 #define PCIE_PORT_DATA 0x003C
400
401 #define CHMAP 0x2004
402 #define NOOFCHAN_SHIFT 12
403 #define NOOFCHAN_MASK 0x00003000
404
405 #define RAMCFG 0x2408
406 #define NOOFBANK_SHIFT 0
407 #define NOOFBANK_MASK 0x00000001
408 #define NOOFRANK_SHIFT 1
409 #define NOOFRANK_MASK 0x00000002
410 #define NOOFROWS_SHIFT 2
411 #define NOOFROWS_MASK 0x0000001C
412 #define NOOFCOLS_SHIFT 5
413 #define NOOFCOLS_MASK 0x00000060
414 #define CHANSIZE_SHIFT 7
415 #define CHANSIZE_MASK 0x00000080
416 #define BURSTLENGTH_SHIFT 8
417 #define BURSTLENGTH_MASK 0x00000100
418 #define CHANSIZE_OVERRIDE (1 << 10)
419
420 #define SCRATCH_REG0 0x8500
421 #define SCRATCH_REG1 0x8504
422 #define SCRATCH_REG2 0x8508
423 #define SCRATCH_REG3 0x850C
424 #define SCRATCH_REG4 0x8510
425 #define SCRATCH_REG5 0x8514
426 #define SCRATCH_REG6 0x8518
427 #define SCRATCH_REG7 0x851C
428 #define SCRATCH_UMSK 0x8540
429 #define SCRATCH_ADDR 0x8544
430
431 #define SPI_CONFIG_CNTL 0x9100
432 #define GPR_WRITE_PRIORITY(x) ((x) << 0)
433 #define DISABLE_INTERP_1 (1 << 5)
434 #define SPI_CONFIG_CNTL_1 0x913C
435 #define VTX_DONE_DELAY(x) ((x) << 0)
436 #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
437 #define SPI_INPUT_Z 0x286D8
438 #define SPI_PS_IN_CONTROL_0 0x286CC
439 #define NUM_INTERP(x) ((x)<<0)
440 #define POSITION_ENA (1<<8)
441 #define POSITION_CENTROID (1<<9)
442 #define POSITION_ADDR(x) ((x)<<10)
443 #define PARAM_GEN(x) ((x)<<15)
444 #define PARAM_GEN_ADDR(x) ((x)<<19)
445 #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
446 #define PERSP_GRADIENT_ENA (1<<28)
447 #define LINEAR_GRADIENT_ENA (1<<29)
448 #define POSITION_SAMPLE (1<<30)
449 #define BARYC_AT_SAMPLE_ENA (1<<31)
450 #define SPI_PS_IN_CONTROL_1 0x286D0
451 #define GEN_INDEX_PIX (1<<0)
452 #define GEN_INDEX_PIX_ADDR(x) ((x)<<1)
453 #define FRONT_FACE_ENA (1<<8)
454 #define FRONT_FACE_CHAN(x) ((x)<<9)
455 #define FRONT_FACE_ALL_BITS (1<<11)
456 #define FRONT_FACE_ADDR(x) ((x)<<12)
457 #define FOG_ADDR(x) ((x)<<17)
458 #define FIXED_PT_POSITION_ENA (1<<24)
459 #define FIXED_PT_POSITION_ADDR(x) ((x)<<25)
460
461 #define SQ_MS_FIFO_SIZES 0x8CF0
462 #define CACHE_FIFO_SIZE(x) ((x) << 0)
463 #define FETCH_FIFO_HIWATER(x) ((x) << 8)
464 #define DONE_FIFO_HIWATER(x) ((x) << 16)
465 #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
466 #define SQ_PGM_START_ES 0x28880
467 #define SQ_PGM_START_FS 0x28894
468 #define SQ_PGM_START_GS 0x2886C
469 #define SQ_PGM_START_PS 0x28840
470 #define SQ_PGM_RESOURCES_PS 0x28850
471 #define SQ_PGM_EXPORTS_PS 0x28854
472 #define SQ_PGM_CF_OFFSET_PS 0x288cc
473 #define SQ_PGM_START_VS 0x28858
474 #define SQ_PGM_RESOURCES_VS 0x28868
475 #define SQ_PGM_CF_OFFSET_VS 0x288d0
476
477 #define SQ_VTX_CONSTANT_WORD0_0 0x30000
478 #define SQ_VTX_CONSTANT_WORD1_0 0x30004
479 #define SQ_VTX_CONSTANT_WORD2_0 0x30008
480 # define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0)
481 # define SQ_VTXC_STRIDE(x) ((x) << 8)
482 # define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30)
483 # define SQ_ENDIAN_NONE 0
484 # define SQ_ENDIAN_8IN16 1
485 # define SQ_ENDIAN_8IN32 2
486 #define SQ_VTX_CONSTANT_WORD3_0 0x3000c
487 #define SQ_VTX_CONSTANT_WORD6_0 0x38018
488 #define S__SQ_VTX_CONSTANT_TYPE(x) (((x) & 3) << 30)
489 #define G__SQ_VTX_CONSTANT_TYPE(x) (((x) >> 30) & 3)
490 #define SQ_TEX_VTX_INVALID_TEXTURE 0x0
491 #define SQ_TEX_VTX_INVALID_BUFFER 0x1
492 #define SQ_TEX_VTX_VALID_TEXTURE 0x2
493 #define SQ_TEX_VTX_VALID_BUFFER 0x3
494
495
496 #define SX_MISC 0x28350
497 #define SX_MEMORY_EXPORT_BASE 0x9010
498 #define SX_DEBUG_1 0x9054
499 #define SMX_EVENT_RELEASE (1 << 0)
500 #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
501
502 #define TA_CNTL_AUX 0x9508
503 #define DISABLE_CUBE_WRAP (1 << 0)
504 #define DISABLE_CUBE_ANISO (1 << 1)
505 #define SYNC_GRADIENT (1 << 24)
506 #define SYNC_WALKER (1 << 25)
507 #define SYNC_ALIGNER (1 << 26)
508 #define BILINEAR_PRECISION_6_BIT (0 << 31)
509 #define BILINEAR_PRECISION_8_BIT (1 << 31)
510
511 #define TC_CNTL 0x9608
512 #define TC_L2_SIZE(x) ((x)<<5)
513 #define L2_DISABLE_LATE_HIT (1<<9)
514
515 #define VC_ENHANCE 0x9714
516
517 #define VGT_CACHE_INVALIDATION 0x88C4
518 #define CACHE_INVALIDATION(x) ((x)<<0)
519 #define VC_ONLY 0
520 #define TC_ONLY 1
521 #define VC_AND_TC 2
522 #define VGT_DMA_BASE 0x287E8
523 #define VGT_DMA_BASE_HI 0x287E4
524 #define VGT_ES_PER_GS 0x88CC
525 #define VGT_GS_PER_ES 0x88C8
526 #define VGT_GS_PER_VS 0x88E8
527 #define VGT_GS_VERTEX_REUSE 0x88D4
528 #define VGT_PRIMITIVE_TYPE 0x8958
529 #define VGT_NUM_INSTANCES 0x8974
530 #define VGT_OUT_DEALLOC_CNTL 0x28C5C
531 #define DEALLOC_DIST_MASK 0x0000007F
532 #define VGT_STRMOUT_BASE_OFFSET_0 0x28B10
533 #define VGT_STRMOUT_BASE_OFFSET_1 0x28B14
534 #define VGT_STRMOUT_BASE_OFFSET_2 0x28B18
535 #define VGT_STRMOUT_BASE_OFFSET_3 0x28B1c
536 #define VGT_STRMOUT_BASE_OFFSET_HI_0 0x28B44
537 #define VGT_STRMOUT_BASE_OFFSET_HI_1 0x28B48
538 #define VGT_STRMOUT_BASE_OFFSET_HI_2 0x28B4c
539 #define VGT_STRMOUT_BASE_OFFSET_HI_3 0x28B50
540 #define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8
541 #define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8
542 #define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8
543 #define VGT_STRMOUT_BUFFER_BASE_3 0x28B08
544 #define VGT_STRMOUT_BUFFER_OFFSET_0 0x28ADC
545 #define VGT_STRMOUT_BUFFER_OFFSET_1 0x28AEC
546 #define VGT_STRMOUT_BUFFER_OFFSET_2 0x28AFC
547 #define VGT_STRMOUT_BUFFER_OFFSET_3 0x28B0C
548 #define VGT_STRMOUT_BUFFER_SIZE_0 0x28AD0
549 #define VGT_STRMOUT_BUFFER_SIZE_1 0x28AE0
550 #define VGT_STRMOUT_BUFFER_SIZE_2 0x28AF0
551 #define VGT_STRMOUT_BUFFER_SIZE_3 0x28B00
552
553 #define VGT_STRMOUT_EN 0x28AB0
554 #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
555 #define VTX_REUSE_DEPTH_MASK 0x000000FF
556 #define VGT_EVENT_INITIATOR 0x28a90
557 # define CACHE_FLUSH_AND_INV_EVENT_TS (0x14 << 0)
558 # define CACHE_FLUSH_AND_INV_EVENT (0x16 << 0)
559
560 #define VM_CONTEXT0_CNTL 0x1410
561 #define ENABLE_CONTEXT (1 << 0)
562 #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
563 #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
564 #define VM_CONTEXT0_INVALIDATION_LOW_ADDR 0x1490
565 #define VM_CONTEXT0_INVALIDATION_HIGH_ADDR 0x14B0
566 #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x1574
567 #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x1594
568 #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x15B4
569 #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1554
570 #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
571 #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
572 #define RESPONSE_TYPE_MASK 0x000000F0
573 #define RESPONSE_TYPE_SHIFT 4
574 #define VM_L2_CNTL 0x1400
575 #define ENABLE_L2_CACHE (1 << 0)
576 #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
577 #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
578 #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 13)
579 #define VM_L2_CNTL2 0x1404
580 #define INVALIDATE_ALL_L1_TLBS (1 << 0)
581 #define INVALIDATE_L2_CACHE (1 << 1)
582 #define VM_L2_CNTL3 0x1408
583 #define BANK_SELECT_0(x) (((x) & 0x1f) << 0)
584 #define BANK_SELECT_1(x) (((x) & 0x1f) << 5)
585 #define L2_CACHE_UPDATE_MODE(x) (((x) & 3) << 10)
586 #define VM_L2_STATUS 0x140C
587 #define L2_BUSY (1 << 0)
588
589 #define WAIT_UNTIL 0x8040
590 #define WAIT_2D_IDLE_bit (1 << 14)
591 #define WAIT_3D_IDLE_bit (1 << 15)
592 #define WAIT_2D_IDLECLEAN_bit (1 << 16)
593 #define WAIT_3D_IDLECLEAN_bit (1 << 17)
594
595 /* async DMA */
596 #define DMA_TILING_CONFIG 0x3ec4
597 #define DMA_CONFIG 0x3e4c
598
599 #define DMA_RB_CNTL 0xd000
600 # define DMA_RB_ENABLE (1 << 0)
601 # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
602 # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
603 # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
604 # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
605 # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
606 #define DMA_RB_BASE 0xd004
607 #define DMA_RB_RPTR 0xd008
608 #define DMA_RB_WPTR 0xd00c
609
610 #define DMA_RB_RPTR_ADDR_HI 0xd01c
611 #define DMA_RB_RPTR_ADDR_LO 0xd020
612
613 #define DMA_IB_CNTL 0xd024
614 # define DMA_IB_ENABLE (1 << 0)
615 # define DMA_IB_SWAP_ENABLE (1 << 4)
616 #define DMA_IB_RPTR 0xd028
617 #define DMA_CNTL 0xd02c
618 # define TRAP_ENABLE (1 << 0)
619 # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
620 # define SEM_WAIT_INT_ENABLE (1 << 2)
621 # define DATA_SWAP_ENABLE (1 << 3)
622 # define FENCE_SWAP_ENABLE (1 << 4)
623 # define CTXEMPTY_INT_ENABLE (1 << 28)
624 #define DMA_STATUS_REG 0xd034
625 # define DMA_IDLE (1 << 0)
626 #define DMA_SEM_INCOMPLETE_TIMER_CNTL 0xd044
627 #define DMA_SEM_WAIT_FAIL_TIMER_CNTL 0xd048
628 #define DMA_MODE 0xd0bc
629
630 /* async DMA packets */
631 #define DMA_PACKET(cmd, t, s, n) ((((cmd) & 0xF) << 28) | \
632 (((t) & 0x1) << 23) | \
633 (((s) & 0x1) << 22) | \
634 (((n) & 0xFFFF) << 0))
635 /* async DMA Packet types */
636 #define DMA_PACKET_WRITE 0x2
637 #define DMA_PACKET_COPY 0x3
638 #define DMA_PACKET_INDIRECT_BUFFER 0x4
639 #define DMA_PACKET_SEMAPHORE 0x5
640 #define DMA_PACKET_FENCE 0x6
641 #define DMA_PACKET_TRAP 0x7
642 #define DMA_PACKET_CONSTANT_FILL 0xd /* 7xx only */
643 #define DMA_PACKET_NOP 0xf
644
645 #define IH_RB_CNTL 0x3e00
646 # define IH_RB_ENABLE (1 << 0)
647 # define IH_RB_SIZE(x) ((x) << 1) /* log2 */
648 # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
649 # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
650 # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
651 # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
652 # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
653 #define IH_RB_BASE 0x3e04
654 #define IH_RB_RPTR 0x3e08
655 #define IH_RB_WPTR 0x3e0c
656 # define RB_OVERFLOW (1 << 0)
657 # define WPTR_OFFSET_MASK 0x3fffc
658 #define IH_RB_WPTR_ADDR_HI 0x3e10
659 #define IH_RB_WPTR_ADDR_LO 0x3e14
660 #define IH_CNTL 0x3e18
661 # define ENABLE_INTR (1 << 0)
662 # define IH_MC_SWAP(x) ((x) << 1)
663 # define IH_MC_SWAP_NONE 0
664 # define IH_MC_SWAP_16BIT 1
665 # define IH_MC_SWAP_32BIT 2
666 # define IH_MC_SWAP_64BIT 3
667 # define RPTR_REARM (1 << 4)
668 # define MC_WRREQ_CREDIT(x) ((x) << 15)
669 # define MC_WR_CLEAN_CNT(x) ((x) << 20)
670
671 #define RLC_CNTL 0x3f00
672 # define RLC_ENABLE (1 << 0)
673 #define RLC_HB_BASE 0x3f10
674 #define RLC_HB_CNTL 0x3f0c
675 #define RLC_HB_RPTR 0x3f20
676 #define RLC_HB_WPTR 0x3f1c
677 #define RLC_HB_WPTR_LSB_ADDR 0x3f14
678 #define RLC_HB_WPTR_MSB_ADDR 0x3f18
679 #define RLC_GPU_CLOCK_COUNT_LSB 0x3f38
680 #define RLC_GPU_CLOCK_COUNT_MSB 0x3f3c
681 #define RLC_CAPTURE_GPU_CLOCK_COUNT 0x3f40
682 #define RLC_MC_CNTL 0x3f44
683 #define RLC_UCODE_CNTL 0x3f48
684 #define RLC_UCODE_ADDR 0x3f2c
685 #define RLC_UCODE_DATA 0x3f30
686
687 /* new for TN */
688 #define TN_RLC_SAVE_AND_RESTORE_BASE 0x3f10
689 #define TN_RLC_CLEAR_STATE_RESTORE_BASE 0x3f20
690
691 #define SRBM_SOFT_RESET 0xe60
692 # define SOFT_RESET_DMA (1 << 12)
693 # define SOFT_RESET_RLC (1 << 13)
694 # define SOFT_RESET_UVD (1 << 18)
695 # define RV770_SOFT_RESET_DMA (1 << 20)
696
697 #define CP_INT_CNTL 0xc124
698 # define CNTX_BUSY_INT_ENABLE (1 << 19)
699 # define CNTX_EMPTY_INT_ENABLE (1 << 20)
700 # define SCRATCH_INT_ENABLE (1 << 25)
701 # define TIME_STAMP_INT_ENABLE (1 << 26)
702 # define IB2_INT_ENABLE (1 << 29)
703 # define IB1_INT_ENABLE (1 << 30)
704 # define RB_INT_ENABLE (1 << 31)
705 #define CP_INT_STATUS 0xc128
706 # define SCRATCH_INT_STAT (1 << 25)
707 # define TIME_STAMP_INT_STAT (1 << 26)
708 # define IB2_INT_STAT (1 << 29)
709 # define IB1_INT_STAT (1 << 30)
710 # define RB_INT_STAT (1 << 31)
711
712 #define GRBM_INT_CNTL 0x8060
713 # define RDERR_INT_ENABLE (1 << 0)
714 # define WAIT_COUNT_TIMEOUT_INT_ENABLE (1 << 1)
715 # define GUI_IDLE_INT_ENABLE (1 << 19)
716
717 #define INTERRUPT_CNTL 0x5468
718 # define IH_DUMMY_RD_OVERRIDE (1 << 0)
719 # define IH_DUMMY_RD_EN (1 << 1)
720 # define IH_REQ_NONSNOOP_EN (1 << 3)
721 # define GEN_IH_INT_EN (1 << 8)
722 #define INTERRUPT_CNTL2 0x546c
723
724 #define D1MODE_VBLANK_STATUS 0x6534
725 #define D2MODE_VBLANK_STATUS 0x6d34
726 # define DxMODE_VBLANK_OCCURRED (1 << 0)
727 # define DxMODE_VBLANK_ACK (1 << 4)
728 # define DxMODE_VBLANK_STAT (1 << 12)
729 # define DxMODE_VBLANK_INTERRUPT (1 << 16)
730 # define DxMODE_VBLANK_INTERRUPT_TYPE (1 << 17)
731 #define D1MODE_VLINE_STATUS 0x653c
732 #define D2MODE_VLINE_STATUS 0x6d3c
733 # define DxMODE_VLINE_OCCURRED (1 << 0)
734 # define DxMODE_VLINE_ACK (1 << 4)
735 # define DxMODE_VLINE_STAT (1 << 12)
736 # define DxMODE_VLINE_INTERRUPT (1 << 16)
737 # define DxMODE_VLINE_INTERRUPT_TYPE (1 << 17)
738 #define DxMODE_INT_MASK 0x6540
739 # define D1MODE_VBLANK_INT_MASK (1 << 0)
740 # define D1MODE_VLINE_INT_MASK (1 << 4)
741 # define D2MODE_VBLANK_INT_MASK (1 << 8)
742 # define D2MODE_VLINE_INT_MASK (1 << 12)
743 #define DCE3_DISP_INTERRUPT_STATUS 0x7ddc
744 # define DC_HPD1_INTERRUPT (1 << 18)
745 # define DC_HPD2_INTERRUPT (1 << 19)
746 #define DISP_INTERRUPT_STATUS 0x7edc
747 # define LB_D1_VLINE_INTERRUPT (1 << 2)
748 # define LB_D2_VLINE_INTERRUPT (1 << 3)
749 # define LB_D1_VBLANK_INTERRUPT (1 << 4)
750 # define LB_D2_VBLANK_INTERRUPT (1 << 5)
751 # define DACA_AUTODETECT_INTERRUPT (1 << 16)
752 # define DACB_AUTODETECT_INTERRUPT (1 << 17)
753 # define DC_HOT_PLUG_DETECT1_INTERRUPT (1 << 18)
754 # define DC_HOT_PLUG_DETECT2_INTERRUPT (1 << 19)
755 # define DC_I2C_SW_DONE_INTERRUPT (1 << 20)
756 # define DC_I2C_HW_DONE_INTERRUPT (1 << 21)
757 #define DISP_INTERRUPT_STATUS_CONTINUE 0x7ee8
758 #define DCE3_DISP_INTERRUPT_STATUS_CONTINUE 0x7de8
759 # define DC_HPD4_INTERRUPT (1 << 14)
760 # define DC_HPD4_RX_INTERRUPT (1 << 15)
761 # define DC_HPD3_INTERRUPT (1 << 28)
762 # define DC_HPD1_RX_INTERRUPT (1 << 29)
763 # define DC_HPD2_RX_INTERRUPT (1 << 30)
764 #define DCE3_DISP_INTERRUPT_STATUS_CONTINUE2 0x7dec
765 # define DC_HPD3_RX_INTERRUPT (1 << 0)
766 # define DIGA_DP_VID_STREAM_DISABLE_INTERRUPT (1 << 1)
767 # define DIGA_DP_STEER_FIFO_OVERFLOW_INTERRUPT (1 << 2)
768 # define DIGB_DP_VID_STREAM_DISABLE_INTERRUPT (1 << 3)
769 # define DIGB_DP_STEER_FIFO_OVERFLOW_INTERRUPT (1 << 4)
770 # define AUX1_SW_DONE_INTERRUPT (1 << 5)
771 # define AUX1_LS_DONE_INTERRUPT (1 << 6)
772 # define AUX2_SW_DONE_INTERRUPT (1 << 7)
773 # define AUX2_LS_DONE_INTERRUPT (1 << 8)
774 # define AUX3_SW_DONE_INTERRUPT (1 << 9)
775 # define AUX3_LS_DONE_INTERRUPT (1 << 10)
776 # define AUX4_SW_DONE_INTERRUPT (1 << 11)
777 # define AUX4_LS_DONE_INTERRUPT (1 << 12)
778 # define DIGA_DP_FAST_TRAINING_COMPLETE_INTERRUPT (1 << 13)
779 # define DIGB_DP_FAST_TRAINING_COMPLETE_INTERRUPT (1 << 14)
780 /* DCE 3.2 */
781 # define AUX5_SW_DONE_INTERRUPT (1 << 15)
782 # define AUX5_LS_DONE_INTERRUPT (1 << 16)
783 # define AUX6_SW_DONE_INTERRUPT (1 << 17)
784 # define AUX6_LS_DONE_INTERRUPT (1 << 18)
785 # define DC_HPD5_INTERRUPT (1 << 19)
786 # define DC_HPD5_RX_INTERRUPT (1 << 20)
787 # define DC_HPD6_INTERRUPT (1 << 21)
788 # define DC_HPD6_RX_INTERRUPT (1 << 22)
789
790 #define DACA_AUTO_DETECT_CONTROL 0x7828
791 #define DACB_AUTO_DETECT_CONTROL 0x7a28
792 #define DCE3_DACA_AUTO_DETECT_CONTROL 0x7028
793 #define DCE3_DACB_AUTO_DETECT_CONTROL 0x7128
794 # define DACx_AUTODETECT_MODE(x) ((x) << 0)
795 # define DACx_AUTODETECT_MODE_NONE 0
796 # define DACx_AUTODETECT_MODE_CONNECT 1
797 # define DACx_AUTODETECT_MODE_DISCONNECT 2
798 # define DACx_AUTODETECT_FRAME_TIME_COUNTER(x) ((x) << 8)
799 /* bit 18 = R/C, 17 = G/Y, 16 = B/Comp */
800 # define DACx_AUTODETECT_CHECK_MASK(x) ((x) << 16)
801
802 #define DCE3_DACA_AUTODETECT_INT_CONTROL 0x7038
803 #define DCE3_DACB_AUTODETECT_INT_CONTROL 0x7138
804 #define DACA_AUTODETECT_INT_CONTROL 0x7838
805 #define DACB_AUTODETECT_INT_CONTROL 0x7a38
806 # define DACx_AUTODETECT_ACK (1 << 0)
807 # define DACx_AUTODETECT_INT_ENABLE (1 << 16)
808
809 #define DC_HOT_PLUG_DETECT1_CONTROL 0x7d00
810 #define DC_HOT_PLUG_DETECT2_CONTROL 0x7d10
811 #define DC_HOT_PLUG_DETECT3_CONTROL 0x7d24
812 # define DC_HOT_PLUG_DETECTx_EN (1 << 0)
813
814 #define DC_HOT_PLUG_DETECT1_INT_STATUS 0x7d04
815 #define DC_HOT_PLUG_DETECT2_INT_STATUS 0x7d14
816 #define DC_HOT_PLUG_DETECT3_INT_STATUS 0x7d28
817 # define DC_HOT_PLUG_DETECTx_INT_STATUS (1 << 0)
818 # define DC_HOT_PLUG_DETECTx_SENSE (1 << 1)
819
820 /* DCE 3.0 */
821 #define DC_HPD1_INT_STATUS 0x7d00
822 #define DC_HPD2_INT_STATUS 0x7d0c
823 #define DC_HPD3_INT_STATUS 0x7d18
824 #define DC_HPD4_INT_STATUS 0x7d24
825 /* DCE 3.2 */
826 #define DC_HPD5_INT_STATUS 0x7dc0
827 #define DC_HPD6_INT_STATUS 0x7df4
828 # define DC_HPDx_INT_STATUS (1 << 0)
829 # define DC_HPDx_SENSE (1 << 1)
830 # define DC_HPDx_RX_INT_STATUS (1 << 8)
831
832 #define DC_HOT_PLUG_DETECT1_INT_CONTROL 0x7d08
833 #define DC_HOT_PLUG_DETECT2_INT_CONTROL 0x7d18
834 #define DC_HOT_PLUG_DETECT3_INT_CONTROL 0x7d2c
835 # define DC_HOT_PLUG_DETECTx_INT_ACK (1 << 0)
836 # define DC_HOT_PLUG_DETECTx_INT_POLARITY (1 << 8)
837 # define DC_HOT_PLUG_DETECTx_INT_EN (1 << 16)
838 /* DCE 3.0 */
839 #define DC_HPD1_INT_CONTROL 0x7d04
840 #define DC_HPD2_INT_CONTROL 0x7d10
841 #define DC_HPD3_INT_CONTROL 0x7d1c
842 #define DC_HPD4_INT_CONTROL 0x7d28
843 /* DCE 3.2 */
844 #define DC_HPD5_INT_CONTROL 0x7dc4
845 #define DC_HPD6_INT_CONTROL 0x7df8
846 # define DC_HPDx_INT_ACK (1 << 0)
847 # define DC_HPDx_INT_POLARITY (1 << 8)
848 # define DC_HPDx_INT_EN (1 << 16)
849 # define DC_HPDx_RX_INT_ACK (1 << 20)
850 # define DC_HPDx_RX_INT_EN (1 << 24)
851
852 /* DCE 3.0 */
853 #define DC_HPD1_CONTROL 0x7d08
854 #define DC_HPD2_CONTROL 0x7d14
855 #define DC_HPD3_CONTROL 0x7d20
856 #define DC_HPD4_CONTROL 0x7d2c
857 /* DCE 3.2 */
858 #define DC_HPD5_CONTROL 0x7dc8
859 #define DC_HPD6_CONTROL 0x7dfc
860 # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
861 # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
862 /* DCE 3.2 */
863 # define DC_HPDx_EN (1 << 28)
864
865 #define D1GRPH_INTERRUPT_STATUS 0x6158
866 #define D2GRPH_INTERRUPT_STATUS 0x6958
867 # define DxGRPH_PFLIP_INT_OCCURRED (1 << 0)
868 # define DxGRPH_PFLIP_INT_CLEAR (1 << 8)
869 #define D1GRPH_INTERRUPT_CONTROL 0x615c
870 #define D2GRPH_INTERRUPT_CONTROL 0x695c
871 # define DxGRPH_PFLIP_INT_MASK (1 << 0)
872 # define DxGRPH_PFLIP_INT_TYPE (1 << 8)
873
874 /* PCIE link stuff */
875 #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
876 # define LC_POINT_7_PLUS_EN (1 << 6)
877 #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
878 # define LC_LINK_WIDTH_SHIFT 0
879 # define LC_LINK_WIDTH_MASK 0x7
880 # define LC_LINK_WIDTH_X0 0
881 # define LC_LINK_WIDTH_X1 1
882 # define LC_LINK_WIDTH_X2 2
883 # define LC_LINK_WIDTH_X4 3
884 # define LC_LINK_WIDTH_X8 4
885 # define LC_LINK_WIDTH_X16 6
886 # define LC_LINK_WIDTH_RD_SHIFT 4
887 # define LC_LINK_WIDTH_RD_MASK 0x70
888 # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
889 # define LC_RECONFIG_NOW (1 << 8)
890 # define LC_RENEGOTIATION_SUPPORT (1 << 9)
891 # define LC_RENEGOTIATE_EN (1 << 10)
892 # define LC_SHORT_RECONFIG_EN (1 << 11)
893 # define LC_UPCONFIGURE_SUPPORT (1 << 12)
894 # define LC_UPCONFIGURE_DIS (1 << 13)
895 #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
896 # define LC_GEN2_EN_STRAP (1 << 0)
897 # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
898 # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
899 # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
900 # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
901 # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
902 # define LC_CURRENT_DATA_RATE (1 << 11)
903 # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
904 # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
905 # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
906 # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
907 #define MM_CFGREGS_CNTL 0x544c
908 # define MM_WR_TO_CFG_EN (1 << 3)
909 #define LINK_CNTL2 0x88 /* F0 */
910 # define TARGET_LINK_SPEED_MASK (0xf << 0)
911 # define SELECTABLE_DEEMPHASIS (1 << 6)
912
913 /* Audio clocks DCE 2.0/3.0 */
914 #define AUDIO_DTO 0x7340
915 # define AUDIO_DTO_PHASE(x) (((x) & 0xffff) << 0)
916 # define AUDIO_DTO_MODULE(x) (((x) & 0xffff) << 16)
917
918 /* Audio clocks DCE 3.2 */
919 #define DCCG_AUDIO_DTO0_PHASE 0x0514
920 #define DCCG_AUDIO_DTO0_MODULE 0x0518
921 #define DCCG_AUDIO_DTO0_LOAD 0x051c
922 # define DTO_LOAD (1 << 31)
923 #define DCCG_AUDIO_DTO0_CNTL 0x0520
924
925 #define DCCG_AUDIO_DTO1_PHASE 0x0524
926 #define DCCG_AUDIO_DTO1_MODULE 0x0528
927 #define DCCG_AUDIO_DTO1_LOAD 0x052c
928 #define DCCG_AUDIO_DTO1_CNTL 0x0530
929
930 #define DCCG_AUDIO_DTO_SELECT 0x0534
931
932 /* digital blocks */
933 #define TMDSA_CNTL 0x7880
934 # define TMDSA_HDMI_EN (1 << 2)
935 #define LVTMA_CNTL 0x7a80
936 # define LVTMA_HDMI_EN (1 << 2)
937 #define DDIA_CNTL 0x7200
938 # define DDIA_HDMI_EN (1 << 2)
939 #define DIG0_CNTL 0x75a0
940 # define DIG_MODE(x) (((x) & 7) << 8)
941 # define DIG_MODE_DP 0
942 # define DIG_MODE_LVDS 1
943 # define DIG_MODE_TMDS_DVI 2
944 # define DIG_MODE_TMDS_HDMI 3
945 # define DIG_MODE_SDVO 4
946 #define DIG1_CNTL 0x79a0
947
948 /* rs6xx/rs740 and r6xx share the same HDMI blocks, however, rs6xx has only one
949 * instance of the blocks while r6xx has 2. DCE 3.0 cards are slightly
950 * different due to the new DIG blocks, but also have 2 instances.
951 * DCE 3.0 HDMI blocks are part of each DIG encoder.
952 */
953
954 /* rs6xx/rs740/r6xx/dce3 */
955 #define HDMI0_CONTROL 0x7400
956 /* rs6xx/rs740/r6xx */
957 # define HDMI0_ENABLE (1 << 0)
958 # define HDMI0_STREAM(x) (((x) & 3) << 2)
959 # define HDMI0_STREAM_TMDSA 0
960 # define HDMI0_STREAM_LVTMA 1
961 # define HDMI0_STREAM_DVOA 2
962 # define HDMI0_STREAM_DDIA 3
963 /* rs6xx/r6xx/dce3 */
964 # define HDMI0_ERROR_ACK (1 << 8)
965 # define HDMI0_ERROR_MASK (1 << 9)
966 #define HDMI0_STATUS 0x7404
967 # define HDMI0_ACTIVE_AVMUTE (1 << 0)
968 # define HDMI0_AUDIO_ENABLE (1 << 4)
969 # define HDMI0_AZ_FORMAT_WTRIG (1 << 28)
970 # define HDMI0_AZ_FORMAT_WTRIG_INT (1 << 29)
971 #define HDMI0_AUDIO_PACKET_CONTROL 0x7408
972 # define HDMI0_AUDIO_SAMPLE_SEND (1 << 0)
973 # define HDMI0_AUDIO_DELAY_EN(x) (((x) & 3) << 4)
974 # define HDMI0_AUDIO_SEND_MAX_PACKETS (1 << 8)
975 # define HDMI0_AUDIO_TEST_EN (1 << 12)
976 # define HDMI0_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16)
977 # define HDMI0_AUDIO_CHANNEL_SWAP (1 << 24)
978 # define HDMI0_60958_CS_UPDATE (1 << 26)
979 # define HDMI0_AZ_FORMAT_WTRIG_MASK (1 << 28)
980 # define HDMI0_AZ_FORMAT_WTRIG_ACK (1 << 29)
981 #define HDMI0_AUDIO_CRC_CONTROL 0x740c
982 # define HDMI0_AUDIO_CRC_EN (1 << 0)
983 #define HDMI0_VBI_PACKET_CONTROL 0x7410
984 # define HDMI0_NULL_SEND (1 << 0)
985 # define HDMI0_GC_SEND (1 << 4)
986 # define HDMI0_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */
987 #define HDMI0_INFOFRAME_CONTROL0 0x7414
988 # define HDMI0_AVI_INFO_SEND (1 << 0)
989 # define HDMI0_AVI_INFO_CONT (1 << 1)
990 # define HDMI0_AUDIO_INFO_SEND (1 << 4)
991 # define HDMI0_AUDIO_INFO_CONT (1 << 5)
992 # define HDMI0_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - hmdi regs */
993 # define HDMI0_AUDIO_INFO_UPDATE (1 << 7)
994 # define HDMI0_MPEG_INFO_SEND (1 << 8)
995 # define HDMI0_MPEG_INFO_CONT (1 << 9)
996 # define HDMI0_MPEG_INFO_UPDATE (1 << 10)
997 #define HDMI0_INFOFRAME_CONTROL1 0x7418
998 # define HDMI0_AVI_INFO_LINE(x) (((x) & 0x3f) << 0)
999 # define HDMI0_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8)
1000 # define HDMI0_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16)
1001 #define HDMI0_GENERIC_PACKET_CONTROL 0x741c
1002 # define HDMI0_GENERIC0_SEND (1 << 0)
1003 # define HDMI0_GENERIC0_CONT (1 << 1)
1004 # define HDMI0_GENERIC0_UPDATE (1 << 2)
1005 # define HDMI0_GENERIC1_SEND (1 << 4)
1006 # define HDMI0_GENERIC1_CONT (1 << 5)
1007 # define HDMI0_GENERIC0_LINE(x) (((x) & 0x3f) << 16)
1008 # define HDMI0_GENERIC1_LINE(x) (((x) & 0x3f) << 24)
1009 #define HDMI0_GC 0x7428
1010 # define HDMI0_GC_AVMUTE (1 << 0)
1011 #define HDMI0_AVI_INFO0 0x7454
1012 # define HDMI0_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
1013 # define HDMI0_AVI_INFO_S(x) (((x) & 3) << 8)
1014 # define HDMI0_AVI_INFO_B(x) (((x) & 3) << 10)
1015 # define HDMI0_AVI_INFO_A(x) (((x) & 1) << 12)
1016 # define HDMI0_AVI_INFO_Y(x) (((x) & 3) << 13)
1017 # define HDMI0_AVI_INFO_Y_RGB 0
1018 # define HDMI0_AVI_INFO_Y_YCBCR422 1
1019 # define HDMI0_AVI_INFO_Y_YCBCR444 2
1020 # define HDMI0_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8)
1021 # define HDMI0_AVI_INFO_R(x) (((x) & 0xf) << 16)
1022 # define HDMI0_AVI_INFO_M(x) (((x) & 0x3) << 20)
1023 # define HDMI0_AVI_INFO_C(x) (((x) & 0x3) << 22)
1024 # define HDMI0_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16)
1025 # define HDMI0_AVI_INFO_SC(x) (((x) & 0x3) << 24)
1026 # define HDMI0_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24)
1027 #define HDMI0_AVI_INFO1 0x7458
1028 # define HDMI0_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
1029 # define HDMI0_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
1030 # define HDMI0_AVI_INFO_TOP(x) (((x) & 0xffff) << 16)
1031 #define HDMI0_AVI_INFO2 0x745c
1032 # define HDMI0_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0)
1033 # define HDMI0_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16)
1034 #define HDMI0_AVI_INFO3 0x7460
1035 # define HDMI0_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0)
1036 # define HDMI0_AVI_INFO_VERSION(x) (((x) & 3) << 24)
1037 #define HDMI0_MPEG_INFO0 0x7464
1038 # define HDMI0_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
1039 # define HDMI0_MPEG_INFO_MB0(x) (((x) & 0xff) << 8)
1040 # define HDMI0_MPEG_INFO_MB1(x) (((x) & 0xff) << 16)
1041 # define HDMI0_MPEG_INFO_MB2(x) (((x) & 0xff) << 24)
1042 #define HDMI0_MPEG_INFO1 0x7468
1043 # define HDMI0_MPEG_INFO_MB3(x) (((x) & 0xff) << 0)
1044 # define HDMI0_MPEG_INFO_MF(x) (((x) & 3) << 8)
1045 # define HDMI0_MPEG_INFO_FR(x) (((x) & 1) << 12)
1046 #define HDMI0_GENERIC0_HDR 0x746c
1047 #define HDMI0_GENERIC0_0 0x7470
1048 #define HDMI0_GENERIC0_1 0x7474
1049 #define HDMI0_GENERIC0_2 0x7478
1050 #define HDMI0_GENERIC0_3 0x747c
1051 #define HDMI0_GENERIC0_4 0x7480
1052 #define HDMI0_GENERIC0_5 0x7484
1053 #define HDMI0_GENERIC0_6 0x7488
1054 #define HDMI0_GENERIC1_HDR 0x748c
1055 #define HDMI0_GENERIC1_0 0x7490
1056 #define HDMI0_GENERIC1_1 0x7494
1057 #define HDMI0_GENERIC1_2 0x7498
1058 #define HDMI0_GENERIC1_3 0x749c
1059 #define HDMI0_GENERIC1_4 0x74a0
1060 #define HDMI0_GENERIC1_5 0x74a4
1061 #define HDMI0_GENERIC1_6 0x74a8
1062 #define HDMI0_ACR_32_0 0x74ac
1063 # define HDMI0_ACR_CTS_32(x) (((x) & 0xfffff) << 12)
1064 #define HDMI0_ACR_32_1 0x74b0
1065 # define HDMI0_ACR_N_32(x) (((x) & 0xfffff) << 0)
1066 #define HDMI0_ACR_44_0 0x74b4
1067 # define HDMI0_ACR_CTS_44(x) (((x) & 0xfffff) << 12)
1068 #define HDMI0_ACR_44_1 0x74b8
1069 # define HDMI0_ACR_N_44(x) (((x) & 0xfffff) << 0)
1070 #define HDMI0_ACR_48_0 0x74bc
1071 # define HDMI0_ACR_CTS_48(x) (((x) & 0xfffff) << 12)
1072 #define HDMI0_ACR_48_1 0x74c0
1073 # define HDMI0_ACR_N_48(x) (((x) & 0xfffff) << 0)
1074 #define HDMI0_ACR_STATUS_0 0x74c4
1075 #define HDMI0_ACR_STATUS_1 0x74c8
1076 #define HDMI0_AUDIO_INFO0 0x74cc
1077 # define HDMI0_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
1078 # define HDMI0_AUDIO_INFO_CC(x) (((x) & 7) << 8)
1079 #define HDMI0_AUDIO_INFO1 0x74d0
1080 # define HDMI0_AUDIO_INFO_CA(x) (((x) & 0xff) << 0)
1081 # define HDMI0_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11)
1082 # define HDMI0_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15)
1083 # define HDMI0_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
1084 #define HDMI0_60958_0 0x74d4
1085 # define HDMI0_60958_CS_A(x) (((x) & 1) << 0)
1086 # define HDMI0_60958_CS_B(x) (((x) & 1) << 1)
1087 # define HDMI0_60958_CS_C(x) (((x) & 1) << 2)
1088 # define HDMI0_60958_CS_D(x) (((x) & 3) << 3)
1089 # define HDMI0_60958_CS_MODE(x) (((x) & 3) << 6)
1090 # define HDMI0_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8)
1091 # define HDMI0_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16)
1092 # define HDMI0_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20)
1093 # define HDMI0_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
1094 # define HDMI0_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28)
1095 #define HDMI0_60958_1 0x74d8
1096 # define HDMI0_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0)
1097 # define HDMI0_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4)
1098 # define HDMI0_60958_CS_VALID_L(x) (((x) & 1) << 16)
1099 # define HDMI0_60958_CS_VALID_R(x) (((x) & 1) << 18)
1100 # define HDMI0_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20)
1101 #define HDMI0_ACR_PACKET_CONTROL 0x74dc
1102 # define HDMI0_ACR_SEND (1 << 0)
1103 # define HDMI0_ACR_CONT (1 << 1)
1104 # define HDMI0_ACR_SELECT(x) (((x) & 3) << 4)
1105 # define HDMI0_ACR_HW 0
1106 # define HDMI0_ACR_32 1
1107 # define HDMI0_ACR_44 2
1108 # define HDMI0_ACR_48 3
1109 # define HDMI0_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */
1110 # define HDMI0_ACR_AUTO_SEND (1 << 12)
1111 #define HDMI0_RAMP_CONTROL0 0x74e0
1112 # define HDMI0_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0)
1113 #define HDMI0_RAMP_CONTROL1 0x74e4
1114 # define HDMI0_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0)
1115 #define HDMI0_RAMP_CONTROL2 0x74e8
1116 # define HDMI0_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0)
1117 #define HDMI0_RAMP_CONTROL3 0x74ec
1118 # define HDMI0_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0)
1119 /* HDMI0_60958_2 is r7xx only */
1120 #define HDMI0_60958_2 0x74f0
1121 # define HDMI0_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0)
1122 # define HDMI0_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4)
1123 # define HDMI0_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8)
1124 # define HDMI0_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12)
1125 # define HDMI0_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16)
1126 # define HDMI0_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20)
1127 /* r6xx only; second instance starts at 0x7700 */
1128 #define HDMI1_CONTROL 0x7700
1129 #define HDMI1_STATUS 0x7704
1130 #define HDMI1_AUDIO_PACKET_CONTROL 0x7708
1131 /* DCE3; second instance starts at 0x7800 NOT 0x7700 */
1132 #define DCE3_HDMI1_CONTROL 0x7800
1133 #define DCE3_HDMI1_STATUS 0x7804
1134 #define DCE3_HDMI1_AUDIO_PACKET_CONTROL 0x7808
1135 /* DCE3.2 (for interrupts) */
1136 #define AFMT_STATUS 0x7600
1137 # define AFMT_AUDIO_ENABLE (1 << 4)
1138 # define AFMT_AZ_FORMAT_WTRIG (1 << 28)
1139 # define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29)
1140 # define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30)
1141 #define AFMT_AUDIO_PACKET_CONTROL 0x7604
1142 # define AFMT_AUDIO_SAMPLE_SEND (1 << 0)
1143 # define AFMT_AUDIO_TEST_EN (1 << 12)
1144 # define AFMT_AUDIO_CHANNEL_SWAP (1 << 24)
1145 # define AFMT_60958_CS_UPDATE (1 << 26)
1146 # define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
1147 # define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28)
1148 # define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29)
1149 # define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30)
1150
1151 /*
1152 * UVD
1153 */
1154 #define UVD_SEMA_ADDR_LOW 0xef00
1155 #define UVD_SEMA_ADDR_HIGH 0xef04
1156 #define UVD_SEMA_CMD 0xef08
1157
1158 #define UVD_GPCOM_VCPU_CMD 0xef0c
1159 #define UVD_GPCOM_VCPU_DATA0 0xef10
1160 #define UVD_GPCOM_VCPU_DATA1 0xef14
1161 #define UVD_ENGINE_CNTL 0xef18
1162
1163 #define UVD_SEMA_CNTL 0xf400
1164 #define UVD_RB_ARB_CTRL 0xf480
1165
1166 #define UVD_LMI_EXT40_ADDR 0xf498
1167 #define UVD_CGC_GATE 0xf4a8
1168 #define UVD_LMI_CTRL2 0xf4f4
1169 #define UVD_MASTINT_EN 0xf500
1170 #define UVD_LMI_ADDR_EXT 0xf594
1171 #define UVD_LMI_CTRL 0xf598
1172 #define UVD_LMI_SWAP_CNTL 0xf5b4
1173 #define UVD_MP_SWAP_CNTL 0xf5bC
1174 #define UVD_MPC_CNTL 0xf5dC
1175 #define UVD_MPC_SET_MUXA0 0xf5e4
1176 #define UVD_MPC_SET_MUXA1 0xf5e8
1177 #define UVD_MPC_SET_MUXB0 0xf5eC
1178 #define UVD_MPC_SET_MUXB1 0xf5f0
1179 #define UVD_MPC_SET_MUX 0xf5f4
1180 #define UVD_MPC_SET_ALU 0xf5f8
1181
1182 #define UVD_VCPU_CNTL 0xf660
1183 #define UVD_SOFT_RESET 0xf680
1184 #define RBC_SOFT_RESET (1<<0)
1185 #define LBSI_SOFT_RESET (1<<1)
1186 #define LMI_SOFT_RESET (1<<2)
1187 #define VCPU_SOFT_RESET (1<<3)
1188 #define CSM_SOFT_RESET (1<<5)
1189 #define CXW_SOFT_RESET (1<<6)
1190 #define TAP_SOFT_RESET (1<<7)
1191 #define LMI_UMC_SOFT_RESET (1<<13)
1192 #define UVD_RBC_IB_BASE 0xf684
1193 #define UVD_RBC_IB_SIZE 0xf688
1194 #define UVD_RBC_RB_BASE 0xf68c
1195 #define UVD_RBC_RB_RPTR 0xf690
1196 #define UVD_RBC_RB_WPTR 0xf694
1197 #define UVD_RBC_RB_WPTR_CNTL 0xf698
1198
1199 #define UVD_STATUS 0xf6bc
1200
1201 #define UVD_SEMA_TIMEOUT_STATUS 0xf6c0
1202 #define UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL 0xf6c4
1203 #define UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL 0xf6c8
1204 #define UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL 0xf6cc
1205
1206 #define UVD_RBC_RB_CNTL 0xf6a4
1207 #define UVD_RBC_RB_RPTR_ADDR 0xf6a8
1208
1209 #define UVD_CONTEXT_ID 0xf6f4
1210
1211 # define UPLL_CTLREQ_MASK 0x00000008
1212 # define UPLL_CTLACK_MASK 0x40000000
1213 # define UPLL_CTLACK2_MASK 0x80000000
1214
1215 /*
1216 * PM4
1217 */
1218 #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
1219 (((reg) >> 2) & 0xFFFF) | \
1220 ((n) & 0x3FFF) << 16)
1221 #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
1222 (((op) & 0xFF) << 8) | \
1223 ((n) & 0x3FFF) << 16)
1224
1225 /* Packet 3 types */
1226 #define PACKET3_NOP 0x10
1227 #define PACKET3_INDIRECT_BUFFER_END 0x17
1228 #define PACKET3_SET_PREDICATION 0x20
1229 #define PACKET3_REG_RMW 0x21
1230 #define PACKET3_COND_EXEC 0x22
1231 #define PACKET3_PRED_EXEC 0x23
1232 #define PACKET3_START_3D_CMDBUF 0x24
1233 #define PACKET3_DRAW_INDEX_2 0x27
1234 #define PACKET3_CONTEXT_CONTROL 0x28
1235 #define PACKET3_DRAW_INDEX_IMMD_BE 0x29
1236 #define PACKET3_INDEX_TYPE 0x2A
1237 #define PACKET3_DRAW_INDEX 0x2B
1238 #define PACKET3_DRAW_INDEX_AUTO 0x2D
1239 #define PACKET3_DRAW_INDEX_IMMD 0x2E
1240 #define PACKET3_NUM_INSTANCES 0x2F
1241 #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
1242 #define PACKET3_INDIRECT_BUFFER_MP 0x38
1243 #define PACKET3_MEM_SEMAPHORE 0x39
1244 # define PACKET3_SEM_WAIT_ON_SIGNAL (0x1 << 12)
1245 # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
1246 # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
1247 #define PACKET3_MPEG_INDEX 0x3A
1248 #define PACKET3_COPY_DW 0x3B
1249 #define PACKET3_WAIT_REG_MEM 0x3C
1250 #define PACKET3_MEM_WRITE 0x3D
1251 #define PACKET3_INDIRECT_BUFFER 0x32
1252 #define PACKET3_CP_DMA 0x41
1253 /* 1. header
1254 * 2. SRC_ADDR_LO [31:0]
1255 * 3. CP_SYNC [31] | SRC_ADDR_HI [7:0]
1256 * 4. DST_ADDR_LO [31:0]
1257 * 5. DST_ADDR_HI [7:0]
1258 * 6. COMMAND [29:22] | BYTE_COUNT [20:0]
1259 */
1260 # define PACKET3_CP_DMA_CP_SYNC (1 << 31)
1261 /* COMMAND */
1262 # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 23)
1263 /* 0 - none
1264 * 1 - 8 in 16
1265 * 2 - 8 in 32
1266 * 3 - 8 in 64
1267 */
1268 # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
1269 /* 0 - none
1270 * 1 - 8 in 16
1271 * 2 - 8 in 32
1272 * 3 - 8 in 64
1273 */
1274 # define PACKET3_CP_DMA_CMD_SAS (1 << 26)
1275 /* 0 - memory
1276 * 1 - register
1277 */
1278 # define PACKET3_CP_DMA_CMD_DAS (1 << 27)
1279 /* 0 - memory
1280 * 1 - register
1281 */
1282 # define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
1283 # define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
1284 #define PACKET3_SURFACE_SYNC 0x43
1285 # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
1286 # define PACKET3_TC_ACTION_ENA (1 << 23)
1287 # define PACKET3_VC_ACTION_ENA (1 << 24)
1288 # define PACKET3_CB_ACTION_ENA (1 << 25)
1289 # define PACKET3_DB_ACTION_ENA (1 << 26)
1290 # define PACKET3_SH_ACTION_ENA (1 << 27)
1291 # define PACKET3_SMX_ACTION_ENA (1 << 28)
1292 #define PACKET3_ME_INITIALIZE 0x44
1293 #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
1294 #define PACKET3_COND_WRITE 0x45
1295 #define PACKET3_EVENT_WRITE 0x46
1296 #define EVENT_TYPE(x) ((x) << 0)
1297 #define EVENT_INDEX(x) ((x) << 8)
1298 /* 0 - any non-TS event
1299 * 1 - ZPASS_DONE
1300 * 2 - SAMPLE_PIPELINESTAT
1301 * 3 - SAMPLE_STREAMOUTSTAT*
1302 * 4 - *S_PARTIAL_FLUSH
1303 * 5 - TS events
1304 */
1305 #define PACKET3_EVENT_WRITE_EOP 0x47
1306 #define DATA_SEL(x) ((x) << 29)
1307 /* 0 - discard
1308 * 1 - send low 32bit data
1309 * 2 - send 64bit data
1310 * 3 - send 64bit counter value
1311 */
1312 #define INT_SEL(x) ((x) << 24)
1313 /* 0 - none
1314 * 1 - interrupt only (DATA_SEL = 0)
1315 * 2 - interrupt when data write is confirmed
1316 */
1317 #define PACKET3_ONE_REG_WRITE 0x57
1318 #define PACKET3_SET_CONFIG_REG 0x68
1319 #define PACKET3_SET_CONFIG_REG_OFFSET 0x00008000
1320 #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
1321 #define PACKET3_SET_CONTEXT_REG 0x69
1322 #define PACKET3_SET_CONTEXT_REG_OFFSET 0x00028000
1323 #define PACKET3_SET_CONTEXT_REG_END 0x00029000
1324 #define PACKET3_SET_ALU_CONST 0x6A
1325 #define PACKET3_SET_ALU_CONST_OFFSET 0x00030000
1326 #define PACKET3_SET_ALU_CONST_END 0x00032000
1327 #define PACKET3_SET_BOOL_CONST 0x6B
1328 #define PACKET3_SET_BOOL_CONST_OFFSET 0x0003e380
1329 #define PACKET3_SET_BOOL_CONST_END 0x00040000
1330 #define PACKET3_SET_LOOP_CONST 0x6C
1331 #define PACKET3_SET_LOOP_CONST_OFFSET 0x0003e200
1332 #define PACKET3_SET_LOOP_CONST_END 0x0003e380
1333 #define PACKET3_SET_RESOURCE 0x6D
1334 #define PACKET3_SET_RESOURCE_OFFSET 0x00038000
1335 #define PACKET3_SET_RESOURCE_END 0x0003c000
1336 #define PACKET3_SET_SAMPLER 0x6E
1337 #define PACKET3_SET_SAMPLER_OFFSET 0x0003c000
1338 #define PACKET3_SET_SAMPLER_END 0x0003cff0
1339 #define PACKET3_SET_CTL_CONST 0x6F
1340 #define PACKET3_SET_CTL_CONST_OFFSET 0x0003cff0
1341 #define PACKET3_SET_CTL_CONST_END 0x0003e200
1342 #define PACKET3_STRMOUT_BASE_UPDATE 0x72 /* r7xx */
1343 #define PACKET3_SURFACE_BASE_UPDATE 0x73
1344
1345
1346 #define R_008020_GRBM_SOFT_RESET 0x8020
1347 #define S_008020_SOFT_RESET_CP(x) (((x) & 1) << 0)
1348 #define S_008020_SOFT_RESET_CB(x) (((x) & 1) << 1)
1349 #define S_008020_SOFT_RESET_CR(x) (((x) & 1) << 2)
1350 #define S_008020_SOFT_RESET_DB(x) (((x) & 1) << 3)
1351 #define S_008020_SOFT_RESET_PA(x) (((x) & 1) << 5)
1352 #define S_008020_SOFT_RESET_SC(x) (((x) & 1) << 6)
1353 #define S_008020_SOFT_RESET_SMX(x) (((x) & 1) << 7)
1354 #define S_008020_SOFT_RESET_SPI(x) (((x) & 1) << 8)
1355 #define S_008020_SOFT_RESET_SH(x) (((x) & 1) << 9)
1356 #define S_008020_SOFT_RESET_SX(x) (((x) & 1) << 10)
1357 #define S_008020_SOFT_RESET_TC(x) (((x) & 1) << 11)
1358 #define S_008020_SOFT_RESET_TA(x) (((x) & 1) << 12)
1359 #define S_008020_SOFT_RESET_VC(x) (((x) & 1) << 13)
1360 #define S_008020_SOFT_RESET_VGT(x) (((x) & 1) << 14)
1361 #define R_008010_GRBM_STATUS 0x8010
1362 #define S_008010_CMDFIFO_AVAIL(x) (((x) & 0x1F) << 0)
1363 #define S_008010_CP_RQ_PENDING(x) (((x) & 1) << 6)
1364 #define S_008010_CF_RQ_PENDING(x) (((x) & 1) << 7)
1365 #define S_008010_PF_RQ_PENDING(x) (((x) & 1) << 8)
1366 #define S_008010_GRBM_EE_BUSY(x) (((x) & 1) << 10)
1367 #define S_008010_VC_BUSY(x) (((x) & 1) << 11)
1368 #define S_008010_DB03_CLEAN(x) (((x) & 1) << 12)
1369 #define S_008010_CB03_CLEAN(x) (((x) & 1) << 13)
1370 #define S_008010_VGT_BUSY_NO_DMA(x) (((x) & 1) << 16)
1371 #define S_008010_VGT_BUSY(x) (((x) & 1) << 17)
1372 #define S_008010_TA03_BUSY(x) (((x) & 1) << 18)
1373 #define S_008010_TC_BUSY(x) (((x) & 1) << 19)
1374 #define S_008010_SX_BUSY(x) (((x) & 1) << 20)
1375 #define S_008010_SH_BUSY(x) (((x) & 1) << 21)
1376 #define S_008010_SPI03_BUSY(x) (((x) & 1) << 22)
1377 #define S_008010_SMX_BUSY(x) (((x) & 1) << 23)
1378 #define S_008010_SC_BUSY(x) (((x) & 1) << 24)
1379 #define S_008010_PA_BUSY(x) (((x) & 1) << 25)
1380 #define S_008010_DB03_BUSY(x) (((x) & 1) << 26)
1381 #define S_008010_CR_BUSY(x) (((x) & 1) << 27)
1382 #define S_008010_CP_COHERENCY_BUSY(x) (((x) & 1) << 28)
1383 #define S_008010_CP_BUSY(x) (((x) & 1) << 29)
1384 #define S_008010_CB03_BUSY(x) (((x) & 1) << 30)
1385 #define S_008010_GUI_ACTIVE(x) (((x) & 1) << 31)
1386 #define G_008010_CMDFIFO_AVAIL(x) (((x) >> 0) & 0x1F)
1387 #define G_008010_CP_RQ_PENDING(x) (((x) >> 6) & 1)
1388 #define G_008010_CF_RQ_PENDING(x) (((x) >> 7) & 1)
1389 #define G_008010_PF_RQ_PENDING(x) (((x) >> 8) & 1)
1390 #define G_008010_GRBM_EE_BUSY(x) (((x) >> 10) & 1)
1391 #define G_008010_VC_BUSY(x) (((x) >> 11) & 1)
1392 #define G_008010_DB03_CLEAN(x) (((x) >> 12) & 1)
1393 #define G_008010_CB03_CLEAN(x) (((x) >> 13) & 1)
1394 #define G_008010_TA_BUSY(x) (((x) >> 14) & 1)
1395 #define G_008010_VGT_BUSY_NO_DMA(x) (((x) >> 16) & 1)
1396 #define G_008010_VGT_BUSY(x) (((x) >> 17) & 1)
1397 #define G_008010_TA03_BUSY(x) (((x) >> 18) & 1)
1398 #define G_008010_TC_BUSY(x) (((x) >> 19) & 1)
1399 #define G_008010_SX_BUSY(x) (((x) >> 20) & 1)
1400 #define G_008010_SH_BUSY(x) (((x) >> 21) & 1)
1401 #define G_008010_SPI03_BUSY(x) (((x) >> 22) & 1)
1402 #define G_008010_SMX_BUSY(x) (((x) >> 23) & 1)
1403 #define G_008010_SC_BUSY(x) (((x) >> 24) & 1)
1404 #define G_008010_PA_BUSY(x) (((x) >> 25) & 1)
1405 #define G_008010_DB03_BUSY(x) (((x) >> 26) & 1)
1406 #define G_008010_CR_BUSY(x) (((x) >> 27) & 1)
1407 #define G_008010_CP_COHERENCY_BUSY(x) (((x) >> 28) & 1)
1408 #define G_008010_CP_BUSY(x) (((x) >> 29) & 1)
1409 #define G_008010_CB03_BUSY(x) (((x) >> 30) & 1)
1410 #define G_008010_GUI_ACTIVE(x) (((x) >> 31) & 1)
1411 #define R_008014_GRBM_STATUS2 0x8014
1412 #define S_008014_CR_CLEAN(x) (((x) & 1) << 0)
1413 #define S_008014_SMX_CLEAN(x) (((x) & 1) << 1)
1414 #define S_008014_SPI0_BUSY(x) (((x) & 1) << 8)
1415 #define S_008014_SPI1_BUSY(x) (((x) & 1) << 9)
1416 #define S_008014_SPI2_BUSY(x) (((x) & 1) << 10)
1417 #define S_008014_SPI3_BUSY(x) (((x) & 1) << 11)
1418 #define S_008014_TA0_BUSY(x) (((x) & 1) << 12)
1419 #define S_008014_TA1_BUSY(x) (((x) & 1) << 13)
1420 #define S_008014_TA2_BUSY(x) (((x) & 1) << 14)
1421 #define S_008014_TA3_BUSY(x) (((x) & 1) << 15)
1422 #define S_008014_DB0_BUSY(x) (((x) & 1) << 16)
1423 #define S_008014_DB1_BUSY(x) (((x) & 1) << 17)
1424 #define S_008014_DB2_BUSY(x) (((x) & 1) << 18)
1425 #define S_008014_DB3_BUSY(x) (((x) & 1) << 19)
1426 #define S_008014_CB0_BUSY(x) (((x) & 1) << 20)
1427 #define S_008014_CB1_BUSY(x) (((x) & 1) << 21)
1428 #define S_008014_CB2_BUSY(x) (((x) & 1) << 22)
1429 #define S_008014_CB3_BUSY(x) (((x) & 1) << 23)
1430 #define G_008014_CR_CLEAN(x) (((x) >> 0) & 1)
1431 #define G_008014_SMX_CLEAN(x) (((x) >> 1) & 1)
1432 #define G_008014_SPI0_BUSY(x) (((x) >> 8) & 1)
1433 #define G_008014_SPI1_BUSY(x) (((x) >> 9) & 1)
1434 #define G_008014_SPI2_BUSY(x) (((x) >> 10) & 1)
1435 #define G_008014_SPI3_BUSY(x) (((x) >> 11) & 1)
1436 #define G_008014_TA0_BUSY(x) (((x) >> 12) & 1)
1437 #define G_008014_TA1_BUSY(x) (((x) >> 13) & 1)
1438 #define G_008014_TA2_BUSY(x) (((x) >> 14) & 1)
1439 #define G_008014_TA3_BUSY(x) (((x) >> 15) & 1)
1440 #define G_008014_DB0_BUSY(x) (((x) >> 16) & 1)
1441 #define G_008014_DB1_BUSY(x) (((x) >> 17) & 1)
1442 #define G_008014_DB2_BUSY(x) (((x) >> 18) & 1)
1443 #define G_008014_DB3_BUSY(x) (((x) >> 19) & 1)
1444 #define G_008014_CB0_BUSY(x) (((x) >> 20) & 1)
1445 #define G_008014_CB1_BUSY(x) (((x) >> 21) & 1)
1446 #define G_008014_CB2_BUSY(x) (((x) >> 22) & 1)
1447 #define G_008014_CB3_BUSY(x) (((x) >> 23) & 1)
1448 #define R_000E50_SRBM_STATUS 0x0E50
1449 #define G_000E50_RLC_RQ_PENDING(x) (((x) >> 3) & 1)
1450 #define G_000E50_RCU_RQ_PENDING(x) (((x) >> 4) & 1)
1451 #define G_000E50_GRBM_RQ_PENDING(x) (((x) >> 5) & 1)
1452 #define G_000E50_HI_RQ_PENDING(x) (((x) >> 6) & 1)
1453 #define G_000E50_IO_EXTERN_SIGNAL(x) (((x) >> 7) & 1)
1454 #define G_000E50_VMC_BUSY(x) (((x) >> 8) & 1)
1455 #define G_000E50_MCB_BUSY(x) (((x) >> 9) & 1)
1456 #define G_000E50_MCDZ_BUSY(x) (((x) >> 10) & 1)
1457 #define G_000E50_MCDY_BUSY(x) (((x) >> 11) & 1)
1458 #define G_000E50_MCDX_BUSY(x) (((x) >> 12) & 1)
1459 #define G_000E50_MCDW_BUSY(x) (((x) >> 13) & 1)
1460 #define G_000E50_SEM_BUSY(x) (((x) >> 14) & 1)
1461 #define G_000E50_RLC_BUSY(x) (((x) >> 15) & 1)
1462 #define G_000E50_IH_BUSY(x) (((x) >> 17) & 1)
1463 #define G_000E50_BIF_BUSY(x) (((x) >> 29) & 1)
1464 #define R_000E60_SRBM_SOFT_RESET 0x0E60
1465 #define S_000E60_SOFT_RESET_BIF(x) (((x) & 1) << 1)
1466 #define S_000E60_SOFT_RESET_CG(x) (((x) & 1) << 2)
1467 #define S_000E60_SOFT_RESET_CMC(x) (((x) & 1) << 3)
1468 #define S_000E60_SOFT_RESET_CSC(x) (((x) & 1) << 4)
1469 #define S_000E60_SOFT_RESET_DC(x) (((x) & 1) << 5)
1470 #define S_000E60_SOFT_RESET_GRBM(x) (((x) & 1) << 8)
1471 #define S_000E60_SOFT_RESET_HDP(x) (((x) & 1) << 9)
1472 #define S_000E60_SOFT_RESET_IH(x) (((x) & 1) << 10)
1473 #define S_000E60_SOFT_RESET_MC(x) (((x) & 1) << 11)
1474 #define S_000E60_SOFT_RESET_RLC(x) (((x) & 1) << 13)
1475 #define S_000E60_SOFT_RESET_ROM(x) (((x) & 1) << 14)
1476 #define S_000E60_SOFT_RESET_SEM(x) (((x) & 1) << 15)
1477 #define S_000E60_SOFT_RESET_TSC(x) (((x) & 1) << 16)
1478 #define S_000E60_SOFT_RESET_VMC(x) (((x) & 1) << 17)
1479
1480 #define R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
1481
1482 #define R_028C04_PA_SC_AA_CONFIG 0x028C04
1483 #define S_028C04_MSAA_NUM_SAMPLES(x) (((x) & 0x3) << 0)
1484 #define G_028C04_MSAA_NUM_SAMPLES(x) (((x) >> 0) & 0x3)
1485 #define C_028C04_MSAA_NUM_SAMPLES 0xFFFFFFFC
1486 #define S_028C04_AA_MASK_CENTROID_DTMN(x) (((x) & 0x1) << 4)
1487 #define G_028C04_AA_MASK_CENTROID_DTMN(x) (((x) >> 4) & 0x1)
1488 #define C_028C04_AA_MASK_CENTROID_DTMN 0xFFFFFFEF
1489 #define S_028C04_MAX_SAMPLE_DIST(x) (((x) & 0xF) << 13)
1490 #define G_028C04_MAX_SAMPLE_DIST(x) (((x) >> 13) & 0xF)
1491 #define C_028C04_MAX_SAMPLE_DIST 0xFFFE1FFF
1492 #define R_0280E0_CB_COLOR0_FRAG 0x0280E0
1493 #define S_0280E0_BASE_256B(x) (((x) & 0xFFFFFFFF) << 0)
1494 #define G_0280E0_BASE_256B(x) (((x) >> 0) & 0xFFFFFFFF)
1495 #define C_0280E0_BASE_256B 0x00000000
1496 #define R_0280E4_CB_COLOR1_FRAG 0x0280E4
1497 #define R_0280E8_CB_COLOR2_FRAG 0x0280E8
1498 #define R_0280EC_CB_COLOR3_FRAG 0x0280EC
1499 #define R_0280F0_CB_COLOR4_FRAG 0x0280F0
1500 #define R_0280F4_CB_COLOR5_FRAG 0x0280F4
1501 #define R_0280F8_CB_COLOR6_FRAG 0x0280F8
1502 #define R_0280FC_CB_COLOR7_FRAG 0x0280FC
1503 #define R_0280C0_CB_COLOR0_TILE 0x0280C0
1504 #define S_0280C0_BASE_256B(x) (((x) & 0xFFFFFFFF) << 0)
1505 #define G_0280C0_BASE_256B(x) (((x) >> 0) & 0xFFFFFFFF)
1506 #define C_0280C0_BASE_256B 0x00000000
1507 #define R_0280C4_CB_COLOR1_TILE 0x0280C4
1508 #define R_0280C8_CB_COLOR2_TILE 0x0280C8
1509 #define R_0280CC_CB_COLOR3_TILE 0x0280CC
1510 #define R_0280D0_CB_COLOR4_TILE 0x0280D0
1511 #define R_0280D4_CB_COLOR5_TILE 0x0280D4
1512 #define R_0280D8_CB_COLOR6_TILE 0x0280D8
1513 #define R_0280DC_CB_COLOR7_TILE 0x0280DC
1514 #define R_0280A0_CB_COLOR0_INFO 0x0280A0
1515 #define S_0280A0_ENDIAN(x) (((x) & 0x3) << 0)
1516 #define G_0280A0_ENDIAN(x) (((x) >> 0) & 0x3)
1517 #define C_0280A0_ENDIAN 0xFFFFFFFC
1518 #define S_0280A0_FORMAT(x) (((x) & 0x3F) << 2)
1519 #define G_0280A0_FORMAT(x) (((x) >> 2) & 0x3F)
1520 #define C_0280A0_FORMAT 0xFFFFFF03
1521 #define V_0280A0_COLOR_INVALID 0x00000000
1522 #define V_0280A0_COLOR_8 0x00000001
1523 #define V_0280A0_COLOR_4_4 0x00000002
1524 #define V_0280A0_COLOR_3_3_2 0x00000003
1525 #define V_0280A0_COLOR_16 0x00000005
1526 #define V_0280A0_COLOR_16_FLOAT 0x00000006
1527 #define V_0280A0_COLOR_8_8 0x00000007
1528 #define V_0280A0_COLOR_5_6_5 0x00000008
1529 #define V_0280A0_COLOR_6_5_5 0x00000009
1530 #define V_0280A0_COLOR_1_5_5_5 0x0000000A
1531 #define V_0280A0_COLOR_4_4_4_4 0x0000000B
1532 #define V_0280A0_COLOR_5_5_5_1 0x0000000C
1533 #define V_0280A0_COLOR_32 0x0000000D
1534 #define V_0280A0_COLOR_32_FLOAT 0x0000000E
1535 #define V_0280A0_COLOR_16_16 0x0000000F
1536 #define V_0280A0_COLOR_16_16_FLOAT 0x00000010
1537 #define V_0280A0_COLOR_8_24 0x00000011
1538 #define V_0280A0_COLOR_8_24_FLOAT 0x00000012
1539 #define V_0280A0_COLOR_24_8 0x00000013
1540 #define V_0280A0_COLOR_24_8_FLOAT 0x00000014
1541 #define V_0280A0_COLOR_10_11_11 0x00000015
1542 #define V_0280A0_COLOR_10_11_11_FLOAT 0x00000016
1543 #define V_0280A0_COLOR_11_11_10 0x00000017
1544 #define V_0280A0_COLOR_11_11_10_FLOAT 0x00000018
1545 #define V_0280A0_COLOR_2_10_10_10 0x00000019
1546 #define V_0280A0_COLOR_8_8_8_8 0x0000001A
1547 #define V_0280A0_COLOR_10_10_10_2 0x0000001B
1548 #define V_0280A0_COLOR_X24_8_32_FLOAT 0x0000001C
1549 #define V_0280A0_COLOR_32_32 0x0000001D
1550 #define V_0280A0_COLOR_32_32_FLOAT 0x0000001E
1551 #define V_0280A0_COLOR_16_16_16_16 0x0000001F
1552 #define V_0280A0_COLOR_16_16_16_16_FLOAT 0x00000020
1553 #define V_0280A0_COLOR_32_32_32_32 0x00000022
1554 #define V_0280A0_COLOR_32_32_32_32_FLOAT 0x00000023
1555 #define S_0280A0_ARRAY_MODE(x) (((x) & 0xF) << 8)
1556 #define G_0280A0_ARRAY_MODE(x) (((x) >> 8) & 0xF)
1557 #define C_0280A0_ARRAY_MODE 0xFFFFF0FF
1558 #define V_0280A0_ARRAY_LINEAR_GENERAL 0x00000000
1559 #define V_0280A0_ARRAY_LINEAR_ALIGNED 0x00000001
1560 #define V_0280A0_ARRAY_1D_TILED_THIN1 0x00000002
1561 #define V_0280A0_ARRAY_2D_TILED_THIN1 0x00000004
1562 #define S_0280A0_NUMBER_TYPE(x) (((x) & 0x7) << 12)
1563 #define G_0280A0_NUMBER_TYPE(x) (((x) >> 12) & 0x7)
1564 #define C_0280A0_NUMBER_TYPE 0xFFFF8FFF
1565 #define S_0280A0_READ_SIZE(x) (((x) & 0x1) << 15)
1566 #define G_0280A0_READ_SIZE(x) (((x) >> 15) & 0x1)
1567 #define C_0280A0_READ_SIZE 0xFFFF7FFF
1568 #define S_0280A0_COMP_SWAP(x) (((x) & 0x3) << 16)
1569 #define G_0280A0_COMP_SWAP(x) (((x) >> 16) & 0x3)
1570 #define C_0280A0_COMP_SWAP 0xFFFCFFFF
1571 #define S_0280A0_TILE_MODE(x) (((x) & 0x3) << 18)
1572 #define G_0280A0_TILE_MODE(x) (((x) >> 18) & 0x3)
1573 #define C_0280A0_TILE_MODE 0xFFF3FFFF
1574 #define V_0280A0_TILE_DISABLE 0
1575 #define V_0280A0_CLEAR_ENABLE 1
1576 #define V_0280A0_FRAG_ENABLE 2
1577 #define S_0280A0_BLEND_CLAMP(x) (((x) & 0x1) << 20)
1578 #define G_0280A0_BLEND_CLAMP(x) (((x) >> 20) & 0x1)
1579 #define C_0280A0_BLEND_CLAMP 0xFFEFFFFF
1580 #define S_0280A0_CLEAR_COLOR(x) (((x) & 0x1) << 21)
1581 #define G_0280A0_CLEAR_COLOR(x) (((x) >> 21) & 0x1)
1582 #define C_0280A0_CLEAR_COLOR 0xFFDFFFFF
1583 #define S_0280A0_BLEND_BYPASS(x) (((x) & 0x1) << 22)
1584 #define G_0280A0_BLEND_BYPASS(x) (((x) >> 22) & 0x1)
1585 #define C_0280A0_BLEND_BYPASS 0xFFBFFFFF
1586 #define S_0280A0_BLEND_FLOAT32(x) (((x) & 0x1) << 23)
1587 #define G_0280A0_BLEND_FLOAT32(x) (((x) >> 23) & 0x1)
1588 #define C_0280A0_BLEND_FLOAT32 0xFF7FFFFF
1589 #define S_0280A0_SIMPLE_FLOAT(x) (((x) & 0x1) << 24)
1590 #define G_0280A0_SIMPLE_FLOAT(x) (((x) >> 24) & 0x1)
1591 #define C_0280A0_SIMPLE_FLOAT 0xFEFFFFFF
1592 #define S_0280A0_ROUND_MODE(x) (((x) & 0x1) << 25)
1593 #define G_0280A0_ROUND_MODE(x) (((x) >> 25) & 0x1)
1594 #define C_0280A0_ROUND_MODE 0xFDFFFFFF
1595 #define S_0280A0_TILE_COMPACT(x) (((x) & 0x1) << 26)
1596 #define G_0280A0_TILE_COMPACT(x) (((x) >> 26) & 0x1)
1597 #define C_0280A0_TILE_COMPACT 0xFBFFFFFF
1598 #define S_0280A0_SOURCE_FORMAT(x) (((x) & 0x1) << 27)
1599 #define G_0280A0_SOURCE_FORMAT(x) (((x) >> 27) & 0x1)
1600 #define C_0280A0_SOURCE_FORMAT 0xF7FFFFFF
1601 #define R_0280A4_CB_COLOR1_INFO 0x0280A4
1602 #define R_0280A8_CB_COLOR2_INFO 0x0280A8
1603 #define R_0280AC_CB_COLOR3_INFO 0x0280AC
1604 #define R_0280B0_CB_COLOR4_INFO 0x0280B0
1605 #define R_0280B4_CB_COLOR5_INFO 0x0280B4
1606 #define R_0280B8_CB_COLOR6_INFO 0x0280B8
1607 #define R_0280BC_CB_COLOR7_INFO 0x0280BC
1608 #define R_028060_CB_COLOR0_SIZE 0x028060
1609 #define S_028060_PITCH_TILE_MAX(x) (((x) & 0x3FF) << 0)
1610 #define G_028060_PITCH_TILE_MAX(x) (((x) >> 0) & 0x3FF)
1611 #define C_028060_PITCH_TILE_MAX 0xFFFFFC00
1612 #define S_028060_SLICE_TILE_MAX(x) (((x) & 0xFFFFF) << 10)
1613 #define G_028060_SLICE_TILE_MAX(x) (((x) >> 10) & 0xFFFFF)
1614 #define C_028060_SLICE_TILE_MAX 0xC00003FF
1615 #define R_028064_CB_COLOR1_SIZE 0x028064
1616 #define R_028068_CB_COLOR2_SIZE 0x028068
1617 #define R_02806C_CB_COLOR3_SIZE 0x02806C
1618 #define R_028070_CB_COLOR4_SIZE 0x028070
1619 #define R_028074_CB_COLOR5_SIZE 0x028074
1620 #define R_028078_CB_COLOR6_SIZE 0x028078
1621 #define R_02807C_CB_COLOR7_SIZE 0x02807C
1622 #define R_028238_CB_TARGET_MASK 0x028238
1623 #define S_028238_TARGET0_ENABLE(x) (((x) & 0xF) << 0)
1624 #define G_028238_TARGET0_ENABLE(x) (((x) >> 0) & 0xF)
1625 #define C_028238_TARGET0_ENABLE 0xFFFFFFF0
1626 #define S_028238_TARGET1_ENABLE(x) (((x) & 0xF) << 4)
1627 #define G_028238_TARGET1_ENABLE(x) (((x) >> 4) & 0xF)
1628 #define C_028238_TARGET1_ENABLE 0xFFFFFF0F
1629 #define S_028238_TARGET2_ENABLE(x) (((x) & 0xF) << 8)
1630 #define G_028238_TARGET2_ENABLE(x) (((x) >> 8) & 0xF)
1631 #define C_028238_TARGET2_ENABLE 0xFFFFF0FF
1632 #define S_028238_TARGET3_ENABLE(x) (((x) & 0xF) << 12)
1633 #define G_028238_TARGET3_ENABLE(x) (((x) >> 12) & 0xF)
1634 #define C_028238_TARGET3_ENABLE 0xFFFF0FFF
1635 #define S_028238_TARGET4_ENABLE(x) (((x) & 0xF) << 16)
1636 #define G_028238_TARGET4_ENABLE(x) (((x) >> 16) & 0xF)
1637 #define C_028238_TARGET4_ENABLE 0xFFF0FFFF
1638 #define S_028238_TARGET5_ENABLE(x) (((x) & 0xF) << 20)
1639 #define G_028238_TARGET5_ENABLE(x) (((x) >> 20) & 0xF)
1640 #define C_028238_TARGET5_ENABLE 0xFF0FFFFF
1641 #define S_028238_TARGET6_ENABLE(x) (((x) & 0xF) << 24)
1642 #define G_028238_TARGET6_ENABLE(x) (((x) >> 24) & 0xF)
1643 #define C_028238_TARGET6_ENABLE 0xF0FFFFFF
1644 #define S_028238_TARGET7_ENABLE(x) (((x) & 0xF) << 28)
1645 #define G_028238_TARGET7_ENABLE(x) (((x) >> 28) & 0xF)
1646 #define C_028238_TARGET7_ENABLE 0x0FFFFFFF
1647 #define R_02823C_CB_SHADER_MASK 0x02823C
1648 #define S_02823C_OUTPUT0_ENABLE(x) (((x) & 0xF) << 0)
1649 #define G_02823C_OUTPUT0_ENABLE(x) (((x) >> 0) & 0xF)
1650 #define C_02823C_OUTPUT0_ENABLE 0xFFFFFFF0
1651 #define S_02823C_OUTPUT1_ENABLE(x) (((x) & 0xF) << 4)
1652 #define G_02823C_OUTPUT1_ENABLE(x) (((x) >> 4) & 0xF)
1653 #define C_02823C_OUTPUT1_ENABLE 0xFFFFFF0F
1654 #define S_02823C_OUTPUT2_ENABLE(x) (((x) & 0xF) << 8)
1655 #define G_02823C_OUTPUT2_ENABLE(x) (((x) >> 8) & 0xF)
1656 #define C_02823C_OUTPUT2_ENABLE 0xFFFFF0FF
1657 #define S_02823C_OUTPUT3_ENABLE(x) (((x) & 0xF) << 12)
1658 #define G_02823C_OUTPUT3_ENABLE(x) (((x) >> 12) & 0xF)
1659 #define C_02823C_OUTPUT3_ENABLE 0xFFFF0FFF
1660 #define S_02823C_OUTPUT4_ENABLE(x) (((x) & 0xF) << 16)
1661 #define G_02823C_OUTPUT4_ENABLE(x) (((x) >> 16) & 0xF)
1662 #define C_02823C_OUTPUT4_ENABLE 0xFFF0FFFF
1663 #define S_02823C_OUTPUT5_ENABLE(x) (((x) & 0xF) << 20)
1664 #define G_02823C_OUTPUT5_ENABLE(x) (((x) >> 20) & 0xF)
1665 #define C_02823C_OUTPUT5_ENABLE 0xFF0FFFFF
1666 #define S_02823C_OUTPUT6_ENABLE(x) (((x) & 0xF) << 24)
1667 #define G_02823C_OUTPUT6_ENABLE(x) (((x) >> 24) & 0xF)
1668 #define C_02823C_OUTPUT6_ENABLE 0xF0FFFFFF
1669 #define S_02823C_OUTPUT7_ENABLE(x) (((x) & 0xF) << 28)
1670 #define G_02823C_OUTPUT7_ENABLE(x) (((x) >> 28) & 0xF)
1671 #define C_02823C_OUTPUT7_ENABLE 0x0FFFFFFF
1672 #define R_028AB0_VGT_STRMOUT_EN 0x028AB0
1673 #define S_028AB0_STREAMOUT(x) (((x) & 0x1) << 0)
1674 #define G_028AB0_STREAMOUT(x) (((x) >> 0) & 0x1)
1675 #define C_028AB0_STREAMOUT 0xFFFFFFFE
1676 #define R_028B20_VGT_STRMOUT_BUFFER_EN 0x028B20
1677 #define S_028B20_BUFFER_0_EN(x) (((x) & 0x1) << 0)
1678 #define G_028B20_BUFFER_0_EN(x) (((x) >> 0) & 0x1)
1679 #define C_028B20_BUFFER_0_EN 0xFFFFFFFE
1680 #define S_028B20_BUFFER_1_EN(x) (((x) & 0x1) << 1)
1681 #define G_028B20_BUFFER_1_EN(x) (((x) >> 1) & 0x1)
1682 #define C_028B20_BUFFER_1_EN 0xFFFFFFFD
1683 #define S_028B20_BUFFER_2_EN(x) (((x) & 0x1) << 2)
1684 #define G_028B20_BUFFER_2_EN(x) (((x) >> 2) & 0x1)
1685 #define C_028B20_BUFFER_2_EN 0xFFFFFFFB
1686 #define S_028B20_BUFFER_3_EN(x) (((x) & 0x1) << 3)
1687 #define G_028B20_BUFFER_3_EN(x) (((x) >> 3) & 0x1)
1688 #define C_028B20_BUFFER_3_EN 0xFFFFFFF7
1689 #define S_028B20_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
1690 #define G_028B20_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
1691 #define C_028B20_SIZE 0x00000000
1692 #define R_038000_SQ_TEX_RESOURCE_WORD0_0 0x038000
1693 #define S_038000_DIM(x) (((x) & 0x7) << 0)
1694 #define G_038000_DIM(x) (((x) >> 0) & 0x7)
1695 #define C_038000_DIM 0xFFFFFFF8
1696 #define V_038000_SQ_TEX_DIM_1D 0x00000000
1697 #define V_038000_SQ_TEX_DIM_2D 0x00000001
1698 #define V_038000_SQ_TEX_DIM_3D 0x00000002
1699 #define V_038000_SQ_TEX_DIM_CUBEMAP 0x00000003
1700 #define V_038000_SQ_TEX_DIM_1D_ARRAY 0x00000004
1701 #define V_038000_SQ_TEX_DIM_2D_ARRAY 0x00000005
1702 #define V_038000_SQ_TEX_DIM_2D_MSAA 0x00000006
1703 #define V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007
1704 #define S_038000_TILE_MODE(x) (((x) & 0xF) << 3)
1705 #define G_038000_TILE_MODE(x) (((x) >> 3) & 0xF)
1706 #define C_038000_TILE_MODE 0xFFFFFF87
1707 #define V_038000_ARRAY_LINEAR_GENERAL 0x00000000
1708 #define V_038000_ARRAY_LINEAR_ALIGNED 0x00000001
1709 #define V_038000_ARRAY_1D_TILED_THIN1 0x00000002
1710 #define V_038000_ARRAY_2D_TILED_THIN1 0x00000004
1711 #define S_038000_TILE_TYPE(x) (((x) & 0x1) << 7)
1712 #define G_038000_TILE_TYPE(x) (((x) >> 7) & 0x1)
1713 #define C_038000_TILE_TYPE 0xFFFFFF7F
1714 #define S_038000_PITCH(x) (((x) & 0x7FF) << 8)
1715 #define G_038000_PITCH(x) (((x) >> 8) & 0x7FF)
1716 #define C_038000_PITCH 0xFFF800FF
1717 #define S_038000_TEX_WIDTH(x) (((x) & 0x1FFF) << 19)
1718 #define G_038000_TEX_WIDTH(x) (((x) >> 19) & 0x1FFF)
1719 #define C_038000_TEX_WIDTH 0x0007FFFF
1720 #define R_038004_SQ_TEX_RESOURCE_WORD1_0 0x038004
1721 #define S_038004_TEX_HEIGHT(x) (((x) & 0x1FFF) << 0)
1722 #define G_038004_TEX_HEIGHT(x) (((x) >> 0) & 0x1FFF)
1723 #define C_038004_TEX_HEIGHT 0xFFFFE000
1724 #define S_038004_TEX_DEPTH(x) (((x) & 0x1FFF) << 13)
1725 #define G_038004_TEX_DEPTH(x) (((x) >> 13) & 0x1FFF)
1726 #define C_038004_TEX_DEPTH 0xFC001FFF
1727 #define S_038004_DATA_FORMAT(x) (((x) & 0x3F) << 26)
1728 #define G_038004_DATA_FORMAT(x) (((x) >> 26) & 0x3F)
1729 #define C_038004_DATA_FORMAT 0x03FFFFFF
1730 #define V_038004_COLOR_INVALID 0x00000000
1731 #define V_038004_COLOR_8 0x00000001
1732 #define V_038004_COLOR_4_4 0x00000002
1733 #define V_038004_COLOR_3_3_2 0x00000003
1734 #define V_038004_COLOR_16 0x00000005
1735 #define V_038004_COLOR_16_FLOAT 0x00000006
1736 #define V_038004_COLOR_8_8 0x00000007
1737 #define V_038004_COLOR_5_6_5 0x00000008
1738 #define V_038004_COLOR_6_5_5 0x00000009
1739 #define V_038004_COLOR_1_5_5_5 0x0000000A
1740 #define V_038004_COLOR_4_4_4_4 0x0000000B
1741 #define V_038004_COLOR_5_5_5_1 0x0000000C
1742 #define V_038004_COLOR_32 0x0000000D
1743 #define V_038004_COLOR_32_FLOAT 0x0000000E
1744 #define V_038004_COLOR_16_16 0x0000000F
1745 #define V_038004_COLOR_16_16_FLOAT 0x00000010
1746 #define V_038004_COLOR_8_24 0x00000011
1747 #define V_038004_COLOR_8_24_FLOAT 0x00000012
1748 #define V_038004_COLOR_24_8 0x00000013
1749 #define V_038004_COLOR_24_8_FLOAT 0x00000014
1750 #define V_038004_COLOR_10_11_11 0x00000015
1751 #define V_038004_COLOR_10_11_11_FLOAT 0x00000016
1752 #define V_038004_COLOR_11_11_10 0x00000017
1753 #define V_038004_COLOR_11_11_10_FLOAT 0x00000018
1754 #define V_038004_COLOR_2_10_10_10 0x00000019
1755 #define V_038004_COLOR_8_8_8_8 0x0000001A
1756 #define V_038004_COLOR_10_10_10_2 0x0000001B
1757 #define V_038004_COLOR_X24_8_32_FLOAT 0x0000001C
1758 #define V_038004_COLOR_32_32 0x0000001D
1759 #define V_038004_COLOR_32_32_FLOAT 0x0000001E
1760 #define V_038004_COLOR_16_16_16_16 0x0000001F
1761 #define V_038004_COLOR_16_16_16_16_FLOAT 0x00000020
1762 #define V_038004_COLOR_32_32_32_32 0x00000022
1763 #define V_038004_COLOR_32_32_32_32_FLOAT 0x00000023
1764 #define V_038004_FMT_1 0x00000025
1765 #define V_038004_FMT_GB_GR 0x00000027
1766 #define V_038004_FMT_BG_RG 0x00000028
1767 #define V_038004_FMT_32_AS_8 0x00000029
1768 #define V_038004_FMT_32_AS_8_8 0x0000002A
1769 #define V_038004_FMT_5_9_9_9_SHAREDEXP 0x0000002B
1770 #define V_038004_FMT_8_8_8 0x0000002C
1771 #define V_038004_FMT_16_16_16 0x0000002D
1772 #define V_038004_FMT_16_16_16_FLOAT 0x0000002E
1773 #define V_038004_FMT_32_32_32 0x0000002F
1774 #define V_038004_FMT_32_32_32_FLOAT 0x00000030
1775 #define V_038004_FMT_BC1 0x00000031
1776 #define V_038004_FMT_BC2 0x00000032
1777 #define V_038004_FMT_BC3 0x00000033
1778 #define V_038004_FMT_BC4 0x00000034
1779 #define V_038004_FMT_BC5 0x00000035
1780 #define V_038004_FMT_BC6 0x00000036
1781 #define V_038004_FMT_BC7 0x00000037
1782 #define V_038004_FMT_32_AS_32_32_32_32 0x00000038
1783 #define R_038010_SQ_TEX_RESOURCE_WORD4_0 0x038010
1784 #define S_038010_FORMAT_COMP_X(x) (((x) & 0x3) << 0)
1785 #define G_038010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3)
1786 #define C_038010_FORMAT_COMP_X 0xFFFFFFFC
1787 #define S_038010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2)
1788 #define G_038010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3)
1789 #define C_038010_FORMAT_COMP_Y 0xFFFFFFF3
1790 #define S_038010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4)
1791 #define G_038010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3)
1792 #define C_038010_FORMAT_COMP_Z 0xFFFFFFCF
1793 #define S_038010_FORMAT_COMP_W(x) (((x) & 0x3) << 6)
1794 #define G_038010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3)
1795 #define C_038010_FORMAT_COMP_W 0xFFFFFF3F
1796 #define S_038010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8)
1797 #define G_038010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3)
1798 #define C_038010_NUM_FORMAT_ALL 0xFFFFFCFF
1799 #define S_038010_SRF_MODE_ALL(x) (((x) & 0x1) << 10)
1800 #define G_038010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1)
1801 #define C_038010_SRF_MODE_ALL 0xFFFFFBFF
1802 #define S_038010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11)
1803 #define G_038010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1)
1804 #define C_038010_FORCE_DEGAMMA 0xFFFFF7FF
1805 #define S_038010_ENDIAN_SWAP(x) (((x) & 0x3) << 12)
1806 #define G_038010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3)
1807 #define C_038010_ENDIAN_SWAP 0xFFFFCFFF
1808 #define S_038010_REQUEST_SIZE(x) (((x) & 0x3) << 14)
1809 #define G_038010_REQUEST_SIZE(x) (((x) >> 14) & 0x3)
1810 #define C_038010_REQUEST_SIZE 0xFFFF3FFF
1811 #define S_038010_DST_SEL_X(x) (((x) & 0x7) << 16)
1812 #define G_038010_DST_SEL_X(x) (((x) >> 16) & 0x7)
1813 #define C_038010_DST_SEL_X 0xFFF8FFFF
1814 #define S_038010_DST_SEL_Y(x) (((x) & 0x7) << 19)
1815 #define G_038010_DST_SEL_Y(x) (((x) >> 19) & 0x7)
1816 #define C_038010_DST_SEL_Y 0xFFC7FFFF
1817 #define S_038010_DST_SEL_Z(x) (((x) & 0x7) << 22)
1818 #define G_038010_DST_SEL_Z(x) (((x) >> 22) & 0x7)
1819 #define C_038010_DST_SEL_Z 0xFE3FFFFF
1820 #define S_038010_DST_SEL_W(x) (((x) & 0x7) << 25)
1821 #define G_038010_DST_SEL_W(x) (((x) >> 25) & 0x7)
1822 #define C_038010_DST_SEL_W 0xF1FFFFFF
1823 # define SQ_SEL_X 0
1824 # define SQ_SEL_Y 1
1825 # define SQ_SEL_Z 2
1826 # define SQ_SEL_W 3
1827 # define SQ_SEL_0 4
1828 # define SQ_SEL_1 5
1829 #define S_038010_BASE_LEVEL(x) (((x) & 0xF) << 28)
1830 #define G_038010_BASE_LEVEL(x) (((x) >> 28) & 0xF)
1831 #define C_038010_BASE_LEVEL 0x0FFFFFFF
1832 #define R_038014_SQ_TEX_RESOURCE_WORD5_0 0x038014
1833 #define S_038014_LAST_LEVEL(x) (((x) & 0xF) << 0)
1834 #define G_038014_LAST_LEVEL(x) (((x) >> 0) & 0xF)
1835 #define C_038014_LAST_LEVEL 0xFFFFFFF0
1836 #define S_038014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4)
1837 #define G_038014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF)
1838 #define C_038014_BASE_ARRAY 0xFFFE000F
1839 #define S_038014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17)
1840 #define G_038014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF)
1841 #define C_038014_LAST_ARRAY 0xC001FFFF
1842 #define R_0288A8_SQ_ESGS_RING_ITEMSIZE 0x0288A8
1843 #define S_0288A8_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
1844 #define G_0288A8_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
1845 #define C_0288A8_ITEMSIZE 0xFFFF8000
1846 #define R_008C44_SQ_ESGS_RING_SIZE 0x008C44
1847 #define S_008C44_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
1848 #define G_008C44_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
1849 #define C_008C44_MEM_SIZE 0x00000000
1850 #define R_0288B0_SQ_ESTMP_RING_ITEMSIZE 0x0288B0
1851 #define S_0288B0_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
1852 #define G_0288B0_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
1853 #define C_0288B0_ITEMSIZE 0xFFFF8000
1854 #define R_008C54_SQ_ESTMP_RING_SIZE 0x008C54
1855 #define S_008C54_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
1856 #define G_008C54_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
1857 #define C_008C54_MEM_SIZE 0x00000000
1858 #define R_0288C0_SQ_FBUF_RING_ITEMSIZE 0x0288C0
1859 #define S_0288C0_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
1860 #define G_0288C0_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
1861 #define C_0288C0_ITEMSIZE 0xFFFF8000
1862 #define R_008C74_SQ_FBUF_RING_SIZE 0x008C74
1863 #define S_008C74_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
1864 #define G_008C74_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
1865 #define C_008C74_MEM_SIZE 0x00000000
1866 #define R_0288B4_SQ_GSTMP_RING_ITEMSIZE 0x0288B4
1867 #define S_0288B4_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
1868 #define G_0288B4_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
1869 #define C_0288B4_ITEMSIZE 0xFFFF8000
1870 #define R_008C5C_SQ_GSTMP_RING_SIZE 0x008C5C
1871 #define S_008C5C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
1872 #define G_008C5C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
1873 #define C_008C5C_MEM_SIZE 0x00000000
1874 #define R_0288AC_SQ_GSVS_RING_ITEMSIZE 0x0288AC
1875 #define S_0288AC_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
1876 #define G_0288AC_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
1877 #define C_0288AC_ITEMSIZE 0xFFFF8000
1878 #define R_008C4C_SQ_GSVS_RING_SIZE 0x008C4C
1879 #define S_008C4C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
1880 #define G_008C4C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
1881 #define C_008C4C_MEM_SIZE 0x00000000
1882 #define R_0288BC_SQ_PSTMP_RING_ITEMSIZE 0x0288BC
1883 #define S_0288BC_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
1884 #define G_0288BC_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
1885 #define C_0288BC_ITEMSIZE 0xFFFF8000
1886 #define R_008C6C_SQ_PSTMP_RING_SIZE 0x008C6C
1887 #define S_008C6C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
1888 #define G_008C6C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
1889 #define C_008C6C_MEM_SIZE 0x00000000
1890 #define R_0288C4_SQ_REDUC_RING_ITEMSIZE 0x0288C4
1891 #define S_0288C4_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
1892 #define G_0288C4_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
1893 #define C_0288C4_ITEMSIZE 0xFFFF8000
1894 #define R_008C7C_SQ_REDUC_RING_SIZE 0x008C7C
1895 #define S_008C7C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
1896 #define G_008C7C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
1897 #define C_008C7C_MEM_SIZE 0x00000000
1898 #define R_0288B8_SQ_VSTMP_RING_ITEMSIZE 0x0288B8
1899 #define S_0288B8_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
1900 #define G_0288B8_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
1901 #define C_0288B8_ITEMSIZE 0xFFFF8000
1902 #define R_008C64_SQ_VSTMP_RING_SIZE 0x008C64
1903 #define S_008C64_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
1904 #define G_008C64_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
1905 #define C_008C64_MEM_SIZE 0x00000000
1906 #define R_0288C8_SQ_GS_VERT_ITEMSIZE 0x0288C8
1907 #define S_0288C8_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
1908 #define G_0288C8_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
1909 #define C_0288C8_ITEMSIZE 0xFFFF8000
1910 #define R_028010_DB_DEPTH_INFO 0x028010
1911 #define S_028010_FORMAT(x) (((x) & 0x7) << 0)
1912 #define G_028010_FORMAT(x) (((x) >> 0) & 0x7)
1913 #define C_028010_FORMAT 0xFFFFFFF8
1914 #define V_028010_DEPTH_INVALID 0x00000000
1915 #define V_028010_DEPTH_16 0x00000001
1916 #define V_028010_DEPTH_X8_24 0x00000002
1917 #define V_028010_DEPTH_8_24 0x00000003
1918 #define V_028010_DEPTH_X8_24_FLOAT 0x00000004
1919 #define V_028010_DEPTH_8_24_FLOAT 0x00000005
1920 #define V_028010_DEPTH_32_FLOAT 0x00000006
1921 #define V_028010_DEPTH_X24_8_32_FLOAT 0x00000007
1922 #define S_028010_READ_SIZE(x) (((x) & 0x1) << 3)
1923 #define G_028010_READ_SIZE(x) (((x) >> 3) & 0x1)
1924 #define C_028010_READ_SIZE 0xFFFFFFF7
1925 #define S_028010_ARRAY_MODE(x) (((x) & 0xF) << 15)
1926 #define G_028010_ARRAY_MODE(x) (((x) >> 15) & 0xF)
1927 #define C_028010_ARRAY_MODE 0xFFF87FFF
1928 #define V_028010_ARRAY_1D_TILED_THIN1 0x00000002
1929 #define V_028010_ARRAY_2D_TILED_THIN1 0x00000004
1930 #define S_028010_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 25)
1931 #define G_028010_TILE_SURFACE_ENABLE(x) (((x) >> 25) & 0x1)
1932 #define C_028010_TILE_SURFACE_ENABLE 0xFDFFFFFF
1933 #define S_028010_TILE_COMPACT(x) (((x) & 0x1) << 26)
1934 #define G_028010_TILE_COMPACT(x) (((x) >> 26) & 0x1)
1935 #define C_028010_TILE_COMPACT 0xFBFFFFFF
1936 #define S_028010_ZRANGE_PRECISION(x) (((x) & 0x1) << 31)
1937 #define G_028010_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1)
1938 #define C_028010_ZRANGE_PRECISION 0x7FFFFFFF
1939 #define R_028000_DB_DEPTH_SIZE 0x028000
1940 #define S_028000_PITCH_TILE_MAX(x) (((x) & 0x3FF) << 0)
1941 #define G_028000_PITCH_TILE_MAX(x) (((x) >> 0) & 0x3FF)
1942 #define C_028000_PITCH_TILE_MAX 0xFFFFFC00
1943 #define S_028000_SLICE_TILE_MAX(x) (((x) & 0xFFFFF) << 10)
1944 #define G_028000_SLICE_TILE_MAX(x) (((x) >> 10) & 0xFFFFF)
1945 #define C_028000_SLICE_TILE_MAX 0xC00003FF
1946 #define R_028004_DB_DEPTH_VIEW 0x028004
1947 #define S_028004_SLICE_START(x) (((x) & 0x7FF) << 0)
1948 #define G_028004_SLICE_START(x) (((x) >> 0) & 0x7FF)
1949 #define C_028004_SLICE_START 0xFFFFF800
1950 #define S_028004_SLICE_MAX(x) (((x) & 0x7FF) << 13)
1951 #define G_028004_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
1952 #define C_028004_SLICE_MAX 0xFF001FFF
1953 #define R_028800_DB_DEPTH_CONTROL 0x028800
1954 #define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0)
1955 #define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1)
1956 #define C_028800_STENCIL_ENABLE 0xFFFFFFFE
1957 #define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1)
1958 #define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1)
1959 #define C_028800_Z_ENABLE 0xFFFFFFFD
1960 #define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2)
1961 #define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1)
1962 #define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB
1963 #define S_028800_ZFUNC(x) (((x) & 0x7) << 4)
1964 #define G_028800_ZFUNC(x) (((x) >> 4) & 0x7)
1965 #define C_028800_ZFUNC 0xFFFFFF8F
1966 #define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7)
1967 #define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1)
1968 #define C_028800_BACKFACE_ENABLE 0xFFFFFF7F
1969 #define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8)
1970 #define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7)
1971 #define C_028800_STENCILFUNC 0xFFFFF8FF
1972 #define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11)
1973 #define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7)
1974 #define C_028800_STENCILFAIL 0xFFFFC7FF
1975 #define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14)
1976 #define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7)
1977 #define C_028800_STENCILZPASS 0xFFFE3FFF
1978 #define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17)
1979 #define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7)
1980 #define C_028800_STENCILZFAIL 0xFFF1FFFF
1981 #define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20)
1982 #define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7)
1983 #define C_028800_STENCILFUNC_BF 0xFF8FFFFF
1984 #define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23)
1985 #define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7)
1986 #define C_028800_STENCILFAIL_BF 0xFC7FFFFF
1987 #define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26)
1988 #define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7)
1989 #define C_028800_STENCILZPASS_BF 0xE3FFFFFF
1990 #define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29)
1991 #define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7)
1992 #define C_028800_STENCILZFAIL_BF 0x1FFFFFFF
1993
1994 #endif