Merge branch 'i2c-embedded/for-next' of git://git.pengutronix.de/git/wsa/linux
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm / mach-tegra / board-dt-tegra20.c
1 /*
2 * nVidia Tegra device tree board support
3 *
4 * Copyright (C) 2010 Secret Lab Technologies, Ltd.
5 * Copyright (C) 2010 Google, Inc.
6 *
7 * This software is licensed under the terms of the GNU General Public
8 * License version 2, as published by the Free Software Foundation, and
9 * may be copied, distributed, and modified under those terms.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 */
17
18 #include <linux/kernel.h>
19 #include <linux/init.h>
20 #include <linux/platform_device.h>
21 #include <linux/serial_8250.h>
22 #include <linux/clk.h>
23 #include <linux/dma-mapping.h>
24 #include <linux/irqdomain.h>
25 #include <linux/of.h>
26 #include <linux/of_address.h>
27 #include <linux/of_fdt.h>
28 #include <linux/of_irq.h>
29 #include <linux/of_platform.h>
30 #include <linux/pda_power.h>
31 #include <linux/io.h>
32 #include <linux/i2c.h>
33 #include <linux/i2c-tegra.h>
34
35 #include <asm/hardware/gic.h>
36 #include <asm/mach-types.h>
37 #include <asm/mach/arch.h>
38 #include <asm/mach/time.h>
39 #include <asm/setup.h>
40
41 #include <mach/iomap.h>
42 #include <mach/irqs.h>
43
44 #include "board.h"
45 #include "board-harmony.h"
46 #include "clock.h"
47 #include "devices.h"
48
49 struct of_dev_auxdata tegra20_auxdata_lookup[] __initdata = {
50 OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC1_BASE, "sdhci-tegra.0", NULL),
51 OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC2_BASE, "sdhci-tegra.1", NULL),
52 OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC3_BASE, "sdhci-tegra.2", NULL),
53 OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC4_BASE, "sdhci-tegra.3", NULL),
54 OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C_BASE, "tegra-i2c.0", NULL),
55 OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C2_BASE, "tegra-i2c.1", NULL),
56 OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C3_BASE, "tegra-i2c.2", NULL),
57 OF_DEV_AUXDATA("nvidia,tegra20-i2c-dvc", TEGRA_DVC_BASE, "tegra-i2c.3", NULL),
58 OF_DEV_AUXDATA("nvidia,tegra20-i2s", TEGRA_I2S1_BASE, "tegra20-i2s.0", NULL),
59 OF_DEV_AUXDATA("nvidia,tegra20-i2s", TEGRA_I2S2_BASE, "tegra20-i2s.1", NULL),
60 OF_DEV_AUXDATA("nvidia,tegra20-das", TEGRA_APB_MISC_DAS_BASE, "tegra20-das", NULL),
61 OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB_BASE, "tegra-ehci.0",
62 &tegra_ehci1_pdata),
63 OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB2_BASE, "tegra-ehci.1",
64 &tegra_ehci2_pdata),
65 OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB3_BASE, "tegra-ehci.2",
66 &tegra_ehci3_pdata),
67 OF_DEV_AUXDATA("nvidia,tegra20-apbdma", 0x6000a000, "tegra-apbdma", NULL),
68 {}
69 };
70
71 static __initdata struct tegra_clk_init_table tegra_dt_clk_init_table[] = {
72 /* name parent rate enabled */
73 { "uartd", "pll_p", 216000000, true },
74 { "usbd", "clk_m", 12000000, false },
75 { "usb2", "clk_m", 12000000, false },
76 { "usb3", "clk_m", 12000000, false },
77 { "pll_a", "pll_p_out1", 56448000, true },
78 { "pll_a_out0", "pll_a", 11289600, true },
79 { "cdev1", NULL, 0, true },
80 { "i2s1", "pll_a_out0", 11289600, false},
81 { "i2s2", "pll_a_out0", 11289600, false},
82 { NULL, NULL, 0, 0},
83 };
84
85 static void __init tegra_dt_init(void)
86 {
87 tegra_clk_init_from_table(tegra_dt_clk_init_table);
88
89 /*
90 * Finished with the static registrations now; fill in the missing
91 * devices
92 */
93 of_platform_populate(NULL, of_default_bus_match_table,
94 tegra20_auxdata_lookup, NULL);
95 }
96
97 #ifdef CONFIG_MACH_TRIMSLICE
98 static void __init trimslice_init(void)
99 {
100 int ret;
101
102 ret = tegra_pcie_init(true, true);
103 if (ret)
104 pr_err("tegra_pci_init() failed: %d\n", ret);
105 }
106 #endif
107
108 #ifdef CONFIG_MACH_HARMONY
109 static void __init harmony_init(void)
110 {
111 int ret;
112
113 ret = harmony_regulator_init();
114 if (ret) {
115 pr_err("harmony_regulator_init() failed: %d\n", ret);
116 return;
117 }
118
119 ret = harmony_pcie_init();
120 if (ret)
121 pr_err("harmony_pcie_init() failed: %d\n", ret);
122 }
123 #endif
124
125 #ifdef CONFIG_MACH_PAZ00
126 static void __init paz00_init(void)
127 {
128 tegra_paz00_wifikill_init();
129 }
130 #endif
131
132 static struct {
133 char *machine;
134 void (*init)(void);
135 } board_init_funcs[] = {
136 #ifdef CONFIG_MACH_TRIMSLICE
137 { "compulab,trimslice", trimslice_init },
138 #endif
139 #ifdef CONFIG_MACH_HARMONY
140 { "nvidia,harmony", harmony_init },
141 #endif
142 #ifdef CONFIG_MACH_PAZ00
143 { "compal,paz00", paz00_init },
144 #endif
145 };
146
147 static void __init tegra_dt_init_late(void)
148 {
149 int i;
150
151 tegra_init_late();
152
153 for (i = 0; i < ARRAY_SIZE(board_init_funcs); i++) {
154 if (of_machine_is_compatible(board_init_funcs[i].machine)) {
155 board_init_funcs[i].init();
156 break;
157 }
158 }
159 }
160
161 static const char *tegra20_dt_board_compat[] = {
162 "nvidia,tegra20",
163 NULL
164 };
165
166 DT_MACHINE_START(TEGRA_DT, "nVidia Tegra20 (Flattened Device Tree)")
167 .map_io = tegra_map_common_io,
168 .init_early = tegra20_init_early,
169 .init_irq = tegra_dt_init_irq,
170 .handle_irq = gic_handle_irq,
171 .timer = &tegra_timer,
172 .init_machine = tegra_dt_init,
173 .init_late = tegra_dt_init_late,
174 .restart = tegra_assert_system_reset,
175 .dt_compat = tegra20_dt_board_compat,
176 MACHINE_END