Merge branches 'atags', 'cache-l2x0', 'clkdev', 'fixes', 'integrator', 'misc', 'opcod...
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm / Kconfig
1 config ARM
2 bool
3 default y
4 select ARCH_HAVE_CUSTOM_GPIO_H
5 select HAVE_AOUT
6 select HAVE_DMA_API_DEBUG
7 select HAVE_IDE if PCI || ISA || PCMCIA
8 select HAVE_DMA_ATTRS
9 select HAVE_DMA_CONTIGUOUS if MMU
10 select HAVE_MEMBLOCK
11 select RTC_LIB
12 select SYS_SUPPORTS_APM_EMULATION
13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
14 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
15 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
16 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
17 select HAVE_ARCH_KGDB
18 select HAVE_ARCH_TRACEHOOK
19 select HAVE_SYSCALL_TRACEPOINTS
20 select HAVE_KPROBES if !XIP_KERNEL
21 select HAVE_KRETPROBES if (HAVE_KPROBES)
22 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
23 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
24 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
25 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
26 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
27 select HAVE_GENERIC_DMA_COHERENT
28 select HAVE_KERNEL_GZIP
29 select HAVE_KERNEL_LZO
30 select HAVE_KERNEL_LZMA
31 select HAVE_KERNEL_XZ
32 select HAVE_IRQ_WORK
33 select HAVE_PERF_EVENTS
34 select PERF_USE_VMALLOC
35 select HAVE_REGS_AND_STACK_ACCESS_API
36 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
37 select HAVE_C_RECORDMCOUNT
38 select HAVE_GENERIC_HARDIRQS
39 select HARDIRQS_SW_RESEND
40 select GENERIC_IRQ_PROBE
41 select GENERIC_IRQ_SHOW
42 select ARCH_WANT_IPC_PARSE_VERSION
43 select HARDIRQS_SW_RESEND
44 select CPU_PM if (SUSPEND || CPU_IDLE)
45 select GENERIC_PCI_IOMAP
46 select HAVE_BPF_JIT
47 select GENERIC_SMP_IDLE_THREAD
48 select KTIME_SCALAR
49 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
50 select GENERIC_STRNCPY_FROM_USER
51 select GENERIC_STRNLEN_USER
52 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
53 help
54 The ARM series is a line of low-power-consumption RISC chip designs
55 licensed by ARM Ltd and targeted at embedded applications and
56 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
57 manufactured, but legacy ARM-based PC hardware remains popular in
58 Europe. There is an ARM Linux project with a web page at
59 <http://www.arm.linux.org.uk/>.
60
61 config ARM_HAS_SG_CHAIN
62 bool
63
64 config NEED_SG_DMA_LENGTH
65 bool
66
67 config ARM_DMA_USE_IOMMU
68 select NEED_SG_DMA_LENGTH
69 select ARM_HAS_SG_CHAIN
70 bool
71
72 config HAVE_PWM
73 bool
74
75 config MIGHT_HAVE_PCI
76 bool
77
78 config SYS_SUPPORTS_APM_EMULATION
79 bool
80
81 config GENERIC_GPIO
82 bool
83
84 config HAVE_TCM
85 bool
86 select GENERIC_ALLOCATOR
87
88 config HAVE_PROC_CPU
89 bool
90
91 config NO_IOPORT
92 bool
93
94 config EISA
95 bool
96 ---help---
97 The Extended Industry Standard Architecture (EISA) bus was
98 developed as an open alternative to the IBM MicroChannel bus.
99
100 The EISA bus provided some of the features of the IBM MicroChannel
101 bus while maintaining backward compatibility with cards made for
102 the older ISA bus. The EISA bus saw limited use between 1988 and
103 1995 when it was made obsolete by the PCI bus.
104
105 Say Y here if you are building a kernel for an EISA-based machine.
106
107 Otherwise, say N.
108
109 config SBUS
110 bool
111
112 config STACKTRACE_SUPPORT
113 bool
114 default y
115
116 config HAVE_LATENCYTOP_SUPPORT
117 bool
118 depends on !SMP
119 default y
120
121 config LOCKDEP_SUPPORT
122 bool
123 default y
124
125 config TRACE_IRQFLAGS_SUPPORT
126 bool
127 default y
128
129 config RWSEM_GENERIC_SPINLOCK
130 bool
131 default y
132
133 config RWSEM_XCHGADD_ALGORITHM
134 bool
135
136 config ARCH_HAS_ILOG2_U32
137 bool
138
139 config ARCH_HAS_ILOG2_U64
140 bool
141
142 config ARCH_HAS_CPUFREQ
143 bool
144 help
145 Internal node to signify that the ARCH has CPUFREQ support
146 and that the relevant menu configurations are displayed for
147 it.
148
149 config GENERIC_HWEIGHT
150 bool
151 default y
152
153 config GENERIC_CALIBRATE_DELAY
154 bool
155 default y
156
157 config ARCH_MAY_HAVE_PC_FDC
158 bool
159
160 config ZONE_DMA
161 bool
162
163 config NEED_DMA_MAP_STATE
164 def_bool y
165
166 config ARCH_HAS_DMA_SET_COHERENT_MASK
167 bool
168
169 config GENERIC_ISA_DMA
170 bool
171
172 config FIQ
173 bool
174
175 config NEED_RET_TO_USER
176 bool
177
178 config ARCH_MTD_XIP
179 bool
180
181 config VECTORS_BASE
182 hex
183 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
184 default DRAM_BASE if REMAP_VECTORS_TO_RAM
185 default 0x00000000
186 help
187 The base address of exception vectors.
188
189 config ARM_PATCH_PHYS_VIRT
190 bool "Patch physical to virtual translations at runtime" if EMBEDDED
191 default y
192 depends on !XIP_KERNEL && MMU
193 depends on !ARCH_REALVIEW || !SPARSEMEM
194 help
195 Patch phys-to-virt and virt-to-phys translation functions at
196 boot and module load time according to the position of the
197 kernel in system memory.
198
199 This can only be used with non-XIP MMU kernels where the base
200 of physical memory is at a 16MB boundary.
201
202 Only disable this option if you know that you do not require
203 this feature (eg, building a kernel for a single machine) and
204 you need to shrink the kernel to the minimal size.
205
206 config NEED_MACH_IO_H
207 bool
208 help
209 Select this when mach/io.h is required to provide special
210 definitions for this platform. The need for mach/io.h should
211 be avoided when possible.
212
213 config NEED_MACH_MEMORY_H
214 bool
215 help
216 Select this when mach/memory.h is required to provide special
217 definitions for this platform. The need for mach/memory.h should
218 be avoided when possible.
219
220 config PHYS_OFFSET
221 hex "Physical address of main memory" if MMU
222 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
223 default DRAM_BASE if !MMU
224 help
225 Please provide the physical address corresponding to the
226 location of main memory in your system.
227
228 config GENERIC_BUG
229 def_bool y
230 depends on BUG
231
232 source "init/Kconfig"
233
234 source "kernel/Kconfig.freezer"
235
236 menu "System Type"
237
238 config MMU
239 bool "MMU-based Paged Memory Management Support"
240 default y
241 help
242 Select if you want MMU-based virtualised addressing space
243 support by paged memory management. If unsure, say 'Y'.
244
245 #
246 # The "ARM system type" choice list is ordered alphabetically by option
247 # text. Please add new entries in the option alphabetic order.
248 #
249 choice
250 prompt "ARM system type"
251 default ARCH_VERSATILE
252
253 config ARCH_SOCFPGA
254 bool "Altera SOCFPGA family"
255 select ARCH_WANT_OPTIONAL_GPIOLIB
256 select ARM_AMBA
257 select ARM_GIC
258 select CACHE_L2X0
259 select CLKDEV_LOOKUP
260 select COMMON_CLK
261 select CPU_V7
262 select DW_APB_TIMER
263 select DW_APB_TIMER_OF
264 select GENERIC_CLOCKEVENTS
265 select GPIO_PL061 if GPIOLIB
266 select HAVE_ARM_SCU
267 select SPARSE_IRQ
268 select USE_OF
269 help
270 This enables support for Altera SOCFPGA Cyclone V platform
271
272 config ARCH_INTEGRATOR
273 bool "ARM Ltd. Integrator family"
274 select ARM_AMBA
275 select ARCH_HAS_CPUFREQ
276 select COMMON_CLK
277 select CLK_VERSATILE
278 select HAVE_TCM
279 select ICST
280 select GENERIC_CLOCKEVENTS
281 select PLAT_VERSATILE
282 select PLAT_VERSATILE_FPGA_IRQ
283 select NEED_MACH_IO_H
284 select NEED_MACH_MEMORY_H
285 select SPARSE_IRQ
286 select MULTI_IRQ_HANDLER
287 help
288 Support for ARM's Integrator platform.
289
290 config ARCH_REALVIEW
291 bool "ARM Ltd. RealView family"
292 select ARM_AMBA
293 select CLKDEV_LOOKUP
294 select HAVE_MACH_CLKDEV
295 select ICST
296 select GENERIC_CLOCKEVENTS
297 select ARCH_WANT_OPTIONAL_GPIOLIB
298 select PLAT_VERSATILE
299 select PLAT_VERSATILE_CLOCK
300 select PLAT_VERSATILE_CLCD
301 select ARM_TIMER_SP804
302 select GPIO_PL061 if GPIOLIB
303 select NEED_MACH_MEMORY_H
304 help
305 This enables support for ARM Ltd RealView boards.
306
307 config ARCH_VERSATILE
308 bool "ARM Ltd. Versatile family"
309 select ARM_AMBA
310 select ARM_VIC
311 select CLKDEV_LOOKUP
312 select HAVE_MACH_CLKDEV
313 select ICST
314 select GENERIC_CLOCKEVENTS
315 select ARCH_WANT_OPTIONAL_GPIOLIB
316 select NEED_MACH_IO_H if PCI
317 select PLAT_VERSATILE
318 select PLAT_VERSATILE_CLOCK
319 select PLAT_VERSATILE_CLCD
320 select PLAT_VERSATILE_FPGA_IRQ
321 select ARM_TIMER_SP804
322 help
323 This enables support for ARM Ltd Versatile board.
324
325 config ARCH_VEXPRESS
326 bool "ARM Ltd. Versatile Express family"
327 select ARCH_WANT_OPTIONAL_GPIOLIB
328 select ARM_AMBA
329 select ARM_TIMER_SP804
330 select CLKDEV_LOOKUP
331 select COMMON_CLK
332 select GENERIC_CLOCKEVENTS
333 select HAVE_CLK
334 select HAVE_PATA_PLATFORM
335 select ICST
336 select NO_IOPORT
337 select PLAT_VERSATILE
338 select PLAT_VERSATILE_CLCD
339 select REGULATOR_FIXED_VOLTAGE if REGULATOR
340 help
341 This enables support for the ARM Ltd Versatile Express boards.
342
343 config ARCH_AT91
344 bool "Atmel AT91"
345 select ARCH_REQUIRE_GPIOLIB
346 select HAVE_CLK
347 select CLKDEV_LOOKUP
348 select IRQ_DOMAIN
349 select NEED_MACH_IO_H if PCCARD
350 help
351 This enables support for systems based on Atmel
352 AT91RM9200 and AT91SAM9* processors.
353
354 config ARCH_BCMRING
355 bool "Broadcom BCMRING"
356 depends on MMU
357 select CPU_V6
358 select ARM_AMBA
359 select ARM_TIMER_SP804
360 select CLKDEV_LOOKUP
361 select GENERIC_CLOCKEVENTS
362 select ARCH_WANT_OPTIONAL_GPIOLIB
363 help
364 Support for Broadcom's BCMRing platform.
365
366 config ARCH_HIGHBANK
367 bool "Calxeda Highbank-based"
368 select ARCH_WANT_OPTIONAL_GPIOLIB
369 select ARM_AMBA
370 select ARM_GIC
371 select ARM_TIMER_SP804
372 select CACHE_L2X0
373 select CLKDEV_LOOKUP
374 select COMMON_CLK
375 select CPU_V7
376 select GENERIC_CLOCKEVENTS
377 select HAVE_ARM_SCU
378 select HAVE_SMP
379 select SPARSE_IRQ
380 select USE_OF
381 help
382 Support for the Calxeda Highbank SoC based boards.
383
384 config ARCH_CLPS711X
385 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
386 select CPU_ARM720T
387 select ARCH_USES_GETTIMEOFFSET
388 select NEED_MACH_MEMORY_H
389 help
390 Support for Cirrus Logic 711x/721x/731x based boards.
391
392 config ARCH_CNS3XXX
393 bool "Cavium Networks CNS3XXX family"
394 select CPU_V6K
395 select GENERIC_CLOCKEVENTS
396 select ARM_GIC
397 select MIGHT_HAVE_CACHE_L2X0
398 select MIGHT_HAVE_PCI
399 select PCI_DOMAINS if PCI
400 help
401 Support for Cavium Networks CNS3XXX platform.
402
403 config ARCH_GEMINI
404 bool "Cortina Systems Gemini"
405 select CPU_FA526
406 select ARCH_REQUIRE_GPIOLIB
407 select ARCH_USES_GETTIMEOFFSET
408 help
409 Support for the Cortina Systems Gemini family SoCs
410
411 config ARCH_PRIMA2
412 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
413 select CPU_V7
414 select NO_IOPORT
415 select ARCH_REQUIRE_GPIOLIB
416 select GENERIC_CLOCKEVENTS
417 select CLKDEV_LOOKUP
418 select GENERIC_IRQ_CHIP
419 select MIGHT_HAVE_CACHE_L2X0
420 select PINCTRL
421 select PINCTRL_SIRF
422 select USE_OF
423 select ZONE_DMA
424 help
425 Support for CSR SiRFSoC ARM Cortex A9 Platform
426
427 config ARCH_EBSA110
428 bool "EBSA-110"
429 select CPU_SA110
430 select ISA
431 select NO_IOPORT
432 select ARCH_USES_GETTIMEOFFSET
433 select NEED_MACH_IO_H
434 select NEED_MACH_MEMORY_H
435 help
436 This is an evaluation board for the StrongARM processor available
437 from Digital. It has limited hardware on-board, including an
438 Ethernet interface, two PCMCIA sockets, two serial ports and a
439 parallel port.
440
441 config ARCH_EP93XX
442 bool "EP93xx-based"
443 select CPU_ARM920T
444 select ARM_AMBA
445 select ARM_VIC
446 select CLKDEV_LOOKUP
447 select ARCH_REQUIRE_GPIOLIB
448 select ARCH_HAS_HOLES_MEMORYMODEL
449 select ARCH_USES_GETTIMEOFFSET
450 select NEED_MACH_MEMORY_H
451 help
452 This enables support for the Cirrus EP93xx series of CPUs.
453
454 config ARCH_FOOTBRIDGE
455 bool "FootBridge"
456 select CPU_SA110
457 select FOOTBRIDGE
458 select GENERIC_CLOCKEVENTS
459 select HAVE_IDE
460 select NEED_MACH_IO_H
461 select NEED_MACH_MEMORY_H
462 help
463 Support for systems based on the DC21285 companion chip
464 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
465
466 config ARCH_MXC
467 bool "Freescale MXC/iMX-based"
468 select GENERIC_CLOCKEVENTS
469 select ARCH_REQUIRE_GPIOLIB
470 select CLKDEV_LOOKUP
471 select CLKSRC_MMIO
472 select GENERIC_IRQ_CHIP
473 select MULTI_IRQ_HANDLER
474 select SPARSE_IRQ
475 select USE_OF
476 help
477 Support for Freescale MXC/iMX-based family of processors
478
479 config ARCH_MXS
480 bool "Freescale MXS-based"
481 select GENERIC_CLOCKEVENTS
482 select ARCH_REQUIRE_GPIOLIB
483 select CLKDEV_LOOKUP
484 select CLKSRC_MMIO
485 select COMMON_CLK
486 select HAVE_CLK_PREPARE
487 select PINCTRL
488 select USE_OF
489 help
490 Support for Freescale MXS-based family of processors
491
492 config ARCH_NETX
493 bool "Hilscher NetX based"
494 select CLKSRC_MMIO
495 select CPU_ARM926T
496 select ARM_VIC
497 select GENERIC_CLOCKEVENTS
498 help
499 This enables support for systems based on the Hilscher NetX Soc
500
501 config ARCH_H720X
502 bool "Hynix HMS720x-based"
503 select CPU_ARM720T
504 select ISA_DMA_API
505 select ARCH_USES_GETTIMEOFFSET
506 help
507 This enables support for systems based on the Hynix HMS720x
508
509 config ARCH_IOP13XX
510 bool "IOP13xx-based"
511 depends on MMU
512 select CPU_XSC3
513 select PLAT_IOP
514 select PCI
515 select ARCH_SUPPORTS_MSI
516 select VMSPLIT_1G
517 select NEED_MACH_IO_H
518 select NEED_MACH_MEMORY_H
519 select NEED_RET_TO_USER
520 help
521 Support for Intel's IOP13XX (XScale) family of processors.
522
523 config ARCH_IOP32X
524 bool "IOP32x-based"
525 depends on MMU
526 select CPU_XSCALE
527 select NEED_MACH_IO_H
528 select NEED_RET_TO_USER
529 select PLAT_IOP
530 select PCI
531 select ARCH_REQUIRE_GPIOLIB
532 help
533 Support for Intel's 80219 and IOP32X (XScale) family of
534 processors.
535
536 config ARCH_IOP33X
537 bool "IOP33x-based"
538 depends on MMU
539 select CPU_XSCALE
540 select NEED_MACH_IO_H
541 select NEED_RET_TO_USER
542 select PLAT_IOP
543 select PCI
544 select ARCH_REQUIRE_GPIOLIB
545 help
546 Support for Intel's IOP33X (XScale) family of processors.
547
548 config ARCH_IXP4XX
549 bool "IXP4xx-based"
550 depends on MMU
551 select ARCH_HAS_DMA_SET_COHERENT_MASK
552 select CLKSRC_MMIO
553 select CPU_XSCALE
554 select ARCH_REQUIRE_GPIOLIB
555 select GENERIC_CLOCKEVENTS
556 select MIGHT_HAVE_PCI
557 select NEED_MACH_IO_H
558 select DMABOUNCE if PCI
559 help
560 Support for Intel's IXP4XX (XScale) family of processors.
561
562 config ARCH_MVEBU
563 bool "Marvell SOCs with Device Tree support"
564 select GENERIC_CLOCKEVENTS
565 select MULTI_IRQ_HANDLER
566 select SPARSE_IRQ
567 select CLKSRC_MMIO
568 select GENERIC_IRQ_CHIP
569 select IRQ_DOMAIN
570 select COMMON_CLK
571 help
572 Support for the Marvell SoC Family with device tree support
573
574 config ARCH_DOVE
575 bool "Marvell Dove"
576 select CPU_V7
577 select PCI
578 select ARCH_REQUIRE_GPIOLIB
579 select GENERIC_CLOCKEVENTS
580 select NEED_MACH_IO_H
581 select PLAT_ORION
582 help
583 Support for the Marvell Dove SoC 88AP510
584
585 config ARCH_KIRKWOOD
586 bool "Marvell Kirkwood"
587 select CPU_FEROCEON
588 select PCI
589 select ARCH_REQUIRE_GPIOLIB
590 select GENERIC_CLOCKEVENTS
591 select NEED_MACH_IO_H
592 select PLAT_ORION
593 help
594 Support for the following Marvell Kirkwood series SoCs:
595 88F6180, 88F6192 and 88F6281.
596
597 config ARCH_LPC32XX
598 bool "NXP LPC32XX"
599 select CLKSRC_MMIO
600 select CPU_ARM926T
601 select ARCH_REQUIRE_GPIOLIB
602 select HAVE_IDE
603 select ARM_AMBA
604 select USB_ARCH_HAS_OHCI
605 select CLKDEV_LOOKUP
606 select GENERIC_CLOCKEVENTS
607 select USE_OF
608 select HAVE_PWM
609 help
610 Support for the NXP LPC32XX family of processors
611
612 config ARCH_MV78XX0
613 bool "Marvell MV78xx0"
614 select CPU_FEROCEON
615 select PCI
616 select ARCH_REQUIRE_GPIOLIB
617 select GENERIC_CLOCKEVENTS
618 select NEED_MACH_IO_H
619 select PLAT_ORION
620 help
621 Support for the following Marvell MV78xx0 series SoCs:
622 MV781x0, MV782x0.
623
624 config ARCH_ORION5X
625 bool "Marvell Orion"
626 depends on MMU
627 select CPU_FEROCEON
628 select PCI
629 select ARCH_REQUIRE_GPIOLIB
630 select GENERIC_CLOCKEVENTS
631 select NEED_MACH_IO_H
632 select PLAT_ORION
633 help
634 Support for the following Marvell Orion 5x series SoCs:
635 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
636 Orion-2 (5281), Orion-1-90 (6183).
637
638 config ARCH_MMP
639 bool "Marvell PXA168/910/MMP2"
640 depends on MMU
641 select ARCH_REQUIRE_GPIOLIB
642 select CLKDEV_LOOKUP
643 select GENERIC_CLOCKEVENTS
644 select GPIO_PXA
645 select IRQ_DOMAIN
646 select PLAT_PXA
647 select SPARSE_IRQ
648 select GENERIC_ALLOCATOR
649 help
650 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
651
652 config ARCH_KS8695
653 bool "Micrel/Kendin KS8695"
654 select CPU_ARM922T
655 select ARCH_REQUIRE_GPIOLIB
656 select ARCH_USES_GETTIMEOFFSET
657 select NEED_MACH_MEMORY_H
658 help
659 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
660 System-on-Chip devices.
661
662 config ARCH_W90X900
663 bool "Nuvoton W90X900 CPU"
664 select CPU_ARM926T
665 select ARCH_REQUIRE_GPIOLIB
666 select CLKDEV_LOOKUP
667 select CLKSRC_MMIO
668 select GENERIC_CLOCKEVENTS
669 help
670 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
671 At present, the w90x900 has been renamed nuc900, regarding
672 the ARM series product line, you can login the following
673 link address to know more.
674
675 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
676 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
677
678 config ARCH_TEGRA
679 bool "NVIDIA Tegra"
680 select CLKDEV_LOOKUP
681 select CLKSRC_MMIO
682 select GENERIC_CLOCKEVENTS
683 select GENERIC_GPIO
684 select HAVE_CLK
685 select HAVE_SMP
686 select MIGHT_HAVE_CACHE_L2X0
687 select NEED_MACH_IO_H if PCI
688 select ARCH_HAS_CPUFREQ
689 select USE_OF
690 help
691 This enables support for NVIDIA Tegra based systems (Tegra APX,
692 Tegra 6xx and Tegra 2 series).
693
694 config ARCH_PICOXCELL
695 bool "Picochip picoXcell"
696 select ARCH_REQUIRE_GPIOLIB
697 select ARM_PATCH_PHYS_VIRT
698 select ARM_VIC
699 select CPU_V6K
700 select DW_APB_TIMER
701 select DW_APB_TIMER_OF
702 select GENERIC_CLOCKEVENTS
703 select GENERIC_GPIO
704 select HAVE_TCM
705 select NO_IOPORT
706 select SPARSE_IRQ
707 select USE_OF
708 help
709 This enables support for systems based on the Picochip picoXcell
710 family of Femtocell devices. The picoxcell support requires device tree
711 for all boards.
712
713 config ARCH_PNX4008
714 bool "Philips Nexperia PNX4008 Mobile"
715 select CPU_ARM926T
716 select CLKDEV_LOOKUP
717 select ARCH_USES_GETTIMEOFFSET
718 help
719 This enables support for Philips PNX4008 mobile platform.
720
721 config ARCH_PXA
722 bool "PXA2xx/PXA3xx-based"
723 depends on MMU
724 select ARCH_MTD_XIP
725 select ARCH_HAS_CPUFREQ
726 select CLKDEV_LOOKUP
727 select CLKSRC_MMIO
728 select ARCH_REQUIRE_GPIOLIB
729 select GENERIC_CLOCKEVENTS
730 select GPIO_PXA
731 select PLAT_PXA
732 select SPARSE_IRQ
733 select AUTO_ZRELADDR
734 select MULTI_IRQ_HANDLER
735 select ARM_CPU_SUSPEND if PM
736 select HAVE_IDE
737 help
738 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
739
740 config ARCH_MSM
741 bool "Qualcomm MSM"
742 select HAVE_CLK
743 select GENERIC_CLOCKEVENTS
744 select ARCH_REQUIRE_GPIOLIB
745 select CLKDEV_LOOKUP
746 help
747 Support for Qualcomm MSM/QSD based systems. This runs on the
748 apps processor of the MSM/QSD and depends on a shared memory
749 interface to the modem processor which runs the baseband
750 stack and controls some vital subsystems
751 (clock and power control, etc).
752
753 config ARCH_SHMOBILE
754 bool "Renesas SH-Mobile / R-Mobile"
755 select HAVE_CLK
756 select CLKDEV_LOOKUP
757 select HAVE_MACH_CLKDEV
758 select HAVE_SMP
759 select GENERIC_CLOCKEVENTS
760 select MIGHT_HAVE_CACHE_L2X0
761 select NO_IOPORT
762 select SPARSE_IRQ
763 select MULTI_IRQ_HANDLER
764 select PM_GENERIC_DOMAINS if PM
765 select NEED_MACH_MEMORY_H
766 help
767 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
768
769 config ARCH_RPC
770 bool "RiscPC"
771 select ARCH_ACORN
772 select FIQ
773 select ARCH_MAY_HAVE_PC_FDC
774 select HAVE_PATA_PLATFORM
775 select ISA_DMA_API
776 select NO_IOPORT
777 select ARCH_SPARSEMEM_ENABLE
778 select ARCH_USES_GETTIMEOFFSET
779 select HAVE_IDE
780 select NEED_MACH_IO_H
781 select NEED_MACH_MEMORY_H
782 help
783 On the Acorn Risc-PC, Linux can support the internal IDE disk and
784 CD-ROM interface, serial and parallel port, and the floppy drive.
785
786 config ARCH_SA1100
787 bool "SA1100-based"
788 select CLKSRC_MMIO
789 select CPU_SA1100
790 select ISA
791 select ARCH_SPARSEMEM_ENABLE
792 select ARCH_MTD_XIP
793 select ARCH_HAS_CPUFREQ
794 select CPU_FREQ
795 select GENERIC_CLOCKEVENTS
796 select CLKDEV_LOOKUP
797 select ARCH_REQUIRE_GPIOLIB
798 select HAVE_IDE
799 select NEED_MACH_MEMORY_H
800 select SPARSE_IRQ
801 help
802 Support for StrongARM 11x0 based boards.
803
804 config ARCH_S3C24XX
805 bool "Samsung S3C24XX SoCs"
806 select GENERIC_GPIO
807 select ARCH_HAS_CPUFREQ
808 select HAVE_CLK
809 select CLKDEV_LOOKUP
810 select ARCH_USES_GETTIMEOFFSET
811 select HAVE_S3C2410_I2C if I2C
812 select HAVE_S3C_RTC if RTC_CLASS
813 select HAVE_S3C2410_WATCHDOG if WATCHDOG
814 select NEED_MACH_IO_H
815 help
816 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
817 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
818 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
819 Samsung SMDK2410 development board (and derivatives).
820
821 config ARCH_S3C64XX
822 bool "Samsung S3C64XX"
823 select PLAT_SAMSUNG
824 select CPU_V6
825 select ARM_VIC
826 select HAVE_CLK
827 select HAVE_TCM
828 select CLKDEV_LOOKUP
829 select NO_IOPORT
830 select ARCH_USES_GETTIMEOFFSET
831 select ARCH_HAS_CPUFREQ
832 select ARCH_REQUIRE_GPIOLIB
833 select SAMSUNG_CLKSRC
834 select SAMSUNG_IRQ_VIC_TIMER
835 select S3C_GPIO_TRACK
836 select S3C_DEV_NAND
837 select USB_ARCH_HAS_OHCI
838 select SAMSUNG_GPIOLIB_4BIT
839 select HAVE_S3C2410_I2C if I2C
840 select HAVE_S3C2410_WATCHDOG if WATCHDOG
841 help
842 Samsung S3C64XX series based systems
843
844 config ARCH_S5P64X0
845 bool "Samsung S5P6440 S5P6450"
846 select CPU_V6
847 select GENERIC_GPIO
848 select HAVE_CLK
849 select CLKDEV_LOOKUP
850 select CLKSRC_MMIO
851 select HAVE_S3C2410_WATCHDOG if WATCHDOG
852 select GENERIC_CLOCKEVENTS
853 select HAVE_S3C2410_I2C if I2C
854 select HAVE_S3C_RTC if RTC_CLASS
855 help
856 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
857 SMDK6450.
858
859 config ARCH_S5PC100
860 bool "Samsung S5PC100"
861 select GENERIC_GPIO
862 select HAVE_CLK
863 select CLKDEV_LOOKUP
864 select CPU_V7
865 select ARCH_USES_GETTIMEOFFSET
866 select HAVE_S3C2410_I2C if I2C
867 select HAVE_S3C_RTC if RTC_CLASS
868 select HAVE_S3C2410_WATCHDOG if WATCHDOG
869 help
870 Samsung S5PC100 series based systems
871
872 config ARCH_S5PV210
873 bool "Samsung S5PV210/S5PC110"
874 select CPU_V7
875 select ARCH_SPARSEMEM_ENABLE
876 select ARCH_HAS_HOLES_MEMORYMODEL
877 select GENERIC_GPIO
878 select HAVE_CLK
879 select CLKDEV_LOOKUP
880 select CLKSRC_MMIO
881 select ARCH_HAS_CPUFREQ
882 select GENERIC_CLOCKEVENTS
883 select HAVE_S3C2410_I2C if I2C
884 select HAVE_S3C_RTC if RTC_CLASS
885 select HAVE_S3C2410_WATCHDOG if WATCHDOG
886 select NEED_MACH_MEMORY_H
887 help
888 Samsung S5PV210/S5PC110 series based systems
889
890 config ARCH_EXYNOS
891 bool "SAMSUNG EXYNOS"
892 select CPU_V7
893 select ARCH_SPARSEMEM_ENABLE
894 select ARCH_HAS_HOLES_MEMORYMODEL
895 select GENERIC_GPIO
896 select HAVE_CLK
897 select CLKDEV_LOOKUP
898 select ARCH_HAS_CPUFREQ
899 select GENERIC_CLOCKEVENTS
900 select HAVE_S3C_RTC if RTC_CLASS
901 select HAVE_S3C2410_I2C if I2C
902 select HAVE_S3C2410_WATCHDOG if WATCHDOG
903 select NEED_MACH_MEMORY_H
904 help
905 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
906
907 config ARCH_SHARK
908 bool "Shark"
909 select CPU_SA110
910 select ISA
911 select ISA_DMA
912 select ZONE_DMA
913 select PCI
914 select ARCH_USES_GETTIMEOFFSET
915 select NEED_MACH_MEMORY_H
916 select NEED_MACH_IO_H
917 help
918 Support for the StrongARM based Digital DNARD machine, also known
919 as "Shark" (<http://www.shark-linux.de/shark.html>).
920
921 config ARCH_U300
922 bool "ST-Ericsson U300 Series"
923 depends on MMU
924 select CLKSRC_MMIO
925 select CPU_ARM926T
926 select HAVE_TCM
927 select ARM_AMBA
928 select ARM_PATCH_PHYS_VIRT
929 select ARM_VIC
930 select GENERIC_CLOCKEVENTS
931 select CLKDEV_LOOKUP
932 select COMMON_CLK
933 select GENERIC_GPIO
934 select ARCH_REQUIRE_GPIOLIB
935 help
936 Support for ST-Ericsson U300 series mobile platforms.
937
938 config ARCH_U8500
939 bool "ST-Ericsson U8500 Series"
940 depends on MMU
941 select CPU_V7
942 select ARM_AMBA
943 select GENERIC_CLOCKEVENTS
944 select CLKDEV_LOOKUP
945 select ARCH_REQUIRE_GPIOLIB
946 select ARCH_HAS_CPUFREQ
947 select HAVE_SMP
948 select MIGHT_HAVE_CACHE_L2X0
949 help
950 Support for ST-Ericsson's Ux500 architecture
951
952 config ARCH_NOMADIK
953 bool "STMicroelectronics Nomadik"
954 select ARM_AMBA
955 select ARM_VIC
956 select CPU_ARM926T
957 select COMMON_CLK
958 select GENERIC_CLOCKEVENTS
959 select PINCTRL
960 select MIGHT_HAVE_CACHE_L2X0
961 select ARCH_REQUIRE_GPIOLIB
962 help
963 Support for the Nomadik platform by ST-Ericsson
964
965 config ARCH_DAVINCI
966 bool "TI DaVinci"
967 select GENERIC_CLOCKEVENTS
968 select ARCH_REQUIRE_GPIOLIB
969 select ZONE_DMA
970 select HAVE_IDE
971 select CLKDEV_LOOKUP
972 select GENERIC_ALLOCATOR
973 select GENERIC_IRQ_CHIP
974 select ARCH_HAS_HOLES_MEMORYMODEL
975 help
976 Support for TI's DaVinci platform.
977
978 config ARCH_OMAP
979 bool "TI OMAP"
980 depends on MMU
981 select HAVE_CLK
982 select ARCH_REQUIRE_GPIOLIB
983 select ARCH_HAS_CPUFREQ
984 select CLKSRC_MMIO
985 select GENERIC_CLOCKEVENTS
986 select ARCH_HAS_HOLES_MEMORYMODEL
987 help
988 Support for TI's OMAP platform (OMAP1/2/3/4).
989
990 config PLAT_SPEAR
991 bool "ST SPEAr"
992 select ARM_AMBA
993 select ARCH_REQUIRE_GPIOLIB
994 select CLKDEV_LOOKUP
995 select COMMON_CLK
996 select CLKSRC_MMIO
997 select GENERIC_CLOCKEVENTS
998 select HAVE_CLK
999 help
1000 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
1001
1002 config ARCH_VT8500
1003 bool "VIA/WonderMedia 85xx"
1004 select CPU_ARM926T
1005 select GENERIC_GPIO
1006 select ARCH_HAS_CPUFREQ
1007 select GENERIC_CLOCKEVENTS
1008 select ARCH_REQUIRE_GPIOLIB
1009 help
1010 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
1011
1012 config ARCH_ZYNQ
1013 bool "Xilinx Zynq ARM Cortex A9 Platform"
1014 select CPU_V7
1015 select GENERIC_CLOCKEVENTS
1016 select CLKDEV_LOOKUP
1017 select ARM_GIC
1018 select ARM_AMBA
1019 select ICST
1020 select MIGHT_HAVE_CACHE_L2X0
1021 select USE_OF
1022 help
1023 Support for Xilinx Zynq ARM Cortex A9 Platform
1024 endchoice
1025
1026 #
1027 # This is sorted alphabetically by mach-* pathname. However, plat-*
1028 # Kconfigs may be included either alphabetically (according to the
1029 # plat- suffix) or along side the corresponding mach-* source.
1030 #
1031 source "arch/arm/mach-mvebu/Kconfig"
1032
1033 source "arch/arm/mach-at91/Kconfig"
1034
1035 source "arch/arm/mach-bcmring/Kconfig"
1036
1037 source "arch/arm/mach-clps711x/Kconfig"
1038
1039 source "arch/arm/mach-cns3xxx/Kconfig"
1040
1041 source "arch/arm/mach-davinci/Kconfig"
1042
1043 source "arch/arm/mach-dove/Kconfig"
1044
1045 source "arch/arm/mach-ep93xx/Kconfig"
1046
1047 source "arch/arm/mach-footbridge/Kconfig"
1048
1049 source "arch/arm/mach-gemini/Kconfig"
1050
1051 source "arch/arm/mach-h720x/Kconfig"
1052
1053 source "arch/arm/mach-integrator/Kconfig"
1054
1055 source "arch/arm/mach-iop32x/Kconfig"
1056
1057 source "arch/arm/mach-iop33x/Kconfig"
1058
1059 source "arch/arm/mach-iop13xx/Kconfig"
1060
1061 source "arch/arm/mach-ixp4xx/Kconfig"
1062
1063 source "arch/arm/mach-kirkwood/Kconfig"
1064
1065 source "arch/arm/mach-ks8695/Kconfig"
1066
1067 source "arch/arm/mach-msm/Kconfig"
1068
1069 source "arch/arm/mach-mv78xx0/Kconfig"
1070
1071 source "arch/arm/plat-mxc/Kconfig"
1072
1073 source "arch/arm/mach-mxs/Kconfig"
1074
1075 source "arch/arm/mach-netx/Kconfig"
1076
1077 source "arch/arm/mach-nomadik/Kconfig"
1078 source "arch/arm/plat-nomadik/Kconfig"
1079
1080 source "arch/arm/plat-omap/Kconfig"
1081
1082 source "arch/arm/mach-omap1/Kconfig"
1083
1084 source "arch/arm/mach-omap2/Kconfig"
1085
1086 source "arch/arm/mach-orion5x/Kconfig"
1087
1088 source "arch/arm/mach-pxa/Kconfig"
1089 source "arch/arm/plat-pxa/Kconfig"
1090
1091 source "arch/arm/mach-mmp/Kconfig"
1092
1093 source "arch/arm/mach-realview/Kconfig"
1094
1095 source "arch/arm/mach-sa1100/Kconfig"
1096
1097 source "arch/arm/plat-samsung/Kconfig"
1098 source "arch/arm/plat-s3c24xx/Kconfig"
1099
1100 source "arch/arm/plat-spear/Kconfig"
1101
1102 source "arch/arm/mach-s3c24xx/Kconfig"
1103 if ARCH_S3C24XX
1104 source "arch/arm/mach-s3c2412/Kconfig"
1105 source "arch/arm/mach-s3c2440/Kconfig"
1106 endif
1107
1108 if ARCH_S3C64XX
1109 source "arch/arm/mach-s3c64xx/Kconfig"
1110 endif
1111
1112 source "arch/arm/mach-s5p64x0/Kconfig"
1113
1114 source "arch/arm/mach-s5pc100/Kconfig"
1115
1116 source "arch/arm/mach-s5pv210/Kconfig"
1117
1118 source "arch/arm/mach-exynos/Kconfig"
1119
1120 source "arch/arm/mach-shmobile/Kconfig"
1121
1122 source "arch/arm/mach-tegra/Kconfig"
1123
1124 source "arch/arm/mach-u300/Kconfig"
1125
1126 source "arch/arm/mach-ux500/Kconfig"
1127
1128 source "arch/arm/mach-versatile/Kconfig"
1129
1130 source "arch/arm/mach-vexpress/Kconfig"
1131 source "arch/arm/plat-versatile/Kconfig"
1132
1133 source "arch/arm/mach-vt8500/Kconfig"
1134
1135 source "arch/arm/mach-w90x900/Kconfig"
1136
1137 # Definitions to make life easier
1138 config ARCH_ACORN
1139 bool
1140
1141 config PLAT_IOP
1142 bool
1143 select GENERIC_CLOCKEVENTS
1144
1145 config PLAT_ORION
1146 bool
1147 select CLKSRC_MMIO
1148 select GENERIC_IRQ_CHIP
1149 select IRQ_DOMAIN
1150 select COMMON_CLK
1151
1152 config PLAT_PXA
1153 bool
1154
1155 config PLAT_VERSATILE
1156 bool
1157
1158 config ARM_TIMER_SP804
1159 bool
1160 select CLKSRC_MMIO
1161 select HAVE_SCHED_CLOCK
1162
1163 source arch/arm/mm/Kconfig
1164
1165 config ARM_NR_BANKS
1166 int
1167 default 16 if ARCH_EP93XX
1168 default 8
1169
1170 config IWMMXT
1171 bool "Enable iWMMXt support"
1172 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1173 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1174 help
1175 Enable support for iWMMXt context switching at run time if
1176 running on a CPU that supports it.
1177
1178 config XSCALE_PMU
1179 bool
1180 depends on CPU_XSCALE
1181 default y
1182
1183 config CPU_HAS_PMU
1184 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
1185 (!ARCH_OMAP3 || OMAP3_EMU)
1186 default y
1187 bool
1188
1189 config MULTI_IRQ_HANDLER
1190 bool
1191 help
1192 Allow each machine to specify it's own IRQ handler at run time.
1193
1194 if !MMU
1195 source "arch/arm/Kconfig-nommu"
1196 endif
1197
1198 config ARM_ERRATA_326103
1199 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1200 depends on CPU_V6
1201 help
1202 Executing a SWP instruction to read-only memory does not set bit 11
1203 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1204 treat the access as a read, preventing a COW from occurring and
1205 causing the faulting task to livelock.
1206
1207 config ARM_ERRATA_411920
1208 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1209 depends on CPU_V6 || CPU_V6K
1210 help
1211 Invalidation of the Instruction Cache operation can
1212 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1213 It does not affect the MPCore. This option enables the ARM Ltd.
1214 recommended workaround.
1215
1216 config ARM_ERRATA_430973
1217 bool "ARM errata: Stale prediction on replaced interworking branch"
1218 depends on CPU_V7
1219 help
1220 This option enables the workaround for the 430973 Cortex-A8
1221 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1222 interworking branch is replaced with another code sequence at the
1223 same virtual address, whether due to self-modifying code or virtual
1224 to physical address re-mapping, Cortex-A8 does not recover from the
1225 stale interworking branch prediction. This results in Cortex-A8
1226 executing the new code sequence in the incorrect ARM or Thumb state.
1227 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1228 and also flushes the branch target cache at every context switch.
1229 Note that setting specific bits in the ACTLR register may not be
1230 available in non-secure mode.
1231
1232 config ARM_ERRATA_458693
1233 bool "ARM errata: Processor deadlock when a false hazard is created"
1234 depends on CPU_V7
1235 help
1236 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1237 erratum. For very specific sequences of memory operations, it is
1238 possible for a hazard condition intended for a cache line to instead
1239 be incorrectly associated with a different cache line. This false
1240 hazard might then cause a processor deadlock. The workaround enables
1241 the L1 caching of the NEON accesses and disables the PLD instruction
1242 in the ACTLR register. Note that setting specific bits in the ACTLR
1243 register may not be available in non-secure mode.
1244
1245 config ARM_ERRATA_460075
1246 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1247 depends on CPU_V7
1248 help
1249 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1250 erratum. Any asynchronous access to the L2 cache may encounter a
1251 situation in which recent store transactions to the L2 cache are lost
1252 and overwritten with stale memory contents from external memory. The
1253 workaround disables the write-allocate mode for the L2 cache via the
1254 ACTLR register. Note that setting specific bits in the ACTLR register
1255 may not be available in non-secure mode.
1256
1257 config ARM_ERRATA_742230
1258 bool "ARM errata: DMB operation may be faulty"
1259 depends on CPU_V7 && SMP
1260 help
1261 This option enables the workaround for the 742230 Cortex-A9
1262 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1263 between two write operations may not ensure the correct visibility
1264 ordering of the two writes. This workaround sets a specific bit in
1265 the diagnostic register of the Cortex-A9 which causes the DMB
1266 instruction to behave as a DSB, ensuring the correct behaviour of
1267 the two writes.
1268
1269 config ARM_ERRATA_742231
1270 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1271 depends on CPU_V7 && SMP
1272 help
1273 This option enables the workaround for the 742231 Cortex-A9
1274 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1275 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1276 accessing some data located in the same cache line, may get corrupted
1277 data due to bad handling of the address hazard when the line gets
1278 replaced from one of the CPUs at the same time as another CPU is
1279 accessing it. This workaround sets specific bits in the diagnostic
1280 register of the Cortex-A9 which reduces the linefill issuing
1281 capabilities of the processor.
1282
1283 config PL310_ERRATA_588369
1284 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1285 depends on CACHE_L2X0
1286 help
1287 The PL310 L2 cache controller implements three types of Clean &
1288 Invalidate maintenance operations: by Physical Address
1289 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1290 They are architecturally defined to behave as the execution of a
1291 clean operation followed immediately by an invalidate operation,
1292 both performing to the same memory location. This functionality
1293 is not correctly implemented in PL310 as clean lines are not
1294 invalidated as a result of these operations.
1295
1296 config ARM_ERRATA_720789
1297 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1298 depends on CPU_V7
1299 help
1300 This option enables the workaround for the 720789 Cortex-A9 (prior to
1301 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1302 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1303 As a consequence of this erratum, some TLB entries which should be
1304 invalidated are not, resulting in an incoherency in the system page
1305 tables. The workaround changes the TLB flushing routines to invalidate
1306 entries regardless of the ASID.
1307
1308 config PL310_ERRATA_727915
1309 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1310 depends on CACHE_L2X0
1311 help
1312 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1313 operation (offset 0x7FC). This operation runs in background so that
1314 PL310 can handle normal accesses while it is in progress. Under very
1315 rare circumstances, due to this erratum, write data can be lost when
1316 PL310 treats a cacheable write transaction during a Clean &
1317 Invalidate by Way operation.
1318
1319 config ARM_ERRATA_743622
1320 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1321 depends on CPU_V7
1322 help
1323 This option enables the workaround for the 743622 Cortex-A9
1324 (r2p*) erratum. Under very rare conditions, a faulty
1325 optimisation in the Cortex-A9 Store Buffer may lead to data
1326 corruption. This workaround sets a specific bit in the diagnostic
1327 register of the Cortex-A9 which disables the Store Buffer
1328 optimisation, preventing the defect from occurring. This has no
1329 visible impact on the overall performance or power consumption of the
1330 processor.
1331
1332 config ARM_ERRATA_751472
1333 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1334 depends on CPU_V7
1335 help
1336 This option enables the workaround for the 751472 Cortex-A9 (prior
1337 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1338 completion of a following broadcasted operation if the second
1339 operation is received by a CPU before the ICIALLUIS has completed,
1340 potentially leading to corrupted entries in the cache or TLB.
1341
1342 config PL310_ERRATA_753970
1343 bool "PL310 errata: cache sync operation may be faulty"
1344 depends on CACHE_PL310
1345 help
1346 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1347
1348 Under some condition the effect of cache sync operation on
1349 the store buffer still remains when the operation completes.
1350 This means that the store buffer is always asked to drain and
1351 this prevents it from merging any further writes. The workaround
1352 is to replace the normal offset of cache sync operation (0x730)
1353 by another offset targeting an unmapped PL310 register 0x740.
1354 This has the same effect as the cache sync operation: store buffer
1355 drain and waiting for all buffers empty.
1356
1357 config ARM_ERRATA_754322
1358 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1359 depends on CPU_V7
1360 help
1361 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1362 r3p*) erratum. A speculative memory access may cause a page table walk
1363 which starts prior to an ASID switch but completes afterwards. This
1364 can populate the micro-TLB with a stale entry which may be hit with
1365 the new ASID. This workaround places two dsb instructions in the mm
1366 switching code so that no page table walks can cross the ASID switch.
1367
1368 config ARM_ERRATA_754327
1369 bool "ARM errata: no automatic Store Buffer drain"
1370 depends on CPU_V7 && SMP
1371 help
1372 This option enables the workaround for the 754327 Cortex-A9 (prior to
1373 r2p0) erratum. The Store Buffer does not have any automatic draining
1374 mechanism and therefore a livelock may occur if an external agent
1375 continuously polls a memory location waiting to observe an update.
1376 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1377 written polling loops from denying visibility of updates to memory.
1378
1379 config ARM_ERRATA_364296
1380 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1381 depends on CPU_V6 && !SMP
1382 help
1383 This options enables the workaround for the 364296 ARM1136
1384 r0p2 erratum (possible cache data corruption with
1385 hit-under-miss enabled). It sets the undocumented bit 31 in
1386 the auxiliary control register and the FI bit in the control
1387 register, thus disabling hit-under-miss without putting the
1388 processor into full low interrupt latency mode. ARM11MPCore
1389 is not affected.
1390
1391 config ARM_ERRATA_764369
1392 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1393 depends on CPU_V7 && SMP
1394 help
1395 This option enables the workaround for erratum 764369
1396 affecting Cortex-A9 MPCore with two or more processors (all
1397 current revisions). Under certain timing circumstances, a data
1398 cache line maintenance operation by MVA targeting an Inner
1399 Shareable memory region may fail to proceed up to either the
1400 Point of Coherency or to the Point of Unification of the
1401 system. This workaround adds a DSB instruction before the
1402 relevant cache maintenance functions and sets a specific bit
1403 in the diagnostic control register of the SCU.
1404
1405 config PL310_ERRATA_769419
1406 bool "PL310 errata: no automatic Store Buffer drain"
1407 depends on CACHE_L2X0
1408 help
1409 On revisions of the PL310 prior to r3p2, the Store Buffer does
1410 not automatically drain. This can cause normal, non-cacheable
1411 writes to be retained when the memory system is idle, leading
1412 to suboptimal I/O performance for drivers using coherent DMA.
1413 This option adds a write barrier to the cpu_idle loop so that,
1414 on systems with an outer cache, the store buffer is drained
1415 explicitly.
1416
1417 config ARM_ERRATA_775420
1418 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1419 depends on CPU_V7
1420 help
1421 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1422 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1423 operation aborts with MMU exception, it might cause the processor
1424 to deadlock. This workaround puts DSB before executing ISB if
1425 an abort may occur on cache maintenance.
1426
1427 endmenu
1428
1429 source "arch/arm/common/Kconfig"
1430
1431 menu "Bus support"
1432
1433 config ARM_AMBA
1434 bool
1435
1436 config ISA
1437 bool
1438 help
1439 Find out whether you have ISA slots on your motherboard. ISA is the
1440 name of a bus system, i.e. the way the CPU talks to the other stuff
1441 inside your box. Other bus systems are PCI, EISA, MicroChannel
1442 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1443 newer boards don't support it. If you have ISA, say Y, otherwise N.
1444
1445 # Select ISA DMA controller support
1446 config ISA_DMA
1447 bool
1448 select ISA_DMA_API
1449
1450 # Select ISA DMA interface
1451 config ISA_DMA_API
1452 bool
1453
1454 config PCI
1455 bool "PCI support" if MIGHT_HAVE_PCI
1456 help
1457 Find out whether you have a PCI motherboard. PCI is the name of a
1458 bus system, i.e. the way the CPU talks to the other stuff inside
1459 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1460 VESA. If you have PCI, say Y, otherwise N.
1461
1462 config PCI_DOMAINS
1463 bool
1464 depends on PCI
1465
1466 config PCI_NANOENGINE
1467 bool "BSE nanoEngine PCI support"
1468 depends on SA1100_NANOENGINE
1469 help
1470 Enable PCI on the BSE nanoEngine board.
1471
1472 config PCI_SYSCALL
1473 def_bool PCI
1474
1475 # Select the host bridge type
1476 config PCI_HOST_VIA82C505
1477 bool
1478 depends on PCI && ARCH_SHARK
1479 default y
1480
1481 config PCI_HOST_ITE8152
1482 bool
1483 depends on PCI && MACH_ARMCORE
1484 default y
1485 select DMABOUNCE
1486
1487 source "drivers/pci/Kconfig"
1488
1489 source "drivers/pcmcia/Kconfig"
1490
1491 endmenu
1492
1493 menu "Kernel Features"
1494
1495 config HAVE_SMP
1496 bool
1497 help
1498 This option should be selected by machines which have an SMP-
1499 capable CPU.
1500
1501 The only effect of this option is to make the SMP-related
1502 options available to the user for configuration.
1503
1504 config SMP
1505 bool "Symmetric Multi-Processing"
1506 depends on CPU_V6K || CPU_V7
1507 depends on GENERIC_CLOCKEVENTS
1508 depends on HAVE_SMP
1509 depends on MMU
1510 select USE_GENERIC_SMP_HELPERS
1511 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1512 help
1513 This enables support for systems with more than one CPU. If you have
1514 a system with only one CPU, like most personal computers, say N. If
1515 you have a system with more than one CPU, say Y.
1516
1517 If you say N here, the kernel will run on single and multiprocessor
1518 machines, but will use only one CPU of a multiprocessor machine. If
1519 you say Y here, the kernel will run on many, but not all, single
1520 processor machines. On a single processor machine, the kernel will
1521 run faster if you say N here.
1522
1523 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1524 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1525 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1526
1527 If you don't know what to do here, say N.
1528
1529 config SMP_ON_UP
1530 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1531 depends on EXPERIMENTAL
1532 depends on SMP && !XIP_KERNEL
1533 default y
1534 help
1535 SMP kernels contain instructions which fail on non-SMP processors.
1536 Enabling this option allows the kernel to modify itself to make
1537 these instructions safe. Disabling it allows about 1K of space
1538 savings.
1539
1540 If you don't know what to do here, say Y.
1541
1542 config ARM_CPU_TOPOLOGY
1543 bool "Support cpu topology definition"
1544 depends on SMP && CPU_V7
1545 default y
1546 help
1547 Support ARM cpu topology definition. The MPIDR register defines
1548 affinity between processors which is then used to describe the cpu
1549 topology of an ARM System.
1550
1551 config SCHED_MC
1552 bool "Multi-core scheduler support"
1553 depends on ARM_CPU_TOPOLOGY
1554 help
1555 Multi-core scheduler support improves the CPU scheduler's decision
1556 making when dealing with multi-core CPU chips at a cost of slightly
1557 increased overhead in some places. If unsure say N here.
1558
1559 config SCHED_SMT
1560 bool "SMT scheduler support"
1561 depends on ARM_CPU_TOPOLOGY
1562 help
1563 Improves the CPU scheduler's decision making when dealing with
1564 MultiThreading at a cost of slightly increased overhead in some
1565 places. If unsure say N here.
1566
1567 config HAVE_ARM_SCU
1568 bool
1569 help
1570 This option enables support for the ARM system coherency unit
1571
1572 config ARM_ARCH_TIMER
1573 bool "Architected timer support"
1574 depends on CPU_V7
1575 help
1576 This option enables support for the ARM architected timer
1577
1578 config HAVE_ARM_TWD
1579 bool
1580 depends on SMP
1581 help
1582 This options enables support for the ARM timer and watchdog unit
1583
1584 choice
1585 prompt "Memory split"
1586 default VMSPLIT_3G
1587 help
1588 Select the desired split between kernel and user memory.
1589
1590 If you are not absolutely sure what you are doing, leave this
1591 option alone!
1592
1593 config VMSPLIT_3G
1594 bool "3G/1G user/kernel split"
1595 config VMSPLIT_2G
1596 bool "2G/2G user/kernel split"
1597 config VMSPLIT_1G
1598 bool "1G/3G user/kernel split"
1599 endchoice
1600
1601 config PAGE_OFFSET
1602 hex
1603 default 0x40000000 if VMSPLIT_1G
1604 default 0x80000000 if VMSPLIT_2G
1605 default 0xC0000000
1606
1607 config NR_CPUS
1608 int "Maximum number of CPUs (2-32)"
1609 range 2 32
1610 depends on SMP
1611 default "4"
1612
1613 config HOTPLUG_CPU
1614 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1615 depends on SMP && HOTPLUG && EXPERIMENTAL
1616 help
1617 Say Y here to experiment with turning CPUs off and on. CPUs
1618 can be controlled through /sys/devices/system/cpu.
1619
1620 config LOCAL_TIMERS
1621 bool "Use local timer interrupts"
1622 depends on SMP
1623 default y
1624 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
1625 help
1626 Enable support for local timers on SMP platforms, rather then the
1627 legacy IPI broadcast method. Local timers allows the system
1628 accounting to be spread across the timer interval, preventing a
1629 "thundering herd" at every timer tick.
1630
1631 config ARCH_NR_GPIO
1632 int
1633 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1634 default 355 if ARCH_U8500
1635 default 264 if MACH_H4700
1636 default 512 if SOC_OMAP5
1637 default 0
1638 help
1639 Maximum number of GPIOs in the system.
1640
1641 If unsure, leave the default value.
1642
1643 source kernel/Kconfig.preempt
1644
1645 config HZ
1646 int
1647 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1648 ARCH_S5PV210 || ARCH_EXYNOS4
1649 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
1650 default AT91_TIMER_HZ if ARCH_AT91
1651 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1652 default 100
1653
1654 config THUMB2_KERNEL
1655 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1656 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
1657 select AEABI
1658 select ARM_ASM_UNIFIED
1659 select ARM_UNWIND
1660 help
1661 By enabling this option, the kernel will be compiled in
1662 Thumb-2 mode. A compiler/assembler that understand the unified
1663 ARM-Thumb syntax is needed.
1664
1665 If unsure, say N.
1666
1667 config THUMB2_AVOID_R_ARM_THM_JUMP11
1668 bool "Work around buggy Thumb-2 short branch relocations in gas"
1669 depends on THUMB2_KERNEL && MODULES
1670 default y
1671 help
1672 Various binutils versions can resolve Thumb-2 branches to
1673 locally-defined, preemptible global symbols as short-range "b.n"
1674 branch instructions.
1675
1676 This is a problem, because there's no guarantee the final
1677 destination of the symbol, or any candidate locations for a
1678 trampoline, are within range of the branch. For this reason, the
1679 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1680 relocation in modules at all, and it makes little sense to add
1681 support.
1682
1683 The symptom is that the kernel fails with an "unsupported
1684 relocation" error when loading some modules.
1685
1686 Until fixed tools are available, passing
1687 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1688 code which hits this problem, at the cost of a bit of extra runtime
1689 stack usage in some cases.
1690
1691 The problem is described in more detail at:
1692 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1693
1694 Only Thumb-2 kernels are affected.
1695
1696 Unless you are sure your tools don't have this problem, say Y.
1697
1698 config ARM_ASM_UNIFIED
1699 bool
1700
1701 config AEABI
1702 bool "Use the ARM EABI to compile the kernel"
1703 help
1704 This option allows for the kernel to be compiled using the latest
1705 ARM ABI (aka EABI). This is only useful if you are using a user
1706 space environment that is also compiled with EABI.
1707
1708 Since there are major incompatibilities between the legacy ABI and
1709 EABI, especially with regard to structure member alignment, this
1710 option also changes the kernel syscall calling convention to
1711 disambiguate both ABIs and allow for backward compatibility support
1712 (selected with CONFIG_OABI_COMPAT).
1713
1714 To use this you need GCC version 4.0.0 or later.
1715
1716 config OABI_COMPAT
1717 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1718 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
1719 default y
1720 help
1721 This option preserves the old syscall interface along with the
1722 new (ARM EABI) one. It also provides a compatibility layer to
1723 intercept syscalls that have structure arguments which layout
1724 in memory differs between the legacy ABI and the new ARM EABI
1725 (only for non "thumb" binaries). This option adds a tiny
1726 overhead to all syscalls and produces a slightly larger kernel.
1727 If you know you'll be using only pure EABI user space then you
1728 can say N here. If this option is not selected and you attempt
1729 to execute a legacy ABI binary then the result will be
1730 UNPREDICTABLE (in fact it can be predicted that it won't work
1731 at all). If in doubt say Y.
1732
1733 config ARCH_HAS_HOLES_MEMORYMODEL
1734 bool
1735
1736 config ARCH_SPARSEMEM_ENABLE
1737 bool
1738
1739 config ARCH_SPARSEMEM_DEFAULT
1740 def_bool ARCH_SPARSEMEM_ENABLE
1741
1742 config ARCH_SELECT_MEMORY_MODEL
1743 def_bool ARCH_SPARSEMEM_ENABLE
1744
1745 config HAVE_ARCH_PFN_VALID
1746 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1747
1748 config HIGHMEM
1749 bool "High Memory Support"
1750 depends on MMU
1751 help
1752 The address space of ARM processors is only 4 Gigabytes large
1753 and it has to accommodate user address space, kernel address
1754 space as well as some memory mapped IO. That means that, if you
1755 have a large amount of physical memory and/or IO, not all of the
1756 memory can be "permanently mapped" by the kernel. The physical
1757 memory that is not permanently mapped is called "high memory".
1758
1759 Depending on the selected kernel/user memory split, minimum
1760 vmalloc space and actual amount of RAM, you may not need this
1761 option which should result in a slightly faster kernel.
1762
1763 If unsure, say n.
1764
1765 config HIGHPTE
1766 bool "Allocate 2nd-level pagetables from highmem"
1767 depends on HIGHMEM
1768
1769 config HW_PERF_EVENTS
1770 bool "Enable hardware performance counter support for perf events"
1771 depends on PERF_EVENTS && CPU_HAS_PMU
1772 default y
1773 help
1774 Enable hardware performance counter support for perf events. If
1775 disabled, perf events will use software events only.
1776
1777 source "mm/Kconfig"
1778
1779 config FORCE_MAX_ZONEORDER
1780 int "Maximum zone order" if ARCH_SHMOBILE
1781 range 11 64 if ARCH_SHMOBILE
1782 default "9" if SA1111
1783 default "11"
1784 help
1785 The kernel memory allocator divides physically contiguous memory
1786 blocks into "zones", where each zone is a power of two number of
1787 pages. This option selects the largest power of two that the kernel
1788 keeps in the memory allocator. If you need to allocate very large
1789 blocks of physically contiguous memory, then you may need to
1790 increase this value.
1791
1792 This config option is actually maximum order plus one. For example,
1793 a value of 11 means that the largest free memory block is 2^10 pages.
1794
1795 config LEDS
1796 bool "Timer and CPU usage LEDs"
1797 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
1798 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1799 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1800 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
1801 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
1802 ARCH_AT91 || ARCH_DAVINCI || \
1803 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1804 help
1805 If you say Y here, the LEDs on your machine will be used
1806 to provide useful information about your current system status.
1807
1808 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1809 be able to select which LEDs are active using the options below. If
1810 you are compiling a kernel for the EBSA-110 or the LART however, the
1811 red LED will simply flash regularly to indicate that the system is
1812 still functional. It is safe to say Y here if you have a CATS
1813 system, but the driver will do nothing.
1814
1815 config LEDS_TIMER
1816 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1817 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1818 || MACH_OMAP_PERSEUS2
1819 depends on LEDS
1820 depends on !GENERIC_CLOCKEVENTS
1821 default y if ARCH_EBSA110
1822 help
1823 If you say Y here, one of the system LEDs (the green one on the
1824 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1825 will flash regularly to indicate that the system is still
1826 operational. This is mainly useful to kernel hackers who are
1827 debugging unstable kernels.
1828
1829 The LART uses the same LED for both Timer LED and CPU usage LED
1830 functions. You may choose to use both, but the Timer LED function
1831 will overrule the CPU usage LED.
1832
1833 config LEDS_CPU
1834 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1835 !ARCH_OMAP) \
1836 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1837 || MACH_OMAP_PERSEUS2
1838 depends on LEDS
1839 help
1840 If you say Y here, the red LED will be used to give a good real
1841 time indication of CPU usage, by lighting whenever the idle task
1842 is not currently executing.
1843
1844 The LART uses the same LED for both Timer LED and CPU usage LED
1845 functions. You may choose to use both, but the Timer LED function
1846 will overrule the CPU usage LED.
1847
1848 config ALIGNMENT_TRAP
1849 bool
1850 depends on CPU_CP15_MMU
1851 default y if !ARCH_EBSA110
1852 select HAVE_PROC_CPU if PROC_FS
1853 help
1854 ARM processors cannot fetch/store information which is not
1855 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1856 address divisible by 4. On 32-bit ARM processors, these non-aligned
1857 fetch/store instructions will be emulated in software if you say
1858 here, which has a severe performance impact. This is necessary for
1859 correct operation of some network protocols. With an IP-only
1860 configuration it is safe to say N, otherwise say Y.
1861
1862 config UACCESS_WITH_MEMCPY
1863 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1864 depends on MMU
1865 default y if CPU_FEROCEON
1866 help
1867 Implement faster copy_to_user and clear_user methods for CPU
1868 cores where a 8-word STM instruction give significantly higher
1869 memory write throughput than a sequence of individual 32bit stores.
1870
1871 A possible side effect is a slight increase in scheduling latency
1872 between threads sharing the same address space if they invoke
1873 such copy operations with large buffers.
1874
1875 However, if the CPU data cache is using a write-allocate mode,
1876 this option is unlikely to provide any performance gain.
1877
1878 config SECCOMP
1879 bool
1880 prompt "Enable seccomp to safely compute untrusted bytecode"
1881 ---help---
1882 This kernel feature is useful for number crunching applications
1883 that may need to compute untrusted bytecode during their
1884 execution. By using pipes or other transports made available to
1885 the process as file descriptors supporting the read/write
1886 syscalls, it's possible to isolate those applications in
1887 their own address space using seccomp. Once seccomp is
1888 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1889 and the task is only allowed to execute a few safe syscalls
1890 defined by each seccomp mode.
1891
1892 config CC_STACKPROTECTOR
1893 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1894 depends on EXPERIMENTAL
1895 help
1896 This option turns on the -fstack-protector GCC feature. This
1897 feature puts, at the beginning of functions, a canary value on
1898 the stack just before the return address, and validates
1899 the value just before actually returning. Stack based buffer
1900 overflows (that need to overwrite this return address) now also
1901 overwrite the canary, which gets detected and the attack is then
1902 neutralized via a kernel panic.
1903 This feature requires gcc version 4.2 or above.
1904
1905 endmenu
1906
1907 menu "Boot options"
1908
1909 config USE_OF
1910 bool "Flattened Device Tree support"
1911 select OF
1912 select OF_EARLY_FLATTREE
1913 select IRQ_DOMAIN
1914 help
1915 Include support for flattened device tree machine descriptions.
1916
1917 config ATAGS
1918 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1919 default y
1920 help
1921 This is the traditional way of passing data to the kernel at boot
1922 time. If you are solely relying on the flattened device tree (or
1923 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1924 to remove ATAGS support from your kernel binary. If unsure,
1925 leave this to y.
1926
1927 config DEPRECATED_PARAM_STRUCT
1928 bool "Provide old way to pass kernel parameters"
1929 depends on ATAGS
1930 help
1931 This was deprecated in 2001 and announced to live on for 5 years.
1932 Some old boot loaders still use this way.
1933
1934 # Compressed boot loader in ROM. Yes, we really want to ask about
1935 # TEXT and BSS so we preserve their values in the config files.
1936 config ZBOOT_ROM_TEXT
1937 hex "Compressed ROM boot loader base address"
1938 default "0"
1939 help
1940 The physical address at which the ROM-able zImage is to be
1941 placed in the target. Platforms which normally make use of
1942 ROM-able zImage formats normally set this to a suitable
1943 value in their defconfig file.
1944
1945 If ZBOOT_ROM is not enabled, this has no effect.
1946
1947 config ZBOOT_ROM_BSS
1948 hex "Compressed ROM boot loader BSS address"
1949 default "0"
1950 help
1951 The base address of an area of read/write memory in the target
1952 for the ROM-able zImage which must be available while the
1953 decompressor is running. It must be large enough to hold the
1954 entire decompressed kernel plus an additional 128 KiB.
1955 Platforms which normally make use of ROM-able zImage formats
1956 normally set this to a suitable value in their defconfig file.
1957
1958 If ZBOOT_ROM is not enabled, this has no effect.
1959
1960 config ZBOOT_ROM
1961 bool "Compressed boot loader in ROM/flash"
1962 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1963 help
1964 Say Y here if you intend to execute your compressed kernel image
1965 (zImage) directly from ROM or flash. If unsure, say N.
1966
1967 choice
1968 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1969 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1970 default ZBOOT_ROM_NONE
1971 help
1972 Include experimental SD/MMC loading code in the ROM-able zImage.
1973 With this enabled it is possible to write the ROM-able zImage
1974 kernel image to an MMC or SD card and boot the kernel straight
1975 from the reset vector. At reset the processor Mask ROM will load
1976 the first part of the ROM-able zImage which in turn loads the
1977 rest the kernel image to RAM.
1978
1979 config ZBOOT_ROM_NONE
1980 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1981 help
1982 Do not load image from SD or MMC
1983
1984 config ZBOOT_ROM_MMCIF
1985 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1986 help
1987 Load image from MMCIF hardware block.
1988
1989 config ZBOOT_ROM_SH_MOBILE_SDHI
1990 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1991 help
1992 Load image from SDHI hardware block
1993
1994 endchoice
1995
1996 config ARM_APPENDED_DTB
1997 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1998 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1999 help
2000 With this option, the boot code will look for a device tree binary
2001 (DTB) appended to zImage
2002 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2003
2004 This is meant as a backward compatibility convenience for those
2005 systems with a bootloader that can't be upgraded to accommodate
2006 the documented boot protocol using a device tree.
2007
2008 Beware that there is very little in terms of protection against
2009 this option being confused by leftover garbage in memory that might
2010 look like a DTB header after a reboot if no actual DTB is appended
2011 to zImage. Do not leave this option active in a production kernel
2012 if you don't intend to always append a DTB. Proper passing of the
2013 location into r2 of a bootloader provided DTB is always preferable
2014 to this option.
2015
2016 config ARM_ATAG_DTB_COMPAT
2017 bool "Supplement the appended DTB with traditional ATAG information"
2018 depends on ARM_APPENDED_DTB
2019 help
2020 Some old bootloaders can't be updated to a DTB capable one, yet
2021 they provide ATAGs with memory configuration, the ramdisk address,
2022 the kernel cmdline string, etc. Such information is dynamically
2023 provided by the bootloader and can't always be stored in a static
2024 DTB. To allow a device tree enabled kernel to be used with such
2025 bootloaders, this option allows zImage to extract the information
2026 from the ATAG list and store it at run time into the appended DTB.
2027
2028 choice
2029 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2030 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2031
2032 config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2033 bool "Use bootloader kernel arguments if available"
2034 help
2035 Uses the command-line options passed by the boot loader instead of
2036 the device tree bootargs property. If the boot loader doesn't provide
2037 any, the device tree bootargs property will be used.
2038
2039 config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2040 bool "Extend with bootloader kernel arguments"
2041 help
2042 The command-line arguments provided by the boot loader will be
2043 appended to the the device tree bootargs property.
2044
2045 endchoice
2046
2047 config CMDLINE
2048 string "Default kernel command string"
2049 default ""
2050 help
2051 On some architectures (EBSA110 and CATS), there is currently no way
2052 for the boot loader to pass arguments to the kernel. For these
2053 architectures, you should supply some command-line options at build
2054 time by entering them here. As a minimum, you should specify the
2055 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2056
2057 choice
2058 prompt "Kernel command line type" if CMDLINE != ""
2059 default CMDLINE_FROM_BOOTLOADER
2060 depends on ATAGS
2061
2062 config CMDLINE_FROM_BOOTLOADER
2063 bool "Use bootloader kernel arguments if available"
2064 help
2065 Uses the command-line options passed by the boot loader. If
2066 the boot loader doesn't provide any, the default kernel command
2067 string provided in CMDLINE will be used.
2068
2069 config CMDLINE_EXTEND
2070 bool "Extend bootloader kernel arguments"
2071 help
2072 The command-line arguments provided by the boot loader will be
2073 appended to the default kernel command string.
2074
2075 config CMDLINE_FORCE
2076 bool "Always use the default kernel command string"
2077 help
2078 Always use the default kernel command string, even if the boot
2079 loader passes other arguments to the kernel.
2080 This is useful if you cannot or don't want to change the
2081 command-line options your boot loader passes to the kernel.
2082 endchoice
2083
2084 config XIP_KERNEL
2085 bool "Kernel Execute-In-Place from ROM"
2086 depends on !ZBOOT_ROM && !ARM_LPAE
2087 help
2088 Execute-In-Place allows the kernel to run from non-volatile storage
2089 directly addressable by the CPU, such as NOR flash. This saves RAM
2090 space since the text section of the kernel is not loaded from flash
2091 to RAM. Read-write sections, such as the data section and stack,
2092 are still copied to RAM. The XIP kernel is not compressed since
2093 it has to run directly from flash, so it will take more space to
2094 store it. The flash address used to link the kernel object files,
2095 and for storing it, is configuration dependent. Therefore, if you
2096 say Y here, you must know the proper physical address where to
2097 store the kernel image depending on your own flash memory usage.
2098
2099 Also note that the make target becomes "make xipImage" rather than
2100 "make zImage" or "make Image". The final kernel binary to put in
2101 ROM memory will be arch/arm/boot/xipImage.
2102
2103 If unsure, say N.
2104
2105 config XIP_PHYS_ADDR
2106 hex "XIP Kernel Physical Location"
2107 depends on XIP_KERNEL
2108 default "0x00080000"
2109 help
2110 This is the physical address in your flash memory the kernel will
2111 be linked for and stored to. This address is dependent on your
2112 own flash usage.
2113
2114 config KEXEC
2115 bool "Kexec system call (EXPERIMENTAL)"
2116 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2117 help
2118 kexec is a system call that implements the ability to shutdown your
2119 current kernel, and to start another kernel. It is like a reboot
2120 but it is independent of the system firmware. And like a reboot
2121 you can start any kernel with it, not just Linux.
2122
2123 It is an ongoing process to be certain the hardware in a machine
2124 is properly shutdown, so do not be surprised if this code does not
2125 initially work for you. It may help to enable device hotplugging
2126 support.
2127
2128 config ATAGS_PROC
2129 bool "Export atags in procfs"
2130 depends on ATAGS && KEXEC
2131 default y
2132 help
2133 Should the atags used to boot the kernel be exported in an "atags"
2134 file in procfs. Useful with kexec.
2135
2136 config CRASH_DUMP
2137 bool "Build kdump crash kernel (EXPERIMENTAL)"
2138 depends on EXPERIMENTAL
2139 help
2140 Generate crash dump after being started by kexec. This should
2141 be normally only set in special crash dump kernels which are
2142 loaded in the main kernel with kexec-tools into a specially
2143 reserved region and then later executed after a crash by
2144 kdump/kexec. The crash dump kernel must be compiled to a
2145 memory address not used by the main kernel
2146
2147 For more details see Documentation/kdump/kdump.txt
2148
2149 config AUTO_ZRELADDR
2150 bool "Auto calculation of the decompressed kernel image address"
2151 depends on !ZBOOT_ROM && !ARCH_U300
2152 help
2153 ZRELADDR is the physical address where the decompressed kernel
2154 image will be placed. If AUTO_ZRELADDR is selected, the address
2155 will be determined at run-time by masking the current IP with
2156 0xf8000000. This assumes the zImage being placed in the first 128MB
2157 from start of memory.
2158
2159 endmenu
2160
2161 menu "CPU Power Management"
2162
2163 if ARCH_HAS_CPUFREQ
2164
2165 source "drivers/cpufreq/Kconfig"
2166
2167 config CPU_FREQ_IMX
2168 tristate "CPUfreq driver for i.MX CPUs"
2169 depends on ARCH_MXC && CPU_FREQ
2170 select CPU_FREQ_TABLE
2171 help
2172 This enables the CPUfreq driver for i.MX CPUs.
2173
2174 config CPU_FREQ_SA1100
2175 bool
2176
2177 config CPU_FREQ_SA1110
2178 bool
2179
2180 config CPU_FREQ_INTEGRATOR
2181 tristate "CPUfreq driver for ARM Integrator CPUs"
2182 depends on ARCH_INTEGRATOR && CPU_FREQ
2183 default y
2184 help
2185 This enables the CPUfreq driver for ARM Integrator CPUs.
2186
2187 For details, take a look at <file:Documentation/cpu-freq>.
2188
2189 If in doubt, say Y.
2190
2191 config CPU_FREQ_PXA
2192 bool
2193 depends on CPU_FREQ && ARCH_PXA && PXA25x
2194 default y
2195 select CPU_FREQ_TABLE
2196 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2197
2198 config CPU_FREQ_S3C
2199 bool
2200 help
2201 Internal configuration node for common cpufreq on Samsung SoC
2202
2203 config CPU_FREQ_S3C24XX
2204 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2205 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
2206 select CPU_FREQ_S3C
2207 help
2208 This enables the CPUfreq driver for the Samsung S3C24XX family
2209 of CPUs.
2210
2211 For details, take a look at <file:Documentation/cpu-freq>.
2212
2213 If in doubt, say N.
2214
2215 config CPU_FREQ_S3C24XX_PLL
2216 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
2217 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2218 help
2219 Compile in support for changing the PLL frequency from the
2220 S3C24XX series CPUfreq driver. The PLL takes time to settle
2221 after a frequency change, so by default it is not enabled.
2222
2223 This also means that the PLL tables for the selected CPU(s) will
2224 be built which may increase the size of the kernel image.
2225
2226 config CPU_FREQ_S3C24XX_DEBUG
2227 bool "Debug CPUfreq Samsung driver core"
2228 depends on CPU_FREQ_S3C24XX
2229 help
2230 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2231
2232 config CPU_FREQ_S3C24XX_IODEBUG
2233 bool "Debug CPUfreq Samsung driver IO timing"
2234 depends on CPU_FREQ_S3C24XX
2235 help
2236 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2237
2238 config CPU_FREQ_S3C24XX_DEBUGFS
2239 bool "Export debugfs for CPUFreq"
2240 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2241 help
2242 Export status information via debugfs.
2243
2244 endif
2245
2246 source "drivers/cpuidle/Kconfig"
2247
2248 endmenu
2249
2250 menu "Floating point emulation"
2251
2252 comment "At least one emulation must be selected"
2253
2254 config FPE_NWFPE
2255 bool "NWFPE math emulation"
2256 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2257 ---help---
2258 Say Y to include the NWFPE floating point emulator in the kernel.
2259 This is necessary to run most binaries. Linux does not currently
2260 support floating point hardware so you need to say Y here even if
2261 your machine has an FPA or floating point co-processor podule.
2262
2263 You may say N here if you are going to load the Acorn FPEmulator
2264 early in the bootup.
2265
2266 config FPE_NWFPE_XP
2267 bool "Support extended precision"
2268 depends on FPE_NWFPE
2269 help
2270 Say Y to include 80-bit support in the kernel floating-point
2271 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2272 Note that gcc does not generate 80-bit operations by default,
2273 so in most cases this option only enlarges the size of the
2274 floating point emulator without any good reason.
2275
2276 You almost surely want to say N here.
2277
2278 config FPE_FASTFPE
2279 bool "FastFPE math emulation (EXPERIMENTAL)"
2280 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
2281 ---help---
2282 Say Y here to include the FAST floating point emulator in the kernel.
2283 This is an experimental much faster emulator which now also has full
2284 precision for the mantissa. It does not support any exceptions.
2285 It is very simple, and approximately 3-6 times faster than NWFPE.
2286
2287 It should be sufficient for most programs. It may be not suitable
2288 for scientific calculations, but you have to check this for yourself.
2289 If you do not feel you need a faster FP emulation you should better
2290 choose NWFPE.
2291
2292 config VFP
2293 bool "VFP-format floating point maths"
2294 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2295 help
2296 Say Y to include VFP support code in the kernel. This is needed
2297 if your hardware includes a VFP unit.
2298
2299 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2300 release notes and additional status information.
2301
2302 Say N if your target does not have VFP hardware.
2303
2304 config VFPv3
2305 bool
2306 depends on VFP
2307 default y if CPU_V7
2308
2309 config NEON
2310 bool "Advanced SIMD (NEON) Extension support"
2311 depends on VFPv3 && CPU_V7
2312 help
2313 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2314 Extension.
2315
2316 endmenu
2317
2318 menu "Userspace binary formats"
2319
2320 source "fs/Kconfig.binfmt"
2321
2322 config ARTHUR
2323 tristate "RISC OS personality"
2324 depends on !AEABI
2325 help
2326 Say Y here to include the kernel code necessary if you want to run
2327 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2328 experimental; if this sounds frightening, say N and sleep in peace.
2329 You can also say M here to compile this support as a module (which
2330 will be called arthur).
2331
2332 endmenu
2333
2334 menu "Power management options"
2335
2336 source "kernel/power/Kconfig"
2337
2338 config ARCH_SUSPEND_POSSIBLE
2339 depends on !ARCH_S5PC100 && !ARCH_TEGRA
2340 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2341 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2342 def_bool y
2343
2344 config ARM_CPU_SUSPEND
2345 def_bool PM_SLEEP
2346
2347 endmenu
2348
2349 source "net/Kconfig"
2350
2351 source "drivers/Kconfig"
2352
2353 source "fs/Kconfig"
2354
2355 source "arch/arm/Kconfig.debug"
2356
2357 source "security/Kconfig"
2358
2359 source "crypto/Kconfig"
2360
2361 source "lib/Kconfig"