usb: host: xhci: Stricter conditional for Z1 system models for Compliance Mode Patch
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / usb / host / xhci.c
CommitLineData
66d4eadd
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
43b86af8 23#include <linux/pci.h>
66d4eadd 24#include <linux/irq.h>
8df75f42 25#include <linux/log2.h>
66d4eadd 26#include <linux/module.h>
b0567b3f 27#include <linux/moduleparam.h>
5a0e3ad6 28#include <linux/slab.h>
71c731a2 29#include <linux/dmi.h>
66d4eadd
SS
30
31#include "xhci.h"
32
33#define DRIVER_AUTHOR "Sarah Sharp"
34#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
35
b0567b3f
SS
36/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
37static int link_quirk;
38module_param(link_quirk, int, S_IRUGO | S_IWUSR);
39MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
40
66d4eadd
SS
41/* TODO: copied from ehci-hcd.c - can this be refactored? */
42/*
2611bd18 43 * xhci_handshake - spin reading hc until handshake completes or fails
66d4eadd
SS
44 * @ptr: address of hc register to be read
45 * @mask: bits to look at in result of read
46 * @done: value of those bits when handshake succeeds
47 * @usec: timeout in microseconds
48 *
49 * Returns negative errno, or zero on success
50 *
51 * Success happens when the "mask" bits have the specified value (hardware
52 * handshake done). There are two failure modes: "usec" have passed (major
53 * hardware flakeout), or the register reads as all-ones (hardware removed).
54 */
2611bd18 55int xhci_handshake(struct xhci_hcd *xhci, void __iomem *ptr,
66d4eadd
SS
56 u32 mask, u32 done, int usec)
57{
58 u32 result;
59
60 do {
61 result = xhci_readl(xhci, ptr);
62 if (result == ~(u32)0) /* card removed */
63 return -ENODEV;
64 result &= mask;
65 if (result == done)
66 return 0;
67 udelay(1);
68 usec--;
69 } while (usec > 0);
70 return -ETIMEDOUT;
71}
72
73/*
4f0f0bae 74 * Disable interrupts and begin the xHCI halting process.
66d4eadd 75 */
4f0f0bae 76void xhci_quiesce(struct xhci_hcd *xhci)
66d4eadd
SS
77{
78 u32 halted;
79 u32 cmd;
80 u32 mask;
81
66d4eadd
SS
82 mask = ~(XHCI_IRQS);
83 halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
84 if (!halted)
85 mask &= ~CMD_RUN;
86
87 cmd = xhci_readl(xhci, &xhci->op_regs->command);
88 cmd &= mask;
89 xhci_writel(xhci, cmd, &xhci->op_regs->command);
4f0f0bae
SS
90}
91
92/*
93 * Force HC into halt state.
94 *
95 * Disable any IRQs and clear the run/stop bit.
96 * HC will complete any current and actively pipelined transactions, and
bdfca502 97 * should halt within 16 ms of the run/stop bit being cleared.
4f0f0bae 98 * Read HC Halted bit in the status register to see when the HC is finished.
4f0f0bae
SS
99 */
100int xhci_halt(struct xhci_hcd *xhci)
101{
c6cc27c7 102 int ret;
4f0f0bae
SS
103 xhci_dbg(xhci, "// Halt the HC\n");
104 xhci_quiesce(xhci);
66d4eadd 105
2611bd18 106 ret = xhci_handshake(xhci, &xhci->op_regs->status,
66d4eadd 107 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
c181bc5b 108 if (!ret) {
c6cc27c7 109 xhci->xhc_state |= XHCI_STATE_HALTED;
c181bc5b
EF
110 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
111 } else
5af98bb0
SS
112 xhci_warn(xhci, "Host not halted after %u microseconds.\n",
113 XHCI_MAX_HALT_USEC);
c6cc27c7 114 return ret;
66d4eadd
SS
115}
116
ed07453f
SS
117/*
118 * Set the run bit and wait for the host to be running.
119 */
8212a49d 120static int xhci_start(struct xhci_hcd *xhci)
ed07453f
SS
121{
122 u32 temp;
123 int ret;
124
125 temp = xhci_readl(xhci, &xhci->op_regs->command);
126 temp |= (CMD_RUN);
127 xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
128 temp);
129 xhci_writel(xhci, temp, &xhci->op_regs->command);
130
131 /*
132 * Wait for the HCHalted Status bit to be 0 to indicate the host is
133 * running.
134 */
2611bd18 135 ret = xhci_handshake(xhci, &xhci->op_regs->status,
ed07453f
SS
136 STS_HALT, 0, XHCI_MAX_HALT_USEC);
137 if (ret == -ETIMEDOUT)
138 xhci_err(xhci, "Host took too long to start, "
139 "waited %u microseconds.\n",
140 XHCI_MAX_HALT_USEC);
c6cc27c7
SS
141 if (!ret)
142 xhci->xhc_state &= ~XHCI_STATE_HALTED;
ed07453f
SS
143 return ret;
144}
145
66d4eadd 146/*
ac04e6ff 147 * Reset a halted HC.
66d4eadd
SS
148 *
149 * This resets pipelines, timers, counters, state machines, etc.
150 * Transactions will be terminated immediately, and operational registers
151 * will be set to their defaults.
152 */
153int xhci_reset(struct xhci_hcd *xhci)
154{
155 u32 command;
156 u32 state;
f370b996 157 int ret, i;
66d4eadd
SS
158
159 state = xhci_readl(xhci, &xhci->op_regs->status);
d3512f63
SS
160 if ((state & STS_HALT) == 0) {
161 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
162 return 0;
163 }
66d4eadd
SS
164
165 xhci_dbg(xhci, "// Reset the HC\n");
166 command = xhci_readl(xhci, &xhci->op_regs->command);
167 command |= CMD_RESET;
168 xhci_writel(xhci, command, &xhci->op_regs->command);
66d4eadd 169
2611bd18 170 ret = xhci_handshake(xhci, &xhci->op_regs->command,
22ceac19 171 CMD_RESET, 0, 10 * 1000 * 1000);
2d62f3ee
SS
172 if (ret)
173 return ret;
174
175 xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
176 /*
177 * xHCI cannot write to any doorbells or operational registers other
178 * than status until the "Controller Not Ready" flag is cleared.
179 */
2611bd18 180 ret = xhci_handshake(xhci, &xhci->op_regs->status,
22ceac19 181 STS_CNR, 0, 10 * 1000 * 1000);
f370b996
AX
182
183 for (i = 0; i < 2; ++i) {
184 xhci->bus_state[i].port_c_suspend = 0;
185 xhci->bus_state[i].suspended_ports = 0;
186 xhci->bus_state[i].resuming_ports = 0;
187 }
188
189 return ret;
66d4eadd
SS
190}
191
421aa841
SAS
192#ifdef CONFIG_PCI
193static int xhci_free_msi(struct xhci_hcd *xhci)
43b86af8
DN
194{
195 int i;
43b86af8 196
421aa841
SAS
197 if (!xhci->msix_entries)
198 return -EINVAL;
43b86af8 199
421aa841
SAS
200 for (i = 0; i < xhci->msix_count; i++)
201 if (xhci->msix_entries[i].vector)
202 free_irq(xhci->msix_entries[i].vector,
203 xhci_to_hcd(xhci));
204 return 0;
43b86af8
DN
205}
206
207/*
208 * Set up MSI
209 */
210static int xhci_setup_msi(struct xhci_hcd *xhci)
66d4eadd
SS
211{
212 int ret;
43b86af8
DN
213 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
214
215 ret = pci_enable_msi(pdev);
216 if (ret) {
3b9783b2 217 xhci_dbg(xhci, "failed to allocate MSI entry\n");
43b86af8
DN
218 return ret;
219 }
220
221 ret = request_irq(pdev->irq, (irq_handler_t)xhci_msi_irq,
222 0, "xhci_hcd", xhci_to_hcd(xhci));
223 if (ret) {
3b9783b2 224 xhci_dbg(xhci, "disable MSI interrupt\n");
43b86af8
DN
225 pci_disable_msi(pdev);
226 }
227
228 return ret;
229}
230
421aa841
SAS
231/*
232 * Free IRQs
233 * free all IRQs request
234 */
235static void xhci_free_irq(struct xhci_hcd *xhci)
236{
237 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
238 int ret;
239
240 /* return if using legacy interrupt */
cd70469d 241 if (xhci_to_hcd(xhci)->irq > 0)
421aa841
SAS
242 return;
243
244 ret = xhci_free_msi(xhci);
245 if (!ret)
246 return;
cd70469d 247 if (pdev->irq > 0)
421aa841
SAS
248 free_irq(pdev->irq, xhci_to_hcd(xhci));
249
250 return;
251}
252
43b86af8
DN
253/*
254 * Set up MSI-X
255 */
256static int xhci_setup_msix(struct xhci_hcd *xhci)
257{
258 int i, ret = 0;
0029227f
AX
259 struct usb_hcd *hcd = xhci_to_hcd(xhci);
260 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
66d4eadd 261
43b86af8
DN
262 /*
263 * calculate number of msi-x vectors supported.
264 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
265 * with max number of interrupters based on the xhci HCSPARAMS1.
266 * - num_online_cpus: maximum msi-x vectors per CPUs core.
267 * Add additional 1 vector to ensure always available interrupt.
268 */
269 xhci->msix_count = min(num_online_cpus() + 1,
270 HCS_MAX_INTRS(xhci->hcs_params1));
271
272 xhci->msix_entries =
273 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
86871975 274 GFP_KERNEL);
66d4eadd
SS
275 if (!xhci->msix_entries) {
276 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
277 return -ENOMEM;
278 }
43b86af8
DN
279
280 for (i = 0; i < xhci->msix_count; i++) {
281 xhci->msix_entries[i].entry = i;
282 xhci->msix_entries[i].vector = 0;
283 }
66d4eadd
SS
284
285 ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
286 if (ret) {
3b9783b2 287 xhci_dbg(xhci, "Failed to enable MSI-X\n");
66d4eadd
SS
288 goto free_entries;
289 }
290
43b86af8
DN
291 for (i = 0; i < xhci->msix_count; i++) {
292 ret = request_irq(xhci->msix_entries[i].vector,
293 (irq_handler_t)xhci_msi_irq,
294 0, "xhci_hcd", xhci_to_hcd(xhci));
295 if (ret)
296 goto disable_msix;
66d4eadd 297 }
43b86af8 298
0029227f 299 hcd->msix_enabled = 1;
43b86af8 300 return ret;
66d4eadd
SS
301
302disable_msix:
3b9783b2 303 xhci_dbg(xhci, "disable MSI-X interrupt\n");
43b86af8 304 xhci_free_irq(xhci);
66d4eadd
SS
305 pci_disable_msix(pdev);
306free_entries:
307 kfree(xhci->msix_entries);
308 xhci->msix_entries = NULL;
309 return ret;
310}
311
66d4eadd
SS
312/* Free any IRQs and disable MSI-X */
313static void xhci_cleanup_msix(struct xhci_hcd *xhci)
314{
0029227f
AX
315 struct usb_hcd *hcd = xhci_to_hcd(xhci);
316 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
66d4eadd 317
43b86af8
DN
318 xhci_free_irq(xhci);
319
320 if (xhci->msix_entries) {
321 pci_disable_msix(pdev);
322 kfree(xhci->msix_entries);
323 xhci->msix_entries = NULL;
324 } else {
325 pci_disable_msi(pdev);
326 }
327
0029227f 328 hcd->msix_enabled = 0;
43b86af8 329 return;
66d4eadd 330}
66d4eadd 331
421aa841
SAS
332static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
333{
334 int i;
335
336 if (xhci->msix_entries) {
337 for (i = 0; i < xhci->msix_count; i++)
338 synchronize_irq(xhci->msix_entries[i].vector);
339 }
340}
341
342static int xhci_try_enable_msi(struct usb_hcd *hcd)
343{
344 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
345 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
346 int ret;
347
348 /*
349 * Some Fresco Logic host controllers advertise MSI, but fail to
350 * generate interrupts. Don't even try to enable MSI.
351 */
352 if (xhci->quirks & XHCI_BROKEN_MSI)
353 return 0;
354
355 /* unregister the legacy interrupt */
356 if (hcd->irq)
357 free_irq(hcd->irq, hcd);
cd70469d 358 hcd->irq = 0;
421aa841
SAS
359
360 ret = xhci_setup_msix(xhci);
361 if (ret)
362 /* fall back to msi*/
363 ret = xhci_setup_msi(xhci);
364
365 if (!ret)
cd70469d 366 /* hcd->irq is 0, we have MSI */
421aa841
SAS
367 return 0;
368
68d07f64
SS
369 if (!pdev->irq) {
370 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
371 return -EINVAL;
372 }
373
421aa841
SAS
374 /* fall back to legacy interrupt*/
375 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
376 hcd->irq_descr, hcd);
377 if (ret) {
378 xhci_err(xhci, "request interrupt %d failed\n",
379 pdev->irq);
380 return ret;
381 }
382 hcd->irq = pdev->irq;
383 return 0;
384}
385
386#else
387
388static int xhci_try_enable_msi(struct usb_hcd *hcd)
389{
390 return 0;
391}
392
393static void xhci_cleanup_msix(struct xhci_hcd *xhci)
394{
395}
396
397static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
398{
399}
400
401#endif
402
71c731a2
AC
403static void compliance_mode_recovery(unsigned long arg)
404{
405 struct xhci_hcd *xhci;
406 struct usb_hcd *hcd;
407 u32 temp;
408 int i;
409
410 xhci = (struct xhci_hcd *)arg;
411
412 for (i = 0; i < xhci->num_usb3_ports; i++) {
413 temp = xhci_readl(xhci, xhci->usb3_ports[i]);
414 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
415 /*
416 * Compliance Mode Detected. Letting USB Core
417 * handle the Warm Reset
418 */
419 xhci_dbg(xhci, "Compliance Mode Detected->Port %d!\n",
420 i + 1);
421 xhci_dbg(xhci, "Attempting Recovery routine!\n");
422 hcd = xhci->shared_hcd;
423
424 if (hcd->state == HC_STATE_SUSPENDED)
425 usb_hcd_resume_root_hub(hcd);
426
427 usb_hcd_poll_rh_status(hcd);
428 }
429 }
430
431 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
432 mod_timer(&xhci->comp_mode_recovery_timer,
433 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
434}
435
436/*
437 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
438 * that causes ports behind that hardware to enter compliance mode sometimes.
439 * The quirk creates a timer that polls every 2 seconds the link state of
440 * each host controller's port and recovers it by issuing a Warm reset
441 * if Compliance mode is detected, otherwise the port will become "dead" (no
442 * device connections or disconnections will be detected anymore). Becasue no
443 * status event is generated when entering compliance mode (per xhci spec),
444 * this quirk is needed on systems that have the failing hardware installed.
445 */
446static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
447{
448 xhci->port_status_u0 = 0;
449 init_timer(&xhci->comp_mode_recovery_timer);
450
451 xhci->comp_mode_recovery_timer.data = (unsigned long) xhci;
452 xhci->comp_mode_recovery_timer.function = compliance_mode_recovery;
453 xhci->comp_mode_recovery_timer.expires = jiffies +
454 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
455
456 set_timer_slack(&xhci->comp_mode_recovery_timer,
457 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
458 add_timer(&xhci->comp_mode_recovery_timer);
459 xhci_dbg(xhci, "Compliance Mode Recovery Timer Initialized.\n");
460}
461
462/*
463 * This function identifies the systems that have installed the SN65LVPE502CP
464 * USB3.0 re-driver and that need the Compliance Mode Quirk.
465 * Systems:
466 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
467 */
468static bool compliance_mode_recovery_timer_quirk_check(void)
469{
470 const char *dmi_product_name, *dmi_sys_vendor;
471
472 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
473 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
457a73d3
VG
474 if (!dmi_product_name || !dmi_sys_vendor)
475 return false;
71c731a2
AC
476
477 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
478 return false;
479
480 if (strstr(dmi_product_name, "Z420") ||
481 strstr(dmi_product_name, "Z620") ||
47080974 482 strstr(dmi_product_name, "Z820") ||
b0e4e606 483 strstr(dmi_product_name, "Z1 Workstation"))
71c731a2
AC
484 return true;
485
486 return false;
487}
488
489static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
490{
491 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
492}
493
494
66d4eadd
SS
495/*
496 * Initialize memory for HCD and xHC (one-time init).
497 *
498 * Program the PAGESIZE register, initialize the device context array, create
499 * device contexts (?), set up a command ring segment (or two?), create event
500 * ring (one for now).
501 */
502int xhci_init(struct usb_hcd *hcd)
503{
504 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
505 int retval = 0;
506
507 xhci_dbg(xhci, "xhci_init\n");
508 spin_lock_init(&xhci->lock);
d7826599 509 if (xhci->hci_version == 0x95 && link_quirk) {
b0567b3f
SS
510 xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
511 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
512 } else {
ac9d8fe7 513 xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
b0567b3f 514 }
66d4eadd
SS
515 retval = xhci_mem_init(xhci, GFP_KERNEL);
516 xhci_dbg(xhci, "Finished xhci_init\n");
517
71c731a2
AC
518 /* Initializing Compliance Mode Recovery Data If Needed */
519 if (compliance_mode_recovery_timer_quirk_check()) {
520 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
521 compliance_mode_recovery_timer_init(xhci);
522 }
523
66d4eadd
SS
524 return retval;
525}
526
7f84eef0
SS
527/*-------------------------------------------------------------------------*/
528
7f84eef0
SS
529
530#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
8212a49d 531static void xhci_event_ring_work(unsigned long arg)
7f84eef0
SS
532{
533 unsigned long flags;
534 int temp;
8e595a5d 535 u64 temp_64;
7f84eef0
SS
536 struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
537 int i, j;
538
539 xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
540
541 spin_lock_irqsave(&xhci->lock, flags);
542 temp = xhci_readl(xhci, &xhci->op_regs->status);
543 xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
7bd89b40
SS
544 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
545 (xhci->xhc_state & XHCI_STATE_HALTED)) {
e4ab05df
SS
546 xhci_dbg(xhci, "HW died, polling stopped.\n");
547 spin_unlock_irqrestore(&xhci->lock, flags);
548 return;
549 }
550
7f84eef0
SS
551 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
552 xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
7f84eef0
SS
553 xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
554 xhci->error_bitmask = 0;
555 xhci_dbg(xhci, "Event ring:\n");
556 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
557 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
8e595a5d
SS
558 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
559 temp_64 &= ~ERST_PTR_MASK;
560 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
7f84eef0
SS
561 xhci_dbg(xhci, "Command ring:\n");
562 xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
563 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
564 xhci_dbg_cmd_ptrs(xhci);
3ffbba95 565 for (i = 0; i < MAX_HC_SLOTS; ++i) {
63a0d9ab
SS
566 if (!xhci->devs[i])
567 continue;
568 for (j = 0; j < 31; ++j) {
e9df17eb 569 xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
3ffbba95
SS
570 }
571 }
7f84eef0
SS
572 spin_unlock_irqrestore(&xhci->lock, flags);
573
574 if (!xhci->zombie)
575 mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
576 else
577 xhci_dbg(xhci, "Quit polling the event ring.\n");
578}
579#endif
580
f6ff0ac8
SS
581static int xhci_run_finished(struct xhci_hcd *xhci)
582{
583 if (xhci_start(xhci)) {
584 xhci_halt(xhci);
585 return -ENODEV;
586 }
587 xhci->shared_hcd->state = HC_STATE_RUNNING;
c181bc5b 588 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
f6ff0ac8
SS
589
590 if (xhci->quirks & XHCI_NEC_HOST)
591 xhci_ring_cmd_db(xhci);
592
593 xhci_dbg(xhci, "Finished xhci_run for USB3 roothub\n");
594 return 0;
595}
596
66d4eadd
SS
597/*
598 * Start the HC after it was halted.
599 *
600 * This function is called by the USB core when the HC driver is added.
601 * Its opposite is xhci_stop().
602 *
603 * xhci_init() must be called once before this function can be called.
604 * Reset the HC, enable device slot contexts, program DCBAAP, and
605 * set command ring pointer and event ring pointer.
606 *
607 * Setup MSI-X vectors and enable interrupts.
608 */
609int xhci_run(struct usb_hcd *hcd)
610{
611 u32 temp;
8e595a5d 612 u64 temp_64;
3fd1ec58 613 int ret;
66d4eadd 614 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
66d4eadd 615
f6ff0ac8
SS
616 /* Start the xHCI host controller running only after the USB 2.0 roothub
617 * is setup.
618 */
66d4eadd 619
0f2a7930 620 hcd->uses_new_polling = 1;
f6ff0ac8
SS
621 if (!usb_hcd_is_primary_hcd(hcd))
622 return xhci_run_finished(xhci);
0f2a7930 623
7f84eef0 624 xhci_dbg(xhci, "xhci_run\n");
43b86af8 625
3fd1ec58 626 ret = xhci_try_enable_msi(hcd);
43b86af8 627 if (ret)
3fd1ec58 628 return ret;
66d4eadd 629
7f84eef0
SS
630#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
631 init_timer(&xhci->event_ring_timer);
632 xhci->event_ring_timer.data = (unsigned long) xhci;
23e3be11 633 xhci->event_ring_timer.function = xhci_event_ring_work;
7f84eef0
SS
634 /* Poll the event ring */
635 xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
636 xhci->zombie = 0;
637 xhci_dbg(xhci, "Setting event ring polling timer\n");
638 add_timer(&xhci->event_ring_timer);
639#endif
640
66e49d87
SS
641 xhci_dbg(xhci, "Command ring memory map follows:\n");
642 xhci_debug_ring(xhci, xhci->cmd_ring);
643 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
644 xhci_dbg_cmd_ptrs(xhci);
645
646 xhci_dbg(xhci, "ERST memory map follows:\n");
647 xhci_dbg_erst(xhci, &xhci->erst);
648 xhci_dbg(xhci, "Event ring:\n");
649 xhci_debug_ring(xhci, xhci->event_ring);
650 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
651 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
652 temp_64 &= ~ERST_PTR_MASK;
653 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
654
66d4eadd
SS
655 xhci_dbg(xhci, "// Set the interrupt modulation register\n");
656 temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
a4d88302 657 temp &= ~ER_IRQ_INTERVAL_MASK;
66d4eadd
SS
658 temp |= (u32) 160;
659 xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
660
661 /* Set the HCD state before we enable the irqs */
66d4eadd
SS
662 temp = xhci_readl(xhci, &xhci->op_regs->command);
663 temp |= (CMD_EIE);
664 xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
665 temp);
666 xhci_writel(xhci, temp, &xhci->op_regs->command);
667
668 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
700e2052
GKH
669 xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
670 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
66d4eadd
SS
671 xhci_writel(xhci, ER_IRQ_ENABLE(temp),
672 &xhci->ir_set->irq_pending);
09ece30e 673 xhci_print_ir_set(xhci, 0);
66d4eadd 674
0238634d
SS
675 if (xhci->quirks & XHCI_NEC_HOST)
676 xhci_queue_vendor_command(xhci, 0, 0, 0,
677 TRB_TYPE(TRB_NEC_GET_FW));
7f84eef0 678
f6ff0ac8
SS
679 xhci_dbg(xhci, "Finished xhci_run for USB2 roothub\n");
680 return 0;
681}
ed07453f 682
f6ff0ac8
SS
683static void xhci_only_stop_hcd(struct usb_hcd *hcd)
684{
685 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
66d4eadd 686
f6ff0ac8
SS
687 spin_lock_irq(&xhci->lock);
688 xhci_halt(xhci);
689
690 /* The shared_hcd is going to be deallocated shortly (the USB core only
691 * calls this function when allocation fails in usb_add_hcd(), or
692 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
693 */
694 xhci->shared_hcd = NULL;
695 spin_unlock_irq(&xhci->lock);
66d4eadd
SS
696}
697
698/*
699 * Stop xHCI driver.
700 *
701 * This function is called by the USB core when the HC driver is removed.
702 * Its opposite is xhci_run().
703 *
704 * Disable device contexts, disable IRQs, and quiesce the HC.
705 * Reset the HC, finish any completed transactions, and cleanup memory.
706 */
707void xhci_stop(struct usb_hcd *hcd)
708{
709 u32 temp;
710 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
711
f6ff0ac8
SS
712 if (!usb_hcd_is_primary_hcd(hcd)) {
713 xhci_only_stop_hcd(xhci->shared_hcd);
714 return;
715 }
716
66d4eadd 717 spin_lock_irq(&xhci->lock);
f6ff0ac8
SS
718 /* Make sure the xHC is halted for a USB3 roothub
719 * (xhci_stop() could be called as part of failed init).
720 */
66d4eadd
SS
721 xhci_halt(xhci);
722 xhci_reset(xhci);
723 spin_unlock_irq(&xhci->lock);
724
40a9fb17
ZR
725 xhci_cleanup_msix(xhci);
726
7f84eef0
SS
727#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
728 /* Tell the event ring poll function not to reschedule */
729 xhci->zombie = 1;
730 del_timer_sync(&xhci->event_ring_timer);
731#endif
732
71c731a2
AC
733 /* Deleting Compliance Mode Recovery Timer */
734 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
735 (!(xhci_all_ports_seen_u0(xhci))))
736 del_timer_sync(&xhci->comp_mode_recovery_timer);
737
c41136b0
AX
738 if (xhci->quirks & XHCI_AMD_PLL_FIX)
739 usb_amd_dev_put();
740
66d4eadd
SS
741 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
742 temp = xhci_readl(xhci, &xhci->op_regs->status);
743 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
744 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
745 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
746 &xhci->ir_set->irq_pending);
09ece30e 747 xhci_print_ir_set(xhci, 0);
66d4eadd
SS
748
749 xhci_dbg(xhci, "cleaning up memory\n");
750 xhci_mem_cleanup(xhci);
751 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
752 xhci_readl(xhci, &xhci->op_regs->status));
753}
754
755/*
756 * Shutdown HC (not bus-specific)
757 *
758 * This is called when the machine is rebooting or halting. We assume that the
759 * machine will be powered off, and the HC's internal state will be reset.
760 * Don't bother to free memory.
f6ff0ac8
SS
761 *
762 * This will only ever be called with the main usb_hcd (the USB3 roothub).
66d4eadd
SS
763 */
764void xhci_shutdown(struct usb_hcd *hcd)
765{
766 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
767
052c7f9f 768 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
e95829f4
SS
769 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
770
66d4eadd
SS
771 spin_lock_irq(&xhci->lock);
772 xhci_halt(xhci);
43b86af8 773 spin_unlock_irq(&xhci->lock);
66d4eadd 774
40a9fb17
ZR
775 xhci_cleanup_msix(xhci);
776
66d4eadd
SS
777 xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
778 xhci_readl(xhci, &xhci->op_regs->status));
779}
780
b5b5c3ac 781#ifdef CONFIG_PM
5535b1d5
AX
782static void xhci_save_registers(struct xhci_hcd *xhci)
783{
784 xhci->s3.command = xhci_readl(xhci, &xhci->op_regs->command);
785 xhci->s3.dev_nt = xhci_readl(xhci, &xhci->op_regs->dev_notification);
786 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
787 xhci->s3.config_reg = xhci_readl(xhci, &xhci->op_regs->config_reg);
5535b1d5
AX
788 xhci->s3.erst_size = xhci_readl(xhci, &xhci->ir_set->erst_size);
789 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
790 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
c7713e73
SS
791 xhci->s3.irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
792 xhci->s3.irq_control = xhci_readl(xhci, &xhci->ir_set->irq_control);
5535b1d5
AX
793}
794
795static void xhci_restore_registers(struct xhci_hcd *xhci)
796{
797 xhci_writel(xhci, xhci->s3.command, &xhci->op_regs->command);
798 xhci_writel(xhci, xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
799 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
800 xhci_writel(xhci, xhci->s3.config_reg, &xhci->op_regs->config_reg);
5535b1d5
AX
801 xhci_writel(xhci, xhci->s3.erst_size, &xhci->ir_set->erst_size);
802 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
fb3d85bc 803 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
c7713e73
SS
804 xhci_writel(xhci, xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
805 xhci_writel(xhci, xhci->s3.irq_control, &xhci->ir_set->irq_control);
5535b1d5
AX
806}
807
89821320
SS
808static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
809{
810 u64 val_64;
811
812 /* step 2: initialize command ring buffer */
813 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
814 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
815 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
816 xhci->cmd_ring->dequeue) &
817 (u64) ~CMD_RING_RSVD_BITS) |
818 xhci->cmd_ring->cycle_state;
819 xhci_dbg(xhci, "// Setting command ring address to 0x%llx\n",
820 (long unsigned long) val_64);
821 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
822}
823
824/*
825 * The whole command ring must be cleared to zero when we suspend the host.
826 *
827 * The host doesn't save the command ring pointer in the suspend well, so we
828 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
829 * aligned, because of the reserved bits in the command ring dequeue pointer
830 * register. Therefore, we can't just set the dequeue pointer back in the
831 * middle of the ring (TRBs are 16-byte aligned).
832 */
833static void xhci_clear_command_ring(struct xhci_hcd *xhci)
834{
835 struct xhci_ring *ring;
836 struct xhci_segment *seg;
837
838 ring = xhci->cmd_ring;
839 seg = ring->deq_seg;
840 do {
158886cd
AX
841 memset(seg->trbs, 0,
842 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
843 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
844 cpu_to_le32(~TRB_CYCLE);
89821320
SS
845 seg = seg->next;
846 } while (seg != ring->deq_seg);
847
848 /* Reset the software enqueue and dequeue pointers */
849 ring->deq_seg = ring->first_seg;
850 ring->dequeue = ring->first_seg->trbs;
851 ring->enq_seg = ring->deq_seg;
852 ring->enqueue = ring->dequeue;
853
b008df60 854 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
89821320
SS
855 /*
856 * Ring is now zeroed, so the HW should look for change of ownership
857 * when the cycle bit is set to 1.
858 */
859 ring->cycle_state = 1;
860
861 /*
862 * Reset the hardware dequeue pointer.
863 * Yes, this will need to be re-written after resume, but we're paranoid
864 * and want to make sure the hardware doesn't access bogus memory
865 * because, say, the BIOS or an SMI started the host without changing
866 * the command ring pointers.
867 */
868 xhci_set_cmd_ring_deq(xhci);
869}
870
5535b1d5
AX
871/*
872 * Stop HC (not bus-specific)
873 *
874 * This is called when the machine transition into S3/S4 mode.
875 *
876 */
877int xhci_suspend(struct xhci_hcd *xhci)
878{
879 int rc = 0;
880 struct usb_hcd *hcd = xhci_to_hcd(xhci);
881 u32 command;
882
883 spin_lock_irq(&xhci->lock);
884 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
b3209379 885 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
5535b1d5
AX
886 /* step 1: stop endpoint */
887 /* skipped assuming that port suspend has done */
888
889 /* step 2: clear Run/Stop bit */
890 command = xhci_readl(xhci, &xhci->op_regs->command);
891 command &= ~CMD_RUN;
892 xhci_writel(xhci, command, &xhci->op_regs->command);
2611bd18 893 if (xhci_handshake(xhci, &xhci->op_regs->status,
a6e097df 894 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC)) {
5535b1d5
AX
895 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
896 spin_unlock_irq(&xhci->lock);
897 return -ETIMEDOUT;
898 }
89821320 899 xhci_clear_command_ring(xhci);
5535b1d5
AX
900
901 /* step 3: save registers */
902 xhci_save_registers(xhci);
903
904 /* step 4: set CSS flag */
905 command = xhci_readl(xhci, &xhci->op_regs->command);
906 command |= CMD_CSS;
907 xhci_writel(xhci, command, &xhci->op_regs->command);
2611bd18
SS
908 if (xhci_handshake(xhci, &xhci->op_regs->status,
909 STS_SAVE, 0, 10 * 1000)) {
622eb783 910 xhci_warn(xhci, "WARN: xHC save state timeout\n");
5535b1d5
AX
911 spin_unlock_irq(&xhci->lock);
912 return -ETIMEDOUT;
913 }
5535b1d5
AX
914 spin_unlock_irq(&xhci->lock);
915
71c731a2
AC
916 /*
917 * Deleting Compliance Mode Recovery Timer because the xHCI Host
918 * is about to be suspended.
919 */
920 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
921 (!(xhci_all_ports_seen_u0(xhci)))) {
922 del_timer_sync(&xhci->comp_mode_recovery_timer);
923 xhci_dbg(xhci, "Compliance Mode Recovery Timer Deleted!\n");
924 }
925
0029227f
AX
926 /* step 5: remove core well power */
927 /* synchronize irq when using MSI-X */
421aa841 928 xhci_msix_sync_irqs(xhci);
0029227f 929
5535b1d5
AX
930 return rc;
931}
932
933/*
934 * start xHC (not bus-specific)
935 *
936 * This is called when the machine transition from S3/S4 mode.
937 *
938 */
939int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
940{
941 u32 command, temp = 0;
942 struct usb_hcd *hcd = xhci_to_hcd(xhci);
65b22f93 943 struct usb_hcd *secondary_hcd;
f69e3120 944 int retval = 0;
5535b1d5 945
f6ff0ac8 946 /* Wait a bit if either of the roothubs need to settle from the
25985edc 947 * transition into bus suspend.
20b67cf5 948 */
f6ff0ac8
SS
949 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
950 time_before(jiffies,
951 xhci->bus_state[1].next_statechange))
5535b1d5
AX
952 msleep(100);
953
f69e3120
AS
954 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
955 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
956
5535b1d5 957 spin_lock_irq(&xhci->lock);
c877b3b2
ML
958 if (xhci->quirks & XHCI_RESET_ON_RESUME)
959 hibernated = true;
5535b1d5
AX
960
961 if (!hibernated) {
962 /* step 1: restore register */
963 xhci_restore_registers(xhci);
964 /* step 2: initialize command ring buffer */
89821320 965 xhci_set_cmd_ring_deq(xhci);
5535b1d5
AX
966 /* step 3: restore state and start state*/
967 /* step 3: set CRS flag */
968 command = xhci_readl(xhci, &xhci->op_regs->command);
969 command |= CMD_CRS;
970 xhci_writel(xhci, command, &xhci->op_regs->command);
2611bd18 971 if (xhci_handshake(xhci, &xhci->op_regs->status,
622eb783
AX
972 STS_RESTORE, 0, 10 * 1000)) {
973 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
5535b1d5
AX
974 spin_unlock_irq(&xhci->lock);
975 return -ETIMEDOUT;
976 }
977 temp = xhci_readl(xhci, &xhci->op_regs->status);
978 }
979
980 /* If restore operation fails, re-initialize the HC during resume */
981 if ((temp & STS_SRE) || hibernated) {
fedd383e
SS
982 /* Let the USB core know _both_ roothubs lost power. */
983 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
984 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
5535b1d5
AX
985
986 xhci_dbg(xhci, "Stop HCD\n");
987 xhci_halt(xhci);
988 xhci_reset(xhci);
5535b1d5 989 spin_unlock_irq(&xhci->lock);
0029227f 990 xhci_cleanup_msix(xhci);
5535b1d5
AX
991
992#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
993 /* Tell the event ring poll function not to reschedule */
994 xhci->zombie = 1;
995 del_timer_sync(&xhci->event_ring_timer);
996#endif
997
998 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
999 temp = xhci_readl(xhci, &xhci->op_regs->status);
1000 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
1001 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
1002 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
1003 &xhci->ir_set->irq_pending);
09ece30e 1004 xhci_print_ir_set(xhci, 0);
5535b1d5
AX
1005
1006 xhci_dbg(xhci, "cleaning up memory\n");
1007 xhci_mem_cleanup(xhci);
1008 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
1009 xhci_readl(xhci, &xhci->op_regs->status));
1010
65b22f93
SS
1011 /* USB core calls the PCI reinit and start functions twice:
1012 * first with the primary HCD, and then with the secondary HCD.
1013 * If we don't do the same, the host will never be started.
1014 */
1015 if (!usb_hcd_is_primary_hcd(hcd))
1016 secondary_hcd = hcd;
1017 else
1018 secondary_hcd = xhci->shared_hcd;
1019
1020 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1021 retval = xhci_init(hcd->primary_hcd);
5535b1d5
AX
1022 if (retval)
1023 return retval;
65b22f93
SS
1024 xhci_dbg(xhci, "Start the primary HCD\n");
1025 retval = xhci_run(hcd->primary_hcd);
b3209379 1026 if (!retval) {
f69e3120
AS
1027 xhci_dbg(xhci, "Start the secondary HCD\n");
1028 retval = xhci_run(secondary_hcd);
b3209379 1029 }
5535b1d5 1030 hcd->state = HC_STATE_SUSPENDED;
b3209379 1031 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
f69e3120 1032 goto done;
5535b1d5
AX
1033 }
1034
5535b1d5
AX
1035 /* step 4: set Run/Stop bit */
1036 command = xhci_readl(xhci, &xhci->op_regs->command);
1037 command |= CMD_RUN;
1038 xhci_writel(xhci, command, &xhci->op_regs->command);
2611bd18 1039 xhci_handshake(xhci, &xhci->op_regs->status, STS_HALT,
5535b1d5
AX
1040 0, 250 * 1000);
1041
1042 /* step 5: walk topology and initialize portsc,
1043 * portpmsc and portli
1044 */
1045 /* this is done in bus_resume */
1046
1047 /* step 6: restart each of the previously
1048 * Running endpoints by ringing their doorbells
1049 */
1050
5535b1d5 1051 spin_unlock_irq(&xhci->lock);
f69e3120
AS
1052
1053 done:
1054 if (retval == 0) {
1055 usb_hcd_resume_root_hub(hcd);
1056 usb_hcd_resume_root_hub(xhci->shared_hcd);
1057 }
71c731a2
AC
1058
1059 /*
1060 * If system is subject to the Quirk, Compliance Mode Timer needs to
1061 * be re-initialized Always after a system resume. Ports are subject
1062 * to suffer the Compliance Mode issue again. It doesn't matter if
1063 * ports have entered previously to U0 before system's suspension.
1064 */
1065 if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
1066 compliance_mode_recovery_timer_init(xhci);
1067
f69e3120 1068 return retval;
5535b1d5 1069}
b5b5c3ac
SS
1070#endif /* CONFIG_PM */
1071
7f84eef0
SS
1072/*-------------------------------------------------------------------------*/
1073
d0e96f5a
SS
1074/**
1075 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1076 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1077 * value to right shift 1 for the bitmask.
1078 *
1079 * Index = (epnum * 2) + direction - 1,
1080 * where direction = 0 for OUT, 1 for IN.
1081 * For control endpoints, the IN index is used (OUT index is unused), so
1082 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1083 */
1084unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1085{
1086 unsigned int index;
1087 if (usb_endpoint_xfer_control(desc))
1088 index = (unsigned int) (usb_endpoint_num(desc)*2);
1089 else
1090 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1091 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1092 return index;
1093}
1094
f94e0186
SS
1095/* Find the flag for this endpoint (for use in the control context). Use the
1096 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1097 * bit 1, etc.
1098 */
1099unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1100{
1101 return 1 << (xhci_get_endpoint_index(desc) + 1);
1102}
1103
ac9d8fe7
SS
1104/* Find the flag for this endpoint (for use in the control context). Use the
1105 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1106 * bit 1, etc.
1107 */
1108unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1109{
1110 return 1 << (ep_index + 1);
1111}
1112
f94e0186
SS
1113/* Compute the last valid endpoint context index. Basically, this is the
1114 * endpoint index plus one. For slot contexts with more than valid endpoint,
1115 * we find the most significant bit set in the added contexts flags.
1116 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1117 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1118 */
ac9d8fe7 1119unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
f94e0186
SS
1120{
1121 return fls(added_ctxs) - 1;
1122}
1123
d0e96f5a
SS
1124/* Returns 1 if the arguments are OK;
1125 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1126 */
8212a49d 1127static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
64927730
AX
1128 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1129 const char *func) {
1130 struct xhci_hcd *xhci;
1131 struct xhci_virt_device *virt_dev;
1132
d0e96f5a
SS
1133 if (!hcd || (check_ep && !ep) || !udev) {
1134 printk(KERN_DEBUG "xHCI %s called with invalid args\n",
1135 func);
1136 return -EINVAL;
1137 }
1138 if (!udev->parent) {
1139 printk(KERN_DEBUG "xHCI %s called for root hub\n",
1140 func);
1141 return 0;
1142 }
64927730 1143
7bd89b40
SS
1144 xhci = hcd_to_xhci(hcd);
1145 if (xhci->xhc_state & XHCI_STATE_HALTED)
1146 return -ENODEV;
1147
64927730 1148 if (check_virt_dev) {
73ddc247 1149 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
64927730
AX
1150 printk(KERN_DEBUG "xHCI %s called with unaddressed "
1151 "device\n", func);
1152 return -EINVAL;
1153 }
1154
1155 virt_dev = xhci->devs[udev->slot_id];
1156 if (virt_dev->udev != udev) {
1157 printk(KERN_DEBUG "xHCI %s called with udev and "
1158 "virt_dev does not match\n", func);
1159 return -EINVAL;
1160 }
d0e96f5a 1161 }
64927730 1162
d0e96f5a
SS
1163 return 1;
1164}
1165
2d3f1fac 1166static int xhci_configure_endpoint(struct xhci_hcd *xhci,
913a8a34
SS
1167 struct usb_device *udev, struct xhci_command *command,
1168 bool ctx_change, bool must_succeed);
2d3f1fac
SS
1169
1170/*
1171 * Full speed devices may have a max packet size greater than 8 bytes, but the
1172 * USB core doesn't know that until it reads the first 8 bytes of the
1173 * descriptor. If the usb_device's max packet size changes after that point,
1174 * we need to issue an evaluate context command and wait on it.
1175 */
1176static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1177 unsigned int ep_index, struct urb *urb)
1178{
1179 struct xhci_container_ctx *in_ctx;
1180 struct xhci_container_ctx *out_ctx;
1181 struct xhci_input_control_ctx *ctrl_ctx;
1182 struct xhci_ep_ctx *ep_ctx;
1183 int max_packet_size;
1184 int hw_max_packet_size;
1185 int ret = 0;
1186
1187 out_ctx = xhci->devs[slot_id]->out_ctx;
1188 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
28ccd296 1189 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
29cc8897 1190 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
2d3f1fac
SS
1191 if (hw_max_packet_size != max_packet_size) {
1192 xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
1193 xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
1194 max_packet_size);
1195 xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
1196 hw_max_packet_size);
1197 xhci_dbg(xhci, "Issuing evaluate context command.\n");
1198
1199 /* Set up the modified control endpoint 0 */
913a8a34
SS
1200 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1201 xhci->devs[slot_id]->out_ctx, ep_index);
2d3f1fac
SS
1202 in_ctx = xhci->devs[slot_id]->in_ctx;
1203 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
28ccd296
ME
1204 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1205 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
2d3f1fac
SS
1206
1207 /* Set up the input context flags for the command */
1208 /* FIXME: This won't work if a non-default control endpoint
1209 * changes max packet sizes.
1210 */
1211 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
28ccd296 1212 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
2d3f1fac
SS
1213 ctrl_ctx->drop_flags = 0;
1214
1215 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
1216 xhci_dbg_ctx(xhci, in_ctx, ep_index);
1217 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1218 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1219
913a8a34
SS
1220 ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
1221 true, false);
2d3f1fac
SS
1222
1223 /* Clean up the input context for later use by bandwidth
1224 * functions.
1225 */
28ccd296 1226 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
2d3f1fac
SS
1227 }
1228 return ret;
1229}
1230
d0e96f5a
SS
1231/*
1232 * non-error returns are a promise to giveback() the urb later
1233 * we drop ownership so next owner (or urb unlink) can get it
1234 */
1235int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1236{
1237 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2ffdea25 1238 struct xhci_td *buffer;
d0e96f5a
SS
1239 unsigned long flags;
1240 int ret = 0;
1241 unsigned int slot_id, ep_index;
8e51adcc
AX
1242 struct urb_priv *urb_priv;
1243 int size, i;
2d3f1fac 1244
64927730
AX
1245 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1246 true, true, __func__) <= 0)
d0e96f5a
SS
1247 return -EINVAL;
1248
1249 slot_id = urb->dev->slot_id;
1250 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
d0e96f5a 1251
541c7d43 1252 if (!HCD_HW_ACCESSIBLE(hcd)) {
d0e96f5a
SS
1253 if (!in_interrupt())
1254 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1255 ret = -ESHUTDOWN;
1256 goto exit;
1257 }
8e51adcc
AX
1258
1259 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1260 size = urb->number_of_packets;
1261 else
1262 size = 1;
1263
1264 urb_priv = kzalloc(sizeof(struct urb_priv) +
1265 size * sizeof(struct xhci_td *), mem_flags);
1266 if (!urb_priv)
1267 return -ENOMEM;
1268
2ffdea25
AX
1269 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1270 if (!buffer) {
1271 kfree(urb_priv);
1272 return -ENOMEM;
1273 }
1274
8e51adcc 1275 for (i = 0; i < size; i++) {
2ffdea25
AX
1276 urb_priv->td[i] = buffer;
1277 buffer++;
8e51adcc
AX
1278 }
1279
1280 urb_priv->length = size;
1281 urb_priv->td_cnt = 0;
1282 urb->hcpriv = urb_priv;
1283
2d3f1fac
SS
1284 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1285 /* Check to see if the max packet size for the default control
1286 * endpoint changed during FS device enumeration
1287 */
1288 if (urb->dev->speed == USB_SPEED_FULL) {
1289 ret = xhci_check_maxpacket(xhci, slot_id,
1290 ep_index, urb);
d13565c1
SS
1291 if (ret < 0) {
1292 xhci_urb_free_priv(xhci, urb_priv);
1293 urb->hcpriv = NULL;
2d3f1fac 1294 return ret;
d13565c1 1295 }
2d3f1fac
SS
1296 }
1297
b11069f5
SS
1298 /* We have a spinlock and interrupts disabled, so we must pass
1299 * atomic context to this function, which may allocate memory.
1300 */
2d3f1fac 1301 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
1302 if (xhci->xhc_state & XHCI_STATE_DYING)
1303 goto dying;
b11069f5 1304 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
23e3be11 1305 slot_id, ep_index);
d13565c1
SS
1306 if (ret)
1307 goto free_priv;
2d3f1fac
SS
1308 spin_unlock_irqrestore(&xhci->lock, flags);
1309 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1310 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
1311 if (xhci->xhc_state & XHCI_STATE_DYING)
1312 goto dying;
8df75f42
SS
1313 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1314 EP_GETTING_STREAMS) {
1315 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1316 "is transitioning to using streams.\n");
1317 ret = -EINVAL;
1318 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1319 EP_GETTING_NO_STREAMS) {
1320 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1321 "is transitioning to "
1322 "not having streams.\n");
1323 ret = -EINVAL;
1324 } else {
1325 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1326 slot_id, ep_index);
1327 }
d13565c1
SS
1328 if (ret)
1329 goto free_priv;
2d3f1fac 1330 spin_unlock_irqrestore(&xhci->lock, flags);
624defa1
SS
1331 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1332 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
1333 if (xhci->xhc_state & XHCI_STATE_DYING)
1334 goto dying;
624defa1
SS
1335 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1336 slot_id, ep_index);
d13565c1
SS
1337 if (ret)
1338 goto free_priv;
624defa1 1339 spin_unlock_irqrestore(&xhci->lock, flags);
2d3f1fac 1340 } else {
787f4e5a
AX
1341 spin_lock_irqsave(&xhci->lock, flags);
1342 if (xhci->xhc_state & XHCI_STATE_DYING)
1343 goto dying;
1344 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1345 slot_id, ep_index);
d13565c1
SS
1346 if (ret)
1347 goto free_priv;
787f4e5a 1348 spin_unlock_irqrestore(&xhci->lock, flags);
2d3f1fac 1349 }
d0e96f5a 1350exit:
d0e96f5a 1351 return ret;
6f5165cf
SS
1352dying:
1353 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1354 "non-responsive xHCI host.\n",
1355 urb->ep->desc.bEndpointAddress, urb);
d13565c1
SS
1356 ret = -ESHUTDOWN;
1357free_priv:
1358 xhci_urb_free_priv(xhci, urb_priv);
1359 urb->hcpriv = NULL;
6f5165cf 1360 spin_unlock_irqrestore(&xhci->lock, flags);
d13565c1 1361 return ret;
d0e96f5a
SS
1362}
1363
021bff91
SS
1364/* Get the right ring for the given URB.
1365 * If the endpoint supports streams, boundary check the URB's stream ID.
1366 * If the endpoint doesn't support streams, return the singular endpoint ring.
1367 */
1368static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1369 struct urb *urb)
1370{
1371 unsigned int slot_id;
1372 unsigned int ep_index;
1373 unsigned int stream_id;
1374 struct xhci_virt_ep *ep;
1375
1376 slot_id = urb->dev->slot_id;
1377 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1378 stream_id = urb->stream_id;
1379 ep = &xhci->devs[slot_id]->eps[ep_index];
1380 /* Common case: no streams */
1381 if (!(ep->ep_state & EP_HAS_STREAMS))
1382 return ep->ring;
1383
1384 if (stream_id == 0) {
1385 xhci_warn(xhci,
1386 "WARN: Slot ID %u, ep index %u has streams, "
1387 "but URB has no stream ID.\n",
1388 slot_id, ep_index);
1389 return NULL;
1390 }
1391
1392 if (stream_id < ep->stream_info->num_streams)
1393 return ep->stream_info->stream_rings[stream_id];
1394
1395 xhci_warn(xhci,
1396 "WARN: Slot ID %u, ep index %u has "
1397 "stream IDs 1 to %u allocated, "
1398 "but stream ID %u is requested.\n",
1399 slot_id, ep_index,
1400 ep->stream_info->num_streams - 1,
1401 stream_id);
1402 return NULL;
1403}
1404
ae636747
SS
1405/*
1406 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1407 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1408 * should pick up where it left off in the TD, unless a Set Transfer Ring
1409 * Dequeue Pointer is issued.
1410 *
1411 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1412 * the ring. Since the ring is a contiguous structure, they can't be physically
1413 * removed. Instead, there are two options:
1414 *
1415 * 1) If the HC is in the middle of processing the URB to be canceled, we
1416 * simply move the ring's dequeue pointer past those TRBs using the Set
1417 * Transfer Ring Dequeue Pointer command. This will be the common case,
1418 * when drivers timeout on the last submitted URB and attempt to cancel.
1419 *
1420 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1421 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1422 * HC will need to invalidate the any TRBs it has cached after the stop
1423 * endpoint command, as noted in the xHCI 0.95 errata.
1424 *
1425 * 3) The TD may have completed by the time the Stop Endpoint Command
1426 * completes, so software needs to handle that case too.
1427 *
1428 * This function should protect against the TD enqueueing code ringing the
1429 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1430 * It also needs to account for multiple cancellations on happening at the same
1431 * time for the same endpoint.
1432 *
1433 * Note that this function can be called in any context, or so says
1434 * usb_hcd_unlink_urb()
d0e96f5a
SS
1435 */
1436int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1437{
ae636747 1438 unsigned long flags;
8e51adcc 1439 int ret, i;
e34b2fbf 1440 u32 temp;
ae636747 1441 struct xhci_hcd *xhci;
8e51adcc 1442 struct urb_priv *urb_priv;
ae636747
SS
1443 struct xhci_td *td;
1444 unsigned int ep_index;
1445 struct xhci_ring *ep_ring;
63a0d9ab 1446 struct xhci_virt_ep *ep;
ae636747
SS
1447
1448 xhci = hcd_to_xhci(hcd);
1449 spin_lock_irqsave(&xhci->lock, flags);
1450 /* Make sure the URB hasn't completed or been unlinked already */
1451 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1452 if (ret || !urb->hcpriv)
1453 goto done;
e34b2fbf 1454 temp = xhci_readl(xhci, &xhci->op_regs->status);
c6cc27c7 1455 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
e34b2fbf 1456 xhci_dbg(xhci, "HW died, freeing TD.\n");
8e51adcc 1457 urb_priv = urb->hcpriv;
585df1d9
SS
1458 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1459 td = urb_priv->td[i];
1460 if (!list_empty(&td->td_list))
1461 list_del_init(&td->td_list);
1462 if (!list_empty(&td->cancelled_td_list))
1463 list_del_init(&td->cancelled_td_list);
1464 }
e34b2fbf
SS
1465
1466 usb_hcd_unlink_urb_from_ep(hcd, urb);
1467 spin_unlock_irqrestore(&xhci->lock, flags);
214f76f7 1468 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
8e51adcc 1469 xhci_urb_free_priv(xhci, urb_priv);
e34b2fbf
SS
1470 return ret;
1471 }
7bd89b40
SS
1472 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
1473 (xhci->xhc_state & XHCI_STATE_HALTED)) {
6f5165cf
SS
1474 xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
1475 "non-responsive xHCI host.\n",
1476 urb->ep->desc.bEndpointAddress, urb);
1477 /* Let the stop endpoint command watchdog timer (which set this
1478 * state) finish cleaning up the endpoint TD lists. We must
1479 * have caught it in the middle of dropping a lock and giving
1480 * back an URB.
1481 */
1482 goto done;
1483 }
ae636747 1484
ae636747 1485 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
63a0d9ab 1486 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
e9df17eb
SS
1487 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1488 if (!ep_ring) {
1489 ret = -EINVAL;
1490 goto done;
1491 }
1492
8e51adcc 1493 urb_priv = urb->hcpriv;
79688acf
SS
1494 i = urb_priv->td_cnt;
1495 if (i < urb_priv->length)
1496 xhci_dbg(xhci, "Cancel URB %p, dev %s, ep 0x%x, "
1497 "starting at offset 0x%llx\n",
1498 urb, urb->dev->devpath,
1499 urb->ep->desc.bEndpointAddress,
1500 (unsigned long long) xhci_trb_virt_to_dma(
1501 urb_priv->td[i]->start_seg,
1502 urb_priv->td[i]->first_trb));
1503
1504 for (; i < urb_priv->length; i++) {
8e51adcc
AX
1505 td = urb_priv->td[i];
1506 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1507 }
1508
ae636747
SS
1509 /* Queue a stop endpoint command, but only if this is
1510 * the first cancellation to be handled.
1511 */
678539cf
SS
1512 if (!(ep->ep_state & EP_HALT_PENDING)) {
1513 ep->ep_state |= EP_HALT_PENDING;
6f5165cf
SS
1514 ep->stop_cmds_pending++;
1515 ep->stop_cmd_timer.expires = jiffies +
1516 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1517 add_timer(&ep->stop_cmd_timer);
be88fe4f 1518 xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
23e3be11 1519 xhci_ring_cmd_db(xhci);
ae636747
SS
1520 }
1521done:
1522 spin_unlock_irqrestore(&xhci->lock, flags);
1523 return ret;
d0e96f5a
SS
1524}
1525
f94e0186
SS
1526/* Drop an endpoint from a new bandwidth configuration for this device.
1527 * Only one call to this function is allowed per endpoint before
1528 * check_bandwidth() or reset_bandwidth() must be called.
1529 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1530 * add the endpoint to the schedule with possibly new parameters denoted by a
1531 * different endpoint descriptor in usb_host_endpoint.
1532 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1533 * not allowed.
f88ba78d
SS
1534 *
1535 * The USB core will not allow URBs to be queued to an endpoint that is being
1536 * disabled, so there's no need for mutual exclusion to protect
1537 * the xhci->devs[slot_id] structure.
f94e0186
SS
1538 */
1539int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1540 struct usb_host_endpoint *ep)
1541{
f94e0186 1542 struct xhci_hcd *xhci;
d115b048
JY
1543 struct xhci_container_ctx *in_ctx, *out_ctx;
1544 struct xhci_input_control_ctx *ctrl_ctx;
1545 struct xhci_slot_ctx *slot_ctx;
f94e0186
SS
1546 unsigned int last_ctx;
1547 unsigned int ep_index;
1548 struct xhci_ep_ctx *ep_ctx;
1549 u32 drop_flag;
1550 u32 new_add_flags, new_drop_flags, new_slot_info;
1551 int ret;
1552
64927730 1553 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
f94e0186
SS
1554 if (ret <= 0)
1555 return ret;
1556 xhci = hcd_to_xhci(hcd);
fe6c6c13
SS
1557 if (xhci->xhc_state & XHCI_STATE_DYING)
1558 return -ENODEV;
f94e0186 1559
fe6c6c13 1560 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
f94e0186
SS
1561 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1562 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1563 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1564 __func__, drop_flag);
1565 return 0;
1566 }
1567
f94e0186 1568 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
d115b048
JY
1569 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1570 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
f94e0186 1571 ep_index = xhci_get_endpoint_index(&ep->desc);
d115b048 1572 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
f94e0186
SS
1573 /* If the HC already knows the endpoint is disabled,
1574 * or the HCD has noted it is disabled, ignore this request
1575 */
f5960b69
ME
1576 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1577 cpu_to_le32(EP_STATE_DISABLED)) ||
28ccd296
ME
1578 le32_to_cpu(ctrl_ctx->drop_flags) &
1579 xhci_get_endpoint_flag(&ep->desc)) {
700e2052
GKH
1580 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1581 __func__, ep);
f94e0186
SS
1582 return 0;
1583 }
1584
28ccd296
ME
1585 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1586 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
f94e0186 1587
28ccd296
ME
1588 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1589 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
f94e0186 1590
28ccd296 1591 last_ctx = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags));
d115b048 1592 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
f94e0186 1593 /* Update the last valid endpoint context, if we deleted the last one */
28ccd296
ME
1594 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) >
1595 LAST_CTX(last_ctx)) {
1596 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1597 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
f94e0186 1598 }
28ccd296 1599 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
f94e0186
SS
1600
1601 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1602
f94e0186
SS
1603 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1604 (unsigned int) ep->desc.bEndpointAddress,
1605 udev->slot_id,
1606 (unsigned int) new_drop_flags,
1607 (unsigned int) new_add_flags,
1608 (unsigned int) new_slot_info);
1609 return 0;
1610}
1611
1612/* Add an endpoint to a new possible bandwidth configuration for this device.
1613 * Only one call to this function is allowed per endpoint before
1614 * check_bandwidth() or reset_bandwidth() must be called.
1615 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1616 * add the endpoint to the schedule with possibly new parameters denoted by a
1617 * different endpoint descriptor in usb_host_endpoint.
1618 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1619 * not allowed.
f88ba78d
SS
1620 *
1621 * The USB core will not allow URBs to be queued to an endpoint until the
1622 * configuration or alt setting is installed in the device, so there's no need
1623 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
f94e0186
SS
1624 */
1625int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1626 struct usb_host_endpoint *ep)
1627{
f94e0186 1628 struct xhci_hcd *xhci;
d115b048 1629 struct xhci_container_ctx *in_ctx, *out_ctx;
f94e0186 1630 unsigned int ep_index;
d115b048
JY
1631 struct xhci_slot_ctx *slot_ctx;
1632 struct xhci_input_control_ctx *ctrl_ctx;
f94e0186
SS
1633 u32 added_ctxs;
1634 unsigned int last_ctx;
1635 u32 new_add_flags, new_drop_flags, new_slot_info;
fa75ac37 1636 struct xhci_virt_device *virt_dev;
f94e0186
SS
1637 int ret = 0;
1638
64927730 1639 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
a1587d97
SS
1640 if (ret <= 0) {
1641 /* So we won't queue a reset ep command for a root hub */
1642 ep->hcpriv = NULL;
f94e0186 1643 return ret;
a1587d97 1644 }
f94e0186 1645 xhci = hcd_to_xhci(hcd);
fe6c6c13
SS
1646 if (xhci->xhc_state & XHCI_STATE_DYING)
1647 return -ENODEV;
f94e0186
SS
1648
1649 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
1650 last_ctx = xhci_last_valid_endpoint(added_ctxs);
1651 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1652 /* FIXME when we have to issue an evaluate endpoint command to
1653 * deal with ep0 max packet size changing once we get the
1654 * descriptors
1655 */
1656 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1657 __func__, added_ctxs);
1658 return 0;
1659 }
1660
fa75ac37
SS
1661 virt_dev = xhci->devs[udev->slot_id];
1662 in_ctx = virt_dev->in_ctx;
1663 out_ctx = virt_dev->out_ctx;
d115b048 1664 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
f94e0186 1665 ep_index = xhci_get_endpoint_index(&ep->desc);
fa75ac37
SS
1666
1667 /* If this endpoint is already in use, and the upper layers are trying
1668 * to add it again without dropping it, reject the addition.
1669 */
1670 if (virt_dev->eps[ep_index].ring &&
1671 !(le32_to_cpu(ctrl_ctx->drop_flags) &
1672 xhci_get_endpoint_flag(&ep->desc))) {
1673 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1674 "without dropping it.\n",
1675 (unsigned int) ep->desc.bEndpointAddress);
1676 return -EINVAL;
1677 }
1678
f94e0186
SS
1679 /* If the HCD has already noted the endpoint is enabled,
1680 * ignore this request.
1681 */
28ccd296
ME
1682 if (le32_to_cpu(ctrl_ctx->add_flags) &
1683 xhci_get_endpoint_flag(&ep->desc)) {
700e2052
GKH
1684 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1685 __func__, ep);
f94e0186
SS
1686 return 0;
1687 }
1688
f88ba78d
SS
1689 /*
1690 * Configuration and alternate setting changes must be done in
1691 * process context, not interrupt context (or so documenation
1692 * for usb_set_interface() and usb_set_configuration() claim).
1693 */
fa75ac37 1694 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
f94e0186
SS
1695 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1696 __func__, ep->desc.bEndpointAddress);
f94e0186
SS
1697 return -ENOMEM;
1698 }
1699
28ccd296
ME
1700 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1701 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
f94e0186
SS
1702
1703 /* If xhci_endpoint_disable() was called for this endpoint, but the
1704 * xHC hasn't been notified yet through the check_bandwidth() call,
1705 * this re-adds a new state for the endpoint from the new endpoint
1706 * descriptors. We must drop and re-add this endpoint, so we leave the
1707 * drop flags alone.
1708 */
28ccd296 1709 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
f94e0186 1710
d115b048 1711 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
f94e0186 1712 /* Update the last valid endpoint context, if we just added one past */
28ccd296
ME
1713 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) <
1714 LAST_CTX(last_ctx)) {
1715 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1716 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
f94e0186 1717 }
28ccd296 1718 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
f94e0186 1719
a1587d97
SS
1720 /* Store the usb_device pointer for later use */
1721 ep->hcpriv = udev;
1722
f94e0186
SS
1723 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1724 (unsigned int) ep->desc.bEndpointAddress,
1725 udev->slot_id,
1726 (unsigned int) new_drop_flags,
1727 (unsigned int) new_add_flags,
1728 (unsigned int) new_slot_info);
1729 return 0;
1730}
1731
d115b048 1732static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
f94e0186 1733{
d115b048 1734 struct xhci_input_control_ctx *ctrl_ctx;
f94e0186 1735 struct xhci_ep_ctx *ep_ctx;
d115b048 1736 struct xhci_slot_ctx *slot_ctx;
f94e0186
SS
1737 int i;
1738
1739 /* When a device's add flag and drop flag are zero, any subsequent
1740 * configure endpoint command will leave that endpoint's state
1741 * untouched. Make sure we don't leave any old state in the input
1742 * endpoint contexts.
1743 */
d115b048
JY
1744 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1745 ctrl_ctx->drop_flags = 0;
1746 ctrl_ctx->add_flags = 0;
1747 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
28ccd296 1748 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
f94e0186 1749 /* Endpoint 0 is always valid */
28ccd296 1750 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
f94e0186 1751 for (i = 1; i < 31; ++i) {
d115b048 1752 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
f94e0186
SS
1753 ep_ctx->ep_info = 0;
1754 ep_ctx->ep_info2 = 0;
8e595a5d 1755 ep_ctx->deq = 0;
f94e0186
SS
1756 ep_ctx->tx_info = 0;
1757 }
1758}
1759
f2217e8e 1760static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
00161f7d 1761 struct usb_device *udev, u32 *cmd_status)
f2217e8e
SS
1762{
1763 int ret;
1764
913a8a34 1765 switch (*cmd_status) {
f2217e8e
SS
1766 case COMP_ENOMEM:
1767 dev_warn(&udev->dev, "Not enough host controller resources "
1768 "for new device state.\n");
1769 ret = -ENOMEM;
1770 /* FIXME: can we allocate more resources for the HC? */
1771 break;
1772 case COMP_BW_ERR:
71d85724 1773 case COMP_2ND_BW_ERR:
f2217e8e
SS
1774 dev_warn(&udev->dev, "Not enough bandwidth "
1775 "for new device state.\n");
1776 ret = -ENOSPC;
1777 /* FIXME: can we go back to the old state? */
1778 break;
1779 case COMP_TRB_ERR:
1780 /* the HCD set up something wrong */
1781 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1782 "add flag = 1, "
1783 "and endpoint is not disabled.\n");
1784 ret = -EINVAL;
1785 break;
f6ba6fe2
AH
1786 case COMP_DEV_ERR:
1787 dev_warn(&udev->dev, "ERROR: Incompatible device for endpoint "
1788 "configure command.\n");
1789 ret = -ENODEV;
1790 break;
f2217e8e
SS
1791 case COMP_SUCCESS:
1792 dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
1793 ret = 0;
1794 break;
1795 default:
1796 xhci_err(xhci, "ERROR: unexpected command completion "
913a8a34 1797 "code 0x%x.\n", *cmd_status);
f2217e8e
SS
1798 ret = -EINVAL;
1799 break;
1800 }
1801 return ret;
1802}
1803
1804static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
00161f7d 1805 struct usb_device *udev, u32 *cmd_status)
f2217e8e
SS
1806{
1807 int ret;
913a8a34 1808 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
f2217e8e 1809
913a8a34 1810 switch (*cmd_status) {
f2217e8e
SS
1811 case COMP_EINVAL:
1812 dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
1813 "context command.\n");
1814 ret = -EINVAL;
1815 break;
1816 case COMP_EBADSLT:
1817 dev_warn(&udev->dev, "WARN: slot not enabled for"
1818 "evaluate context command.\n");
b8031342
SS
1819 ret = -EINVAL;
1820 break;
f2217e8e
SS
1821 case COMP_CTX_STATE:
1822 dev_warn(&udev->dev, "WARN: invalid context state for "
1823 "evaluate context command.\n");
1824 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1825 ret = -EINVAL;
1826 break;
f6ba6fe2
AH
1827 case COMP_DEV_ERR:
1828 dev_warn(&udev->dev, "ERROR: Incompatible device for evaluate "
1829 "context command.\n");
1830 ret = -ENODEV;
1831 break;
1bb73a88
AH
1832 case COMP_MEL_ERR:
1833 /* Max Exit Latency too large error */
1834 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1835 ret = -EINVAL;
1836 break;
f2217e8e
SS
1837 case COMP_SUCCESS:
1838 dev_dbg(&udev->dev, "Successful evaluate context command\n");
1839 ret = 0;
1840 break;
1841 default:
1842 xhci_err(xhci, "ERROR: unexpected command completion "
913a8a34 1843 "code 0x%x.\n", *cmd_status);
f2217e8e
SS
1844 ret = -EINVAL;
1845 break;
1846 }
1847 return ret;
1848}
1849
2cf95c18
SS
1850static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
1851 struct xhci_container_ctx *in_ctx)
1852{
1853 struct xhci_input_control_ctx *ctrl_ctx;
1854 u32 valid_add_flags;
1855 u32 valid_drop_flags;
1856
1857 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1858 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1859 * (bit 1). The default control endpoint is added during the Address
1860 * Device command and is never removed until the slot is disabled.
1861 */
1862 valid_add_flags = ctrl_ctx->add_flags >> 2;
1863 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1864
1865 /* Use hweight32 to count the number of ones in the add flags, or
1866 * number of endpoints added. Don't count endpoints that are changed
1867 * (both added and dropped).
1868 */
1869 return hweight32(valid_add_flags) -
1870 hweight32(valid_add_flags & valid_drop_flags);
1871}
1872
1873static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
1874 struct xhci_container_ctx *in_ctx)
1875{
1876 struct xhci_input_control_ctx *ctrl_ctx;
1877 u32 valid_add_flags;
1878 u32 valid_drop_flags;
1879
1880 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1881 valid_add_flags = ctrl_ctx->add_flags >> 2;
1882 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1883
1884 return hweight32(valid_drop_flags) -
1885 hweight32(valid_add_flags & valid_drop_flags);
1886}
1887
1888/*
1889 * We need to reserve the new number of endpoints before the configure endpoint
1890 * command completes. We can't subtract the dropped endpoints from the number
1891 * of active endpoints until the command completes because we can oversubscribe
1892 * the host in this case:
1893 *
1894 * - the first configure endpoint command drops more endpoints than it adds
1895 * - a second configure endpoint command that adds more endpoints is queued
1896 * - the first configure endpoint command fails, so the config is unchanged
1897 * - the second command may succeed, even though there isn't enough resources
1898 *
1899 * Must be called with xhci->lock held.
1900 */
1901static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
1902 struct xhci_container_ctx *in_ctx)
1903{
1904 u32 added_eps;
1905
1906 added_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1907 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
1908 xhci_dbg(xhci, "Not enough ep ctxs: "
1909 "%u active, need to add %u, limit is %u.\n",
1910 xhci->num_active_eps, added_eps,
1911 xhci->limit_active_eps);
1912 return -ENOMEM;
1913 }
1914 xhci->num_active_eps += added_eps;
1915 xhci_dbg(xhci, "Adding %u ep ctxs, %u now active.\n", added_eps,
1916 xhci->num_active_eps);
1917 return 0;
1918}
1919
1920/*
1921 * The configure endpoint was failed by the xHC for some other reason, so we
1922 * need to revert the resources that failed configuration would have used.
1923 *
1924 * Must be called with xhci->lock held.
1925 */
1926static void xhci_free_host_resources(struct xhci_hcd *xhci,
1927 struct xhci_container_ctx *in_ctx)
1928{
1929 u32 num_failed_eps;
1930
1931 num_failed_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1932 xhci->num_active_eps -= num_failed_eps;
1933 xhci_dbg(xhci, "Removing %u failed ep ctxs, %u now active.\n",
1934 num_failed_eps,
1935 xhci->num_active_eps);
1936}
1937
1938/*
1939 * Now that the command has completed, clean up the active endpoint count by
1940 * subtracting out the endpoints that were dropped (but not changed).
1941 *
1942 * Must be called with xhci->lock held.
1943 */
1944static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
1945 struct xhci_container_ctx *in_ctx)
1946{
1947 u32 num_dropped_eps;
1948
1949 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, in_ctx);
1950 xhci->num_active_eps -= num_dropped_eps;
1951 if (num_dropped_eps)
1952 xhci_dbg(xhci, "Removing %u dropped ep ctxs, %u now active.\n",
1953 num_dropped_eps,
1954 xhci->num_active_eps);
1955}
1956
ed384bd3 1957static unsigned int xhci_get_block_size(struct usb_device *udev)
c29eea62
SS
1958{
1959 switch (udev->speed) {
1960 case USB_SPEED_LOW:
1961 case USB_SPEED_FULL:
1962 return FS_BLOCK;
1963 case USB_SPEED_HIGH:
1964 return HS_BLOCK;
1965 case USB_SPEED_SUPER:
1966 return SS_BLOCK;
1967 case USB_SPEED_UNKNOWN:
1968 case USB_SPEED_WIRELESS:
1969 default:
1970 /* Should never happen */
1971 return 1;
1972 }
1973}
1974
ed384bd3
FB
1975static unsigned int
1976xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
c29eea62
SS
1977{
1978 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
1979 return LS_OVERHEAD;
1980 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
1981 return FS_OVERHEAD;
1982 return HS_OVERHEAD;
1983}
1984
1985/* If we are changing a LS/FS device under a HS hub,
1986 * make sure (if we are activating a new TT) that the HS bus has enough
1987 * bandwidth for this new TT.
1988 */
1989static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
1990 struct xhci_virt_device *virt_dev,
1991 int old_active_eps)
1992{
1993 struct xhci_interval_bw_table *bw_table;
1994 struct xhci_tt_bw_info *tt_info;
1995
1996 /* Find the bandwidth table for the root port this TT is attached to. */
1997 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
1998 tt_info = virt_dev->tt_info;
1999 /* If this TT already had active endpoints, the bandwidth for this TT
2000 * has already been added. Removing all periodic endpoints (and thus
2001 * making the TT enactive) will only decrease the bandwidth used.
2002 */
2003 if (old_active_eps)
2004 return 0;
2005 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2006 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2007 return -ENOMEM;
2008 return 0;
2009 }
2010 /* Not sure why we would have no new active endpoints...
2011 *
2012 * Maybe because of an Evaluate Context change for a hub update or a
2013 * control endpoint 0 max packet size change?
2014 * FIXME: skip the bandwidth calculation in that case.
2015 */
2016 return 0;
2017}
2018
2b698999
SS
2019static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2020 struct xhci_virt_device *virt_dev)
2021{
2022 unsigned int bw_reserved;
2023
2024 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2025 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2026 return -ENOMEM;
2027
2028 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2029 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2030 return -ENOMEM;
2031
2032 return 0;
2033}
2034
c29eea62
SS
2035/*
2036 * This algorithm is a very conservative estimate of the worst-case scheduling
2037 * scenario for any one interval. The hardware dynamically schedules the
2038 * packets, so we can't tell which microframe could be the limiting factor in
2039 * the bandwidth scheduling. This only takes into account periodic endpoints.
2040 *
2041 * Obviously, we can't solve an NP complete problem to find the minimum worst
2042 * case scenario. Instead, we come up with an estimate that is no less than
2043 * the worst case bandwidth used for any one microframe, but may be an
2044 * over-estimate.
2045 *
2046 * We walk the requirements for each endpoint by interval, starting with the
2047 * smallest interval, and place packets in the schedule where there is only one
2048 * possible way to schedule packets for that interval. In order to simplify
2049 * this algorithm, we record the largest max packet size for each interval, and
2050 * assume all packets will be that size.
2051 *
2052 * For interval 0, we obviously must schedule all packets for each interval.
2053 * The bandwidth for interval 0 is just the amount of data to be transmitted
2054 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2055 * the number of packets).
2056 *
2057 * For interval 1, we have two possible microframes to schedule those packets
2058 * in. For this algorithm, if we can schedule the same number of packets for
2059 * each possible scheduling opportunity (each microframe), we will do so. The
2060 * remaining number of packets will be saved to be transmitted in the gaps in
2061 * the next interval's scheduling sequence.
2062 *
2063 * As we move those remaining packets to be scheduled with interval 2 packets,
2064 * we have to double the number of remaining packets to transmit. This is
2065 * because the intervals are actually powers of 2, and we would be transmitting
2066 * the previous interval's packets twice in this interval. We also have to be
2067 * sure that when we look at the largest max packet size for this interval, we
2068 * also look at the largest max packet size for the remaining packets and take
2069 * the greater of the two.
2070 *
2071 * The algorithm continues to evenly distribute packets in each scheduling
2072 * opportunity, and push the remaining packets out, until we get to the last
2073 * interval. Then those packets and their associated overhead are just added
2074 * to the bandwidth used.
2e27980e
SS
2075 */
2076static int xhci_check_bw_table(struct xhci_hcd *xhci,
2077 struct xhci_virt_device *virt_dev,
2078 int old_active_eps)
2079{
c29eea62
SS
2080 unsigned int bw_reserved;
2081 unsigned int max_bandwidth;
2082 unsigned int bw_used;
2083 unsigned int block_size;
2084 struct xhci_interval_bw_table *bw_table;
2085 unsigned int packet_size = 0;
2086 unsigned int overhead = 0;
2087 unsigned int packets_transmitted = 0;
2088 unsigned int packets_remaining = 0;
2089 unsigned int i;
2090
2b698999
SS
2091 if (virt_dev->udev->speed == USB_SPEED_SUPER)
2092 return xhci_check_ss_bw(xhci, virt_dev);
2093
c29eea62
SS
2094 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2095 max_bandwidth = HS_BW_LIMIT;
2096 /* Convert percent of bus BW reserved to blocks reserved */
2097 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2098 } else {
2099 max_bandwidth = FS_BW_LIMIT;
2100 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2101 }
2102
2103 bw_table = virt_dev->bw_table;
2104 /* We need to translate the max packet size and max ESIT payloads into
2105 * the units the hardware uses.
2106 */
2107 block_size = xhci_get_block_size(virt_dev->udev);
2108
2109 /* If we are manipulating a LS/FS device under a HS hub, double check
2110 * that the HS bus has enough bandwidth if we are activing a new TT.
2111 */
2112 if (virt_dev->tt_info) {
2113 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2114 virt_dev->real_port);
2115 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2116 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2117 "newly activated TT.\n");
2118 return -ENOMEM;
2119 }
2120 xhci_dbg(xhci, "Recalculating BW for TT slot %u port %u\n",
2121 virt_dev->tt_info->slot_id,
2122 virt_dev->tt_info->ttport);
2123 } else {
2124 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2125 virt_dev->real_port);
2126 }
2127
2128 /* Add in how much bandwidth will be used for interval zero, or the
2129 * rounded max ESIT payload + number of packets * largest overhead.
2130 */
2131 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2132 bw_table->interval_bw[0].num_packets *
2133 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2134
2135 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2136 unsigned int bw_added;
2137 unsigned int largest_mps;
2138 unsigned int interval_overhead;
2139
2140 /*
2141 * How many packets could we transmit in this interval?
2142 * If packets didn't fit in the previous interval, we will need
2143 * to transmit that many packets twice within this interval.
2144 */
2145 packets_remaining = 2 * packets_remaining +
2146 bw_table->interval_bw[i].num_packets;
2147
2148 /* Find the largest max packet size of this or the previous
2149 * interval.
2150 */
2151 if (list_empty(&bw_table->interval_bw[i].endpoints))
2152 largest_mps = 0;
2153 else {
2154 struct xhci_virt_ep *virt_ep;
2155 struct list_head *ep_entry;
2156
2157 ep_entry = bw_table->interval_bw[i].endpoints.next;
2158 virt_ep = list_entry(ep_entry,
2159 struct xhci_virt_ep, bw_endpoint_list);
2160 /* Convert to blocks, rounding up */
2161 largest_mps = DIV_ROUND_UP(
2162 virt_ep->bw_info.max_packet_size,
2163 block_size);
2164 }
2165 if (largest_mps > packet_size)
2166 packet_size = largest_mps;
2167
2168 /* Use the larger overhead of this or the previous interval. */
2169 interval_overhead = xhci_get_largest_overhead(
2170 &bw_table->interval_bw[i]);
2171 if (interval_overhead > overhead)
2172 overhead = interval_overhead;
2173
2174 /* How many packets can we evenly distribute across
2175 * (1 << (i + 1)) possible scheduling opportunities?
2176 */
2177 packets_transmitted = packets_remaining >> (i + 1);
2178
2179 /* Add in the bandwidth used for those scheduled packets */
2180 bw_added = packets_transmitted * (overhead + packet_size);
2181
2182 /* How many packets do we have remaining to transmit? */
2183 packets_remaining = packets_remaining % (1 << (i + 1));
2184
2185 /* What largest max packet size should those packets have? */
2186 /* If we've transmitted all packets, don't carry over the
2187 * largest packet size.
2188 */
2189 if (packets_remaining == 0) {
2190 packet_size = 0;
2191 overhead = 0;
2192 } else if (packets_transmitted > 0) {
2193 /* Otherwise if we do have remaining packets, and we've
2194 * scheduled some packets in this interval, take the
2195 * largest max packet size from endpoints with this
2196 * interval.
2197 */
2198 packet_size = largest_mps;
2199 overhead = interval_overhead;
2200 }
2201 /* Otherwise carry over packet_size and overhead from the last
2202 * time we had a remainder.
2203 */
2204 bw_used += bw_added;
2205 if (bw_used > max_bandwidth) {
2206 xhci_warn(xhci, "Not enough bandwidth. "
2207 "Proposed: %u, Max: %u\n",
2208 bw_used, max_bandwidth);
2209 return -ENOMEM;
2210 }
2211 }
2212 /*
2213 * Ok, we know we have some packets left over after even-handedly
2214 * scheduling interval 15. We don't know which microframes they will
2215 * fit into, so we over-schedule and say they will be scheduled every
2216 * microframe.
2217 */
2218 if (packets_remaining > 0)
2219 bw_used += overhead + packet_size;
2220
2221 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2222 unsigned int port_index = virt_dev->real_port - 1;
2223
2224 /* OK, we're manipulating a HS device attached to a
2225 * root port bandwidth domain. Include the number of active TTs
2226 * in the bandwidth used.
2227 */
2228 bw_used += TT_HS_OVERHEAD *
2229 xhci->rh_bw[port_index].num_active_tts;
2230 }
2231
2232 xhci_dbg(xhci, "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2233 "Available: %u " "percent\n",
2234 bw_used, max_bandwidth, bw_reserved,
2235 (max_bandwidth - bw_used - bw_reserved) * 100 /
2236 max_bandwidth);
2237
2238 bw_used += bw_reserved;
2239 if (bw_used > max_bandwidth) {
2240 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2241 bw_used, max_bandwidth);
2242 return -ENOMEM;
2243 }
2244
2245 bw_table->bw_used = bw_used;
2e27980e
SS
2246 return 0;
2247}
2248
2249static bool xhci_is_async_ep(unsigned int ep_type)
2250{
2251 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2252 ep_type != ISOC_IN_EP &&
2253 ep_type != INT_IN_EP);
2254}
2255
2b698999
SS
2256static bool xhci_is_sync_in_ep(unsigned int ep_type)
2257{
392a07ae 2258 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
2b698999
SS
2259}
2260
2261static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2262{
2263 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2264
2265 if (ep_bw->ep_interval == 0)
2266 return SS_OVERHEAD_BURST +
2267 (ep_bw->mult * ep_bw->num_packets *
2268 (SS_OVERHEAD + mps));
2269 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2270 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2271 1 << ep_bw->ep_interval);
2272
2273}
2274
2e27980e
SS
2275void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2276 struct xhci_bw_info *ep_bw,
2277 struct xhci_interval_bw_table *bw_table,
2278 struct usb_device *udev,
2279 struct xhci_virt_ep *virt_ep,
2280 struct xhci_tt_bw_info *tt_info)
2281{
2282 struct xhci_interval_bw *interval_bw;
2283 int normalized_interval;
2284
2b698999 2285 if (xhci_is_async_ep(ep_bw->type))
2e27980e
SS
2286 return;
2287
2b698999
SS
2288 if (udev->speed == USB_SPEED_SUPER) {
2289 if (xhci_is_sync_in_ep(ep_bw->type))
2290 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2291 xhci_get_ss_bw_consumed(ep_bw);
2292 else
2293 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2294 xhci_get_ss_bw_consumed(ep_bw);
2295 return;
2296 }
2297
2298 /* SuperSpeed endpoints never get added to intervals in the table, so
2299 * this check is only valid for HS/FS/LS devices.
2300 */
2301 if (list_empty(&virt_ep->bw_endpoint_list))
2302 return;
2e27980e
SS
2303 /* For LS/FS devices, we need to translate the interval expressed in
2304 * microframes to frames.
2305 */
2306 if (udev->speed == USB_SPEED_HIGH)
2307 normalized_interval = ep_bw->ep_interval;
2308 else
2309 normalized_interval = ep_bw->ep_interval - 3;
2310
2311 if (normalized_interval == 0)
2312 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2313 interval_bw = &bw_table->interval_bw[normalized_interval];
2314 interval_bw->num_packets -= ep_bw->num_packets;
2315 switch (udev->speed) {
2316 case USB_SPEED_LOW:
2317 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2318 break;
2319 case USB_SPEED_FULL:
2320 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2321 break;
2322 case USB_SPEED_HIGH:
2323 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2324 break;
2325 case USB_SPEED_SUPER:
2326 case USB_SPEED_UNKNOWN:
2327 case USB_SPEED_WIRELESS:
2328 /* Should never happen because only LS/FS/HS endpoints will get
2329 * added to the endpoint list.
2330 */
2331 return;
2332 }
2333 if (tt_info)
2334 tt_info->active_eps -= 1;
2335 list_del_init(&virt_ep->bw_endpoint_list);
2336}
2337
2338static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2339 struct xhci_bw_info *ep_bw,
2340 struct xhci_interval_bw_table *bw_table,
2341 struct usb_device *udev,
2342 struct xhci_virt_ep *virt_ep,
2343 struct xhci_tt_bw_info *tt_info)
2344{
2345 struct xhci_interval_bw *interval_bw;
2346 struct xhci_virt_ep *smaller_ep;
2347 int normalized_interval;
2348
2349 if (xhci_is_async_ep(ep_bw->type))
2350 return;
2351
2b698999
SS
2352 if (udev->speed == USB_SPEED_SUPER) {
2353 if (xhci_is_sync_in_ep(ep_bw->type))
2354 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2355 xhci_get_ss_bw_consumed(ep_bw);
2356 else
2357 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2358 xhci_get_ss_bw_consumed(ep_bw);
2359 return;
2360 }
2361
2e27980e
SS
2362 /* For LS/FS devices, we need to translate the interval expressed in
2363 * microframes to frames.
2364 */
2365 if (udev->speed == USB_SPEED_HIGH)
2366 normalized_interval = ep_bw->ep_interval;
2367 else
2368 normalized_interval = ep_bw->ep_interval - 3;
2369
2370 if (normalized_interval == 0)
2371 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2372 interval_bw = &bw_table->interval_bw[normalized_interval];
2373 interval_bw->num_packets += ep_bw->num_packets;
2374 switch (udev->speed) {
2375 case USB_SPEED_LOW:
2376 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2377 break;
2378 case USB_SPEED_FULL:
2379 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2380 break;
2381 case USB_SPEED_HIGH:
2382 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2383 break;
2384 case USB_SPEED_SUPER:
2385 case USB_SPEED_UNKNOWN:
2386 case USB_SPEED_WIRELESS:
2387 /* Should never happen because only LS/FS/HS endpoints will get
2388 * added to the endpoint list.
2389 */
2390 return;
2391 }
2392
2393 if (tt_info)
2394 tt_info->active_eps += 1;
2395 /* Insert the endpoint into the list, largest max packet size first. */
2396 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2397 bw_endpoint_list) {
2398 if (ep_bw->max_packet_size >=
2399 smaller_ep->bw_info.max_packet_size) {
2400 /* Add the new ep before the smaller endpoint */
2401 list_add_tail(&virt_ep->bw_endpoint_list,
2402 &smaller_ep->bw_endpoint_list);
2403 return;
2404 }
2405 }
2406 /* Add the new endpoint at the end of the list. */
2407 list_add_tail(&virt_ep->bw_endpoint_list,
2408 &interval_bw->endpoints);
2409}
2410
2411void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2412 struct xhci_virt_device *virt_dev,
2413 int old_active_eps)
2414{
2415 struct xhci_root_port_bw_info *rh_bw_info;
2416 if (!virt_dev->tt_info)
2417 return;
2418
2419 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2420 if (old_active_eps == 0 &&
2421 virt_dev->tt_info->active_eps != 0) {
2422 rh_bw_info->num_active_tts += 1;
c29eea62 2423 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
2e27980e
SS
2424 } else if (old_active_eps != 0 &&
2425 virt_dev->tt_info->active_eps == 0) {
2426 rh_bw_info->num_active_tts -= 1;
c29eea62 2427 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
2e27980e
SS
2428 }
2429}
2430
2431static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2432 struct xhci_virt_device *virt_dev,
2433 struct xhci_container_ctx *in_ctx)
2434{
2435 struct xhci_bw_info ep_bw_info[31];
2436 int i;
2437 struct xhci_input_control_ctx *ctrl_ctx;
2438 int old_active_eps = 0;
2439
2e27980e
SS
2440 if (virt_dev->tt_info)
2441 old_active_eps = virt_dev->tt_info->active_eps;
2442
2443 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2444
2445 for (i = 0; i < 31; i++) {
2446 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2447 continue;
2448
2449 /* Make a copy of the BW info in case we need to revert this */
2450 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2451 sizeof(ep_bw_info[i]));
2452 /* Drop the endpoint from the interval table if the endpoint is
2453 * being dropped or changed.
2454 */
2455 if (EP_IS_DROPPED(ctrl_ctx, i))
2456 xhci_drop_ep_from_interval_table(xhci,
2457 &virt_dev->eps[i].bw_info,
2458 virt_dev->bw_table,
2459 virt_dev->udev,
2460 &virt_dev->eps[i],
2461 virt_dev->tt_info);
2462 }
2463 /* Overwrite the information stored in the endpoints' bw_info */
2464 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2465 for (i = 0; i < 31; i++) {
2466 /* Add any changed or added endpoints to the interval table */
2467 if (EP_IS_ADDED(ctrl_ctx, i))
2468 xhci_add_ep_to_interval_table(xhci,
2469 &virt_dev->eps[i].bw_info,
2470 virt_dev->bw_table,
2471 virt_dev->udev,
2472 &virt_dev->eps[i],
2473 virt_dev->tt_info);
2474 }
2475
2476 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2477 /* Ok, this fits in the bandwidth we have.
2478 * Update the number of active TTs.
2479 */
2480 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2481 return 0;
2482 }
2483
2484 /* We don't have enough bandwidth for this, revert the stored info. */
2485 for (i = 0; i < 31; i++) {
2486 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2487 continue;
2488
2489 /* Drop the new copies of any added or changed endpoints from
2490 * the interval table.
2491 */
2492 if (EP_IS_ADDED(ctrl_ctx, i)) {
2493 xhci_drop_ep_from_interval_table(xhci,
2494 &virt_dev->eps[i].bw_info,
2495 virt_dev->bw_table,
2496 virt_dev->udev,
2497 &virt_dev->eps[i],
2498 virt_dev->tt_info);
2499 }
2500 /* Revert the endpoint back to its old information */
2501 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2502 sizeof(ep_bw_info[i]));
2503 /* Add any changed or dropped endpoints back into the table */
2504 if (EP_IS_DROPPED(ctrl_ctx, i))
2505 xhci_add_ep_to_interval_table(xhci,
2506 &virt_dev->eps[i].bw_info,
2507 virt_dev->bw_table,
2508 virt_dev->udev,
2509 &virt_dev->eps[i],
2510 virt_dev->tt_info);
2511 }
2512 return -ENOMEM;
2513}
2514
2515
f2217e8e
SS
2516/* Issue a configure endpoint command or evaluate context command
2517 * and wait for it to finish.
2518 */
2519static int xhci_configure_endpoint(struct xhci_hcd *xhci,
913a8a34
SS
2520 struct usb_device *udev,
2521 struct xhci_command *command,
2522 bool ctx_change, bool must_succeed)
f2217e8e
SS
2523{
2524 int ret;
2525 int timeleft;
2526 unsigned long flags;
913a8a34
SS
2527 struct xhci_container_ctx *in_ctx;
2528 struct completion *cmd_completion;
28ccd296 2529 u32 *cmd_status;
913a8a34 2530 struct xhci_virt_device *virt_dev;
6e4468b9 2531 union xhci_trb *cmd_trb;
f2217e8e
SS
2532
2533 spin_lock_irqsave(&xhci->lock, flags);
913a8a34 2534 virt_dev = xhci->devs[udev->slot_id];
750645f8
SS
2535
2536 if (command)
913a8a34 2537 in_ctx = command->in_ctx;
750645f8
SS
2538 else
2539 in_ctx = virt_dev->in_ctx;
2cf95c18 2540
750645f8
SS
2541 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
2542 xhci_reserve_host_resources(xhci, in_ctx)) {
2543 spin_unlock_irqrestore(&xhci->lock, flags);
2544 xhci_warn(xhci, "Not enough host resources, "
2545 "active endpoint contexts = %u\n",
2546 xhci->num_active_eps);
2547 return -ENOMEM;
2548 }
2e27980e
SS
2549 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
2550 xhci_reserve_bandwidth(xhci, virt_dev, in_ctx)) {
2551 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2552 xhci_free_host_resources(xhci, in_ctx);
2553 spin_unlock_irqrestore(&xhci->lock, flags);
2554 xhci_warn(xhci, "Not enough bandwidth\n");
2555 return -ENOMEM;
2556 }
750645f8
SS
2557
2558 if (command) {
913a8a34
SS
2559 cmd_completion = command->completion;
2560 cmd_status = &command->status;
2561 command->command_trb = xhci->cmd_ring->enqueue;
7a3783ef
PZ
2562
2563 /* Enqueue pointer can be left pointing to the link TRB,
2564 * we must handle that
2565 */
f5960b69 2566 if (TRB_TYPE_LINK_LE32(command->command_trb->link.control))
7a3783ef
PZ
2567 command->command_trb =
2568 xhci->cmd_ring->enq_seg->next->trbs;
2569
913a8a34
SS
2570 list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
2571 } else {
913a8a34
SS
2572 cmd_completion = &virt_dev->cmd_completion;
2573 cmd_status = &virt_dev->cmd_status;
2574 }
1d68064a 2575 init_completion(cmd_completion);
913a8a34 2576
6e4468b9 2577 cmd_trb = xhci->cmd_ring->dequeue;
f2217e8e 2578 if (!ctx_change)
913a8a34
SS
2579 ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
2580 udev->slot_id, must_succeed);
f2217e8e 2581 else
913a8a34 2582 ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
4b266541 2583 udev->slot_id, must_succeed);
f2217e8e 2584 if (ret < 0) {
c01591bd
SS
2585 if (command)
2586 list_del(&command->cmd_list);
2cf95c18
SS
2587 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2588 xhci_free_host_resources(xhci, in_ctx);
f2217e8e
SS
2589 spin_unlock_irqrestore(&xhci->lock, flags);
2590 xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
2591 return -ENOMEM;
2592 }
2593 xhci_ring_cmd_db(xhci);
2594 spin_unlock_irqrestore(&xhci->lock, flags);
2595
2596 /* Wait for the configure endpoint command to complete */
2597 timeleft = wait_for_completion_interruptible_timeout(
913a8a34 2598 cmd_completion,
6e4468b9 2599 XHCI_CMD_DEFAULT_TIMEOUT);
f2217e8e
SS
2600 if (timeleft <= 0) {
2601 xhci_warn(xhci, "%s while waiting for %s command\n",
2602 timeleft == 0 ? "Timeout" : "Signal",
2603 ctx_change == 0 ?
2604 "configure endpoint" :
2605 "evaluate context");
6e4468b9
EF
2606 /* cancel the configure endpoint command */
2607 ret = xhci_cancel_cmd(xhci, command, cmd_trb);
2608 if (ret < 0)
2609 return ret;
f2217e8e
SS
2610 return -ETIME;
2611 }
2612
2613 if (!ctx_change)
2cf95c18
SS
2614 ret = xhci_configure_endpoint_result(xhci, udev, cmd_status);
2615 else
2616 ret = xhci_evaluate_context_result(xhci, udev, cmd_status);
2617
2618 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2619 spin_lock_irqsave(&xhci->lock, flags);
2620 /* If the command failed, remove the reserved resources.
2621 * Otherwise, clean up the estimate to include dropped eps.
2622 */
2623 if (ret)
2624 xhci_free_host_resources(xhci, in_ctx);
2625 else
2626 xhci_finish_resource_reservation(xhci, in_ctx);
2627 spin_unlock_irqrestore(&xhci->lock, flags);
2628 }
2629 return ret;
f2217e8e
SS
2630}
2631
f88ba78d
SS
2632/* Called after one or more calls to xhci_add_endpoint() or
2633 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2634 * to call xhci_reset_bandwidth().
2635 *
2636 * Since we are in the middle of changing either configuration or
2637 * installing a new alt setting, the USB core won't allow URBs to be
2638 * enqueued for any endpoint on the old config or interface. Nothing
2639 * else should be touching the xhci->devs[slot_id] structure, so we
2640 * don't need to take the xhci->lock for manipulating that.
2641 */
f94e0186
SS
2642int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2643{
2644 int i;
2645 int ret = 0;
f94e0186
SS
2646 struct xhci_hcd *xhci;
2647 struct xhci_virt_device *virt_dev;
d115b048
JY
2648 struct xhci_input_control_ctx *ctrl_ctx;
2649 struct xhci_slot_ctx *slot_ctx;
f94e0186 2650
64927730 2651 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
f94e0186
SS
2652 if (ret <= 0)
2653 return ret;
2654 xhci = hcd_to_xhci(hcd);
fe6c6c13
SS
2655 if (xhci->xhc_state & XHCI_STATE_DYING)
2656 return -ENODEV;
f94e0186 2657
700e2052 2658 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
f94e0186
SS
2659 virt_dev = xhci->devs[udev->slot_id];
2660
2661 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
d115b048 2662 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
28ccd296
ME
2663 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2664 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2665 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
2dc37539
SS
2666
2667 /* Don't issue the command if there's no endpoints to update. */
2668 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
2669 ctrl_ctx->drop_flags == 0)
2670 return 0;
2671
f94e0186 2672 xhci_dbg(xhci, "New Input Control Context:\n");
d115b048
JY
2673 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2674 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
28ccd296 2675 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
f94e0186 2676
913a8a34
SS
2677 ret = xhci_configure_endpoint(xhci, udev, NULL,
2678 false, false);
f94e0186
SS
2679 if (ret) {
2680 /* Callee should call reset_bandwidth() */
f94e0186
SS
2681 return ret;
2682 }
2683
2684 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
d115b048 2685 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
28ccd296 2686 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
f94e0186 2687
834cb0fc
SS
2688 /* Free any rings that were dropped, but not changed. */
2689 for (i = 1; i < 31; ++i) {
4819fef5
ME
2690 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
2691 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1))))
834cb0fc
SS
2692 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
2693 }
d115b048 2694 xhci_zero_in_ctx(xhci, virt_dev);
834cb0fc
SS
2695 /*
2696 * Install any rings for completely new endpoints or changed endpoints,
2697 * and free or cache any old rings from changed endpoints.
2698 */
f94e0186 2699 for (i = 1; i < 31; ++i) {
74f9fe21
SS
2700 if (!virt_dev->eps[i].new_ring)
2701 continue;
2702 /* Only cache or free the old ring if it exists.
2703 * It may not if this is the first add of an endpoint.
2704 */
2705 if (virt_dev->eps[i].ring) {
412566bd 2706 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
f94e0186 2707 }
74f9fe21
SS
2708 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2709 virt_dev->eps[i].new_ring = NULL;
f94e0186
SS
2710 }
2711
f94e0186
SS
2712 return ret;
2713}
2714
2715void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2716{
f94e0186
SS
2717 struct xhci_hcd *xhci;
2718 struct xhci_virt_device *virt_dev;
2719 int i, ret;
2720
64927730 2721 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
f94e0186
SS
2722 if (ret <= 0)
2723 return;
2724 xhci = hcd_to_xhci(hcd);
2725
700e2052 2726 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
f94e0186
SS
2727 virt_dev = xhci->devs[udev->slot_id];
2728 /* Free any rings allocated for added endpoints */
2729 for (i = 0; i < 31; ++i) {
63a0d9ab
SS
2730 if (virt_dev->eps[i].new_ring) {
2731 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2732 virt_dev->eps[i].new_ring = NULL;
f94e0186
SS
2733 }
2734 }
d115b048 2735 xhci_zero_in_ctx(xhci, virt_dev);
f94e0186
SS
2736}
2737
5270b951 2738static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
913a8a34
SS
2739 struct xhci_container_ctx *in_ctx,
2740 struct xhci_container_ctx *out_ctx,
2741 u32 add_flags, u32 drop_flags)
5270b951
SS
2742{
2743 struct xhci_input_control_ctx *ctrl_ctx;
913a8a34 2744 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
28ccd296
ME
2745 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2746 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
913a8a34 2747 xhci_slot_copy(xhci, in_ctx, out_ctx);
28ccd296 2748 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
5270b951 2749
913a8a34
SS
2750 xhci_dbg(xhci, "Input Context:\n");
2751 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
5270b951
SS
2752}
2753
8212a49d 2754static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
ac9d8fe7
SS
2755 unsigned int slot_id, unsigned int ep_index,
2756 struct xhci_dequeue_state *deq_state)
2757{
2758 struct xhci_container_ctx *in_ctx;
ac9d8fe7
SS
2759 struct xhci_ep_ctx *ep_ctx;
2760 u32 added_ctxs;
2761 dma_addr_t addr;
2762
913a8a34
SS
2763 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2764 xhci->devs[slot_id]->out_ctx, ep_index);
ac9d8fe7
SS
2765 in_ctx = xhci->devs[slot_id]->in_ctx;
2766 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2767 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2768 deq_state->new_deq_ptr);
2769 if (addr == 0) {
2770 xhci_warn(xhci, "WARN Cannot submit config ep after "
2771 "reset ep command\n");
2772 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2773 deq_state->new_deq_seg,
2774 deq_state->new_deq_ptr);
2775 return;
2776 }
28ccd296 2777 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
ac9d8fe7 2778
ac9d8fe7 2779 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
913a8a34
SS
2780 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
2781 xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
ac9d8fe7
SS
2782}
2783
82d1009f 2784void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
63a0d9ab 2785 struct usb_device *udev, unsigned int ep_index)
82d1009f
SS
2786{
2787 struct xhci_dequeue_state deq_state;
63a0d9ab 2788 struct xhci_virt_ep *ep;
82d1009f
SS
2789
2790 xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
63a0d9ab 2791 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
82d1009f
SS
2792 /* We need to move the HW's dequeue pointer past this TD,
2793 * or it will attempt to resend it on the next doorbell ring.
2794 */
2795 xhci_find_new_dequeue_state(xhci, udev->slot_id,
e9df17eb 2796 ep_index, ep->stopped_stream, ep->stopped_td,
ac9d8fe7 2797 &deq_state);
82d1009f 2798
ac9d8fe7
SS
2799 /* HW with the reset endpoint quirk will use the saved dequeue state to
2800 * issue a configure endpoint command later.
2801 */
2802 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
2803 xhci_dbg(xhci, "Queueing new dequeue state\n");
63a0d9ab 2804 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
e9df17eb 2805 ep_index, ep->stopped_stream, &deq_state);
ac9d8fe7
SS
2806 } else {
2807 /* Better hope no one uses the input context between now and the
2808 * reset endpoint completion!
e9df17eb
SS
2809 * XXX: No idea how this hardware will react when stream rings
2810 * are enabled.
ac9d8fe7
SS
2811 */
2812 xhci_dbg(xhci, "Setting up input context for "
2813 "configure endpoint command\n");
2814 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2815 ep_index, &deq_state);
2816 }
82d1009f
SS
2817}
2818
a1587d97
SS
2819/* Deal with stalled endpoints. The core should have sent the control message
2820 * to clear the halt condition. However, we need to make the xHCI hardware
2821 * reset its sequence number, since a device will expect a sequence number of
2822 * zero after the halt condition is cleared.
2823 * Context: in_interrupt
2824 */
2825void xhci_endpoint_reset(struct usb_hcd *hcd,
2826 struct usb_host_endpoint *ep)
2827{
2828 struct xhci_hcd *xhci;
2829 struct usb_device *udev;
2830 unsigned int ep_index;
2831 unsigned long flags;
2832 int ret;
63a0d9ab 2833 struct xhci_virt_ep *virt_ep;
a1587d97
SS
2834
2835 xhci = hcd_to_xhci(hcd);
2836 udev = (struct usb_device *) ep->hcpriv;
2837 /* Called with a root hub endpoint (or an endpoint that wasn't added
2838 * with xhci_add_endpoint()
2839 */
2840 if (!ep->hcpriv)
2841 return;
2842 ep_index = xhci_get_endpoint_index(&ep->desc);
63a0d9ab
SS
2843 virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
2844 if (!virt_ep->stopped_td) {
c92bcfa7
SS
2845 xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
2846 ep->desc.bEndpointAddress);
2847 return;
2848 }
82d1009f
SS
2849 if (usb_endpoint_xfer_control(&ep->desc)) {
2850 xhci_dbg(xhci, "Control endpoint stall already handled.\n");
2851 return;
2852 }
a1587d97
SS
2853
2854 xhci_dbg(xhci, "Queueing reset endpoint command\n");
2855 spin_lock_irqsave(&xhci->lock, flags);
2856 ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
c92bcfa7
SS
2857 /*
2858 * Can't change the ring dequeue pointer until it's transitioned to the
2859 * stopped state, which is only upon a successful reset endpoint
2860 * command. Better hope that last command worked!
2861 */
a1587d97 2862 if (!ret) {
63a0d9ab
SS
2863 xhci_cleanup_stalled_ring(xhci, udev, ep_index);
2864 kfree(virt_ep->stopped_td);
a1587d97
SS
2865 xhci_ring_cmd_db(xhci);
2866 }
1624ae1c
SS
2867 virt_ep->stopped_td = NULL;
2868 virt_ep->stopped_trb = NULL;
5e5cf6fc 2869 virt_ep->stopped_stream = 0;
a1587d97
SS
2870 spin_unlock_irqrestore(&xhci->lock, flags);
2871
2872 if (ret)
2873 xhci_warn(xhci, "FIXME allocate a new ring segment\n");
2874}
2875
8df75f42
SS
2876static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2877 struct usb_device *udev, struct usb_host_endpoint *ep,
2878 unsigned int slot_id)
2879{
2880 int ret;
2881 unsigned int ep_index;
2882 unsigned int ep_state;
2883
2884 if (!ep)
2885 return -EINVAL;
64927730 2886 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
8df75f42
SS
2887 if (ret <= 0)
2888 return -EINVAL;
842f1690 2889 if (ep->ss_ep_comp.bmAttributes == 0) {
8df75f42
SS
2890 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2891 " descriptor for ep 0x%x does not support streams\n",
2892 ep->desc.bEndpointAddress);
2893 return -EINVAL;
2894 }
2895
2896 ep_index = xhci_get_endpoint_index(&ep->desc);
2897 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2898 if (ep_state & EP_HAS_STREAMS ||
2899 ep_state & EP_GETTING_STREAMS) {
2900 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
2901 "already has streams set up.\n",
2902 ep->desc.bEndpointAddress);
2903 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
2904 "dynamic stream context array reallocation.\n");
2905 return -EINVAL;
2906 }
2907 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
2908 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
2909 "endpoint 0x%x; URBs are pending.\n",
2910 ep->desc.bEndpointAddress);
2911 return -EINVAL;
2912 }
2913 return 0;
2914}
2915
2916static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
2917 unsigned int *num_streams, unsigned int *num_stream_ctxs)
2918{
2919 unsigned int max_streams;
2920
2921 /* The stream context array size must be a power of two */
2922 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
2923 /*
2924 * Find out how many primary stream array entries the host controller
2925 * supports. Later we may use secondary stream arrays (similar to 2nd
2926 * level page entries), but that's an optional feature for xHCI host
2927 * controllers. xHCs must support at least 4 stream IDs.
2928 */
2929 max_streams = HCC_MAX_PSA(xhci->hcc_params);
2930 if (*num_stream_ctxs > max_streams) {
2931 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
2932 max_streams);
2933 *num_stream_ctxs = max_streams;
2934 *num_streams = max_streams;
2935 }
2936}
2937
2938/* Returns an error code if one of the endpoint already has streams.
2939 * This does not change any data structures, it only checks and gathers
2940 * information.
2941 */
2942static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
2943 struct usb_device *udev,
2944 struct usb_host_endpoint **eps, unsigned int num_eps,
2945 unsigned int *num_streams, u32 *changed_ep_bitmask)
2946{
8df75f42
SS
2947 unsigned int max_streams;
2948 unsigned int endpoint_flag;
2949 int i;
2950 int ret;
2951
2952 for (i = 0; i < num_eps; i++) {
2953 ret = xhci_check_streams_endpoint(xhci, udev,
2954 eps[i], udev->slot_id);
2955 if (ret < 0)
2956 return ret;
2957
18b7ede5 2958 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
8df75f42
SS
2959 if (max_streams < (*num_streams - 1)) {
2960 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
2961 eps[i]->desc.bEndpointAddress,
2962 max_streams);
2963 *num_streams = max_streams+1;
2964 }
2965
2966 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
2967 if (*changed_ep_bitmask & endpoint_flag)
2968 return -EINVAL;
2969 *changed_ep_bitmask |= endpoint_flag;
2970 }
2971 return 0;
2972}
2973
2974static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
2975 struct usb_device *udev,
2976 struct usb_host_endpoint **eps, unsigned int num_eps)
2977{
2978 u32 changed_ep_bitmask = 0;
2979 unsigned int slot_id;
2980 unsigned int ep_index;
2981 unsigned int ep_state;
2982 int i;
2983
2984 slot_id = udev->slot_id;
2985 if (!xhci->devs[slot_id])
2986 return 0;
2987
2988 for (i = 0; i < num_eps; i++) {
2989 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2990 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2991 /* Are streams already being freed for the endpoint? */
2992 if (ep_state & EP_GETTING_NO_STREAMS) {
2993 xhci_warn(xhci, "WARN Can't disable streams for "
2994 "endpoint 0x%x\n, "
2995 "streams are being disabled already.",
2996 eps[i]->desc.bEndpointAddress);
2997 return 0;
2998 }
2999 /* Are there actually any streams to free? */
3000 if (!(ep_state & EP_HAS_STREAMS) &&
3001 !(ep_state & EP_GETTING_STREAMS)) {
3002 xhci_warn(xhci, "WARN Can't disable streams for "
3003 "endpoint 0x%x\n, "
3004 "streams are already disabled!",
3005 eps[i]->desc.bEndpointAddress);
3006 xhci_warn(xhci, "WARN xhci_free_streams() called "
3007 "with non-streams endpoint\n");
3008 return 0;
3009 }
3010 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3011 }
3012 return changed_ep_bitmask;
3013}
3014
3015/*
3016 * The USB device drivers use this function (though the HCD interface in USB
3017 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3018 * coordinate mass storage command queueing across multiple endpoints (basically
3019 * a stream ID == a task ID).
3020 *
3021 * Setting up streams involves allocating the same size stream context array
3022 * for each endpoint and issuing a configure endpoint command for all endpoints.
3023 *
3024 * Don't allow the call to succeed if one endpoint only supports one stream
3025 * (which means it doesn't support streams at all).
3026 *
3027 * Drivers may get less stream IDs than they asked for, if the host controller
3028 * hardware or endpoints claim they can't support the number of requested
3029 * stream IDs.
3030 */
3031int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3032 struct usb_host_endpoint **eps, unsigned int num_eps,
3033 unsigned int num_streams, gfp_t mem_flags)
3034{
3035 int i, ret;
3036 struct xhci_hcd *xhci;
3037 struct xhci_virt_device *vdev;
3038 struct xhci_command *config_cmd;
3039 unsigned int ep_index;
3040 unsigned int num_stream_ctxs;
3041 unsigned long flags;
3042 u32 changed_ep_bitmask = 0;
3043
3044 if (!eps)
3045 return -EINVAL;
3046
3047 /* Add one to the number of streams requested to account for
3048 * stream 0 that is reserved for xHCI usage.
3049 */
3050 num_streams += 1;
3051 xhci = hcd_to_xhci(hcd);
3052 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3053 num_streams);
3054
3055 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3056 if (!config_cmd) {
3057 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3058 return -ENOMEM;
3059 }
3060
3061 /* Check to make sure all endpoints are not already configured for
3062 * streams. While we're at it, find the maximum number of streams that
3063 * all the endpoints will support and check for duplicate endpoints.
3064 */
3065 spin_lock_irqsave(&xhci->lock, flags);
3066 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3067 num_eps, &num_streams, &changed_ep_bitmask);
3068 if (ret < 0) {
3069 xhci_free_command(xhci, config_cmd);
3070 spin_unlock_irqrestore(&xhci->lock, flags);
3071 return ret;
3072 }
3073 if (num_streams <= 1) {
3074 xhci_warn(xhci, "WARN: endpoints can't handle "
3075 "more than one stream.\n");
3076 xhci_free_command(xhci, config_cmd);
3077 spin_unlock_irqrestore(&xhci->lock, flags);
3078 return -EINVAL;
3079 }
3080 vdev = xhci->devs[udev->slot_id];
25985edc 3081 /* Mark each endpoint as being in transition, so
8df75f42
SS
3082 * xhci_urb_enqueue() will reject all URBs.
3083 */
3084 for (i = 0; i < num_eps; i++) {
3085 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3086 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3087 }
3088 spin_unlock_irqrestore(&xhci->lock, flags);
3089
3090 /* Setup internal data structures and allocate HW data structures for
3091 * streams (but don't install the HW structures in the input context
3092 * until we're sure all memory allocation succeeded).
3093 */
3094 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3095 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3096 num_stream_ctxs, num_streams);
3097
3098 for (i = 0; i < num_eps; i++) {
3099 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3100 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3101 num_stream_ctxs,
3102 num_streams, mem_flags);
3103 if (!vdev->eps[ep_index].stream_info)
3104 goto cleanup;
3105 /* Set maxPstreams in endpoint context and update deq ptr to
3106 * point to stream context array. FIXME
3107 */
3108 }
3109
3110 /* Set up the input context for a configure endpoint command. */
3111 for (i = 0; i < num_eps; i++) {
3112 struct xhci_ep_ctx *ep_ctx;
3113
3114 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3115 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3116
3117 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3118 vdev->out_ctx, ep_index);
3119 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3120 vdev->eps[ep_index].stream_info);
3121 }
3122 /* Tell the HW to drop its old copy of the endpoint context info
3123 * and add the updated copy from the input context.
3124 */
3125 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
3126 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3127
3128 /* Issue and wait for the configure endpoint command */
3129 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3130 false, false);
3131
3132 /* xHC rejected the configure endpoint command for some reason, so we
3133 * leave the old ring intact and free our internal streams data
3134 * structure.
3135 */
3136 if (ret < 0)
3137 goto cleanup;
3138
3139 spin_lock_irqsave(&xhci->lock, flags);
3140 for (i = 0; i < num_eps; i++) {
3141 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3142 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3143 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3144 udev->slot_id, ep_index);
3145 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3146 }
3147 xhci_free_command(xhci, config_cmd);
3148 spin_unlock_irqrestore(&xhci->lock, flags);
3149
3150 /* Subtract 1 for stream 0, which drivers can't use */
3151 return num_streams - 1;
3152
3153cleanup:
3154 /* If it didn't work, free the streams! */
3155 for (i = 0; i < num_eps; i++) {
3156 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3157 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
8a007748 3158 vdev->eps[ep_index].stream_info = NULL;
8df75f42
SS
3159 /* FIXME Unset maxPstreams in endpoint context and
3160 * update deq ptr to point to normal string ring.
3161 */
3162 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3163 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3164 xhci_endpoint_zero(xhci, vdev, eps[i]);
3165 }
3166 xhci_free_command(xhci, config_cmd);
3167 return -ENOMEM;
3168}
3169
3170/* Transition the endpoint from using streams to being a "normal" endpoint
3171 * without streams.
3172 *
3173 * Modify the endpoint context state, submit a configure endpoint command,
3174 * and free all endpoint rings for streams if that completes successfully.
3175 */
3176int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3177 struct usb_host_endpoint **eps, unsigned int num_eps,
3178 gfp_t mem_flags)
3179{
3180 int i, ret;
3181 struct xhci_hcd *xhci;
3182 struct xhci_virt_device *vdev;
3183 struct xhci_command *command;
3184 unsigned int ep_index;
3185 unsigned long flags;
3186 u32 changed_ep_bitmask;
3187
3188 xhci = hcd_to_xhci(hcd);
3189 vdev = xhci->devs[udev->slot_id];
3190
3191 /* Set up a configure endpoint command to remove the streams rings */
3192 spin_lock_irqsave(&xhci->lock, flags);
3193 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3194 udev, eps, num_eps);
3195 if (changed_ep_bitmask == 0) {
3196 spin_unlock_irqrestore(&xhci->lock, flags);
3197 return -EINVAL;
3198 }
3199
3200 /* Use the xhci_command structure from the first endpoint. We may have
3201 * allocated too many, but the driver may call xhci_free_streams() for
3202 * each endpoint it grouped into one call to xhci_alloc_streams().
3203 */
3204 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3205 command = vdev->eps[ep_index].stream_info->free_streams_command;
3206 for (i = 0; i < num_eps; i++) {
3207 struct xhci_ep_ctx *ep_ctx;
3208
3209 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3210 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3211 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3212 EP_GETTING_NO_STREAMS;
3213
3214 xhci_endpoint_copy(xhci, command->in_ctx,
3215 vdev->out_ctx, ep_index);
3216 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
3217 &vdev->eps[ep_index]);
3218 }
3219 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
3220 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3221 spin_unlock_irqrestore(&xhci->lock, flags);
3222
3223 /* Issue and wait for the configure endpoint command,
3224 * which must succeed.
3225 */
3226 ret = xhci_configure_endpoint(xhci, udev, command,
3227 false, true);
3228
3229 /* xHC rejected the configure endpoint command for some reason, so we
3230 * leave the streams rings intact.
3231 */
3232 if (ret < 0)
3233 return ret;
3234
3235 spin_lock_irqsave(&xhci->lock, flags);
3236 for (i = 0; i < num_eps; i++) {
3237 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3238 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
8a007748 3239 vdev->eps[ep_index].stream_info = NULL;
8df75f42
SS
3240 /* FIXME Unset maxPstreams in endpoint context and
3241 * update deq ptr to point to normal string ring.
3242 */
3243 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3244 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3245 }
3246 spin_unlock_irqrestore(&xhci->lock, flags);
3247
3248 return 0;
3249}
3250
2cf95c18
SS
3251/*
3252 * Deletes endpoint resources for endpoints that were active before a Reset
3253 * Device command, or a Disable Slot command. The Reset Device command leaves
3254 * the control endpoint intact, whereas the Disable Slot command deletes it.
3255 *
3256 * Must be called with xhci->lock held.
3257 */
3258void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3259 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3260{
3261 int i;
3262 unsigned int num_dropped_eps = 0;
3263 unsigned int drop_flags = 0;
3264
3265 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3266 if (virt_dev->eps[i].ring) {
3267 drop_flags |= 1 << i;
3268 num_dropped_eps++;
3269 }
3270 }
3271 xhci->num_active_eps -= num_dropped_eps;
3272 if (num_dropped_eps)
3273 xhci_dbg(xhci, "Dropped %u ep ctxs, flags = 0x%x, "
3274 "%u now active.\n",
3275 num_dropped_eps, drop_flags,
3276 xhci->num_active_eps);
3277}
3278
2a8f82c4
SS
3279/*
3280 * This submits a Reset Device Command, which will set the device state to 0,
3281 * set the device address to 0, and disable all the endpoints except the default
3282 * control endpoint. The USB core should come back and call
3283 * xhci_address_device(), and then re-set up the configuration. If this is
3284 * called because of a usb_reset_and_verify_device(), then the old alternate
3285 * settings will be re-installed through the normal bandwidth allocation
3286 * functions.
3287 *
3288 * Wait for the Reset Device command to finish. Remove all structures
3289 * associated with the endpoints that were disabled. Clear the input device
3290 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
f0615c45
AX
3291 *
3292 * If the virt_dev to be reset does not exist or does not match the udev,
3293 * it means the device is lost, possibly due to the xHC restore error and
3294 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3295 * re-allocate the device.
2a8f82c4 3296 */
f0615c45 3297int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
2a8f82c4
SS
3298{
3299 int ret, i;
3300 unsigned long flags;
3301 struct xhci_hcd *xhci;
3302 unsigned int slot_id;
3303 struct xhci_virt_device *virt_dev;
3304 struct xhci_command *reset_device_cmd;
3305 int timeleft;
3306 int last_freed_endpoint;
001fd382 3307 struct xhci_slot_ctx *slot_ctx;
2e27980e 3308 int old_active_eps = 0;
2a8f82c4 3309
f0615c45 3310 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
2a8f82c4
SS
3311 if (ret <= 0)
3312 return ret;
3313 xhci = hcd_to_xhci(hcd);
3314 slot_id = udev->slot_id;
3315 virt_dev = xhci->devs[slot_id];
f0615c45
AX
3316 if (!virt_dev) {
3317 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3318 "not exist. Re-allocate the device\n", slot_id);
3319 ret = xhci_alloc_dev(hcd, udev);
3320 if (ret == 1)
3321 return 0;
3322 else
3323 return -EINVAL;
3324 }
3325
3326 if (virt_dev->udev != udev) {
3327 /* If the virt_dev and the udev does not match, this virt_dev
3328 * may belong to another udev.
3329 * Re-allocate the device.
3330 */
3331 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3332 "not match the udev. Re-allocate the device\n",
3333 slot_id);
3334 ret = xhci_alloc_dev(hcd, udev);
3335 if (ret == 1)
3336 return 0;
3337 else
3338 return -EINVAL;
3339 }
2a8f82c4 3340
001fd382
ML
3341 /* If device is not setup, there is no point in resetting it */
3342 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3343 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3344 SLOT_STATE_DISABLED)
3345 return 0;
3346
2a8f82c4
SS
3347 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3348 /* Allocate the command structure that holds the struct completion.
3349 * Assume we're in process context, since the normal device reset
3350 * process has to wait for the device anyway. Storage devices are
3351 * reset as part of error handling, so use GFP_NOIO instead of
3352 * GFP_KERNEL.
3353 */
3354 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3355 if (!reset_device_cmd) {
3356 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3357 return -ENOMEM;
3358 }
3359
3360 /* Attempt to submit the Reset Device command to the command ring */
3361 spin_lock_irqsave(&xhci->lock, flags);
3362 reset_device_cmd->command_trb = xhci->cmd_ring->enqueue;
7a3783ef
PZ
3363
3364 /* Enqueue pointer can be left pointing to the link TRB,
3365 * we must handle that
3366 */
f5960b69 3367 if (TRB_TYPE_LINK_LE32(reset_device_cmd->command_trb->link.control))
7a3783ef
PZ
3368 reset_device_cmd->command_trb =
3369 xhci->cmd_ring->enq_seg->next->trbs;
3370
2a8f82c4
SS
3371 list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
3372 ret = xhci_queue_reset_device(xhci, slot_id);
3373 if (ret) {
3374 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3375 list_del(&reset_device_cmd->cmd_list);
3376 spin_unlock_irqrestore(&xhci->lock, flags);
3377 goto command_cleanup;
3378 }
3379 xhci_ring_cmd_db(xhci);
3380 spin_unlock_irqrestore(&xhci->lock, flags);
3381
3382 /* Wait for the Reset Device command to finish */
3383 timeleft = wait_for_completion_interruptible_timeout(
3384 reset_device_cmd->completion,
3385 USB_CTRL_SET_TIMEOUT);
3386 if (timeleft <= 0) {
3387 xhci_warn(xhci, "%s while waiting for reset device command\n",
3388 timeleft == 0 ? "Timeout" : "Signal");
3389 spin_lock_irqsave(&xhci->lock, flags);
3390 /* The timeout might have raced with the event ring handler, so
3391 * only delete from the list if the item isn't poisoned.
3392 */
3393 if (reset_device_cmd->cmd_list.next != LIST_POISON1)
3394 list_del(&reset_device_cmd->cmd_list);
3395 spin_unlock_irqrestore(&xhci->lock, flags);
3396 ret = -ETIME;
3397 goto command_cleanup;
3398 }
3399
3400 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3401 * unless we tried to reset a slot ID that wasn't enabled,
3402 * or the device wasn't in the addressed or configured state.
3403 */
3404 ret = reset_device_cmd->status;
3405 switch (ret) {
3406 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3407 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
3408 xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
3409 slot_id,
3410 xhci_get_slot_state(xhci, virt_dev->out_ctx));
3411 xhci_info(xhci, "Not freeing device rings.\n");
3412 /* Don't treat this as an error. May change my mind later. */
3413 ret = 0;
3414 goto command_cleanup;
3415 case COMP_SUCCESS:
3416 xhci_dbg(xhci, "Successful reset device command.\n");
3417 break;
3418 default:
3419 if (xhci_is_vendor_info_code(xhci, ret))
3420 break;
3421 xhci_warn(xhci, "Unknown completion code %u for "
3422 "reset device command.\n", ret);
3423 ret = -EINVAL;
3424 goto command_cleanup;
3425 }
3426
2cf95c18
SS
3427 /* Free up host controller endpoint resources */
3428 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3429 spin_lock_irqsave(&xhci->lock, flags);
3430 /* Don't delete the default control endpoint resources */
3431 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3432 spin_unlock_irqrestore(&xhci->lock, flags);
3433 }
3434
2a8f82c4
SS
3435 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3436 last_freed_endpoint = 1;
3437 for (i = 1; i < 31; ++i) {
2dea75d9
DT
3438 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3439
3440 if (ep->ep_state & EP_HAS_STREAMS) {
3441 xhci_free_stream_info(xhci, ep->stream_info);
3442 ep->stream_info = NULL;
3443 ep->ep_state &= ~EP_HAS_STREAMS;
3444 }
3445
3446 if (ep->ring) {
3447 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3448 last_freed_endpoint = i;
3449 }
2e27980e
SS
3450 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3451 xhci_drop_ep_from_interval_table(xhci,
3452 &virt_dev->eps[i].bw_info,
3453 virt_dev->bw_table,
3454 udev,
3455 &virt_dev->eps[i],
3456 virt_dev->tt_info);
9af5d71d 3457 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
2a8f82c4 3458 }
2e27980e
SS
3459 /* If necessary, update the number of active TTs on this root port */
3460 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3461
2a8f82c4
SS
3462 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3463 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3464 ret = 0;
3465
3466command_cleanup:
3467 xhci_free_command(xhci, reset_device_cmd);
3468 return ret;
3469}
3470
3ffbba95
SS
3471/*
3472 * At this point, the struct usb_device is about to go away, the device has
3473 * disconnected, and all traffic has been stopped and the endpoints have been
3474 * disabled. Free any HC data structures associated with that device.
3475 */
3476void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3477{
3478 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
6f5165cf 3479 struct xhci_virt_device *virt_dev;
3ffbba95 3480 unsigned long flags;
c526d0d4 3481 u32 state;
64927730 3482 int i, ret;
3ffbba95 3483
64927730 3484 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
7bd89b40
SS
3485 /* If the host is halted due to driver unload, we still need to free the
3486 * device.
3487 */
3488 if (ret <= 0 && ret != -ENODEV)
3ffbba95 3489 return;
64927730 3490
6f5165cf 3491 virt_dev = xhci->devs[udev->slot_id];
6f5165cf
SS
3492
3493 /* Stop any wayward timer functions (which may grab the lock) */
3494 for (i = 0; i < 31; ++i) {
3495 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3496 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3497 }
3ffbba95 3498
65580b43
AX
3499 if (udev->usb2_hw_lpm_enabled) {
3500 xhci_set_usb2_hardware_lpm(hcd, udev, 0);
3501 udev->usb2_hw_lpm_enabled = 0;
3502 }
3503
3ffbba95 3504 spin_lock_irqsave(&xhci->lock, flags);
c526d0d4
SS
3505 /* Don't disable the slot if the host controller is dead. */
3506 state = xhci_readl(xhci, &xhci->op_regs->status);
7bd89b40
SS
3507 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3508 (xhci->xhc_state & XHCI_STATE_HALTED)) {
c526d0d4
SS
3509 xhci_free_virt_device(xhci, udev->slot_id);
3510 spin_unlock_irqrestore(&xhci->lock, flags);
3511 return;
3512 }
3513
23e3be11 3514 if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
3ffbba95
SS
3515 spin_unlock_irqrestore(&xhci->lock, flags);
3516 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3517 return;
3518 }
23e3be11 3519 xhci_ring_cmd_db(xhci);
3ffbba95
SS
3520 spin_unlock_irqrestore(&xhci->lock, flags);
3521 /*
3522 * Event command completion handler will free any data structures
f88ba78d 3523 * associated with the slot. XXX Can free sleep?
3ffbba95
SS
3524 */
3525}
3526
2cf95c18
SS
3527/*
3528 * Checks if we have enough host controller resources for the default control
3529 * endpoint.
3530 *
3531 * Must be called with xhci->lock held.
3532 */
3533static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3534{
3535 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
3536 xhci_dbg(xhci, "Not enough ep ctxs: "
3537 "%u active, need to add 1, limit is %u.\n",
3538 xhci->num_active_eps, xhci->limit_active_eps);
3539 return -ENOMEM;
3540 }
3541 xhci->num_active_eps += 1;
3542 xhci_dbg(xhci, "Adding 1 ep ctx, %u now active.\n",
3543 xhci->num_active_eps);
3544 return 0;
3545}
3546
3547
3ffbba95
SS
3548/*
3549 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3550 * timed out, or allocating memory failed. Returns 1 on success.
3551 */
3552int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3553{
3554 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3555 unsigned long flags;
3556 int timeleft;
3557 int ret;
6e4468b9 3558 union xhci_trb *cmd_trb;
3ffbba95
SS
3559
3560 spin_lock_irqsave(&xhci->lock, flags);
6e4468b9 3561 cmd_trb = xhci->cmd_ring->dequeue;
23e3be11 3562 ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
3ffbba95
SS
3563 if (ret) {
3564 spin_unlock_irqrestore(&xhci->lock, flags);
3565 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3566 return 0;
3567 }
23e3be11 3568 xhci_ring_cmd_db(xhci);
3ffbba95
SS
3569 spin_unlock_irqrestore(&xhci->lock, flags);
3570
3571 /* XXX: how much time for xHC slot assignment? */
3572 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
6e4468b9 3573 XHCI_CMD_DEFAULT_TIMEOUT);
3ffbba95
SS
3574 if (timeleft <= 0) {
3575 xhci_warn(xhci, "%s while waiting for a slot\n",
3576 timeleft == 0 ? "Timeout" : "Signal");
6e4468b9
EF
3577 /* cancel the enable slot request */
3578 return xhci_cancel_cmd(xhci, NULL, cmd_trb);
3ffbba95
SS
3579 }
3580
3ffbba95
SS
3581 if (!xhci->slot_id) {
3582 xhci_err(xhci, "Error while assigning device slot ID\n");
3ffbba95
SS
3583 return 0;
3584 }
2cf95c18
SS
3585
3586 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3587 spin_lock_irqsave(&xhci->lock, flags);
3588 ret = xhci_reserve_host_control_ep_resources(xhci);
3589 if (ret) {
3590 spin_unlock_irqrestore(&xhci->lock, flags);
3591 xhci_warn(xhci, "Not enough host resources, "
3592 "active endpoint contexts = %u\n",
3593 xhci->num_active_eps);
3594 goto disable_slot;
3595 }
3596 spin_unlock_irqrestore(&xhci->lock, flags);
3597 }
3598 /* Use GFP_NOIO, since this function can be called from
a6d940dd
SS
3599 * xhci_discover_or_reset_device(), which may be called as part of
3600 * mass storage driver error handling.
3601 */
3602 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
3ffbba95 3603 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
2cf95c18 3604 goto disable_slot;
3ffbba95
SS
3605 }
3606 udev->slot_id = xhci->slot_id;
3607 /* Is this a LS or FS device under a HS hub? */
3608 /* Hub or peripherial? */
3ffbba95 3609 return 1;
2cf95c18
SS
3610
3611disable_slot:
3612 /* Disable slot, if we can do it without mem alloc */
3613 spin_lock_irqsave(&xhci->lock, flags);
3614 if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
3615 xhci_ring_cmd_db(xhci);
3616 spin_unlock_irqrestore(&xhci->lock, flags);
3617 return 0;
3ffbba95
SS
3618}
3619
3620/*
3621 * Issue an Address Device command (which will issue a SetAddress request to
3622 * the device).
3623 * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
3624 * we should only issue and wait on one address command at the same time.
3625 *
3626 * We add one to the device address issued by the hardware because the USB core
3627 * uses address 1 for the root hubs (even though they're not really devices).
3628 */
3629int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3630{
3631 unsigned long flags;
3632 int timeleft;
3633 struct xhci_virt_device *virt_dev;
3634 int ret = 0;
3635 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
d115b048
JY
3636 struct xhci_slot_ctx *slot_ctx;
3637 struct xhci_input_control_ctx *ctrl_ctx;
8e595a5d 3638 u64 temp_64;
6e4468b9 3639 union xhci_trb *cmd_trb;
3ffbba95
SS
3640
3641 if (!udev->slot_id) {
3642 xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
3643 return -EINVAL;
3644 }
3645
3ffbba95
SS
3646 virt_dev = xhci->devs[udev->slot_id];
3647
7ed603ec
ME
3648 if (WARN_ON(!virt_dev)) {
3649 /*
3650 * In plug/unplug torture test with an NEC controller,
3651 * a zero-dereference was observed once due to virt_dev = 0.
3652 * Print useful debug rather than crash if it is observed again!
3653 */
3654 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3655 udev->slot_id);
3656 return -EINVAL;
3657 }
3658
f0615c45
AX
3659 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
3660 /*
3661 * If this is the first Set Address since device plug-in or
3662 * virt_device realloaction after a resume with an xHCI power loss,
3663 * then set up the slot context.
3664 */
3665 if (!slot_ctx->dev_info)
3ffbba95 3666 xhci_setup_addressable_virt_dev(xhci, udev);
f0615c45 3667 /* Otherwise, update the control endpoint ring enqueue pointer. */
2d1ee590
SS
3668 else
3669 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
d31c285b
SS
3670 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
3671 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3672 ctrl_ctx->drop_flags = 0;
3673
66e49d87 3674 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
d115b048 3675 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
3ffbba95 3676
f88ba78d 3677 spin_lock_irqsave(&xhci->lock, flags);
6e4468b9 3678 cmd_trb = xhci->cmd_ring->dequeue;
d115b048
JY
3679 ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
3680 udev->slot_id);
3ffbba95
SS
3681 if (ret) {
3682 spin_unlock_irqrestore(&xhci->lock, flags);
3683 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3684 return ret;
3685 }
23e3be11 3686 xhci_ring_cmd_db(xhci);
3ffbba95
SS
3687 spin_unlock_irqrestore(&xhci->lock, flags);
3688
3689 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
3690 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
6e4468b9 3691 XHCI_CMD_DEFAULT_TIMEOUT);
3ffbba95
SS
3692 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3693 * the SetAddress() "recovery interval" required by USB and aborting the
3694 * command on a timeout.
3695 */
3696 if (timeleft <= 0) {
cd68176a 3697 xhci_warn(xhci, "%s while waiting for address device command\n",
3ffbba95 3698 timeleft == 0 ? "Timeout" : "Signal");
6e4468b9
EF
3699 /* cancel the address device command */
3700 ret = xhci_cancel_cmd(xhci, NULL, cmd_trb);
3701 if (ret < 0)
3702 return ret;
3ffbba95
SS
3703 return -ETIME;
3704 }
3705
3ffbba95
SS
3706 switch (virt_dev->cmd_status) {
3707 case COMP_CTX_STATE:
3708 case COMP_EBADSLT:
3709 xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
3710 udev->slot_id);
3711 ret = -EINVAL;
3712 break;
3713 case COMP_TX_ERR:
3714 dev_warn(&udev->dev, "Device not responding to set address.\n");
3715 ret = -EPROTO;
3716 break;
f6ba6fe2
AH
3717 case COMP_DEV_ERR:
3718 dev_warn(&udev->dev, "ERROR: Incompatible device for address "
3719 "device command.\n");
3720 ret = -ENODEV;
3721 break;
3ffbba95
SS
3722 case COMP_SUCCESS:
3723 xhci_dbg(xhci, "Successful Address Device command\n");
3724 break;
3725 default:
3726 xhci_err(xhci, "ERROR: unexpected command completion "
3727 "code 0x%x.\n", virt_dev->cmd_status);
66e49d87 3728 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
d115b048 3729 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
3ffbba95
SS
3730 ret = -EINVAL;
3731 break;
3732 }
3733 if (ret) {
3ffbba95
SS
3734 return ret;
3735 }
8e595a5d
SS
3736 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
3737 xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
3738 xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
28ccd296
ME
3739 udev->slot_id,
3740 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3741 (unsigned long long)
3742 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
700e2052 3743 xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
d115b048 3744 (unsigned long long)virt_dev->out_ctx->dma);
3ffbba95 3745 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
d115b048 3746 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
3ffbba95 3747 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
d115b048 3748 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
3ffbba95
SS
3749 /*
3750 * USB core uses address 1 for the roothubs, so we add one to the
3751 * address given back to us by the HC.
3752 */
d115b048 3753 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
c8d4af8e
AX
3754 /* Use kernel assigned address for devices; store xHC assigned
3755 * address locally. */
28ccd296
ME
3756 virt_dev->address = (le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK)
3757 + 1;
f94e0186 3758 /* Zero the input context control for later use */
d115b048
JY
3759 ctrl_ctx->add_flags = 0;
3760 ctrl_ctx->drop_flags = 0;
3ffbba95 3761
c8d4af8e 3762 xhci_dbg(xhci, "Internal device address = %d\n", virt_dev->address);
3ffbba95
SS
3763
3764 return 0;
3765}
3766
9574323c
AX
3767#ifdef CONFIG_USB_SUSPEND
3768
3769/* BESL to HIRD Encoding array for USB2 LPM */
3770static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
3771 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
3772
3773/* Calculate HIRD/BESL for USB2 PORTPMSC*/
f99298bf
AX
3774static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
3775 struct usb_device *udev)
9574323c 3776{
f99298bf
AX
3777 int u2del, besl, besl_host;
3778 int besl_device = 0;
3779 u32 field;
3780
3781 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
3782 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
9574323c 3783
f99298bf
AX
3784 if (field & USB_BESL_SUPPORT) {
3785 for (besl_host = 0; besl_host < 16; besl_host++) {
3786 if (xhci_besl_encoding[besl_host] >= u2del)
9574323c
AX
3787 break;
3788 }
f99298bf
AX
3789 /* Use baseline BESL value as default */
3790 if (field & USB_BESL_BASELINE_VALID)
3791 besl_device = USB_GET_BESL_BASELINE(field);
3792 else if (field & USB_BESL_DEEP_VALID)
3793 besl_device = USB_GET_BESL_DEEP(field);
9574323c
AX
3794 } else {
3795 if (u2del <= 50)
f99298bf 3796 besl_host = 0;
9574323c 3797 else
f99298bf 3798 besl_host = (u2del - 51) / 75 + 1;
9574323c
AX
3799 }
3800
f99298bf
AX
3801 besl = besl_host + besl_device;
3802 if (besl > 15)
3803 besl = 15;
3804
3805 return besl;
9574323c
AX
3806}
3807
3808static int xhci_usb2_software_lpm_test(struct usb_hcd *hcd,
3809 struct usb_device *udev)
3810{
3811 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3812 struct dev_info *dev_info;
3813 __le32 __iomem **port_array;
3814 __le32 __iomem *addr, *pm_addr;
3815 u32 temp, dev_id;
3816 unsigned int port_num;
3817 unsigned long flags;
f99298bf 3818 int hird;
9574323c
AX
3819 int ret;
3820
3821 if (hcd->speed == HCD_USB3 || !xhci->sw_lpm_support ||
3822 !udev->lpm_capable)
3823 return -EINVAL;
3824
3825 /* we only support lpm for non-hub device connected to root hub yet */
3826 if (!udev->parent || udev->parent->parent ||
3827 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3828 return -EINVAL;
3829
3830 spin_lock_irqsave(&xhci->lock, flags);
3831
3832 /* Look for devices in lpm_failed_devs list */
3833 dev_id = le16_to_cpu(udev->descriptor.idVendor) << 16 |
3834 le16_to_cpu(udev->descriptor.idProduct);
3835 list_for_each_entry(dev_info, &xhci->lpm_failed_devs, list) {
3836 if (dev_info->dev_id == dev_id) {
3837 ret = -EINVAL;
3838 goto finish;
3839 }
3840 }
3841
3842 port_array = xhci->usb2_ports;
3843 port_num = udev->portnum - 1;
3844
3845 if (port_num > HCS_MAX_PORTS(xhci->hcs_params1)) {
3846 xhci_dbg(xhci, "invalid port number %d\n", udev->portnum);
3847 ret = -EINVAL;
3848 goto finish;
3849 }
3850
3851 /*
3852 * Test USB 2.0 software LPM.
3853 * FIXME: some xHCI 1.0 hosts may implement a new register to set up
3854 * hardware-controlled USB 2.0 LPM. See section 5.4.11 and 4.23.5.1.1.1
3855 * in the June 2011 errata release.
3856 */
3857 xhci_dbg(xhci, "test port %d software LPM\n", port_num);
3858 /*
3859 * Set L1 Device Slot and HIRD/BESL.
3860 * Check device's USB 2.0 extension descriptor to determine whether
3861 * HIRD or BESL shoule be used. See USB2.0 LPM errata.
3862 */
3863 pm_addr = port_array[port_num] + 1;
f99298bf 3864 hird = xhci_calculate_hird_besl(xhci, udev);
9574323c
AX
3865 temp = PORT_L1DS(udev->slot_id) | PORT_HIRD(hird);
3866 xhci_writel(xhci, temp, pm_addr);
3867
3868 /* Set port link state to U2(L1) */
3869 addr = port_array[port_num];
3870 xhci_set_link_state(xhci, port_array, port_num, XDEV_U2);
3871
3872 /* wait for ACK */
3873 spin_unlock_irqrestore(&xhci->lock, flags);
3874 msleep(10);
3875 spin_lock_irqsave(&xhci->lock, flags);
3876
3877 /* Check L1 Status */
2611bd18
SS
3878 ret = xhci_handshake(xhci, pm_addr,
3879 PORT_L1S_MASK, PORT_L1S_SUCCESS, 125);
9574323c
AX
3880 if (ret != -ETIMEDOUT) {
3881 /* enter L1 successfully */
3882 temp = xhci_readl(xhci, addr);
3883 xhci_dbg(xhci, "port %d entered L1 state, port status 0x%x\n",
3884 port_num, temp);
3885 ret = 0;
3886 } else {
3887 temp = xhci_readl(xhci, pm_addr);
3888 xhci_dbg(xhci, "port %d software lpm failed, L1 status %d\n",
3889 port_num, temp & PORT_L1S_MASK);
3890 ret = -EINVAL;
3891 }
3892
3893 /* Resume the port */
3894 xhci_set_link_state(xhci, port_array, port_num, XDEV_U0);
3895
3896 spin_unlock_irqrestore(&xhci->lock, flags);
3897 msleep(10);
3898 spin_lock_irqsave(&xhci->lock, flags);
3899
3900 /* Clear PLC */
3901 xhci_test_and_clear_bit(xhci, port_array, port_num, PORT_PLC);
3902
3903 /* Check PORTSC to make sure the device is in the right state */
3904 if (!ret) {
3905 temp = xhci_readl(xhci, addr);
3906 xhci_dbg(xhci, "resumed port %d status 0x%x\n", port_num, temp);
3907 if (!(temp & PORT_CONNECT) || !(temp & PORT_PE) ||
3908 (temp & PORT_PLS_MASK) != XDEV_U0) {
3909 xhci_dbg(xhci, "port L1 resume fail\n");
3910 ret = -EINVAL;
3911 }
3912 }
3913
3914 if (ret) {
3915 /* Insert dev to lpm_failed_devs list */
3916 xhci_warn(xhci, "device LPM test failed, may disconnect and "
3917 "re-enumerate\n");
3918 dev_info = kzalloc(sizeof(struct dev_info), GFP_ATOMIC);
3919 if (!dev_info) {
3920 ret = -ENOMEM;
3921 goto finish;
3922 }
3923 dev_info->dev_id = dev_id;
3924 INIT_LIST_HEAD(&dev_info->list);
3925 list_add(&dev_info->list, &xhci->lpm_failed_devs);
3926 } else {
3927 xhci_ring_device(xhci, udev->slot_id);
3928 }
3929
3930finish:
3931 spin_unlock_irqrestore(&xhci->lock, flags);
3932 return ret;
3933}
3934
65580b43
AX
3935int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
3936 struct usb_device *udev, int enable)
3937{
3938 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3939 __le32 __iomem **port_array;
3940 __le32 __iomem *pm_addr;
3941 u32 temp;
3942 unsigned int port_num;
3943 unsigned long flags;
f99298bf 3944 int hird;
65580b43
AX
3945
3946 if (hcd->speed == HCD_USB3 || !xhci->hw_lpm_support ||
3947 !udev->lpm_capable)
3948 return -EPERM;
3949
3950 if (!udev->parent || udev->parent->parent ||
3951 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3952 return -EPERM;
3953
3954 if (udev->usb2_hw_lpm_capable != 1)
3955 return -EPERM;
3956
3957 spin_lock_irqsave(&xhci->lock, flags);
3958
3959 port_array = xhci->usb2_ports;
3960 port_num = udev->portnum - 1;
3961 pm_addr = port_array[port_num] + 1;
3962 temp = xhci_readl(xhci, pm_addr);
3963
3964 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
3965 enable ? "enable" : "disable", port_num);
3966
f99298bf 3967 hird = xhci_calculate_hird_besl(xhci, udev);
65580b43
AX
3968
3969 if (enable) {
3970 temp &= ~PORT_HIRD_MASK;
3971 temp |= PORT_HIRD(hird) | PORT_RWE;
3972 xhci_writel(xhci, temp, pm_addr);
3973 temp = xhci_readl(xhci, pm_addr);
3974 temp |= PORT_HLE;
3975 xhci_writel(xhci, temp, pm_addr);
3976 } else {
3977 temp &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK);
3978 xhci_writel(xhci, temp, pm_addr);
3979 }
3980
3981 spin_unlock_irqrestore(&xhci->lock, flags);
3982 return 0;
3983}
3984
b01bcbf7
SS
3985int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
3986{
3987 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3988 int ret;
3989
3990 ret = xhci_usb2_software_lpm_test(hcd, udev);
3991 if (!ret) {
3992 xhci_dbg(xhci, "software LPM test succeed\n");
3993 if (xhci->hw_lpm_support == 1) {
3994 udev->usb2_hw_lpm_capable = 1;
3995 ret = xhci_set_usb2_hardware_lpm(hcd, udev, 1);
3996 if (!ret)
3997 udev->usb2_hw_lpm_enabled = 1;
3998 }
3999 }
4000
4001 return 0;
4002}
4003
4004#else
4005
4006int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4007 struct usb_device *udev, int enable)
4008{
4009 return 0;
4010}
4011
4012int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4013{
4014 return 0;
4015}
4016
4017#endif /* CONFIG_USB_SUSPEND */
4018
3b3db026
SS
4019/*---------------------- USB 3.0 Link PM functions ------------------------*/
4020
b01bcbf7 4021#ifdef CONFIG_PM
e3567d2c
SS
4022/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
4023static unsigned long long xhci_service_interval_to_ns(
4024 struct usb_endpoint_descriptor *desc)
4025{
16b45fdf 4026 return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
e3567d2c
SS
4027}
4028
3b3db026
SS
4029static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
4030 enum usb3_link_state state)
4031{
4032 unsigned long long sel;
4033 unsigned long long pel;
4034 unsigned int max_sel_pel;
4035 char *state_name;
4036
4037 switch (state) {
4038 case USB3_LPM_U1:
4039 /* Convert SEL and PEL stored in nanoseconds to microseconds */
4040 sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
4041 pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
4042 max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
4043 state_name = "U1";
4044 break;
4045 case USB3_LPM_U2:
4046 sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
4047 pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
4048 max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
4049 state_name = "U2";
4050 break;
4051 default:
4052 dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
4053 __func__);
e25e62ae 4054 return USB3_LPM_DISABLED;
3b3db026
SS
4055 }
4056
4057 if (sel <= max_sel_pel && pel <= max_sel_pel)
4058 return USB3_LPM_DEVICE_INITIATED;
4059
4060 if (sel > max_sel_pel)
4061 dev_dbg(&udev->dev, "Device-initiated %s disabled "
4062 "due to long SEL %llu ms\n",
4063 state_name, sel);
4064 else
4065 dev_dbg(&udev->dev, "Device-initiated %s disabled "
4066 "due to long PEL %llu\n ms",
4067 state_name, pel);
4068 return USB3_LPM_DISABLED;
4069}
4070
e3567d2c
SS
4071/* Returns the hub-encoded U1 timeout value.
4072 * The U1 timeout should be the maximum of the following values:
4073 * - For control endpoints, U1 system exit latency (SEL) * 3
4074 * - For bulk endpoints, U1 SEL * 5
4075 * - For interrupt endpoints:
4076 * - Notification EPs, U1 SEL * 3
4077 * - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
4078 * - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
4079 */
4080static u16 xhci_calculate_intel_u1_timeout(struct usb_device *udev,
4081 struct usb_endpoint_descriptor *desc)
4082{
4083 unsigned long long timeout_ns;
4084 int ep_type;
4085 int intr_type;
4086
4087 ep_type = usb_endpoint_type(desc);
4088 switch (ep_type) {
4089 case USB_ENDPOINT_XFER_CONTROL:
4090 timeout_ns = udev->u1_params.sel * 3;
4091 break;
4092 case USB_ENDPOINT_XFER_BULK:
4093 timeout_ns = udev->u1_params.sel * 5;
4094 break;
4095 case USB_ENDPOINT_XFER_INT:
4096 intr_type = usb_endpoint_interrupt_type(desc);
4097 if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
4098 timeout_ns = udev->u1_params.sel * 3;
4099 break;
4100 }
4101 /* Otherwise the calculation is the same as isoc eps */
4102 case USB_ENDPOINT_XFER_ISOC:
4103 timeout_ns = xhci_service_interval_to_ns(desc);
c88db160 4104 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
e3567d2c
SS
4105 if (timeout_ns < udev->u1_params.sel * 2)
4106 timeout_ns = udev->u1_params.sel * 2;
4107 break;
4108 default:
4109 return 0;
4110 }
4111
4112 /* The U1 timeout is encoded in 1us intervals. */
c88db160 4113 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
e3567d2c
SS
4114 /* Don't return a timeout of zero, because that's USB3_LPM_DISABLED. */
4115 if (timeout_ns == USB3_LPM_DISABLED)
4116 timeout_ns++;
4117
4118 /* If the necessary timeout value is bigger than what we can set in the
4119 * USB 3.0 hub, we have to disable hub-initiated U1.
4120 */
4121 if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
4122 return timeout_ns;
4123 dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
4124 "due to long timeout %llu ms\n", timeout_ns);
4125 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
4126}
4127
4128/* Returns the hub-encoded U2 timeout value.
4129 * The U2 timeout should be the maximum of:
4130 * - 10 ms (to avoid the bandwidth impact on the scheduler)
4131 * - largest bInterval of any active periodic endpoint (to avoid going
4132 * into lower power link states between intervals).
4133 * - the U2 Exit Latency of the device
4134 */
4135static u16 xhci_calculate_intel_u2_timeout(struct usb_device *udev,
4136 struct usb_endpoint_descriptor *desc)
4137{
4138 unsigned long long timeout_ns;
4139 unsigned long long u2_del_ns;
4140
4141 timeout_ns = 10 * 1000 * 1000;
4142
4143 if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
4144 (xhci_service_interval_to_ns(desc) > timeout_ns))
4145 timeout_ns = xhci_service_interval_to_ns(desc);
4146
966e7a85 4147 u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
e3567d2c
SS
4148 if (u2_del_ns > timeout_ns)
4149 timeout_ns = u2_del_ns;
4150
4151 /* The U2 timeout is encoded in 256us intervals */
c88db160 4152 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
e3567d2c
SS
4153 /* If the necessary timeout value is bigger than what we can set in the
4154 * USB 3.0 hub, we have to disable hub-initiated U2.
4155 */
4156 if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
4157 return timeout_ns;
4158 dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
4159 "due to long timeout %llu ms\n", timeout_ns);
4160 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
4161}
4162
3b3db026
SS
4163static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4164 struct usb_device *udev,
4165 struct usb_endpoint_descriptor *desc,
4166 enum usb3_link_state state,
4167 u16 *timeout)
4168{
e3567d2c
SS
4169 if (state == USB3_LPM_U1) {
4170 if (xhci->quirks & XHCI_INTEL_HOST)
4171 return xhci_calculate_intel_u1_timeout(udev, desc);
4172 } else {
4173 if (xhci->quirks & XHCI_INTEL_HOST)
4174 return xhci_calculate_intel_u2_timeout(udev, desc);
4175 }
4176
3b3db026
SS
4177 return USB3_LPM_DISABLED;
4178}
4179
4180static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4181 struct usb_device *udev,
4182 struct usb_endpoint_descriptor *desc,
4183 enum usb3_link_state state,
4184 u16 *timeout)
4185{
4186 u16 alt_timeout;
4187
4188 alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
4189 desc, state, timeout);
4190
4191 /* If we found we can't enable hub-initiated LPM, or
4192 * the U1 or U2 exit latency was too high to allow
4193 * device-initiated LPM as well, just stop searching.
4194 */
4195 if (alt_timeout == USB3_LPM_DISABLED ||
4196 alt_timeout == USB3_LPM_DEVICE_INITIATED) {
4197 *timeout = alt_timeout;
4198 return -E2BIG;
4199 }
4200 if (alt_timeout > *timeout)
4201 *timeout = alt_timeout;
4202 return 0;
4203}
4204
4205static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
4206 struct usb_device *udev,
4207 struct usb_host_interface *alt,
4208 enum usb3_link_state state,
4209 u16 *timeout)
4210{
4211 int j;
4212
4213 for (j = 0; j < alt->desc.bNumEndpoints; j++) {
4214 if (xhci_update_timeout_for_endpoint(xhci, udev,
4215 &alt->endpoint[j].desc, state, timeout))
4216 return -E2BIG;
4217 continue;
4218 }
4219 return 0;
4220}
4221
e3567d2c
SS
4222static int xhci_check_intel_tier_policy(struct usb_device *udev,
4223 enum usb3_link_state state)
4224{
4225 struct usb_device *parent;
4226 unsigned int num_hubs;
4227
4228 if (state == USB3_LPM_U2)
4229 return 0;
4230
4231 /* Don't enable U1 if the device is on a 2nd tier hub or lower. */
4232 for (parent = udev->parent, num_hubs = 0; parent->parent;
4233 parent = parent->parent)
4234 num_hubs++;
4235
4236 if (num_hubs < 2)
4237 return 0;
4238
4239 dev_dbg(&udev->dev, "Disabling U1 link state for device"
4240 " below second-tier hub.\n");
4241 dev_dbg(&udev->dev, "Plug device into first-tier hub "
4242 "to decrease power consumption.\n");
4243 return -E2BIG;
4244}
4245
3b3db026
SS
4246static int xhci_check_tier_policy(struct xhci_hcd *xhci,
4247 struct usb_device *udev,
4248 enum usb3_link_state state)
4249{
e3567d2c
SS
4250 if (xhci->quirks & XHCI_INTEL_HOST)
4251 return xhci_check_intel_tier_policy(udev, state);
3b3db026
SS
4252 return -EINVAL;
4253}
4254
4255/* Returns the U1 or U2 timeout that should be enabled.
4256 * If the tier check or timeout setting functions return with a non-zero exit
4257 * code, that means the timeout value has been finalized and we shouldn't look
4258 * at any more endpoints.
4259 */
4260static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
4261 struct usb_device *udev, enum usb3_link_state state)
4262{
4263 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4264 struct usb_host_config *config;
4265 char *state_name;
4266 int i;
4267 u16 timeout = USB3_LPM_DISABLED;
4268
4269 if (state == USB3_LPM_U1)
4270 state_name = "U1";
4271 else if (state == USB3_LPM_U2)
4272 state_name = "U2";
4273 else {
4274 dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
4275 state);
4276 return timeout;
4277 }
4278
4279 if (xhci_check_tier_policy(xhci, udev, state) < 0)
4280 return timeout;
4281
4282 /* Gather some information about the currently installed configuration
4283 * and alternate interface settings.
4284 */
4285 if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
4286 state, &timeout))
4287 return timeout;
4288
4289 config = udev->actconfig;
4290 if (!config)
4291 return timeout;
4292
4293 for (i = 0; i < USB_MAXINTERFACES; i++) {
4294 struct usb_driver *driver;
4295 struct usb_interface *intf = config->interface[i];
4296
4297 if (!intf)
4298 continue;
4299
4300 /* Check if any currently bound drivers want hub-initiated LPM
4301 * disabled.
4302 */
4303 if (intf->dev.driver) {
4304 driver = to_usb_driver(intf->dev.driver);
4305 if (driver && driver->disable_hub_initiated_lpm) {
4306 dev_dbg(&udev->dev, "Hub-initiated %s disabled "
4307 "at request of driver %s\n",
4308 state_name, driver->name);
4309 return xhci_get_timeout_no_hub_lpm(udev, state);
4310 }
4311 }
4312
4313 /* Not sure how this could happen... */
4314 if (!intf->cur_altsetting)
4315 continue;
4316
4317 if (xhci_update_timeout_for_interface(xhci, udev,
4318 intf->cur_altsetting,
4319 state, &timeout))
4320 return timeout;
4321 }
4322 return timeout;
4323}
4324
4325/*
4326 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
4327 * slot context. If that succeeds, store the new MEL in the xhci_virt_device.
4328 */
4329static int xhci_change_max_exit_latency(struct xhci_hcd *xhci,
4330 struct usb_device *udev, u16 max_exit_latency)
4331{
4332 struct xhci_virt_device *virt_dev;
4333 struct xhci_command *command;
4334 struct xhci_input_control_ctx *ctrl_ctx;
4335 struct xhci_slot_ctx *slot_ctx;
4336 unsigned long flags;
4337 int ret;
4338
4339 spin_lock_irqsave(&xhci->lock, flags);
4340 if (max_exit_latency == xhci->devs[udev->slot_id]->current_mel) {
4341 spin_unlock_irqrestore(&xhci->lock, flags);
4342 return 0;
4343 }
4344
4345 /* Attempt to issue an Evaluate Context command to change the MEL. */
4346 virt_dev = xhci->devs[udev->slot_id];
4347 command = xhci->lpm_command;
4348 xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
4349 spin_unlock_irqrestore(&xhci->lock, flags);
4350
4351 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
4352 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
4353 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
4354 slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
4355 slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
4356
4357 xhci_dbg(xhci, "Set up evaluate context for LPM MEL change.\n");
4358 xhci_dbg(xhci, "Slot %u Input Context:\n", udev->slot_id);
4359 xhci_dbg_ctx(xhci, command->in_ctx, 0);
4360
4361 /* Issue and wait for the evaluate context command. */
4362 ret = xhci_configure_endpoint(xhci, udev, command,
4363 true, true);
4364 xhci_dbg(xhci, "Slot %u Output Context:\n", udev->slot_id);
4365 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 0);
4366
4367 if (!ret) {
4368 spin_lock_irqsave(&xhci->lock, flags);
4369 virt_dev->current_mel = max_exit_latency;
4370 spin_unlock_irqrestore(&xhci->lock, flags);
4371 }
4372 return ret;
4373}
4374
4375static int calculate_max_exit_latency(struct usb_device *udev,
4376 enum usb3_link_state state_changed,
4377 u16 hub_encoded_timeout)
4378{
4379 unsigned long long u1_mel_us = 0;
4380 unsigned long long u2_mel_us = 0;
4381 unsigned long long mel_us = 0;
4382 bool disabling_u1;
4383 bool disabling_u2;
4384 bool enabling_u1;
4385 bool enabling_u2;
4386
4387 disabling_u1 = (state_changed == USB3_LPM_U1 &&
4388 hub_encoded_timeout == USB3_LPM_DISABLED);
4389 disabling_u2 = (state_changed == USB3_LPM_U2 &&
4390 hub_encoded_timeout == USB3_LPM_DISABLED);
4391
4392 enabling_u1 = (state_changed == USB3_LPM_U1 &&
4393 hub_encoded_timeout != USB3_LPM_DISABLED);
4394 enabling_u2 = (state_changed == USB3_LPM_U2 &&
4395 hub_encoded_timeout != USB3_LPM_DISABLED);
4396
4397 /* If U1 was already enabled and we're not disabling it,
4398 * or we're going to enable U1, account for the U1 max exit latency.
4399 */
4400 if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
4401 enabling_u1)
4402 u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
4403 if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
4404 enabling_u2)
4405 u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
4406
4407 if (u1_mel_us > u2_mel_us)
4408 mel_us = u1_mel_us;
4409 else
4410 mel_us = u2_mel_us;
4411 /* xHCI host controller max exit latency field is only 16 bits wide. */
4412 if (mel_us > MAX_EXIT) {
4413 dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
4414 "is too big.\n", mel_us);
4415 return -E2BIG;
4416 }
4417 return mel_us;
4418}
4419
4420/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
4421int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4422 struct usb_device *udev, enum usb3_link_state state)
4423{
4424 struct xhci_hcd *xhci;
4425 u16 hub_encoded_timeout;
4426 int mel;
4427 int ret;
4428
4429 xhci = hcd_to_xhci(hcd);
4430 /* The LPM timeout values are pretty host-controller specific, so don't
4431 * enable hub-initiated timeouts unless the vendor has provided
4432 * information about their timeout algorithm.
4433 */
4434 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4435 !xhci->devs[udev->slot_id])
4436 return USB3_LPM_DISABLED;
4437
4438 hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
4439 mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
4440 if (mel < 0) {
4441 /* Max Exit Latency is too big, disable LPM. */
4442 hub_encoded_timeout = USB3_LPM_DISABLED;
4443 mel = 0;
4444 }
4445
4446 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4447 if (ret)
4448 return ret;
4449 return hub_encoded_timeout;
4450}
4451
4452int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4453 struct usb_device *udev, enum usb3_link_state state)
4454{
4455 struct xhci_hcd *xhci;
4456 u16 mel;
4457 int ret;
4458
4459 xhci = hcd_to_xhci(hcd);
4460 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4461 !xhci->devs[udev->slot_id])
4462 return 0;
4463
4464 mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
4465 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4466 if (ret)
4467 return ret;
4468 return 0;
4469}
b01bcbf7 4470#else /* CONFIG_PM */
9574323c 4471
b01bcbf7
SS
4472int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4473 struct usb_device *udev, enum usb3_link_state state)
65580b43 4474{
b01bcbf7 4475 return USB3_LPM_DISABLED;
65580b43
AX
4476}
4477
b01bcbf7
SS
4478int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4479 struct usb_device *udev, enum usb3_link_state state)
9574323c
AX
4480{
4481 return 0;
4482}
b01bcbf7 4483#endif /* CONFIG_PM */
9574323c 4484
b01bcbf7 4485/*-------------------------------------------------------------------------*/
9574323c 4486
ac1c1b7f
SS
4487/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4488 * internal data structures for the device.
4489 */
4490int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4491 struct usb_tt *tt, gfp_t mem_flags)
4492{
4493 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4494 struct xhci_virt_device *vdev;
4495 struct xhci_command *config_cmd;
4496 struct xhci_input_control_ctx *ctrl_ctx;
4497 struct xhci_slot_ctx *slot_ctx;
4498 unsigned long flags;
4499 unsigned think_time;
4500 int ret;
4501
4502 /* Ignore root hubs */
4503 if (!hdev->parent)
4504 return 0;
4505
4506 vdev = xhci->devs[hdev->slot_id];
4507 if (!vdev) {
4508 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4509 return -EINVAL;
4510 }
a1d78c16 4511 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
ac1c1b7f
SS
4512 if (!config_cmd) {
4513 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4514 return -ENOMEM;
4515 }
4516
4517 spin_lock_irqsave(&xhci->lock, flags);
839c817c
SS
4518 if (hdev->speed == USB_SPEED_HIGH &&
4519 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4520 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4521 xhci_free_command(xhci, config_cmd);
4522 spin_unlock_irqrestore(&xhci->lock, flags);
4523 return -ENOMEM;
4524 }
4525
ac1c1b7f
SS
4526 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
4527 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
28ccd296 4528 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
ac1c1b7f 4529 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
28ccd296 4530 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
ac1c1b7f 4531 if (tt->multi)
28ccd296 4532 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
ac1c1b7f
SS
4533 if (xhci->hci_version > 0x95) {
4534 xhci_dbg(xhci, "xHCI version %x needs hub "
4535 "TT think time and number of ports\n",
4536 (unsigned int) xhci->hci_version);
28ccd296 4537 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
ac1c1b7f
SS
4538 /* Set TT think time - convert from ns to FS bit times.
4539 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4540 * 2 = 24 FS bit times, 3 = 32 FS bit times.
700b4173
AX
4541 *
4542 * xHCI 1.0: this field shall be 0 if the device is not a
4543 * High-spped hub.
ac1c1b7f
SS
4544 */
4545 think_time = tt->think_time;
4546 if (think_time != 0)
4547 think_time = (think_time / 666) - 1;
700b4173
AX
4548 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4549 slot_ctx->tt_info |=
4550 cpu_to_le32(TT_THINK_TIME(think_time));
ac1c1b7f
SS
4551 } else {
4552 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4553 "TT think time or number of ports\n",
4554 (unsigned int) xhci->hci_version);
4555 }
4556 slot_ctx->dev_state = 0;
4557 spin_unlock_irqrestore(&xhci->lock, flags);
4558
4559 xhci_dbg(xhci, "Set up %s for hub device.\n",
4560 (xhci->hci_version > 0x95) ?
4561 "configure endpoint" : "evaluate context");
4562 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4563 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4564
4565 /* Issue and wait for the configure endpoint or
4566 * evaluate context command.
4567 */
4568 if (xhci->hci_version > 0x95)
4569 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4570 false, false);
4571 else
4572 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4573 true, false);
4574
4575 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4576 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4577
4578 xhci_free_command(xhci, config_cmd);
4579 return ret;
4580}
4581
66d4eadd
SS
4582int xhci_get_frame(struct usb_hcd *hcd)
4583{
4584 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4585 /* EHCI mods by the periodic size. Why? */
4586 return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
4587}
4588
552e0c4f
SAS
4589int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4590{
4591 struct xhci_hcd *xhci;
4592 struct device *dev = hcd->self.controller;
4593 int retval;
4594 u32 temp;
4595
fdaf8b31
AX
4596 /* Accept arbitrarily long scatter-gather lists */
4597 hcd->self.sg_tablesize = ~0;
19181bc5
HG
4598 /* XHCI controllers don't stop the ep queue on short packets :| */
4599 hcd->self.no_stop_on_short = 1;
552e0c4f
SAS
4600
4601 if (usb_hcd_is_primary_hcd(hcd)) {
4602 xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
4603 if (!xhci)
4604 return -ENOMEM;
4605 *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
4606 xhci->main_hcd = hcd;
4607 /* Mark the first roothub as being USB 2.0.
4608 * The xHCI driver will register the USB 3.0 roothub.
4609 */
4610 hcd->speed = HCD_USB2;
4611 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4612 /*
4613 * USB 2.0 roothub under xHCI has an integrated TT,
4614 * (rate matching hub) as opposed to having an OHCI/UHCI
4615 * companion controller.
4616 */
4617 hcd->has_tt = 1;
4618 } else {
4619 /* xHCI private pointer was set in xhci_pci_probe for the second
4620 * registered roothub.
4621 */
4622 xhci = hcd_to_xhci(hcd);
4623 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4624 if (HCC_64BIT_ADDR(temp)) {
4625 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4626 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4627 } else {
4628 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4629 }
4630 return 0;
4631 }
4632
4633 xhci->cap_regs = hcd->regs;
4634 xhci->op_regs = hcd->regs +
4635 HC_LENGTH(xhci_readl(xhci, &xhci->cap_regs->hc_capbase));
4636 xhci->run_regs = hcd->regs +
4637 (xhci_readl(xhci, &xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
4638 /* Cache read-only capability registers */
4639 xhci->hcs_params1 = xhci_readl(xhci, &xhci->cap_regs->hcs_params1);
4640 xhci->hcs_params2 = xhci_readl(xhci, &xhci->cap_regs->hcs_params2);
4641 xhci->hcs_params3 = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
4642 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hc_capbase);
4643 xhci->hci_version = HC_VERSION(xhci->hcc_params);
4644 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4645 xhci_print_registers(xhci);
4646
4647 get_quirks(dev, xhci);
4648
4649 /* Make sure the HC is halted. */
4650 retval = xhci_halt(xhci);
4651 if (retval)
4652 goto error;
4653
4654 xhci_dbg(xhci, "Resetting HCD\n");
4655 /* Reset the internal HC memory state and registers. */
4656 retval = xhci_reset(xhci);
4657 if (retval)
4658 goto error;
4659 xhci_dbg(xhci, "Reset complete\n");
4660
4661 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4662 if (HCC_64BIT_ADDR(temp)) {
4663 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4664 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4665 } else {
4666 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4667 }
4668
4669 xhci_dbg(xhci, "Calling HCD init\n");
4670 /* Initialize HCD and host controller data structures. */
4671 retval = xhci_init(hcd);
4672 if (retval)
4673 goto error;
4674 xhci_dbg(xhci, "Called HCD init\n");
4675 return 0;
4676error:
4677 kfree(xhci);
4678 return retval;
4679}
4680
66d4eadd
SS
4681MODULE_DESCRIPTION(DRIVER_DESC);
4682MODULE_AUTHOR(DRIVER_AUTHOR);
4683MODULE_LICENSE("GPL");
4684
4685static int __init xhci_hcd_init(void)
4686{
0cc47d54 4687 int retval;
66d4eadd
SS
4688
4689 retval = xhci_register_pci();
66d4eadd
SS
4690 if (retval < 0) {
4691 printk(KERN_DEBUG "Problem registering PCI driver.");
4692 return retval;
4693 }
3429e91a
SAS
4694 retval = xhci_register_plat();
4695 if (retval < 0) {
4696 printk(KERN_DEBUG "Problem registering platform driver.");
4697 goto unreg_pci;
4698 }
98441973
SS
4699 /*
4700 * Check the compiler generated sizes of structures that must be laid
4701 * out in specific ways for hardware access.
4702 */
4703 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
4704 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
4705 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
4706 /* xhci_device_control has eight fields, and also
4707 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
4708 */
98441973
SS
4709 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
4710 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
4711 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
4712 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
4713 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
4714 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
4715 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
66d4eadd 4716 return 0;
3429e91a
SAS
4717unreg_pci:
4718 xhci_unregister_pci();
4719 return retval;
66d4eadd
SS
4720}
4721module_init(xhci_hcd_init);
4722
4723static void __exit xhci_hcd_cleanup(void)
4724{
66d4eadd 4725 xhci_unregister_pci();
3429e91a 4726 xhci_unregister_plat();
66d4eadd
SS
4727}
4728module_exit(xhci_hcd_cleanup);