Fix common misspellings
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / chelsio / sge.c
CommitLineData
8199d3a7
CL
1/*****************************************************************************
2 * *
3 * File: sge.c *
559fb51b
SB
4 * $Revision: 1.26 $ *
5 * $Date: 2005/06/21 18:29:48 $ *
8199d3a7
CL
6 * Description: *
7 * DMA engine. *
8 * part of the Chelsio 10Gb Ethernet Driver. *
9 * *
10 * This program is free software; you can redistribute it and/or modify *
11 * it under the terms of the GNU General Public License, version 2, as *
12 * published by the Free Software Foundation. *
13 * *
14 * You should have received a copy of the GNU General Public License along *
15 * with this program; if not, write to the Free Software Foundation, Inc., *
16 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
17 * *
18 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR IMPLIED *
19 * WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF *
20 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. *
21 * *
22 * http://www.chelsio.com *
23 * *
24 * Copyright (c) 2003 - 2005 Chelsio Communications, Inc. *
25 * All rights reserved. *
26 * *
27 * Maintainers: maintainers@chelsio.com *
28 * *
29 * Authors: Dimitrios Michailidis <dm@chelsio.com> *
30 * Tina Yang <tainay@chelsio.com> *
31 * Felix Marti <felix@chelsio.com> *
32 * Scott Bardone <sbardone@chelsio.com> *
33 * Kurt Ottaway <kottaway@chelsio.com> *
34 * Frank DiMambro <frank@chelsio.com> *
35 * *
36 * History: *
37 * *
38 ****************************************************************************/
39
40#include "common.h"
41
8199d3a7
CL
42#include <linux/types.h>
43#include <linux/errno.h>
44#include <linux/pci.h>
f1d3d38a 45#include <linux/ktime.h>
8199d3a7
CL
46#include <linux/netdevice.h>
47#include <linux/etherdevice.h>
48#include <linux/if_vlan.h>
49#include <linux/skbuff.h>
50#include <linux/init.h>
51#include <linux/mm.h>
f1d3d38a 52#include <linux/tcp.h>
8199d3a7
CL
53#include <linux/ip.h>
54#include <linux/in.h>
55#include <linux/if_arp.h>
5a0e3ad6 56#include <linux/slab.h>
8199d3a7
CL
57
58#include "cpl5_cmd.h"
59#include "sge.h"
60#include "regs.h"
61#include "espi.h"
62
f1d3d38a
SH
63/* This belongs in if_ether.h */
64#define ETH_P_CPL5 0xf
8199d3a7
CL
65
66#define SGE_CMDQ_N 2
67#define SGE_FREELQ_N 2
559fb51b 68#define SGE_CMDQ0_E_N 1024
8199d3a7
CL
69#define SGE_CMDQ1_E_N 128
70#define SGE_FREEL_SIZE 4096
71#define SGE_JUMBO_FREEL_SIZE 512
72#define SGE_FREEL_REFILL_THRESH 16
73#define SGE_RESPQ_E_N 1024
559fb51b 74#define SGE_INTRTIMER_NRES 1000
8199d3a7 75#define SGE_RX_SM_BUF_SIZE 1536
f1d3d38a 76#define SGE_TX_DESC_MAX_PLEN 16384
8199d3a7 77
559fb51b
SB
78#define SGE_RESPQ_REPLENISH_THRES (SGE_RESPQ_E_N / 4)
79
80/*
81 * Period of the TX buffer reclaim timer. This timer does not need to run
82 * frequently as TX buffers are usually reclaimed by new TX packets.
83 */
84#define TX_RECLAIM_PERIOD (HZ / 4)
8199d3a7 85
559fb51b
SB
86#define M_CMD_LEN 0x7fffffff
87#define V_CMD_LEN(v) (v)
88#define G_CMD_LEN(v) ((v) & M_CMD_LEN)
89#define V_CMD_GEN1(v) ((v) << 31)
90#define V_CMD_GEN2(v) (v)
91#define F_CMD_DATAVALID (1 << 1)
92#define F_CMD_SOP (1 << 2)
93#define V_CMD_EOP(v) ((v) << 3)
94
8199d3a7 95/*
559fb51b 96 * Command queue, receive buffer list, and response queue descriptors.
8199d3a7
CL
97 */
98#if defined(__BIG_ENDIAN_BITFIELD)
99struct cmdQ_e {
559fb51b
SB
100 u32 addr_lo;
101 u32 len_gen;
102 u32 flags;
103 u32 addr_hi;
8199d3a7
CL
104};
105
106struct freelQ_e {
559fb51b
SB
107 u32 addr_lo;
108 u32 len_gen;
109 u32 gen2;
110 u32 addr_hi;
8199d3a7
CL
111};
112
113struct respQ_e {
114 u32 Qsleeping : 4;
115 u32 Cmdq1CreditReturn : 5;
116 u32 Cmdq1DmaComplete : 5;
117 u32 Cmdq0CreditReturn : 5;
118 u32 Cmdq0DmaComplete : 5;
119 u32 FreelistQid : 2;
120 u32 CreditValid : 1;
121 u32 DataValid : 1;
122 u32 Offload : 1;
123 u32 Eop : 1;
124 u32 Sop : 1;
125 u32 GenerationBit : 1;
126 u32 BufferLength;
127};
8199d3a7
CL
128#elif defined(__LITTLE_ENDIAN_BITFIELD)
129struct cmdQ_e {
559fb51b
SB
130 u32 len_gen;
131 u32 addr_lo;
132 u32 addr_hi;
133 u32 flags;
8199d3a7
CL
134};
135
136struct freelQ_e {
559fb51b
SB
137 u32 len_gen;
138 u32 addr_lo;
139 u32 addr_hi;
140 u32 gen2;
8199d3a7
CL
141};
142
143struct respQ_e {
144 u32 BufferLength;
145 u32 GenerationBit : 1;
146 u32 Sop : 1;
147 u32 Eop : 1;
148 u32 Offload : 1;
149 u32 DataValid : 1;
150 u32 CreditValid : 1;
151 u32 FreelistQid : 2;
152 u32 Cmdq0DmaComplete : 5;
153 u32 Cmdq0CreditReturn : 5;
154 u32 Cmdq1DmaComplete : 5;
155 u32 Cmdq1CreditReturn : 5;
156 u32 Qsleeping : 4;
157} ;
158#endif
159
160/*
161 * SW Context Command and Freelist Queue Descriptors
162 */
163struct cmdQ_ce {
164 struct sk_buff *skb;
094f92a6
FT
165 DEFINE_DMA_UNMAP_ADDR(dma_addr);
166 DEFINE_DMA_UNMAP_LEN(dma_len);
8199d3a7
CL
167};
168
169struct freelQ_ce {
170 struct sk_buff *skb;
094f92a6
FT
171 DEFINE_DMA_UNMAP_ADDR(dma_addr);
172 DEFINE_DMA_UNMAP_LEN(dma_len);
8199d3a7
CL
173};
174
175/*
559fb51b 176 * SW command, freelist and response rings
8199d3a7
CL
177 */
178struct cmdQ {
559fb51b
SB
179 unsigned long status; /* HW DMA fetch status */
180 unsigned int in_use; /* # of in-use command descriptors */
181 unsigned int size; /* # of descriptors */
f1d3d38a
SH
182 unsigned int processed; /* total # of descs HW has processed */
183 unsigned int cleaned; /* total # of descs SW has reclaimed */
184 unsigned int stop_thres; /* SW TX queue suspend threshold */
559fb51b
SB
185 u16 pidx; /* producer index (SW) */
186 u16 cidx; /* consumer index (HW) */
187 u8 genbit; /* current generation (=valid) bit */
f1d3d38a 188 u8 sop; /* is next entry start of packet? */
559fb51b
SB
189 struct cmdQ_e *entries; /* HW command descriptor Q */
190 struct cmdQ_ce *centries; /* SW command context descriptor Q */
559fb51b 191 dma_addr_t dma_addr; /* DMA addr HW command descriptor Q */
356bd146 192 spinlock_t lock; /* Lock to protect cmdQ enqueuing */
8199d3a7
CL
193};
194
195struct freelQ {
559fb51b
SB
196 unsigned int credits; /* # of available RX buffers */
197 unsigned int size; /* free list capacity */
198 u16 pidx; /* producer index (SW) */
199 u16 cidx; /* consumer index (HW) */
8199d3a7 200 u16 rx_buffer_size; /* Buffer size on this free list */
f1d3d38a
SH
201 u16 dma_offset; /* DMA offset to align IP headers */
202 u16 recycleq_idx; /* skb recycle q to use */
559fb51b
SB
203 u8 genbit; /* current generation (=valid) bit */
204 struct freelQ_e *entries; /* HW freelist descriptor Q */
205 struct freelQ_ce *centries; /* SW freelist context descriptor Q */
206 dma_addr_t dma_addr; /* DMA addr HW freelist descriptor Q */
8199d3a7
CL
207};
208
209struct respQ {
559fb51b
SB
210 unsigned int credits; /* credits to be returned to SGE */
211 unsigned int size; /* # of response Q descriptors */
212 u16 cidx; /* consumer index (SW) */
213 u8 genbit; /* current generation(=valid) bit */
8199d3a7 214 struct respQ_e *entries; /* HW response descriptor Q */
559fb51b
SB
215 dma_addr_t dma_addr; /* DMA addr HW response descriptor Q */
216};
217
218/* Bit flags for cmdQ.status */
219enum {
220 CMDQ_STAT_RUNNING = 1, /* fetch engine is running */
221 CMDQ_STAT_LAST_PKT_DB = 2 /* last packet rung the doorbell */
8199d3a7
CL
222};
223
f1d3d38a
SH
224/* T204 TX SW scheduler */
225
226/* Per T204 TX port */
227struct sched_port {
228 unsigned int avail; /* available bits - quota */
229 unsigned int drain_bits_per_1024ns; /* drain rate */
230 unsigned int speed; /* drain rate, mbps */
231 unsigned int mtu; /* mtu size */
232 struct sk_buff_head skbq; /* pending skbs */
233};
234
235/* Per T204 device */
236struct sched {
237 ktime_t last_updated; /* last time quotas were computed */
356bd146
FR
238 unsigned int max_avail; /* max bits to be sent to any port */
239 unsigned int port; /* port index (round robin ports) */
240 unsigned int num; /* num skbs in per port queues */
f1d3d38a
SH
241 struct sched_port p[MAX_NPORTS];
242 struct tasklet_struct sched_tsk;/* tasklet used to run scheduler */
243};
244static void restart_sched(unsigned long);
245
246
8199d3a7
CL
247/*
248 * Main SGE data structure
249 *
250 * Interrupts are handled by a single CPU and it is likely that on a MP system
251 * the application is migrated to another CPU. In that scenario, we try to
3ad2f3fb 252 * separate the RX(in irq context) and TX state in order to decrease memory
8199d3a7
CL
253 * contention.
254 */
255struct sge {
356bd146 256 struct adapter *adapter; /* adapter backpointer */
559fb51b 257 struct net_device *netdev; /* netdevice backpointer */
356bd146
FR
258 struct freelQ freelQ[SGE_FREELQ_N]; /* buffer free lists */
259 struct respQ respQ; /* response Q */
559fb51b 260 unsigned long stopped_tx_queues; /* bitmap of suspended Tx queues */
8199d3a7
CL
261 unsigned int rx_pkt_pad; /* RX padding for L2 packets */
262 unsigned int jumbo_fl; /* jumbo freelist Q index */
559fb51b 263 unsigned int intrtimer_nres; /* no-resource interrupt timer */
f1d3d38a 264 unsigned int fixed_intrtimer;/* non-adaptive interrupt timer */
559fb51b
SB
265 struct timer_list tx_reclaim_timer; /* reclaims TX buffers */
266 struct timer_list espibug_timer;
f1d3d38a
SH
267 unsigned long espibug_timeout;
268 struct sk_buff *espibug_skb[MAX_NPORTS];
559fb51b
SB
269 u32 sge_control; /* shadow value of sge control reg */
270 struct sge_intr_counts stats;
47d74275 271 struct sge_port_stats __percpu *port_stats[MAX_NPORTS];
f1d3d38a 272 struct sched *tx_sched;
559fb51b 273 struct cmdQ cmdQ[SGE_CMDQ_N] ____cacheline_aligned_in_smp;
8199d3a7
CL
274};
275
215faf9c
JP
276static const u8 ch_mac_addr[ETH_ALEN] = {
277 0x0, 0x7, 0x43, 0x0, 0x0, 0x0
278};
279
f1d3d38a
SH
280/*
281 * stop tasklet and free all pending skb's
282 */
283static void tx_sched_stop(struct sge *sge)
284{
285 struct sched *s = sge->tx_sched;
286 int i;
287
288 tasklet_kill(&s->sched_tsk);
289
290 for (i = 0; i < MAX_NPORTS; i++)
291 __skb_queue_purge(&s->p[s->port].skbq);
292}
293
294/*
295 * t1_sched_update_parms() is called when the MTU or link speed changes. It
296 * re-computes scheduler parameters to scope with the change.
297 */
298unsigned int t1_sched_update_parms(struct sge *sge, unsigned int port,
299 unsigned int mtu, unsigned int speed)
300{
301 struct sched *s = sge->tx_sched;
302 struct sched_port *p = &s->p[port];
303 unsigned int max_avail_segs;
304
305 pr_debug("t1_sched_update_params mtu=%d speed=%d\n", mtu, speed);
306 if (speed)
307 p->speed = speed;
308 if (mtu)
309 p->mtu = mtu;
310
311 if (speed || mtu) {
312 unsigned long long drain = 1024ULL * p->speed * (p->mtu - 40);
313 do_div(drain, (p->mtu + 50) * 1000);
314 p->drain_bits_per_1024ns = (unsigned int) drain;
315
316 if (p->speed < 1000)
317 p->drain_bits_per_1024ns =
318 90 * p->drain_bits_per_1024ns / 100;
319 }
320
321 if (board_info(sge->adapter)->board == CHBT_BOARD_CHT204) {
322 p->drain_bits_per_1024ns -= 16;
323 s->max_avail = max(4096U, p->mtu + 16 + 14 + 4);
324 max_avail_segs = max(1U, 4096 / (p->mtu - 40));
325 } else {
326 s->max_avail = 16384;
327 max_avail_segs = max(1U, 9000 / (p->mtu - 40));
328 }
329
330 pr_debug("t1_sched_update_parms: mtu %u speed %u max_avail %u "
331 "max_avail_segs %u drain_bits_per_1024ns %u\n", p->mtu,
332 p->speed, s->max_avail, max_avail_segs,
333 p->drain_bits_per_1024ns);
334
335 return max_avail_segs * (p->mtu - 40);
336}
337
68d579fb
AB
338#if 0
339
f1d3d38a
SH
340/*
341 * t1_sched_max_avail_bytes() tells the scheduler the maximum amount of
342 * data that can be pushed per port.
343 */
344void t1_sched_set_max_avail_bytes(struct sge *sge, unsigned int val)
345{
346 struct sched *s = sge->tx_sched;
347 unsigned int i;
348
349 s->max_avail = val;
350 for (i = 0; i < MAX_NPORTS; i++)
351 t1_sched_update_parms(sge, i, 0, 0);
352}
353
354/*
355 * t1_sched_set_drain_bits_per_us() tells the scheduler at which rate a port
356 * is draining.
357 */
358void t1_sched_set_drain_bits_per_us(struct sge *sge, unsigned int port,
359 unsigned int val)
360{
361 struct sched *s = sge->tx_sched;
362 struct sched_port *p = &s->p[port];
363 p->drain_bits_per_1024ns = val * 1024 / 1000;
364 t1_sched_update_parms(sge, port, 0, 0);
365}
366
68d579fb
AB
367#endif /* 0 */
368
f1d3d38a
SH
369
370/*
371 * get_clock() implements a ns clock (see ktime_get)
372 */
373static inline ktime_t get_clock(void)
374{
375 struct timespec ts;
376
377 ktime_get_ts(&ts);
378 return timespec_to_ktime(ts);
379}
380
381/*
382 * tx_sched_init() allocates resources and does basic initialization.
383 */
384static int tx_sched_init(struct sge *sge)
385{
386 struct sched *s;
387 int i;
388
389 s = kzalloc(sizeof (struct sched), GFP_KERNEL);
390 if (!s)
391 return -ENOMEM;
392
393 pr_debug("tx_sched_init\n");
394 tasklet_init(&s->sched_tsk, restart_sched, (unsigned long) sge);
395 sge->tx_sched = s;
396
397 for (i = 0; i < MAX_NPORTS; i++) {
398 skb_queue_head_init(&s->p[i].skbq);
399 t1_sched_update_parms(sge, i, 1500, 1000);
400 }
401
402 return 0;
403}
404
405/*
406 * sched_update_avail() computes the delta since the last time it was called
407 * and updates the per port quota (number of bits that can be sent to the any
408 * port).
409 */
410static inline int sched_update_avail(struct sge *sge)
411{
412 struct sched *s = sge->tx_sched;
413 ktime_t now = get_clock();
414 unsigned int i;
415 long long delta_time_ns;
416
417 delta_time_ns = ktime_to_ns(ktime_sub(now, s->last_updated));
418
419 pr_debug("sched_update_avail delta=%lld\n", delta_time_ns);
420 if (delta_time_ns < 15000)
421 return 0;
422
423 for (i = 0; i < MAX_NPORTS; i++) {
424 struct sched_port *p = &s->p[i];
425 unsigned int delta_avail;
426
427 delta_avail = (p->drain_bits_per_1024ns * delta_time_ns) >> 13;
428 p->avail = min(p->avail + delta_avail, s->max_avail);
429 }
430
431 s->last_updated = now;
432
433 return 1;
434}
435
436/*
437 * sched_skb() is called from two different places. In the tx path, any
438 * packet generating load on an output port will call sched_skb()
439 * (skb != NULL). In addition, sched_skb() is called from the irq/soft irq
440 * context (skb == NULL).
441 * The scheduler only returns a skb (which will then be sent) if the
442 * length of the skb is <= the current quota of the output port.
443 */
444static struct sk_buff *sched_skb(struct sge *sge, struct sk_buff *skb,
445 unsigned int credits)
446{
447 struct sched *s = sge->tx_sched;
448 struct sk_buff_head *skbq;
449 unsigned int i, len, update = 1;
450
451 pr_debug("sched_skb %p\n", skb);
452 if (!skb) {
453 if (!s->num)
454 return NULL;
455 } else {
456 skbq = &s->p[skb->dev->if_port].skbq;
457 __skb_queue_tail(skbq, skb);
458 s->num++;
459 skb = NULL;
460 }
461
462 if (credits < MAX_SKB_FRAGS + 1)
463 goto out;
464
356bd146 465again:
f1d3d38a 466 for (i = 0; i < MAX_NPORTS; i++) {
18d777a5 467 s->port = (s->port + 1) & (MAX_NPORTS - 1);
f1d3d38a
SH
468 skbq = &s->p[s->port].skbq;
469
470 skb = skb_peek(skbq);
471
472 if (!skb)
473 continue;
474
475 len = skb->len;
476 if (len <= s->p[s->port].avail) {
477 s->p[s->port].avail -= len;
478 s->num--;
479 __skb_unlink(skb, skbq);
480 goto out;
481 }
482 skb = NULL;
483 }
484
485 if (update-- && sched_update_avail(sge))
486 goto again;
487
356bd146
FR
488out:
489 /* If there are more pending skbs, we use the hardware to schedule us
f1d3d38a
SH
490 * again.
491 */
492 if (s->num && !skb) {
493 struct cmdQ *q = &sge->cmdQ[0];
494 clear_bit(CMDQ_STAT_LAST_PKT_DB, &q->status);
495 if (test_and_set_bit(CMDQ_STAT_RUNNING, &q->status) == 0) {
496 set_bit(CMDQ_STAT_LAST_PKT_DB, &q->status);
497 writel(F_CMDQ0_ENABLE, sge->adapter->regs + A_SG_DOORBELL);
498 }
499 }
500 pr_debug("sched_skb ret %p\n", skb);
501
502 return skb;
503}
504
8199d3a7
CL
505/*
506 * PIO to indicate that memory mapped Q contains valid descriptor(s).
507 */
559fb51b 508static inline void doorbell_pio(struct adapter *adapter, u32 val)
8199d3a7
CL
509{
510 wmb();
559fb51b 511 writel(val, adapter->regs + A_SG_DOORBELL);
8199d3a7
CL
512}
513
514/*
515 * Frees all RX buffers on the freelist Q. The caller must make sure that
516 * the SGE is turned off before calling this function.
517 */
559fb51b 518static void free_freelQ_buffers(struct pci_dev *pdev, struct freelQ *q)
8199d3a7 519{
559fb51b 520 unsigned int cidx = q->cidx;
8199d3a7 521
559fb51b
SB
522 while (q->credits--) {
523 struct freelQ_ce *ce = &q->centries[cidx];
8199d3a7 524
094f92a6
FT
525 pci_unmap_single(pdev, dma_unmap_addr(ce, dma_addr),
526 dma_unmap_len(ce, dma_len),
8199d3a7
CL
527 PCI_DMA_FROMDEVICE);
528 dev_kfree_skb(ce->skb);
529 ce->skb = NULL;
559fb51b 530 if (++cidx == q->size)
8199d3a7
CL
531 cidx = 0;
532 }
533}
534
535/*
536 * Free RX free list and response queue resources.
537 */
538static void free_rx_resources(struct sge *sge)
539{
540 struct pci_dev *pdev = sge->adapter->pdev;
541 unsigned int size, i;
542
543 if (sge->respQ.entries) {
559fb51b 544 size = sizeof(struct respQ_e) * sge->respQ.size;
8199d3a7
CL
545 pci_free_consistent(pdev, size, sge->respQ.entries,
546 sge->respQ.dma_addr);
547 }
548
549 for (i = 0; i < SGE_FREELQ_N; i++) {
559fb51b 550 struct freelQ *q = &sge->freelQ[i];
8199d3a7 551
559fb51b
SB
552 if (q->centries) {
553 free_freelQ_buffers(pdev, q);
554 kfree(q->centries);
8199d3a7 555 }
559fb51b
SB
556 if (q->entries) {
557 size = sizeof(struct freelQ_e) * q->size;
558 pci_free_consistent(pdev, size, q->entries,
559 q->dma_addr);
8199d3a7
CL
560 }
561 }
562}
563
564/*
565 * Allocates basic RX resources, consisting of memory mapped freelist Qs and a
559fb51b 566 * response queue.
8199d3a7
CL
567 */
568static int alloc_rx_resources(struct sge *sge, struct sge_params *p)
569{
570 struct pci_dev *pdev = sge->adapter->pdev;
571 unsigned int size, i;
572
573 for (i = 0; i < SGE_FREELQ_N; i++) {
559fb51b
SB
574 struct freelQ *q = &sge->freelQ[i];
575
576 q->genbit = 1;
577 q->size = p->freelQ_size[i];
578 q->dma_offset = sge->rx_pkt_pad ? 0 : NET_IP_ALIGN;
579 size = sizeof(struct freelQ_e) * q->size;
3e0f75be 580 q->entries = pci_alloc_consistent(pdev, size, &q->dma_addr);
559fb51b 581 if (!q->entries)
8199d3a7 582 goto err_no_mem;
3e0f75be 583
559fb51b 584 size = sizeof(struct freelQ_ce) * q->size;
cbee9f91 585 q->centries = kzalloc(size, GFP_KERNEL);
559fb51b 586 if (!q->centries)
8199d3a7
CL
587 goto err_no_mem;
588 }
589
590 /*
591 * Calculate the buffer sizes for the two free lists. FL0 accommodates
592 * regular sized Ethernet frames, FL1 is sized not to exceed 16K,
593 * including all the sk_buff overhead.
594 *
595 * Note: For T2 FL0 and FL1 are reversed.
596 */
597 sge->freelQ[!sge->jumbo_fl].rx_buffer_size = SGE_RX_SM_BUF_SIZE +
598 sizeof(struct cpl_rx_data) +
599 sge->freelQ[!sge->jumbo_fl].dma_offset;
f1d3d38a
SH
600
601 size = (16 * 1024) -
602 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
603
604 sge->freelQ[sge->jumbo_fl].rx_buffer_size = size;
8199d3a7 605
559fb51b
SB
606 /*
607 * Setup which skb recycle Q should be used when recycling buffers from
608 * each free list.
609 */
610 sge->freelQ[!sge->jumbo_fl].recycleq_idx = 0;
611 sge->freelQ[sge->jumbo_fl].recycleq_idx = 1;
612
8199d3a7 613 sge->respQ.genbit = 1;
559fb51b
SB
614 sge->respQ.size = SGE_RESPQ_E_N;
615 sge->respQ.credits = 0;
616 size = sizeof(struct respQ_e) * sge->respQ.size;
3e0f75be 617 sge->respQ.entries =
8199d3a7
CL
618 pci_alloc_consistent(pdev, size, &sge->respQ.dma_addr);
619 if (!sge->respQ.entries)
620 goto err_no_mem;
8199d3a7
CL
621 return 0;
622
623err_no_mem:
624 free_rx_resources(sge);
625 return -ENOMEM;
626}
627
628/*
559fb51b 629 * Reclaims n TX descriptors and frees the buffers associated with them.
8199d3a7 630 */
559fb51b 631static void free_cmdQ_buffers(struct sge *sge, struct cmdQ *q, unsigned int n)
8199d3a7 632{
559fb51b 633 struct cmdQ_ce *ce;
8199d3a7 634 struct pci_dev *pdev = sge->adapter->pdev;
559fb51b 635 unsigned int cidx = q->cidx;
8199d3a7 636
559fb51b
SB
637 q->in_use -= n;
638 ce = &q->centries[cidx];
639 while (n--) {
094f92a6
FT
640 if (likely(dma_unmap_len(ce, dma_len))) {
641 pci_unmap_single(pdev, dma_unmap_addr(ce, dma_addr),
642 dma_unmap_len(ce, dma_len),
3e0f75be
FR
643 PCI_DMA_TODEVICE);
644 if (q->sop)
f1d3d38a 645 q->sop = 0;
f1d3d38a 646 }
559fb51b 647 if (ce->skb) {
f1d3d38a 648 dev_kfree_skb_any(ce->skb);
559fb51b
SB
649 q->sop = 1;
650 }
8199d3a7 651 ce++;
559fb51b 652 if (++cidx == q->size) {
8199d3a7 653 cidx = 0;
559fb51b 654 ce = q->centries;
8199d3a7
CL
655 }
656 }
559fb51b 657 q->cidx = cidx;
8199d3a7
CL
658}
659
660/*
661 * Free TX resources.
662 *
663 * Assumes that SGE is stopped and all interrupts are disabled.
664 */
665static void free_tx_resources(struct sge *sge)
666{
667 struct pci_dev *pdev = sge->adapter->pdev;
668 unsigned int size, i;
669
670 for (i = 0; i < SGE_CMDQ_N; i++) {
559fb51b 671 struct cmdQ *q = &sge->cmdQ[i];
8199d3a7 672
559fb51b
SB
673 if (q->centries) {
674 if (q->in_use)
675 free_cmdQ_buffers(sge, q, q->in_use);
676 kfree(q->centries);
8199d3a7 677 }
559fb51b
SB
678 if (q->entries) {
679 size = sizeof(struct cmdQ_e) * q->size;
680 pci_free_consistent(pdev, size, q->entries,
681 q->dma_addr);
8199d3a7
CL
682 }
683 }
684}
685
686/*
687 * Allocates basic TX resources, consisting of memory mapped command Qs.
688 */
689static int alloc_tx_resources(struct sge *sge, struct sge_params *p)
690{
691 struct pci_dev *pdev = sge->adapter->pdev;
692 unsigned int size, i;
693
694 for (i = 0; i < SGE_CMDQ_N; i++) {
559fb51b
SB
695 struct cmdQ *q = &sge->cmdQ[i];
696
697 q->genbit = 1;
698 q->sop = 1;
699 q->size = p->cmdQ_size[i];
700 q->in_use = 0;
701 q->status = 0;
702 q->processed = q->cleaned = 0;
703 q->stop_thres = 0;
704 spin_lock_init(&q->lock);
705 size = sizeof(struct cmdQ_e) * q->size;
3e0f75be 706 q->entries = pci_alloc_consistent(pdev, size, &q->dma_addr);
559fb51b 707 if (!q->entries)
8199d3a7 708 goto err_no_mem;
3e0f75be 709
559fb51b 710 size = sizeof(struct cmdQ_ce) * q->size;
cbee9f91 711 q->centries = kzalloc(size, GFP_KERNEL);
559fb51b 712 if (!q->centries)
8199d3a7
CL
713 goto err_no_mem;
714 }
715
559fb51b
SB
716 /*
717 * CommandQ 0 handles Ethernet and TOE packets, while queue 1 is TOE
718 * only. For queue 0 set the stop threshold so we can handle one more
719 * packet from each port, plus reserve an additional 24 entries for
720 * Ethernet packets only. Queue 1 never suspends nor do we reserve
721 * space for Ethernet packets.
722 */
723 sge->cmdQ[0].stop_thres = sge->adapter->params.nports *
724 (MAX_SKB_FRAGS + 1);
8199d3a7
CL
725 return 0;
726
727err_no_mem:
728 free_tx_resources(sge);
729 return -ENOMEM;
730}
731
732static inline void setup_ring_params(struct adapter *adapter, u64 addr,
733 u32 size, int base_reg_lo,
734 int base_reg_hi, int size_reg)
735{
559fb51b
SB
736 writel((u32)addr, adapter->regs + base_reg_lo);
737 writel(addr >> 32, adapter->regs + base_reg_hi);
738 writel(size, adapter->regs + size_reg);
8199d3a7
CL
739}
740
741/*
742 * Enable/disable VLAN acceleration.
743 */
744void t1_set_vlan_accel(struct adapter *adapter, int on_off)
745{
746 struct sge *sge = adapter->sge;
747
748 sge->sge_control &= ~F_VLAN_XTRACT;
749 if (on_off)
750 sge->sge_control |= F_VLAN_XTRACT;
751 if (adapter->open_device_map) {
559fb51b 752 writel(sge->sge_control, adapter->regs + A_SG_CONTROL);
f1d3d38a 753 readl(adapter->regs + A_SG_CONTROL); /* flush */
8199d3a7
CL
754 }
755}
756
8199d3a7
CL
757/*
758 * Programs the various SGE registers. However, the engine is not yet enabled,
759 * but sge->sge_control is setup and ready to go.
760 */
761static void configure_sge(struct sge *sge, struct sge_params *p)
762{
763 struct adapter *ap = sge->adapter;
356bd146 764
559fb51b
SB
765 writel(0, ap->regs + A_SG_CONTROL);
766 setup_ring_params(ap, sge->cmdQ[0].dma_addr, sge->cmdQ[0].size,
8199d3a7 767 A_SG_CMD0BASELWR, A_SG_CMD0BASEUPR, A_SG_CMD0SIZE);
559fb51b 768 setup_ring_params(ap, sge->cmdQ[1].dma_addr, sge->cmdQ[1].size,
8199d3a7
CL
769 A_SG_CMD1BASELWR, A_SG_CMD1BASEUPR, A_SG_CMD1SIZE);
770 setup_ring_params(ap, sge->freelQ[0].dma_addr,
559fb51b 771 sge->freelQ[0].size, A_SG_FL0BASELWR,
8199d3a7
CL
772 A_SG_FL0BASEUPR, A_SG_FL0SIZE);
773 setup_ring_params(ap, sge->freelQ[1].dma_addr,
559fb51b 774 sge->freelQ[1].size, A_SG_FL1BASELWR,
8199d3a7
CL
775 A_SG_FL1BASEUPR, A_SG_FL1SIZE);
776
777 /* The threshold comparison uses <. */
559fb51b 778 writel(SGE_RX_SM_BUF_SIZE + 1, ap->regs + A_SG_FLTHRESHOLD);
8199d3a7 779
559fb51b
SB
780 setup_ring_params(ap, sge->respQ.dma_addr, sge->respQ.size,
781 A_SG_RSPBASELWR, A_SG_RSPBASEUPR, A_SG_RSPSIZE);
782 writel((u32)sge->respQ.size - 1, ap->regs + A_SG_RSPQUEUECREDIT);
8199d3a7
CL
783
784 sge->sge_control = F_CMDQ0_ENABLE | F_CMDQ1_ENABLE | F_FL0_ENABLE |
785 F_FL1_ENABLE | F_CPL_ENABLE | F_RESPONSE_QUEUE_ENABLE |
786 V_CMDQ_PRIORITY(2) | F_DISABLE_CMDQ1_GTS | F_ISCSI_COALESCE |
787 V_RX_PKT_OFFSET(sge->rx_pkt_pad);
788
789#if defined(__BIG_ENDIAN_BITFIELD)
790 sge->sge_control |= F_ENABLE_BIG_ENDIAN;
791#endif
792
559fb51b
SB
793 /* Initialize no-resource timer */
794 sge->intrtimer_nres = SGE_INTRTIMER_NRES * core_ticks_per_usec(ap);
795
796 t1_sge_set_coalesce_params(sge, p);
8199d3a7
CL
797}
798
799/*
800 * Return the payload capacity of the jumbo free-list buffers.
801 */
802static inline unsigned int jumbo_payload_capacity(const struct sge *sge)
803{
804 return sge->freelQ[sge->jumbo_fl].rx_buffer_size -
559fb51b
SB
805 sge->freelQ[sge->jumbo_fl].dma_offset -
806 sizeof(struct cpl_rx_data);
8199d3a7
CL
807}
808
809/*
810 * Frees all SGE related resources and the sge structure itself
811 */
812void t1_sge_destroy(struct sge *sge)
813{
56f643c2
SH
814 int i;
815
816 for_each_port(sge->adapter, i)
817 free_percpu(sge->port_stats[i]);
818
f1d3d38a 819 kfree(sge->tx_sched);
8199d3a7
CL
820 free_tx_resources(sge);
821 free_rx_resources(sge);
822 kfree(sge);
823}
824
825/*
826 * Allocates new RX buffers on the freelist Q (and tracks them on the freelist
827 * context Q) until the Q is full or alloc_skb fails.
828 *
829 * It is possible that the generation bits already match, indicating that the
830 * buffer is already valid and nothing needs to be done. This happens when we
831 * copied a received buffer into a new sk_buff during the interrupt processing.
832 *
833 * If the SGE doesn't automatically align packets properly (!sge->rx_pkt_pad),
834 * we specify a RX_OFFSET in order to make sure that the IP header is 4B
835 * aligned.
836 */
559fb51b 837static void refill_free_list(struct sge *sge, struct freelQ *q)
8199d3a7
CL
838{
839 struct pci_dev *pdev = sge->adapter->pdev;
559fb51b
SB
840 struct freelQ_ce *ce = &q->centries[q->pidx];
841 struct freelQ_e *e = &q->entries[q->pidx];
842 unsigned int dma_len = q->rx_buffer_size - q->dma_offset;
8199d3a7 843
559fb51b
SB
844 while (q->credits < q->size) {
845 struct sk_buff *skb;
846 dma_addr_t mapping;
8199d3a7 847
559fb51b
SB
848 skb = alloc_skb(q->rx_buffer_size, GFP_ATOMIC);
849 if (!skb)
850 break;
851
852 skb_reserve(skb, q->dma_offset);
853 mapping = pci_map_single(pdev, skb->data, dma_len,
854 PCI_DMA_FROMDEVICE);
24a427cf
SH
855 skb_reserve(skb, sge->rx_pkt_pad);
856
559fb51b 857 ce->skb = skb;
094f92a6
FT
858 dma_unmap_addr_set(ce, dma_addr, mapping);
859 dma_unmap_len_set(ce, dma_len, dma_len);
559fb51b
SB
860 e->addr_lo = (u32)mapping;
861 e->addr_hi = (u64)mapping >> 32;
862 e->len_gen = V_CMD_LEN(dma_len) | V_CMD_GEN1(q->genbit);
863 wmb();
864 e->gen2 = V_CMD_GEN2(q->genbit);
8199d3a7
CL
865
866 e++;
867 ce++;
559fb51b
SB
868 if (++q->pidx == q->size) {
869 q->pidx = 0;
870 q->genbit ^= 1;
871 ce = q->centries;
872 e = q->entries;
8199d3a7 873 }
559fb51b 874 q->credits++;
8199d3a7 875 }
8199d3a7
CL
876}
877
878/*
559fb51b
SB
879 * Calls refill_free_list for both free lists. If we cannot fill at least 1/4
880 * of both rings, we go into 'few interrupt mode' in order to give the system
881 * time to free up resources.
8199d3a7
CL
882 */
883static void freelQs_empty(struct sge *sge)
884{
559fb51b
SB
885 struct adapter *adapter = sge->adapter;
886 u32 irq_reg = readl(adapter->regs + A_SG_INT_ENABLE);
8199d3a7
CL
887 u32 irqholdoff_reg;
888
889 refill_free_list(sge, &sge->freelQ[0]);
890 refill_free_list(sge, &sge->freelQ[1]);
891
559fb51b
SB
892 if (sge->freelQ[0].credits > (sge->freelQ[0].size >> 2) &&
893 sge->freelQ[1].credits > (sge->freelQ[1].size >> 2)) {
8199d3a7 894 irq_reg |= F_FL_EXHAUSTED;
559fb51b 895 irqholdoff_reg = sge->fixed_intrtimer;
8199d3a7
CL
896 } else {
897 /* Clear the F_FL_EXHAUSTED interrupts for now */
898 irq_reg &= ~F_FL_EXHAUSTED;
899 irqholdoff_reg = sge->intrtimer_nres;
900 }
559fb51b
SB
901 writel(irqholdoff_reg, adapter->regs + A_SG_INTRTIMER);
902 writel(irq_reg, adapter->regs + A_SG_INT_ENABLE);
8199d3a7
CL
903
904 /* We reenable the Qs to force a freelist GTS interrupt later */
559fb51b 905 doorbell_pio(adapter, F_FL0_ENABLE | F_FL1_ENABLE);
8199d3a7
CL
906}
907
908#define SGE_PL_INTR_MASK (F_PL_INTR_SGE_ERR | F_PL_INTR_SGE_DATA)
909#define SGE_INT_FATAL (F_RESPQ_OVERFLOW | F_PACKET_TOO_BIG | F_PACKET_MISMATCH)
910#define SGE_INT_ENABLE (F_RESPQ_EXHAUSTED | F_RESPQ_OVERFLOW | \
911 F_FL_EXHAUSTED | F_PACKET_TOO_BIG | F_PACKET_MISMATCH)
912
913/*
914 * Disable SGE Interrupts
915 */
916void t1_sge_intr_disable(struct sge *sge)
917{
559fb51b 918 u32 val = readl(sge->adapter->regs + A_PL_ENABLE);
8199d3a7 919
559fb51b
SB
920 writel(val & ~SGE_PL_INTR_MASK, sge->adapter->regs + A_PL_ENABLE);
921 writel(0, sge->adapter->regs + A_SG_INT_ENABLE);
8199d3a7
CL
922}
923
924/*
925 * Enable SGE interrupts.
926 */
927void t1_sge_intr_enable(struct sge *sge)
928{
929 u32 en = SGE_INT_ENABLE;
559fb51b 930 u32 val = readl(sge->adapter->regs + A_PL_ENABLE);
8199d3a7
CL
931
932 if (sge->adapter->flags & TSO_CAPABLE)
933 en &= ~F_PACKET_TOO_BIG;
559fb51b
SB
934 writel(en, sge->adapter->regs + A_SG_INT_ENABLE);
935 writel(val | SGE_PL_INTR_MASK, sge->adapter->regs + A_PL_ENABLE);
8199d3a7
CL
936}
937
938/*
939 * Clear SGE interrupts.
940 */
941void t1_sge_intr_clear(struct sge *sge)
942{
559fb51b
SB
943 writel(SGE_PL_INTR_MASK, sge->adapter->regs + A_PL_CAUSE);
944 writel(0xffffffff, sge->adapter->regs + A_SG_INT_CAUSE);
8199d3a7
CL
945}
946
947/*
948 * SGE 'Error' interrupt handler
949 */
950int t1_sge_intr_error_handler(struct sge *sge)
951{
952 struct adapter *adapter = sge->adapter;
559fb51b 953 u32 cause = readl(adapter->regs + A_SG_INT_CAUSE);
8199d3a7
CL
954
955 if (adapter->flags & TSO_CAPABLE)
956 cause &= ~F_PACKET_TOO_BIG;
957 if (cause & F_RESPQ_EXHAUSTED)
559fb51b 958 sge->stats.respQ_empty++;
8199d3a7 959 if (cause & F_RESPQ_OVERFLOW) {
559fb51b 960 sge->stats.respQ_overflow++;
c1f51212 961 pr_alert("%s: SGE response queue overflow\n",
8199d3a7
CL
962 adapter->name);
963 }
964 if (cause & F_FL_EXHAUSTED) {
559fb51b 965 sge->stats.freelistQ_empty++;
8199d3a7
CL
966 freelQs_empty(sge);
967 }
968 if (cause & F_PACKET_TOO_BIG) {
559fb51b 969 sge->stats.pkt_too_big++;
c1f51212 970 pr_alert("%s: SGE max packet size exceeded\n",
8199d3a7
CL
971 adapter->name);
972 }
973 if (cause & F_PACKET_MISMATCH) {
559fb51b 974 sge->stats.pkt_mismatch++;
c1f51212 975 pr_alert("%s: SGE packet mismatch\n", adapter->name);
8199d3a7
CL
976 }
977 if (cause & SGE_INT_FATAL)
978 t1_fatal_err(adapter);
979
559fb51b 980 writel(cause, adapter->regs + A_SG_INT_CAUSE);
8199d3a7
CL
981 return 0;
982}
983
56f643c2 984const struct sge_intr_counts *t1_sge_get_intr_counts(const struct sge *sge)
559fb51b
SB
985{
986 return &sge->stats;
987}
988
56f643c2
SH
989void t1_sge_get_port_stats(const struct sge *sge, int port,
990 struct sge_port_stats *ss)
559fb51b 991{
56f643c2
SH
992 int cpu;
993
994 memset(ss, 0, sizeof(*ss));
995 for_each_possible_cpu(cpu) {
996 struct sge_port_stats *st = per_cpu_ptr(sge->port_stats[port], cpu);
997
56f643c2 998 ss->rx_cso_good += st->rx_cso_good;
56f643c2
SH
999 ss->tx_cso += st->tx_cso;
1000 ss->tx_tso += st->tx_tso;
7832ee03 1001 ss->tx_need_hdrroom += st->tx_need_hdrroom;
56f643c2
SH
1002 ss->vlan_xtract += st->vlan_xtract;
1003 ss->vlan_insert += st->vlan_insert;
1004 }
559fb51b
SB
1005}
1006
1007/**
1008 * recycle_fl_buf - recycle a free list buffer
1009 * @fl: the free list
1010 * @idx: index of buffer to recycle
8199d3a7 1011 *
559fb51b
SB
1012 * Recycles the specified buffer on the given free list by adding it at
1013 * the next available slot on the list.
8199d3a7 1014 */
559fb51b 1015static void recycle_fl_buf(struct freelQ *fl, int idx)
8199d3a7 1016{
559fb51b
SB
1017 struct freelQ_e *from = &fl->entries[idx];
1018 struct freelQ_e *to = &fl->entries[fl->pidx];
8199d3a7 1019
559fb51b
SB
1020 fl->centries[fl->pidx] = fl->centries[idx];
1021 to->addr_lo = from->addr_lo;
1022 to->addr_hi = from->addr_hi;
1023 to->len_gen = G_CMD_LEN(from->len_gen) | V_CMD_GEN1(fl->genbit);
1024 wmb();
1025 to->gen2 = V_CMD_GEN2(fl->genbit);
1026 fl->credits++;
8199d3a7 1027
559fb51b
SB
1028 if (++fl->pidx == fl->size) {
1029 fl->pidx = 0;
1030 fl->genbit ^= 1;
8199d3a7 1031 }
559fb51b 1032}
8199d3a7 1033
24a427cf
SH
1034static int copybreak __read_mostly = 256;
1035module_param(copybreak, int, 0);
1036MODULE_PARM_DESC(copybreak, "Receive copy threshold");
1037
559fb51b
SB
1038/**
1039 * get_packet - return the next ingress packet buffer
1040 * @pdev: the PCI device that received the packet
1041 * @fl: the SGE free list holding the packet
1042 * @len: the actual packet length, excluding any SGE padding
559fb51b
SB
1043 *
1044 * Get the next packet from a free list and complete setup of the
1045 * sk_buff. If the packet is small we make a copy and recycle the
1046 * original buffer, otherwise we use the original buffer itself. If a
1047 * positive drop threshold is supplied packets are dropped and their
1048 * buffers recycled if (a) the number of remaining buffers is under the
1049 * threshold and the packet is too big to copy, or (b) the packet should
1050 * be copied but there is no memory for the copy.
1051 */
1052static inline struct sk_buff *get_packet(struct pci_dev *pdev,
24a427cf 1053 struct freelQ *fl, unsigned int len)
559fb51b
SB
1054{
1055 struct sk_buff *skb;
24a427cf 1056 const struct freelQ_ce *ce = &fl->centries[fl->cidx];
559fb51b 1057
24a427cf
SH
1058 if (len < copybreak) {
1059 skb = alloc_skb(len + 2, GFP_ATOMIC);
1060 if (!skb)
1061 goto use_orig_buf;
1062
1063 skb_reserve(skb, 2); /* align IP header */
1064 skb_put(skb, len);
1065 pci_dma_sync_single_for_cpu(pdev,
094f92a6
FT
1066 dma_unmap_addr(ce, dma_addr),
1067 dma_unmap_len(ce, dma_len),
559fb51b 1068 PCI_DMA_FROMDEVICE);
d626f62b 1069 skb_copy_from_linear_data(ce->skb, skb->data, len);
24a427cf 1070 pci_dma_sync_single_for_device(pdev,
094f92a6
FT
1071 dma_unmap_addr(ce, dma_addr),
1072 dma_unmap_len(ce, dma_len),
24a427cf 1073 PCI_DMA_FROMDEVICE);
559fb51b
SB
1074 recycle_fl_buf(fl, fl->cidx);
1075 return skb;
8199d3a7
CL
1076 }
1077
24a427cf
SH
1078use_orig_buf:
1079 if (fl->credits < 2) {
559fb51b
SB
1080 recycle_fl_buf(fl, fl->cidx);
1081 return NULL;
1082 }
8199d3a7 1083
094f92a6
FT
1084 pci_unmap_single(pdev, dma_unmap_addr(ce, dma_addr),
1085 dma_unmap_len(ce, dma_len), PCI_DMA_FROMDEVICE);
559fb51b 1086 skb = ce->skb;
24a427cf
SH
1087 prefetch(skb->data);
1088
559fb51b
SB
1089 skb_put(skb, len);
1090 return skb;
1091}
8199d3a7 1092
559fb51b
SB
1093/**
1094 * unexpected_offload - handle an unexpected offload packet
1095 * @adapter: the adapter
1096 * @fl: the free list that received the packet
1097 *
1098 * Called when we receive an unexpected offload packet (e.g., the TOE
1099 * function is disabled or the card is a NIC). Prints a message and
1100 * recycles the buffer.
1101 */
1102static void unexpected_offload(struct adapter *adapter, struct freelQ *fl)
1103{
1104 struct freelQ_ce *ce = &fl->centries[fl->cidx];
1105 struct sk_buff *skb = ce->skb;
1106
094f92a6
FT
1107 pci_dma_sync_single_for_cpu(adapter->pdev, dma_unmap_addr(ce, dma_addr),
1108 dma_unmap_len(ce, dma_len), PCI_DMA_FROMDEVICE);
c1f51212 1109 pr_err("%s: unexpected offload packet, cmd %u\n",
559fb51b
SB
1110 adapter->name, *skb->data);
1111 recycle_fl_buf(fl, fl->cidx);
8199d3a7
CL
1112}
1113
f1d3d38a
SH
1114/*
1115 * T1/T2 SGE limits the maximum DMA size per TX descriptor to
1116 * SGE_TX_DESC_MAX_PLEN (16KB). If the PAGE_SIZE is larger than 16KB, the
1117 * stack might send more than SGE_TX_DESC_MAX_PLEN in a contiguous manner.
1118 * Note that the *_large_page_tx_descs stuff will be optimized out when
1119 * PAGE_SIZE <= SGE_TX_DESC_MAX_PLEN.
1120 *
1121 * compute_large_page_descs() computes how many additional descriptors are
1122 * required to break down the stack's request.
1123 */
1124static inline unsigned int compute_large_page_tx_descs(struct sk_buff *skb)
1125{
1126 unsigned int count = 0;
356bd146 1127
f1d3d38a
SH
1128 if (PAGE_SIZE > SGE_TX_DESC_MAX_PLEN) {
1129 unsigned int nfrags = skb_shinfo(skb)->nr_frags;
e743d313 1130 unsigned int i, len = skb_headlen(skb);
f1d3d38a
SH
1131 while (len > SGE_TX_DESC_MAX_PLEN) {
1132 count++;
1133 len -= SGE_TX_DESC_MAX_PLEN;
1134 }
1135 for (i = 0; nfrags--; i++) {
1136 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1137 len = frag->size;
1138 while (len > SGE_TX_DESC_MAX_PLEN) {
1139 count++;
1140 len -= SGE_TX_DESC_MAX_PLEN;
1141 }
1142 }
1143 }
1144 return count;
1145}
1146
1147/*
1148 * Write a cmdQ entry.
1149 *
1150 * Since this function writes the 'flags' field, it must not be used to
1151 * write the first cmdQ entry.
1152 */
1153static inline void write_tx_desc(struct cmdQ_e *e, dma_addr_t mapping,
1154 unsigned int len, unsigned int gen,
1155 unsigned int eop)
1156{
0ee904c3
AB
1157 BUG_ON(len > SGE_TX_DESC_MAX_PLEN);
1158
f1d3d38a
SH
1159 e->addr_lo = (u32)mapping;
1160 e->addr_hi = (u64)mapping >> 32;
1161 e->len_gen = V_CMD_LEN(len) | V_CMD_GEN1(gen);
1162 e->flags = F_CMD_DATAVALID | V_CMD_EOP(eop) | V_CMD_GEN2(gen);
1163}
1164
1165/*
1166 * See comment for previous function.
1167 *
1168 * write_tx_descs_large_page() writes additional SGE tx descriptors if
1169 * *desc_len exceeds HW's capability.
1170 */
1171static inline unsigned int write_large_page_tx_descs(unsigned int pidx,
1172 struct cmdQ_e **e,
1173 struct cmdQ_ce **ce,
1174 unsigned int *gen,
1175 dma_addr_t *desc_mapping,
1176 unsigned int *desc_len,
1177 unsigned int nfrags,
1178 struct cmdQ *q)
1179{
1180 if (PAGE_SIZE > SGE_TX_DESC_MAX_PLEN) {
1181 struct cmdQ_e *e1 = *e;
1182 struct cmdQ_ce *ce1 = *ce;
1183
1184 while (*desc_len > SGE_TX_DESC_MAX_PLEN) {
1185 *desc_len -= SGE_TX_DESC_MAX_PLEN;
1186 write_tx_desc(e1, *desc_mapping, SGE_TX_DESC_MAX_PLEN,
1187 *gen, nfrags == 0 && *desc_len == 0);
1188 ce1->skb = NULL;
094f92a6 1189 dma_unmap_len_set(ce1, dma_len, 0);
f1d3d38a
SH
1190 *desc_mapping += SGE_TX_DESC_MAX_PLEN;
1191 if (*desc_len) {
1192 ce1++;
1193 e1++;
1194 if (++pidx == q->size) {
1195 pidx = 0;
1196 *gen ^= 1;
1197 ce1 = q->centries;
1198 e1 = q->entries;
1199 }
1200 }
1201 }
1202 *e = e1;
1203 *ce = ce1;
1204 }
1205 return pidx;
1206}
1207
8199d3a7 1208/*
559fb51b
SB
1209 * Write the command descriptors to transmit the given skb starting at
1210 * descriptor pidx with the given generation.
8199d3a7 1211 */
559fb51b
SB
1212static inline void write_tx_descs(struct adapter *adapter, struct sk_buff *skb,
1213 unsigned int pidx, unsigned int gen,
1214 struct cmdQ *q)
8199d3a7 1215{
f1d3d38a 1216 dma_addr_t mapping, desc_mapping;
559fb51b
SB
1217 struct cmdQ_e *e, *e1;
1218 struct cmdQ_ce *ce;
f1d3d38a
SH
1219 unsigned int i, flags, first_desc_len, desc_len,
1220 nfrags = skb_shinfo(skb)->nr_frags;
559fb51b 1221
f1d3d38a 1222 e = e1 = &q->entries[pidx];
559fb51b 1223 ce = &q->centries[pidx];
f1d3d38a
SH
1224
1225 mapping = pci_map_single(adapter->pdev, skb->data,
e743d313 1226 skb_headlen(skb), PCI_DMA_TODEVICE);
f1d3d38a
SH
1227
1228 desc_mapping = mapping;
e743d313 1229 desc_len = skb_headlen(skb);
f1d3d38a
SH
1230
1231 flags = F_CMD_DATAVALID | F_CMD_SOP |
1232 V_CMD_EOP(nfrags == 0 && desc_len <= SGE_TX_DESC_MAX_PLEN) |
1233 V_CMD_GEN2(gen);
1234 first_desc_len = (desc_len <= SGE_TX_DESC_MAX_PLEN) ?
1235 desc_len : SGE_TX_DESC_MAX_PLEN;
1236 e->addr_lo = (u32)desc_mapping;
1237 e->addr_hi = (u64)desc_mapping >> 32;
1238 e->len_gen = V_CMD_LEN(first_desc_len) | V_CMD_GEN1(gen);
1239 ce->skb = NULL;
094f92a6 1240 dma_unmap_len_set(ce, dma_len, 0);
f1d3d38a
SH
1241
1242 if (PAGE_SIZE > SGE_TX_DESC_MAX_PLEN &&
1243 desc_len > SGE_TX_DESC_MAX_PLEN) {
1244 desc_mapping += first_desc_len;
1245 desc_len -= first_desc_len;
1246 e1++;
1247 ce++;
1248 if (++pidx == q->size) {
1249 pidx = 0;
1250 gen ^= 1;
1251 e1 = q->entries;
1252 ce = q->centries;
1253 }
1254 pidx = write_large_page_tx_descs(pidx, &e1, &ce, &gen,
1255 &desc_mapping, &desc_len,
1256 nfrags, q);
1257
1258 if (likely(desc_len))
1259 write_tx_desc(e1, desc_mapping, desc_len, gen,
1260 nfrags == 0);
1261 }
1262
559fb51b 1263 ce->skb = NULL;
094f92a6 1264 dma_unmap_addr_set(ce, dma_addr, mapping);
e743d313 1265 dma_unmap_len_set(ce, dma_len, skb_headlen(skb));
8199d3a7 1266
f1d3d38a 1267 for (i = 0; nfrags--; i++) {
559fb51b 1268 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
559fb51b 1269 e1++;
f1d3d38a 1270 ce++;
559fb51b
SB
1271 if (++pidx == q->size) {
1272 pidx = 0;
1273 gen ^= 1;
559fb51b 1274 e1 = q->entries;
f1d3d38a 1275 ce = q->centries;
8199d3a7 1276 }
8199d3a7 1277
559fb51b
SB
1278 mapping = pci_map_page(adapter->pdev, frag->page,
1279 frag->page_offset, frag->size,
1280 PCI_DMA_TODEVICE);
f1d3d38a
SH
1281 desc_mapping = mapping;
1282 desc_len = frag->size;
1283
1284 pidx = write_large_page_tx_descs(pidx, &e1, &ce, &gen,
1285 &desc_mapping, &desc_len,
1286 nfrags, q);
1287 if (likely(desc_len))
1288 write_tx_desc(e1, desc_mapping, desc_len, gen,
1289 nfrags == 0);
559fb51b 1290 ce->skb = NULL;
094f92a6
FT
1291 dma_unmap_addr_set(ce, dma_addr, mapping);
1292 dma_unmap_len_set(ce, dma_len, frag->size);
8199d3a7 1293 }
559fb51b
SB
1294 ce->skb = skb;
1295 wmb();
1296 e->flags = flags;
1297}
8199d3a7 1298
559fb51b
SB
1299/*
1300 * Clean up completed Tx buffers.
1301 */
1302static inline void reclaim_completed_tx(struct sge *sge, struct cmdQ *q)
1303{
1304 unsigned int reclaim = q->processed - q->cleaned;
8199d3a7 1305
559fb51b 1306 if (reclaim) {
f1d3d38a
SH
1307 pr_debug("reclaim_completed_tx processed:%d cleaned:%d\n",
1308 q->processed, q->cleaned);
559fb51b
SB
1309 free_cmdQ_buffers(sge, q, reclaim);
1310 q->cleaned += reclaim;
8199d3a7 1311 }
559fb51b 1312}
8199d3a7 1313
f1d3d38a
SH
1314/*
1315 * Called from tasklet. Checks the scheduler for any
1316 * pending skbs that can be sent.
1317 */
1318static void restart_sched(unsigned long arg)
1319{
1320 struct sge *sge = (struct sge *) arg;
1321 struct adapter *adapter = sge->adapter;
1322 struct cmdQ *q = &sge->cmdQ[0];
1323 struct sk_buff *skb;
1324 unsigned int credits, queued_skb = 0;
1325
1326 spin_lock(&q->lock);
1327 reclaim_completed_tx(sge, q);
1328
1329 credits = q->size - q->in_use;
1330 pr_debug("restart_sched credits=%d\n", credits);
1331 while ((skb = sched_skb(sge, NULL, credits)) != NULL) {
1332 unsigned int genbit, pidx, count;
1333 count = 1 + skb_shinfo(skb)->nr_frags;
356bd146 1334 count += compute_large_page_tx_descs(skb);
f1d3d38a
SH
1335 q->in_use += count;
1336 genbit = q->genbit;
1337 pidx = q->pidx;
1338 q->pidx += count;
1339 if (q->pidx >= q->size) {
1340 q->pidx -= q->size;
1341 q->genbit ^= 1;
1342 }
1343 write_tx_descs(adapter, skb, pidx, genbit, q);
1344 credits = q->size - q->in_use;
1345 queued_skb = 1;
1346 }
1347
1348 if (queued_skb) {
1349 clear_bit(CMDQ_STAT_LAST_PKT_DB, &q->status);
1350 if (test_and_set_bit(CMDQ_STAT_RUNNING, &q->status) == 0) {
1351 set_bit(CMDQ_STAT_LAST_PKT_DB, &q->status);
1352 writel(F_CMDQ0_ENABLE, adapter->regs + A_SG_DOORBELL);
1353 }
1354 }
1355 spin_unlock(&q->lock);
1356}
8199d3a7 1357
559fb51b
SB
1358/**
1359 * sge_rx - process an ingress ethernet packet
1360 * @sge: the sge structure
1361 * @fl: the free list that contains the packet buffer
1362 * @len: the packet length
8199d3a7 1363 *
559fb51b 1364 * Process an ingress ethernet pakcet and deliver it to the stack.
8199d3a7 1365 */
24a427cf 1366static void sge_rx(struct sge *sge, struct freelQ *fl, unsigned int len)
8199d3a7 1367{
559fb51b 1368 struct sk_buff *skb;
24a427cf 1369 const struct cpl_rx_pkt *p;
559fb51b 1370 struct adapter *adapter = sge->adapter;
56f643c2 1371 struct sge_port_stats *st;
8199d3a7 1372
24a427cf 1373 skb = get_packet(adapter->pdev, fl, len - sge->rx_pkt_pad);
56f643c2
SH
1374 if (unlikely(!skb)) {
1375 sge->stats.rx_drops++;
24a427cf 1376 return;
8199d3a7 1377 }
559fb51b 1378
24a427cf 1379 p = (const struct cpl_rx_pkt *) skb->data;
f1d3d38a
SH
1380 if (p->iff >= adapter->params.nports) {
1381 kfree_skb(skb);
24a427cf 1382 return;
f1d3d38a 1383 }
24a427cf 1384 __skb_pull(skb, sizeof(*p));
f1d3d38a 1385
ca0c9584 1386 st = this_cpu_ptr(sge->port_stats[p->iff]);
56f643c2 1387
4c13eb66 1388 skb->protocol = eth_type_trans(skb, adapter->port[p->iff].dev);
559fb51b
SB
1389 if ((adapter->flags & RX_CSUM_ENABLED) && p->csum == 0xffff &&
1390 skb->protocol == htons(ETH_P_IP) &&
1391 (skb->data[9] == IPPROTO_TCP || skb->data[9] == IPPROTO_UDP)) {
56f643c2 1392 ++st->rx_cso_good;
559fb51b
SB
1393 skb->ip_summed = CHECKSUM_UNNECESSARY;
1394 } else
bc8acf2c 1395 skb_checksum_none_assert(skb);
559fb51b
SB
1396
1397 if (unlikely(adapter->vlan_grp && p->vlan_valid)) {
56f643c2 1398 st->vlan_xtract++;
4422b003
FR
1399 vlan_hwaccel_receive_skb(skb, adapter->vlan_grp,
1400 ntohs(p->vlan));
1401 } else
559fb51b 1402 netif_receive_skb(skb);
8199d3a7
CL
1403}
1404
1405/*
559fb51b 1406 * Returns true if a command queue has enough available descriptors that
8199d3a7
CL
1407 * we can resume Tx operation after temporarily disabling its packet queue.
1408 */
559fb51b 1409static inline int enough_free_Tx_descs(const struct cmdQ *q)
8199d3a7 1410{
559fb51b
SB
1411 unsigned int r = q->processed - q->cleaned;
1412
1413 return q->in_use - r < (q->size >> 1);
8199d3a7
CL
1414}
1415
1416/*
559fb51b
SB
1417 * Called when sufficient space has become available in the SGE command queues
1418 * after the Tx packet schedulers have been suspended to restart the Tx path.
8199d3a7 1419 */
559fb51b 1420static void restart_tx_queues(struct sge *sge)
8199d3a7 1421{
559fb51b 1422 struct adapter *adap = sge->adapter;
3e0f75be 1423 int i;
8199d3a7 1424
3e0f75be
FR
1425 if (!enough_free_Tx_descs(&sge->cmdQ[0]))
1426 return;
559fb51b 1427
3e0f75be
FR
1428 for_each_port(adap, i) {
1429 struct net_device *nd = adap->port[i].dev;
559fb51b 1430
3e0f75be
FR
1431 if (test_and_clear_bit(nd->if_port, &sge->stopped_tx_queues) &&
1432 netif_running(nd)) {
1433 sge->stats.cmdQ_restarted[2]++;
1434 netif_wake_queue(nd);
559fb51b
SB
1435 }
1436 }
1437}
1438
1439/*
356bd146 1440 * update_tx_info is called from the interrupt handler/NAPI to return cmdQ0
559fb51b
SB
1441 * information.
1442 */
356bd146
FR
1443static unsigned int update_tx_info(struct adapter *adapter,
1444 unsigned int flags,
559fb51b
SB
1445 unsigned int pr0)
1446{
1447 struct sge *sge = adapter->sge;
1448 struct cmdQ *cmdq = &sge->cmdQ[0];
8199d3a7 1449
559fb51b 1450 cmdq->processed += pr0;
f1d3d38a
SH
1451 if (flags & (F_FL0_ENABLE | F_FL1_ENABLE)) {
1452 freelQs_empty(sge);
1453 flags &= ~(F_FL0_ENABLE | F_FL1_ENABLE);
1454 }
559fb51b
SB
1455 if (flags & F_CMDQ0_ENABLE) {
1456 clear_bit(CMDQ_STAT_RUNNING, &cmdq->status);
f1d3d38a 1457
559fb51b
SB
1458 if (cmdq->cleaned + cmdq->in_use != cmdq->processed &&
1459 !test_and_set_bit(CMDQ_STAT_LAST_PKT_DB, &cmdq->status)) {
1460 set_bit(CMDQ_STAT_RUNNING, &cmdq->status);
1461 writel(F_CMDQ0_ENABLE, adapter->regs + A_SG_DOORBELL);
1462 }
f1d3d38a
SH
1463 if (sge->tx_sched)
1464 tasklet_hi_schedule(&sge->tx_sched->sched_tsk);
1465
1466 flags &= ~F_CMDQ0_ENABLE;
559fb51b 1467 }
f1d3d38a 1468
559fb51b
SB
1469 if (unlikely(sge->stopped_tx_queues != 0))
1470 restart_tx_queues(sge);
8199d3a7 1471
559fb51b
SB
1472 return flags;
1473}
8199d3a7 1474
559fb51b
SB
1475/*
1476 * Process SGE responses, up to the supplied budget. Returns the number of
1477 * responses processed. A negative budget is effectively unlimited.
1478 */
1479static int process_responses(struct adapter *adapter, int budget)
1480{
1481 struct sge *sge = adapter->sge;
1482 struct respQ *q = &sge->respQ;
1483 struct respQ_e *e = &q->entries[q->cidx];
24a427cf 1484 int done = 0;
559fb51b
SB
1485 unsigned int flags = 0;
1486 unsigned int cmdq_processed[SGE_CMDQ_N] = {0, 0};
356bd146 1487
24a427cf 1488 while (done < budget && e->GenerationBit == q->genbit) {
559fb51b 1489 flags |= e->Qsleeping;
356bd146 1490
559fb51b
SB
1491 cmdq_processed[0] += e->Cmdq0CreditReturn;
1492 cmdq_processed[1] += e->Cmdq1CreditReturn;
356bd146 1493
559fb51b
SB
1494 /* We batch updates to the TX side to avoid cacheline
1495 * ping-pong of TX state information on MP where the sender
1496 * might run on a different CPU than this function...
1497 */
24a427cf 1498 if (unlikely((flags & F_CMDQ0_ENABLE) || cmdq_processed[0] > 64)) {
559fb51b
SB
1499 flags = update_tx_info(adapter, flags, cmdq_processed[0]);
1500 cmdq_processed[0] = 0;
1501 }
24a427cf 1502
559fb51b
SB
1503 if (unlikely(cmdq_processed[1] > 16)) {
1504 sge->cmdQ[1].processed += cmdq_processed[1];
1505 cmdq_processed[1] = 0;
8199d3a7 1506 }
24a427cf 1507
8199d3a7 1508 if (likely(e->DataValid)) {
559fb51b
SB
1509 struct freelQ *fl = &sge->freelQ[e->FreelistQid];
1510
5d9428de 1511 BUG_ON(!e->Sop || !e->Eop);
559fb51b
SB
1512 if (unlikely(e->Offload))
1513 unexpected_offload(adapter, fl);
1514 else
1515 sge_rx(sge, fl, e->BufferLength);
1516
24a427cf
SH
1517 ++done;
1518
559fb51b
SB
1519 /*
1520 * Note: this depends on each packet consuming a
1521 * single free-list buffer; cf. the BUG above.
1522 */
1523 if (++fl->cidx == fl->size)
1524 fl->cidx = 0;
24a427cf
SH
1525 prefetch(fl->centries[fl->cidx].skb);
1526
559fb51b
SB
1527 if (unlikely(--fl->credits <
1528 fl->size - SGE_FREEL_REFILL_THRESH))
1529 refill_free_list(sge, fl);
1530 } else
1531 sge->stats.pure_rsps++;
8199d3a7 1532
8199d3a7 1533 e++;
559fb51b
SB
1534 if (unlikely(++q->cidx == q->size)) {
1535 q->cidx = 0;
1536 q->genbit ^= 1;
1537 e = q->entries;
1538 }
1539 prefetch(e);
1540
1541 if (++q->credits > SGE_RESPQ_REPLENISH_THRES) {
1542 writel(q->credits, adapter->regs + A_SG_RSPQUEUECREDIT);
1543 q->credits = 0;
8199d3a7
CL
1544 }
1545 }
1546
356bd146 1547 flags = update_tx_info(adapter, flags, cmdq_processed[0]);
559fb51b 1548 sge->cmdQ[1].processed += cmdq_processed[1];
8199d3a7 1549
24a427cf 1550 return done;
559fb51b 1551}
8199d3a7 1552
3de00b89
SH
1553static inline int responses_pending(const struct adapter *adapter)
1554{
1555 const struct respQ *Q = &adapter->sge->respQ;
1556 const struct respQ_e *e = &Q->entries[Q->cidx];
1557
807540ba 1558 return e->GenerationBit == Q->genbit;
3de00b89
SH
1559}
1560
559fb51b
SB
1561/*
1562 * A simpler version of process_responses() that handles only pure (i.e.,
1563 * non data-carrying) responses. Such respones are too light-weight to justify
1564 * calling a softirq when using NAPI, so we handle them specially in hard
1565 * interrupt context. The function is called with a pointer to a response,
1566 * which the caller must ensure is a valid pure response. Returns 1 if it
1567 * encounters a valid data-carrying response, 0 otherwise.
1568 */
3de00b89 1569static int process_pure_responses(struct adapter *adapter)
559fb51b
SB
1570{
1571 struct sge *sge = adapter->sge;
1572 struct respQ *q = &sge->respQ;
3de00b89 1573 struct respQ_e *e = &q->entries[q->cidx];
24a427cf 1574 const struct freelQ *fl = &sge->freelQ[e->FreelistQid];
559fb51b
SB
1575 unsigned int flags = 0;
1576 unsigned int cmdq_processed[SGE_CMDQ_N] = {0, 0};
8199d3a7 1577
24a427cf 1578 prefetch(fl->centries[fl->cidx].skb);
3de00b89
SH
1579 if (e->DataValid)
1580 return 1;
24a427cf 1581
559fb51b
SB
1582 do {
1583 flags |= e->Qsleeping;
8199d3a7 1584
559fb51b
SB
1585 cmdq_processed[0] += e->Cmdq0CreditReturn;
1586 cmdq_processed[1] += e->Cmdq1CreditReturn;
356bd146 1587
559fb51b
SB
1588 e++;
1589 if (unlikely(++q->cidx == q->size)) {
1590 q->cidx = 0;
1591 q->genbit ^= 1;
1592 e = q->entries;
8199d3a7 1593 }
559fb51b 1594 prefetch(e);
8199d3a7 1595
559fb51b
SB
1596 if (++q->credits > SGE_RESPQ_REPLENISH_THRES) {
1597 writel(q->credits, adapter->regs + A_SG_RSPQUEUECREDIT);
1598 q->credits = 0;
8199d3a7 1599 }
559fb51b
SB
1600 sge->stats.pure_rsps++;
1601 } while (e->GenerationBit == q->genbit && !e->DataValid);
8199d3a7 1602
356bd146 1603 flags = update_tx_info(adapter, flags, cmdq_processed[0]);
559fb51b 1604 sge->cmdQ[1].processed += cmdq_processed[1];
8199d3a7 1605
559fb51b 1606 return e->GenerationBit == q->genbit;
8199d3a7
CL
1607}
1608
1609/*
559fb51b
SB
1610 * Handler for new data events when using NAPI. This does not need any locking
1611 * or protection from interrupts as data interrupts are off at this point and
1612 * other adapter interrupts do not interfere.
8199d3a7 1613 */
bea3348e 1614int t1_poll(struct napi_struct *napi, int budget)
8199d3a7 1615{
bea3348e 1616 struct adapter *adapter = container_of(napi, struct adapter, napi);
445cf803 1617 int work_done = process_responses(adapter, budget);
7fe26a60 1618
445cf803 1619 if (likely(work_done < budget)) {
288379f0 1620 napi_complete(napi);
bea3348e
SH
1621 writel(adapter->sge->respQ.cidx,
1622 adapter->regs + A_SG_SLEEPING);
1623 }
1624 return work_done;
559fb51b 1625}
8199d3a7 1626
7fe26a60 1627irqreturn_t t1_interrupt(int irq, void *data)
559fb51b 1628{
559fb51b
SB
1629 struct adapter *adapter = data;
1630 struct sge *sge = adapter->sge;
3de00b89 1631 int handled;
559fb51b 1632
3de00b89 1633 if (likely(responses_pending(adapter))) {
356bd146 1634 writel(F_PL_INTR_SGE_DATA, adapter->regs + A_PL_CAUSE);
7fe26a60 1635
bea3348e 1636 if (napi_schedule_prep(&adapter->napi)) {
3de00b89 1637 if (process_pure_responses(adapter))
288379f0 1638 __napi_schedule(&adapter->napi);
3de00b89
SH
1639 else {
1640 /* no data, no NAPI needed */
1641 writel(sge->respQ.cidx, adapter->regs + A_SG_SLEEPING);
4422b003
FR
1642 /* undo schedule_prep */
1643 napi_enable(&adapter->napi);
7fe26a60 1644 }
7fe26a60 1645 }
3de00b89
SH
1646 return IRQ_HANDLED;
1647 }
1648
1649 spin_lock(&adapter->async_lock);
1650 handled = t1_slow_intr_handler(adapter);
1651 spin_unlock(&adapter->async_lock);
7fe26a60 1652
559fb51b
SB
1653 if (!handled)
1654 sge->stats.unhandled_irqs++;
3de00b89 1655
559fb51b
SB
1656 return IRQ_RETVAL(handled != 0);
1657}
8199d3a7 1658
559fb51b
SB
1659/*
1660 * Enqueues the sk_buff onto the cmdQ[qid] and has hardware fetch it.
1661 *
1662 * The code figures out how many entries the sk_buff will require in the
1663 * cmdQ and updates the cmdQ data structure with the state once the enqueue
1664 * has complete. Then, it doesn't access the global structure anymore, but
25985edc 1665 * uses the corresponding fields on the stack. In conjunction with a spinlock
559fb51b
SB
1666 * around that code, we can make the function reentrant without holding the
1667 * lock when we actually enqueue (which might be expensive, especially on
1668 * architectures with IO MMUs).
1669 *
1670 * This runs with softirqs disabled.
1671 */
aa84505f
SH
1672static int t1_sge_tx(struct sk_buff *skb, struct adapter *adapter,
1673 unsigned int qid, struct net_device *dev)
559fb51b
SB
1674{
1675 struct sge *sge = adapter->sge;
1676 struct cmdQ *q = &sge->cmdQ[qid];
f1d3d38a 1677 unsigned int credits, pidx, genbit, count, use_sched_skb = 0;
559fb51b 1678
cabdfb37
SH
1679 if (!spin_trylock(&q->lock))
1680 return NETDEV_TX_LOCKED;
1681
559fb51b
SB
1682 reclaim_completed_tx(sge, q);
1683
1684 pidx = q->pidx;
1685 credits = q->size - q->in_use;
1686 count = 1 + skb_shinfo(skb)->nr_frags;
f1d3d38a 1687 count += compute_large_page_tx_descs(skb);
559fb51b 1688
f1d3d38a
SH
1689 /* Ethernet packet */
1690 if (unlikely(credits < count)) {
1691 if (!netif_queue_stopped(dev)) {
559fb51b
SB
1692 netif_stop_queue(dev);
1693 set_bit(dev->if_port, &sge->stopped_tx_queues);
232a347a 1694 sge->stats.cmdQ_full[2]++;
c1f51212 1695 pr_err("%s: Tx ring full while queue awake!\n",
f1d3d38a 1696 adapter->name);
8199d3a7 1697 }
f1d3d38a
SH
1698 spin_unlock(&q->lock);
1699 return NETDEV_TX_BUSY;
1700 }
1701
1702 if (unlikely(credits - count < q->stop_thres)) {
1703 netif_stop_queue(dev);
1704 set_bit(dev->if_port, &sge->stopped_tx_queues);
1705 sge->stats.cmdQ_full[2]++;
1706 }
1707
1708 /* T204 cmdQ0 skbs that are destined for a certain port have to go
1709 * through the scheduler.
1710 */
1711 if (sge->tx_sched && !qid && skb->dev) {
356bd146 1712use_sched:
f1d3d38a
SH
1713 use_sched_skb = 1;
1714 /* Note that the scheduler might return a different skb than
1715 * the one passed in.
1716 */
1717 skb = sched_skb(sge, skb, credits);
1718 if (!skb) {
1719 spin_unlock(&q->lock);
1720 return NETDEV_TX_OK;
559fb51b 1721 }
f1d3d38a
SH
1722 pidx = q->pidx;
1723 count = 1 + skb_shinfo(skb)->nr_frags;
1724 count += compute_large_page_tx_descs(skb);
559fb51b 1725 }
f1d3d38a 1726
559fb51b
SB
1727 q->in_use += count;
1728 genbit = q->genbit;
f1d3d38a 1729 pidx = q->pidx;
559fb51b
SB
1730 q->pidx += count;
1731 if (q->pidx >= q->size) {
1732 q->pidx -= q->size;
1733 q->genbit ^= 1;
8199d3a7 1734 }
559fb51b 1735 spin_unlock(&q->lock);
8199d3a7 1736
559fb51b 1737 write_tx_descs(adapter, skb, pidx, genbit, q);
8199d3a7
CL
1738
1739 /*
1740 * We always ring the doorbell for cmdQ1. For cmdQ0, we only ring
1741 * the doorbell if the Q is asleep. There is a natural race, where
1742 * the hardware is going to sleep just after we checked, however,
1743 * then the interrupt handler will detect the outstanding TX packet
1744 * and ring the doorbell for us.
1745 */
559fb51b
SB
1746 if (qid)
1747 doorbell_pio(adapter, F_CMDQ1_ENABLE);
1748 else {
1749 clear_bit(CMDQ_STAT_LAST_PKT_DB, &q->status);
1750 if (test_and_set_bit(CMDQ_STAT_RUNNING, &q->status) == 0) {
1751 set_bit(CMDQ_STAT_LAST_PKT_DB, &q->status);
1752 writel(F_CMDQ0_ENABLE, adapter->regs + A_SG_DOORBELL);
1753 }
8199d3a7 1754 }
f1d3d38a
SH
1755
1756 if (use_sched_skb) {
1757 if (spin_trylock(&q->lock)) {
1758 credits = q->size - q->in_use;
1759 skb = NULL;
1760 goto use_sched;
1761 }
1762 }
aa84505f 1763 return NETDEV_TX_OK;
8199d3a7
CL
1764}
1765
1766#define MK_ETH_TYPE_MSS(type, mss) (((mss) & 0x3FFF) | ((type) << 14))
1767
559fb51b
SB
1768/*
1769 * eth_hdr_len - return the length of an Ethernet header
1770 * @data: pointer to the start of the Ethernet header
1771 *
1772 * Returns the length of an Ethernet header, including optional VLAN tag.
1773 */
1774static inline int eth_hdr_len(const void *data)
1775{
1776 const struct ethhdr *e = data;
1777
1778 return e->h_proto == htons(ETH_P_8021Q) ? VLAN_ETH_HLEN : ETH_HLEN;
1779}
1780
8199d3a7
CL
1781/*
1782 * Adds the CPL header to the sk_buff and passes it to t1_sge_tx.
1783 */
61357325 1784netdev_tx_t t1_start_xmit(struct sk_buff *skb, struct net_device *dev)
8199d3a7 1785{
c3ccc123 1786 struct adapter *adapter = dev->ml_priv;
559fb51b 1787 struct sge *sge = adapter->sge;
ca0c9584 1788 struct sge_port_stats *st = this_cpu_ptr(sge->port_stats[dev->if_port]);
8199d3a7 1789 struct cpl_tx_pkt *cpl;
cabdfb37
SH
1790 struct sk_buff *orig_skb = skb;
1791 int ret;
8199d3a7 1792
f1d3d38a
SH
1793 if (skb->protocol == htons(ETH_P_CPL5))
1794 goto send;
1795
7832ee03
DLR
1796 /*
1797 * We are using a non-standard hard_header_len.
1798 * Allocate more header room in the rare cases it is not big enough.
1799 */
1800 if (unlikely(skb_headroom(skb) < dev->hard_header_len - ETH_HLEN)) {
1801 skb = skb_realloc_headroom(skb, sizeof(struct cpl_tx_pkt_lso));
1802 ++st->tx_need_hdrroom;
1803 dev_kfree_skb_any(orig_skb);
1804 if (!skb)
1805 return NETDEV_TX_OK;
1806 }
1807
f1d3d38a 1808 if (skb_shinfo(skb)->gso_size) {
8199d3a7
CL
1809 int eth_type;
1810 struct cpl_tx_pkt_lso *hdr;
1811
56f643c2 1812 ++st->tx_tso;
559fb51b 1813
bbe735e4 1814 eth_type = skb_network_offset(skb) == ETH_HLEN ?
8199d3a7
CL
1815 CPL_ETH_II : CPL_ETH_II_VLAN;
1816
1817 hdr = (struct cpl_tx_pkt_lso *)skb_push(skb, sizeof(*hdr));
1818 hdr->opcode = CPL_TX_PKT_LSO;
1819 hdr->ip_csum_dis = hdr->l4_csum_dis = 0;
eddc9ec5 1820 hdr->ip_hdr_words = ip_hdr(skb)->ihl;
aa8223c7 1821 hdr->tcp_hdr_words = tcp_hdr(skb)->doff;
8199d3a7 1822 hdr->eth_type_mss = htons(MK_ETH_TYPE_MSS(eth_type,
f1d3d38a 1823 skb_shinfo(skb)->gso_size));
8199d3a7
CL
1824 hdr->len = htonl(skb->len - sizeof(*hdr));
1825 cpl = (struct cpl_tx_pkt *)hdr;
f1d3d38a 1826 } else {
8199d3a7 1827 /*
356bd146 1828 * Packets shorter than ETH_HLEN can break the MAC, drop them
559fb51b
SB
1829 * early. Also, we may get oversized packets because some
1830 * parts of the kernel don't handle our unusual hard_header_len
1831 * right, drop those too.
8199d3a7 1832 */
559fb51b
SB
1833 if (unlikely(skb->len < ETH_HLEN ||
1834 skb->len > dev->mtu + eth_hdr_len(skb->data))) {
f1d3d38a
SH
1835 pr_debug("%s: packet size %d hdr %d mtu%d\n", dev->name,
1836 skb->len, eth_hdr_len(skb->data), dev->mtu);
559fb51b 1837 dev_kfree_skb_any(skb);
aa84505f 1838 return NETDEV_TX_OK;
559fb51b
SB
1839 }
1840
8199d3a7 1841 if (!(adapter->flags & UDP_CSUM_CAPABLE) &&
84fa7933 1842 skb->ip_summed == CHECKSUM_PARTIAL &&
eddc9ec5 1843 ip_hdr(skb)->protocol == IPPROTO_UDP) {
84fa7933 1844 if (unlikely(skb_checksum_help(skb))) {
f1d3d38a 1845 pr_debug("%s: unable to do udp checksum\n", dev->name);
559fb51b 1846 dev_kfree_skb_any(skb);
aa84505f 1847 return NETDEV_TX_OK;
559fb51b 1848 }
f1d3d38a 1849 }
8199d3a7 1850
559fb51b
SB
1851 /* Hmmm, assuming to catch the gratious arp... and we'll use
1852 * it to flush out stuck espi packets...
f1d3d38a
SH
1853 */
1854 if ((unlikely(!adapter->sge->espibug_skb[dev->if_port]))) {
8199d3a7 1855 if (skb->protocol == htons(ETH_P_ARP) &&
d0a92be0 1856 arp_hdr(skb)->ar_op == htons(ARPOP_REQUEST)) {
f1d3d38a 1857 adapter->sge->espibug_skb[dev->if_port] = skb;
559fb51b
SB
1858 /* We want to re-use this skb later. We
1859 * simply bump the reference count and it
1860 * will not be freed...
1861 */
1862 skb = skb_get(skb);
1863 }
8199d3a7 1864 }
559fb51b
SB
1865
1866 cpl = (struct cpl_tx_pkt *)__skb_push(skb, sizeof(*cpl));
8199d3a7
CL
1867 cpl->opcode = CPL_TX_PKT;
1868 cpl->ip_csum_dis = 1; /* SW calculates IP csum */
84fa7933 1869 cpl->l4_csum_dis = skb->ip_summed == CHECKSUM_PARTIAL ? 0 : 1;
8199d3a7 1870 /* the length field isn't used so don't bother setting it */
559fb51b 1871
84fa7933 1872 st->tx_cso += (skb->ip_summed == CHECKSUM_PARTIAL);
8199d3a7
CL
1873 }
1874 cpl->iff = dev->if_port;
1875
1876#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
eab6d18d 1877 if (vlan_tx_tag_present(skb)) {
8199d3a7
CL
1878 cpl->vlan_valid = 1;
1879 cpl->vlan = htons(vlan_tx_tag_get(skb));
559fb51b 1880 st->vlan_insert++;
8199d3a7
CL
1881 } else
1882#endif
1883 cpl->vlan_valid = 0;
1884
f1d3d38a 1885send:
cabdfb37
SH
1886 ret = t1_sge_tx(skb, adapter, 0, dev);
1887
1888 /* If transmit busy, and we reallocated skb's due to headroom limit,
1889 * then silently discard to avoid leak.
1890 */
1891 if (unlikely(ret != NETDEV_TX_OK && skb != orig_skb)) {
356bd146 1892 dev_kfree_skb_any(skb);
cabdfb37 1893 ret = NETDEV_TX_OK;
356bd146 1894 }
cabdfb37 1895 return ret;
559fb51b 1896}
8199d3a7 1897
559fb51b
SB
1898/*
1899 * Callback for the Tx buffer reclaim timer. Runs with softirqs disabled.
1900 */
1901static void sge_tx_reclaim_cb(unsigned long data)
1902{
1903 int i;
1904 struct sge *sge = (struct sge *)data;
1905
1906 for (i = 0; i < SGE_CMDQ_N; ++i) {
1907 struct cmdQ *q = &sge->cmdQ[i];
1908
1909 if (!spin_trylock(&q->lock))
1910 continue;
8199d3a7 1911
559fb51b 1912 reclaim_completed_tx(sge, q);
f1d3d38a
SH
1913 if (i == 0 && q->in_use) { /* flush pending credits */
1914 writel(F_CMDQ0_ENABLE, sge->adapter->regs + A_SG_DOORBELL);
1915 }
559fb51b
SB
1916 spin_unlock(&q->lock);
1917 }
1918 mod_timer(&sge->tx_reclaim_timer, jiffies + TX_RECLAIM_PERIOD);
1919}
1920
1921/*
1922 * Propagate changes of the SGE coalescing parameters to the HW.
1923 */
1924int t1_sge_set_coalesce_params(struct sge *sge, struct sge_params *p)
1925{
559fb51b
SB
1926 sge->fixed_intrtimer = p->rx_coalesce_usecs *
1927 core_ticks_per_usec(sge->adapter);
1928 writel(sge->fixed_intrtimer, sge->adapter->regs + A_SG_INTRTIMER);
8199d3a7
CL
1929 return 0;
1930}
1931
559fb51b
SB
1932/*
1933 * Allocates both RX and TX resources and configures the SGE. However,
1934 * the hardware is not enabled yet.
1935 */
1936int t1_sge_configure(struct sge *sge, struct sge_params *p)
8199d3a7 1937{
559fb51b
SB
1938 if (alloc_rx_resources(sge, p))
1939 return -ENOMEM;
1940 if (alloc_tx_resources(sge, p)) {
1941 free_rx_resources(sge);
1942 return -ENOMEM;
1943 }
1944 configure_sge(sge, p);
1945
1946 /*
1947 * Now that we have sized the free lists calculate the payload
1948 * capacity of the large buffers. Other parts of the driver use
1949 * this to set the max offload coalescing size so that RX packets
1950 * do not overflow our large buffers.
1951 */
1952 p->large_buf_capacity = jumbo_payload_capacity(sge);
1953 return 0;
1954}
8199d3a7 1955
559fb51b
SB
1956/*
1957 * Disables the DMA engine.
1958 */
1959void t1_sge_stop(struct sge *sge)
1960{
f1d3d38a 1961 int i;
559fb51b 1962 writel(0, sge->adapter->regs + A_SG_CONTROL);
f1d3d38a
SH
1963 readl(sge->adapter->regs + A_SG_CONTROL); /* flush */
1964
559fb51b
SB
1965 if (is_T2(sge->adapter))
1966 del_timer_sync(&sge->espibug_timer);
f1d3d38a 1967
559fb51b 1968 del_timer_sync(&sge->tx_reclaim_timer);
f1d3d38a
SH
1969 if (sge->tx_sched)
1970 tx_sched_stop(sge);
1971
1972 for (i = 0; i < MAX_NPORTS; i++)
f4fe5a9c 1973 kfree_skb(sge->espibug_skb[i]);
8199d3a7
CL
1974}
1975
559fb51b
SB
1976/*
1977 * Enables the DMA engine.
1978 */
1979void t1_sge_start(struct sge *sge)
8199d3a7 1980{
559fb51b
SB
1981 refill_free_list(sge, &sge->freelQ[0]);
1982 refill_free_list(sge, &sge->freelQ[1]);
1983
1984 writel(sge->sge_control, sge->adapter->regs + A_SG_CONTROL);
1985 doorbell_pio(sge->adapter, F_FL0_ENABLE | F_FL1_ENABLE);
f1d3d38a 1986 readl(sge->adapter->regs + A_SG_CONTROL); /* flush */
559fb51b
SB
1987
1988 mod_timer(&sge->tx_reclaim_timer, jiffies + TX_RECLAIM_PERIOD);
1989
f1d3d38a 1990 if (is_T2(sge->adapter))
559fb51b
SB
1991 mod_timer(&sge->espibug_timer, jiffies + sge->espibug_timeout);
1992}
1993
1994/*
1995 * Callback for the T2 ESPI 'stuck packet feature' workaorund
1996 */
f1d3d38a 1997static void espibug_workaround_t204(unsigned long data)
559fb51b
SB
1998{
1999 struct adapter *adapter = (struct adapter *)data;
8199d3a7 2000 struct sge *sge = adapter->sge;
f1d3d38a
SH
2001 unsigned int nports = adapter->params.nports;
2002 u32 seop[MAX_NPORTS];
8199d3a7 2003
f1d3d38a
SH
2004 if (adapter->open_device_map & PORT_MASK) {
2005 int i;
356bd146
FR
2006
2007 if (t1_espi_get_mon_t204(adapter, &(seop[0]), 0) < 0)
f1d3d38a 2008 return;
356bd146 2009
f1d3d38a 2010 for (i = 0; i < nports; i++) {
356bd146
FR
2011 struct sk_buff *skb = sge->espibug_skb[i];
2012
2013 if (!netif_running(adapter->port[i].dev) ||
2014 netif_queue_stopped(adapter->port[i].dev) ||
2015 !seop[i] || ((seop[i] & 0xfff) != 0) || !skb)
2016 continue;
2017
2018 if (!skb->cb[0]) {
27d7ff46
ACM
2019 skb_copy_to_linear_data_offset(skb,
2020 sizeof(struct cpl_tx_pkt),
2021 ch_mac_addr,
2022 ETH_ALEN);
2023 skb_copy_to_linear_data_offset(skb,
2024 skb->len - 10,
2025 ch_mac_addr,
2026 ETH_ALEN);
356bd146 2027 skb->cb[0] = 0xff;
559fb51b 2028 }
356bd146
FR
2029
2030 /* bump the reference count to avoid freeing of
2031 * the skb once the DMA has completed.
2032 */
2033 skb = skb_get(skb);
2034 t1_sge_tx(skb, adapter, 0, adapter->port[i].dev);
559fb51b
SB
2035 }
2036 }
2037 mod_timer(&sge->espibug_timer, jiffies + sge->espibug_timeout);
8199d3a7
CL
2038}
2039
f1d3d38a
SH
2040static void espibug_workaround(unsigned long data)
2041{
2042 struct adapter *adapter = (struct adapter *)data;
2043 struct sge *sge = adapter->sge;
2044
2045 if (netif_running(adapter->port[0].dev)) {
2046 struct sk_buff *skb = sge->espibug_skb[0];
2047 u32 seop = t1_espi_get_mon(adapter, 0x930, 0);
2048
2049 if ((seop & 0xfff0fff) == 0xfff && skb) {
2050 if (!skb->cb[0]) {
27d7ff46
ACM
2051 skb_copy_to_linear_data_offset(skb,
2052 sizeof(struct cpl_tx_pkt),
2053 ch_mac_addr,
2054 ETH_ALEN);
2055 skb_copy_to_linear_data_offset(skb,
2056 skb->len - 10,
2057 ch_mac_addr,
2058 ETH_ALEN);
f1d3d38a
SH
2059 skb->cb[0] = 0xff;
2060 }
2061
2062 /* bump the reference count to avoid freeing of the
2063 * skb once the DMA has completed.
2064 */
2065 skb = skb_get(skb);
2066 t1_sge_tx(skb, adapter, 0, adapter->port[0].dev);
2067 }
2068 }
2069 mod_timer(&sge->espibug_timer, jiffies + sge->espibug_timeout);
2070}
2071
559fb51b
SB
2072/*
2073 * Creates a t1_sge structure and returns suggested resource parameters.
2074 */
2075struct sge * __devinit t1_sge_create(struct adapter *adapter,
2076 struct sge_params *p)
2077{
cbee9f91 2078 struct sge *sge = kzalloc(sizeof(*sge), GFP_KERNEL);
56f643c2 2079 int i;
559fb51b
SB
2080
2081 if (!sge)
2082 return NULL;
559fb51b
SB
2083
2084 sge->adapter = adapter;
2085 sge->netdev = adapter->port[0].dev;
2086 sge->rx_pkt_pad = t1_is_T1B(adapter) ? 0 : 2;
2087 sge->jumbo_fl = t1_is_T1B(adapter) ? 1 : 0;
2088
56f643c2
SH
2089 for_each_port(adapter, i) {
2090 sge->port_stats[i] = alloc_percpu(struct sge_port_stats);
2091 if (!sge->port_stats[i])
2092 goto nomem_port;
2093 }
2094
559fb51b
SB
2095 init_timer(&sge->tx_reclaim_timer);
2096 sge->tx_reclaim_timer.data = (unsigned long)sge;
2097 sge->tx_reclaim_timer.function = sge_tx_reclaim_cb;
2098
2099 if (is_T2(sge->adapter)) {
2100 init_timer(&sge->espibug_timer);
f1d3d38a
SH
2101
2102 if (adapter->params.nports > 1) {
2103 tx_sched_init(sge);
2104 sge->espibug_timer.function = espibug_workaround_t204;
d7487421 2105 } else
f1d3d38a 2106 sge->espibug_timer.function = espibug_workaround;
559fb51b 2107 sge->espibug_timer.data = (unsigned long)sge->adapter;
f1d3d38a 2108
559fb51b 2109 sge->espibug_timeout = 1;
f1d3d38a
SH
2110 /* for T204, every 10ms */
2111 if (adapter->params.nports > 1)
2112 sge->espibug_timeout = HZ/100;
559fb51b 2113 }
356bd146 2114
559fb51b
SB
2115
2116 p->cmdQ_size[0] = SGE_CMDQ0_E_N;
2117 p->cmdQ_size[1] = SGE_CMDQ1_E_N;
2118 p->freelQ_size[!sge->jumbo_fl] = SGE_FREEL_SIZE;
2119 p->freelQ_size[sge->jumbo_fl] = SGE_JUMBO_FREEL_SIZE;
f1d3d38a
SH
2120 if (sge->tx_sched) {
2121 if (board_info(sge->adapter)->board == CHBT_BOARD_CHT204)
2122 p->rx_coalesce_usecs = 15;
2123 else
2124 p->rx_coalesce_usecs = 50;
2125 } else
2126 p->rx_coalesce_usecs = 50;
2127
559fb51b
SB
2128 p->coalesce_enable = 0;
2129 p->sample_interval_usecs = 0;
559fb51b
SB
2130
2131 return sge;
56f643c2
SH
2132nomem_port:
2133 while (i >= 0) {
2134 free_percpu(sge->port_stats[i]);
2135 --i;
2136 }
2137 kfree(sge);
2138 return NULL;
2139
559fb51b 2140}