irq_remap: disable IRQ remapping if any IOAPIC lacks an IOMMU
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / iommu / amd_iommu_init.c
CommitLineData
f6e2e6b6 1/*
5d0d7156 2 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
f6e2e6b6
JR
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
f6e2e6b6 22#include <linux/list.h>
5a0e3ad6 23#include <linux/slab.h>
f3c6ea1b 24#include <linux/syscore_ops.h>
a80dc3e0
JR
25#include <linux/interrupt.h>
26#include <linux/msi.h>
403f81d8 27#include <linux/amd-iommu.h>
400a28a0 28#include <linux/export.h>
02f3b3f5
JR
29#include <linux/acpi.h>
30#include <acpi/acpi.h>
f6e2e6b6 31#include <asm/pci-direct.h>
46a7fa27 32#include <asm/iommu.h>
1d9b16d1 33#include <asm/gart.h>
ea1b0d39 34#include <asm/x86_init.h>
22e6daf4 35#include <asm/iommu_table.h>
403f81d8
JR
36
37#include "amd_iommu_proto.h"
38#include "amd_iommu_types.h"
39
f6e2e6b6
JR
40/*
41 * definitions for the ACPI scanning code
42 */
f6e2e6b6 43#define IVRS_HEADER_LENGTH 48
f6e2e6b6
JR
44
45#define ACPI_IVHD_TYPE 0x10
46#define ACPI_IVMD_TYPE_ALL 0x20
47#define ACPI_IVMD_TYPE 0x21
48#define ACPI_IVMD_TYPE_RANGE 0x22
49
50#define IVHD_DEV_ALL 0x01
51#define IVHD_DEV_SELECT 0x02
52#define IVHD_DEV_SELECT_RANGE_START 0x03
53#define IVHD_DEV_RANGE_END 0x04
54#define IVHD_DEV_ALIAS 0x42
55#define IVHD_DEV_ALIAS_RANGE 0x43
56#define IVHD_DEV_EXT_SELECT 0x46
57#define IVHD_DEV_EXT_SELECT_RANGE 0x47
58
6da7342f
JR
59#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
60#define IVHD_FLAG_PASSPW_EN_MASK 0x02
61#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
62#define IVHD_FLAG_ISOC_EN_MASK 0x08
f6e2e6b6
JR
63
64#define IVMD_FLAG_EXCL_RANGE 0x08
65#define IVMD_FLAG_UNITY_MAP 0x01
66
67#define ACPI_DEVFLAG_INITPASS 0x01
68#define ACPI_DEVFLAG_EXTINT 0x02
69#define ACPI_DEVFLAG_NMI 0x04
70#define ACPI_DEVFLAG_SYSMGT1 0x10
71#define ACPI_DEVFLAG_SYSMGT2 0x20
72#define ACPI_DEVFLAG_LINT0 0x40
73#define ACPI_DEVFLAG_LINT1 0x80
74#define ACPI_DEVFLAG_ATSDIS 0x10000000
75
b65233a9
JR
76/*
77 * ACPI table definitions
78 *
79 * These data structures are laid over the table to parse the important values
80 * out of it.
81 */
82
83/*
84 * structure describing one IOMMU in the ACPI table. Typically followed by one
85 * or more ivhd_entrys.
86 */
f6e2e6b6
JR
87struct ivhd_header {
88 u8 type;
89 u8 flags;
90 u16 length;
91 u16 devid;
92 u16 cap_ptr;
93 u64 mmio_phys;
94 u16 pci_seg;
95 u16 info;
96 u32 reserved;
97} __attribute__((packed));
98
b65233a9
JR
99/*
100 * A device entry describing which devices a specific IOMMU translates and
101 * which requestor ids they use.
102 */
f6e2e6b6
JR
103struct ivhd_entry {
104 u8 type;
105 u16 devid;
106 u8 flags;
107 u32 ext;
108} __attribute__((packed));
109
b65233a9
JR
110/*
111 * An AMD IOMMU memory definition structure. It defines things like exclusion
112 * ranges for devices and regions that should be unity mapped.
113 */
f6e2e6b6
JR
114struct ivmd_header {
115 u8 type;
116 u8 flags;
117 u16 length;
118 u16 devid;
119 u16 aux;
120 u64 resv;
121 u64 range_start;
122 u64 range_length;
123} __attribute__((packed));
124
fefda117
JR
125bool amd_iommu_dump;
126
02f3b3f5 127static bool amd_iommu_detected;
a5235725 128static bool __initdata amd_iommu_disabled;
c1cbebee 129
b65233a9
JR
130u16 amd_iommu_last_bdf; /* largest PCI device id we have
131 to handle */
2e22847f 132LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
b65233a9 133 we find in ACPI */
3775d481 134u32 amd_iommu_unmap_flush; /* if true, flush on every unmap */
928abd25 135
2e22847f 136LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
b65233a9 137 system */
928abd25 138
bb52777e
JR
139/* Array to assign indices to IOMMUs*/
140struct amd_iommu *amd_iommus[MAX_IOMMUS];
141int amd_iommus_present;
142
318afd41
JR
143/* IOMMUs have a non-present cache? */
144bool amd_iommu_np_cache __read_mostly;
60f723b4 145bool amd_iommu_iotlb_sup __read_mostly = true;
318afd41 146
62f71abb
JR
147u32 amd_iommu_max_pasids __read_mostly = ~0;
148
400a28a0
JR
149bool amd_iommu_v2_present __read_mostly;
150
5abcdba4
JR
151bool amd_iommu_force_isolation __read_mostly;
152
aeb26f55
JR
153/*
154 * List of protection domains - used during resume
155 */
156LIST_HEAD(amd_iommu_pd_list);
157spinlock_t amd_iommu_pd_lock;
158
b65233a9
JR
159/*
160 * Pointer to the device table which is shared by all AMD IOMMUs
161 * it is indexed by the PCI device id or the HT unit id and contains
162 * information about the domain the device belongs to as well as the
163 * page table root pointer.
164 */
928abd25 165struct dev_table_entry *amd_iommu_dev_table;
b65233a9
JR
166
167/*
168 * The alias table is a driver specific data structure which contains the
169 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
170 * More than one device can share the same requestor id.
171 */
928abd25 172u16 *amd_iommu_alias_table;
b65233a9
JR
173
174/*
175 * The rlookup table is used to find the IOMMU which is responsible
176 * for a specific device. It is also indexed by the PCI device id.
177 */
928abd25 178struct amd_iommu **amd_iommu_rlookup_table;
b65233a9 179
b65233a9
JR
180/*
181 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
182 * to know which ones are already in use.
183 */
928abd25
JR
184unsigned long *amd_iommu_pd_alloc_bitmap;
185
b65233a9
JR
186static u32 dev_table_size; /* size of the device table */
187static u32 alias_table_size; /* size of the alias table */
188static u32 rlookup_table_size; /* size if the rlookup table */
3e8064ba 189
2c0ae172
JR
190enum iommu_init_state {
191 IOMMU_START_STATE,
192 IOMMU_IVRS_DETECTED,
193 IOMMU_ACPI_FINISHED,
194 IOMMU_ENABLED,
195 IOMMU_PCI_INIT,
196 IOMMU_INTERRUPTS_EN,
197 IOMMU_DMA_OPS,
198 IOMMU_INITIALIZED,
199 IOMMU_NOT_FOUND,
200 IOMMU_INIT_ERROR,
201};
202
203static enum iommu_init_state init_state = IOMMU_START_STATE;
204
ae295142 205static int amd_iommu_enable_interrupts(void);
2c0ae172 206static int __init iommu_go_to_state(enum iommu_init_state state);
3d9761e7 207
208ec8c9
JR
208static inline void update_last_devid(u16 devid)
209{
210 if (devid > amd_iommu_last_bdf)
211 amd_iommu_last_bdf = devid;
212}
213
c571484e
JR
214static inline unsigned long tbl_size(int entry_size)
215{
216 unsigned shift = PAGE_SHIFT +
421f909c 217 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
c571484e
JR
218
219 return 1UL << shift;
220}
221
5bcd757f
MG
222/* Access to l1 and l2 indexed register spaces */
223
224static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address)
225{
226 u32 val;
227
228 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
229 pci_read_config_dword(iommu->dev, 0xfc, &val);
230 return val;
231}
232
233static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val)
234{
235 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31));
236 pci_write_config_dword(iommu->dev, 0xfc, val);
237 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
238}
239
240static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address)
241{
242 u32 val;
243
244 pci_write_config_dword(iommu->dev, 0xf0, address);
245 pci_read_config_dword(iommu->dev, 0xf4, &val);
246 return val;
247}
248
249static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val)
250{
251 pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8));
252 pci_write_config_dword(iommu->dev, 0xf4, val);
253}
254
b65233a9
JR
255/****************************************************************************
256 *
257 * AMD IOMMU MMIO register space handling functions
258 *
259 * These functions are used to program the IOMMU device registers in
260 * MMIO space required for that driver.
261 *
262 ****************************************************************************/
3e8064ba 263
b65233a9
JR
264/*
265 * This function set the exclusion range in the IOMMU. DMA accesses to the
266 * exclusion range are passed through untranslated
267 */
05f92db9 268static void iommu_set_exclusion_range(struct amd_iommu *iommu)
b2026aa2
JR
269{
270 u64 start = iommu->exclusion_start & PAGE_MASK;
271 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
272 u64 entry;
273
274 if (!iommu->exclusion_start)
275 return;
276
277 entry = start | MMIO_EXCL_ENABLE_MASK;
278 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
279 &entry, sizeof(entry));
280
281 entry = limit;
282 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
283 &entry, sizeof(entry));
284}
285
b65233a9 286/* Programs the physical address of the device table into the IOMMU hardware */
6b7f000e 287static void iommu_set_device_table(struct amd_iommu *iommu)
b2026aa2 288{
f609891f 289 u64 entry;
b2026aa2
JR
290
291 BUG_ON(iommu->mmio_base == NULL);
292
293 entry = virt_to_phys(amd_iommu_dev_table);
294 entry |= (dev_table_size >> 12) - 1;
295 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
296 &entry, sizeof(entry));
297}
298
b65233a9 299/* Generic functions to enable/disable certain features of the IOMMU. */
05f92db9 300static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
b2026aa2
JR
301{
302 u32 ctrl;
303
304 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
305 ctrl |= (1 << bit);
306 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
307}
308
ca020711 309static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
b2026aa2
JR
310{
311 u32 ctrl;
312
199d0d50 313 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
b2026aa2
JR
314 ctrl &= ~(1 << bit);
315 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
316}
317
1456e9d2
JR
318static void iommu_set_inv_tlb_timeout(struct amd_iommu *iommu, int timeout)
319{
320 u32 ctrl;
321
322 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
323 ctrl &= ~CTRL_INV_TO_MASK;
324 ctrl |= (timeout << CONTROL_INV_TIMEOUT) & CTRL_INV_TO_MASK;
325 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
326}
327
b65233a9 328/* Function to enable the hardware */
05f92db9 329static void iommu_enable(struct amd_iommu *iommu)
b2026aa2 330{
b2026aa2 331 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
b2026aa2
JR
332}
333
92ac4320 334static void iommu_disable(struct amd_iommu *iommu)
126c52be 335{
a8c485bb
CW
336 /* Disable command buffer */
337 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
338
339 /* Disable event logging and event interrupts */
340 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
341 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
342
343 /* Disable IOMMU hardware itself */
92ac4320 344 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
126c52be
JR
345}
346
b65233a9
JR
347/*
348 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
349 * the system has one.
350 */
98f1ad25 351static u8 __iomem * __init iommu_map_mmio_space(u64 address)
6c56747b 352{
e82752d8
JR
353 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu")) {
354 pr_err("AMD-Vi: Can not reserve memory region %llx for mmio\n",
355 address);
356 pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n");
6c56747b 357 return NULL;
e82752d8 358 }
6c56747b 359
98f1ad25 360 return (u8 __iomem *)ioremap_nocache(address, MMIO_REGION_LENGTH);
6c56747b
JR
361}
362
363static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
364{
365 if (iommu->mmio_base)
366 iounmap(iommu->mmio_base);
367 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
368}
369
b65233a9
JR
370/****************************************************************************
371 *
372 * The functions below belong to the first pass of AMD IOMMU ACPI table
373 * parsing. In this pass we try to find out the highest device id this
374 * code has to handle. Upon this information the size of the shared data
375 * structures is determined later.
376 *
377 ****************************************************************************/
378
b514e555
JR
379/*
380 * This function calculates the length of a given IVHD entry
381 */
382static inline int ivhd_entry_length(u8 *ivhd)
383{
384 return 0x04 << (*ivhd >> 6);
385}
386
b65233a9
JR
387/*
388 * This function reads the last device id the IOMMU has to handle from the PCI
389 * capability header for this IOMMU
390 */
3e8064ba
JR
391static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
392{
393 u32 cap;
394
395 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
d591b0a3 396 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
3e8064ba
JR
397
398 return 0;
399}
400
b65233a9
JR
401/*
402 * After reading the highest device id from the IOMMU PCI capability header
403 * this function looks if there is a higher device id defined in the ACPI table
404 */
3e8064ba
JR
405static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
406{
407 u8 *p = (void *)h, *end = (void *)h;
408 struct ivhd_entry *dev;
409
410 p += sizeof(*h);
411 end += h->length;
412
413 find_last_devid_on_pci(PCI_BUS(h->devid),
414 PCI_SLOT(h->devid),
415 PCI_FUNC(h->devid),
416 h->cap_ptr);
417
418 while (p < end) {
419 dev = (struct ivhd_entry *)p;
420 switch (dev->type) {
421 case IVHD_DEV_SELECT:
422 case IVHD_DEV_RANGE_END:
423 case IVHD_DEV_ALIAS:
424 case IVHD_DEV_EXT_SELECT:
b65233a9 425 /* all the above subfield types refer to device ids */
208ec8c9 426 update_last_devid(dev->devid);
3e8064ba
JR
427 break;
428 default:
429 break;
430 }
b514e555 431 p += ivhd_entry_length(p);
3e8064ba
JR
432 }
433
434 WARN_ON(p != end);
435
436 return 0;
437}
438
b65233a9
JR
439/*
440 * Iterate over all IVHD entries in the ACPI table and find the highest device
441 * id which we need to handle. This is the first of three functions which parse
442 * the ACPI table. So we check the checksum here.
443 */
3e8064ba
JR
444static int __init find_last_devid_acpi(struct acpi_table_header *table)
445{
446 int i;
447 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
448 struct ivhd_header *h;
449
450 /*
451 * Validate checksum here so we don't need to do it when
452 * we actually parse the table
453 */
454 for (i = 0; i < table->length; ++i)
455 checksum += p[i];
02f3b3f5 456 if (checksum != 0)
3e8064ba 457 /* ACPI table corrupt */
02f3b3f5 458 return -ENODEV;
3e8064ba
JR
459
460 p += IVRS_HEADER_LENGTH;
461
462 end += table->length;
463 while (p < end) {
464 h = (struct ivhd_header *)p;
465 switch (h->type) {
466 case ACPI_IVHD_TYPE:
467 find_last_devid_from_ivhd(h);
468 break;
469 default:
470 break;
471 }
472 p += h->length;
473 }
474 WARN_ON(p != end);
475
476 return 0;
477}
478
b65233a9
JR
479/****************************************************************************
480 *
481 * The following functions belong the the code path which parses the ACPI table
482 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
483 * data structures, initialize the device/alias/rlookup table and also
484 * basically initialize the hardware.
485 *
486 ****************************************************************************/
487
488/*
489 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
490 * write commands to that buffer later and the IOMMU will execute them
491 * asynchronously
492 */
b36ca91e
JR
493static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
494{
d0312b21 495 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
b36ca91e 496 get_order(CMD_BUFFER_SIZE));
b36ca91e
JR
497
498 if (cmd_buf == NULL)
499 return NULL;
500
549c90dc 501 iommu->cmd_buf_size = CMD_BUFFER_SIZE | CMD_BUFFER_UNINITIALIZED;
b36ca91e 502
58492e12
JR
503 return cmd_buf;
504}
505
93f1cc67
JR
506/*
507 * This function resets the command buffer if the IOMMU stopped fetching
508 * commands from it.
509 */
510void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
511{
512 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
513
514 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
515 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
516
517 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
518}
519
58492e12
JR
520/*
521 * This function writes the command buffer address to the hardware and
522 * enables it.
523 */
524static void iommu_enable_command_buffer(struct amd_iommu *iommu)
525{
526 u64 entry;
527
528 BUG_ON(iommu->cmd_buf == NULL);
529
530 entry = (u64)virt_to_phys(iommu->cmd_buf);
b36ca91e 531 entry |= MMIO_CMD_SIZE_512;
58492e12 532
b36ca91e 533 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
58492e12 534 &entry, sizeof(entry));
b36ca91e 535
93f1cc67 536 amd_iommu_reset_cmd_buffer(iommu);
549c90dc 537 iommu->cmd_buf_size &= ~(CMD_BUFFER_UNINITIALIZED);
b36ca91e
JR
538}
539
540static void __init free_command_buffer(struct amd_iommu *iommu)
541{
23c1713f 542 free_pages((unsigned long)iommu->cmd_buf,
549c90dc 543 get_order(iommu->cmd_buf_size & ~(CMD_BUFFER_UNINITIALIZED)));
b36ca91e
JR
544}
545
335503e5
JR
546/* allocates the memory where the IOMMU will log its events to */
547static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
548{
335503e5
JR
549 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
550 get_order(EVT_BUFFER_SIZE));
551
552 if (iommu->evt_buf == NULL)
553 return NULL;
554
1bc6f838
JR
555 iommu->evt_buf_size = EVT_BUFFER_SIZE;
556
58492e12
JR
557 return iommu->evt_buf;
558}
559
560static void iommu_enable_event_buffer(struct amd_iommu *iommu)
561{
562 u64 entry;
563
564 BUG_ON(iommu->evt_buf == NULL);
565
335503e5 566 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
58492e12 567
335503e5
JR
568 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
569 &entry, sizeof(entry));
570
09067207
JR
571 /* set head and tail to zero manually */
572 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
573 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
574
58492e12 575 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
335503e5
JR
576}
577
578static void __init free_event_buffer(struct amd_iommu *iommu)
579{
580 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
581}
582
1a29ac01
JR
583/* allocates the memory where the IOMMU will log its events to */
584static u8 * __init alloc_ppr_log(struct amd_iommu *iommu)
585{
586 iommu->ppr_log = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
587 get_order(PPR_LOG_SIZE));
588
589 if (iommu->ppr_log == NULL)
590 return NULL;
591
592 return iommu->ppr_log;
593}
594
595static void iommu_enable_ppr_log(struct amd_iommu *iommu)
596{
597 u64 entry;
598
599 if (iommu->ppr_log == NULL)
600 return;
601
602 entry = (u64)virt_to_phys(iommu->ppr_log) | PPR_LOG_SIZE_512;
603
604 memcpy_toio(iommu->mmio_base + MMIO_PPR_LOG_OFFSET,
605 &entry, sizeof(entry));
606
607 /* set head and tail to zero manually */
608 writel(0x00, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
609 writel(0x00, iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
610
611 iommu_feature_enable(iommu, CONTROL_PPFLOG_EN);
612 iommu_feature_enable(iommu, CONTROL_PPR_EN);
613}
614
615static void __init free_ppr_log(struct amd_iommu *iommu)
616{
617 if (iommu->ppr_log == NULL)
618 return;
619
620 free_pages((unsigned long)iommu->ppr_log, get_order(PPR_LOG_SIZE));
621}
622
cbc33a90
JR
623static void iommu_enable_gt(struct amd_iommu *iommu)
624{
625 if (!iommu_feature(iommu, FEATURE_GT))
626 return;
627
628 iommu_feature_enable(iommu, CONTROL_GT_EN);
629}
630
b65233a9 631/* sets a specific bit in the device table entry. */
3566b778
JR
632static void set_dev_entry_bit(u16 devid, u8 bit)
633{
ee6c2868
JR
634 int i = (bit >> 6) & 0x03;
635 int _bit = bit & 0x3f;
3566b778 636
ee6c2868 637 amd_iommu_dev_table[devid].data[i] |= (1UL << _bit);
3566b778
JR
638}
639
c5cca146
JR
640static int get_dev_entry_bit(u16 devid, u8 bit)
641{
ee6c2868
JR
642 int i = (bit >> 6) & 0x03;
643 int _bit = bit & 0x3f;
c5cca146 644
ee6c2868 645 return (amd_iommu_dev_table[devid].data[i] & (1UL << _bit)) >> _bit;
c5cca146
JR
646}
647
648
649void amd_iommu_apply_erratum_63(u16 devid)
650{
651 int sysmgt;
652
653 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
654 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
655
656 if (sysmgt == 0x01)
657 set_dev_entry_bit(devid, DEV_ENTRY_IW);
658}
659
5ff4789d
JR
660/* Writes the specific IOMMU for a device into the rlookup table */
661static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
662{
663 amd_iommu_rlookup_table[devid] = iommu;
664}
665
b65233a9
JR
666/*
667 * This function takes the device specific flags read from the ACPI
668 * table and sets up the device table entry with that information
669 */
5ff4789d
JR
670static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
671 u16 devid, u32 flags, u32 ext_flags)
3566b778
JR
672{
673 if (flags & ACPI_DEVFLAG_INITPASS)
674 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
675 if (flags & ACPI_DEVFLAG_EXTINT)
676 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
677 if (flags & ACPI_DEVFLAG_NMI)
678 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
679 if (flags & ACPI_DEVFLAG_SYSMGT1)
680 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
681 if (flags & ACPI_DEVFLAG_SYSMGT2)
682 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
683 if (flags & ACPI_DEVFLAG_LINT0)
684 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
685 if (flags & ACPI_DEVFLAG_LINT1)
686 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
3566b778 687
c5cca146
JR
688 amd_iommu_apply_erratum_63(devid);
689
5ff4789d 690 set_iommu_for_device(iommu, devid);
3566b778
JR
691}
692
b65233a9
JR
693/*
694 * Reads the device exclusion range from ACPI and initialize IOMMU with
695 * it
696 */
3566b778
JR
697static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
698{
699 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
700
701 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
702 return;
703
704 if (iommu) {
b65233a9
JR
705 /*
706 * We only can configure exclusion ranges per IOMMU, not
707 * per device. But we can enable the exclusion range per
708 * device. This is done here
709 */
3566b778
JR
710 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
711 iommu->exclusion_start = m->range_start;
712 iommu->exclusion_length = m->range_length;
713 }
714}
715
b65233a9
JR
716/*
717 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
718 * initializes the hardware and our data structures with it.
719 */
5d0c8e49
JR
720static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
721 struct ivhd_header *h)
722{
723 u8 *p = (u8 *)h;
724 u8 *end = p, flags = 0;
0de66d5b
JR
725 u16 devid = 0, devid_start = 0, devid_to = 0;
726 u32 dev_i, ext_flags = 0;
58a3bee5 727 bool alias = false;
5d0c8e49
JR
728 struct ivhd_entry *e;
729
730 /*
e9bf5197 731 * First save the recommended feature enable bits from ACPI
5d0c8e49 732 */
e9bf5197 733 iommu->acpi_flags = h->flags;
5d0c8e49
JR
734
735 /*
736 * Done. Now parse the device entries
737 */
738 p += sizeof(struct ivhd_header);
739 end += h->length;
740
42a698f4 741
5d0c8e49
JR
742 while (p < end) {
743 e = (struct ivhd_entry *)p;
744 switch (e->type) {
745 case IVHD_DEV_ALL:
42a698f4
JR
746
747 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
748 " last device %02x:%02x.%x flags: %02x\n",
749 PCI_BUS(iommu->first_device),
750 PCI_SLOT(iommu->first_device),
751 PCI_FUNC(iommu->first_device),
752 PCI_BUS(iommu->last_device),
753 PCI_SLOT(iommu->last_device),
754 PCI_FUNC(iommu->last_device),
755 e->flags);
756
5d0c8e49
JR
757 for (dev_i = iommu->first_device;
758 dev_i <= iommu->last_device; ++dev_i)
5ff4789d
JR
759 set_dev_entry_from_acpi(iommu, dev_i,
760 e->flags, 0);
5d0c8e49
JR
761 break;
762 case IVHD_DEV_SELECT:
42a698f4
JR
763
764 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
765 "flags: %02x\n",
766 PCI_BUS(e->devid),
767 PCI_SLOT(e->devid),
768 PCI_FUNC(e->devid),
769 e->flags);
770
5d0c8e49 771 devid = e->devid;
5ff4789d 772 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
5d0c8e49
JR
773 break;
774 case IVHD_DEV_SELECT_RANGE_START:
42a698f4
JR
775
776 DUMP_printk(" DEV_SELECT_RANGE_START\t "
777 "devid: %02x:%02x.%x flags: %02x\n",
778 PCI_BUS(e->devid),
779 PCI_SLOT(e->devid),
780 PCI_FUNC(e->devid),
781 e->flags);
782
5d0c8e49
JR
783 devid_start = e->devid;
784 flags = e->flags;
785 ext_flags = 0;
58a3bee5 786 alias = false;
5d0c8e49
JR
787 break;
788 case IVHD_DEV_ALIAS:
42a698f4
JR
789
790 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
791 "flags: %02x devid_to: %02x:%02x.%x\n",
792 PCI_BUS(e->devid),
793 PCI_SLOT(e->devid),
794 PCI_FUNC(e->devid),
795 e->flags,
796 PCI_BUS(e->ext >> 8),
797 PCI_SLOT(e->ext >> 8),
798 PCI_FUNC(e->ext >> 8));
799
5d0c8e49
JR
800 devid = e->devid;
801 devid_to = e->ext >> 8;
7a6a3a08 802 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
7455aab1 803 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
5d0c8e49
JR
804 amd_iommu_alias_table[devid] = devid_to;
805 break;
806 case IVHD_DEV_ALIAS_RANGE:
42a698f4
JR
807
808 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
809 "devid: %02x:%02x.%x flags: %02x "
810 "devid_to: %02x:%02x.%x\n",
811 PCI_BUS(e->devid),
812 PCI_SLOT(e->devid),
813 PCI_FUNC(e->devid),
814 e->flags,
815 PCI_BUS(e->ext >> 8),
816 PCI_SLOT(e->ext >> 8),
817 PCI_FUNC(e->ext >> 8));
818
5d0c8e49
JR
819 devid_start = e->devid;
820 flags = e->flags;
821 devid_to = e->ext >> 8;
822 ext_flags = 0;
58a3bee5 823 alias = true;
5d0c8e49
JR
824 break;
825 case IVHD_DEV_EXT_SELECT:
42a698f4
JR
826
827 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
828 "flags: %02x ext: %08x\n",
829 PCI_BUS(e->devid),
830 PCI_SLOT(e->devid),
831 PCI_FUNC(e->devid),
832 e->flags, e->ext);
833
5d0c8e49 834 devid = e->devid;
5ff4789d
JR
835 set_dev_entry_from_acpi(iommu, devid, e->flags,
836 e->ext);
5d0c8e49
JR
837 break;
838 case IVHD_DEV_EXT_SELECT_RANGE:
42a698f4
JR
839
840 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
841 "%02x:%02x.%x flags: %02x ext: %08x\n",
842 PCI_BUS(e->devid),
843 PCI_SLOT(e->devid),
844 PCI_FUNC(e->devid),
845 e->flags, e->ext);
846
5d0c8e49
JR
847 devid_start = e->devid;
848 flags = e->flags;
849 ext_flags = e->ext;
58a3bee5 850 alias = false;
5d0c8e49
JR
851 break;
852 case IVHD_DEV_RANGE_END:
42a698f4
JR
853
854 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
855 PCI_BUS(e->devid),
856 PCI_SLOT(e->devid),
857 PCI_FUNC(e->devid));
858
5d0c8e49
JR
859 devid = e->devid;
860 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
7a6a3a08 861 if (alias) {
5d0c8e49 862 amd_iommu_alias_table[dev_i] = devid_to;
7a6a3a08
JR
863 set_dev_entry_from_acpi(iommu,
864 devid_to, flags, ext_flags);
865 }
866 set_dev_entry_from_acpi(iommu, dev_i,
867 flags, ext_flags);
5d0c8e49
JR
868 }
869 break;
870 default:
871 break;
872 }
873
b514e555 874 p += ivhd_entry_length(p);
5d0c8e49
JR
875 }
876}
877
b65233a9 878/* Initializes the device->iommu mapping for the driver */
5d0c8e49
JR
879static int __init init_iommu_devices(struct amd_iommu *iommu)
880{
0de66d5b 881 u32 i;
5d0c8e49
JR
882
883 for (i = iommu->first_device; i <= iommu->last_device; ++i)
884 set_iommu_for_device(iommu, i);
885
886 return 0;
887}
888
e47d402d
JR
889static void __init free_iommu_one(struct amd_iommu *iommu)
890{
891 free_command_buffer(iommu);
335503e5 892 free_event_buffer(iommu);
1a29ac01 893 free_ppr_log(iommu);
e47d402d
JR
894 iommu_unmap_mmio_space(iommu);
895}
896
897static void __init free_iommu_all(void)
898{
899 struct amd_iommu *iommu, *next;
900
3bd22172 901 for_each_iommu_safe(iommu, next) {
e47d402d
JR
902 list_del(&iommu->list);
903 free_iommu_one(iommu);
904 kfree(iommu);
905 }
906}
907
b65233a9
JR
908/*
909 * This function clues the initialization function for one IOMMU
910 * together and also allocates the command buffer and programs the
911 * hardware. It does NOT enable the IOMMU. This is done afterwards.
912 */
e47d402d
JR
913static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
914{
915 spin_lock_init(&iommu->lock);
bb52777e
JR
916
917 /* Add IOMMU to internal data structures */
e47d402d 918 list_add_tail(&iommu->list, &amd_iommu_list);
bb52777e
JR
919 iommu->index = amd_iommus_present++;
920
921 if (unlikely(iommu->index >= MAX_IOMMUS)) {
922 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
923 return -ENOSYS;
924 }
925
926 /* Index is fine - add IOMMU to the array */
927 amd_iommus[iommu->index] = iommu;
e47d402d
JR
928
929 /*
930 * Copy data from ACPI table entry to the iommu struct
931 */
23c742db 932 iommu->devid = h->devid;
e47d402d 933 iommu->cap_ptr = h->cap_ptr;
ee893c24 934 iommu->pci_seg = h->pci_seg;
e47d402d
JR
935 iommu->mmio_phys = h->mmio_phys;
936 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
937 if (!iommu->mmio_base)
938 return -ENOMEM;
939
e47d402d
JR
940 iommu->cmd_buf = alloc_command_buffer(iommu);
941 if (!iommu->cmd_buf)
942 return -ENOMEM;
943
335503e5
JR
944 iommu->evt_buf = alloc_event_buffer(iommu);
945 if (!iommu->evt_buf)
946 return -ENOMEM;
947
a80dc3e0
JR
948 iommu->int_enabled = false;
949
e47d402d
JR
950 init_iommu_from_acpi(iommu, h);
951 init_iommu_devices(iommu);
952
23c742db 953 return 0;
e47d402d
JR
954}
955
b65233a9
JR
956/*
957 * Iterates over all IOMMU entries in the ACPI table, allocates the
958 * IOMMU structure and initializes it with init_iommu_one()
959 */
e47d402d
JR
960static int __init init_iommu_all(struct acpi_table_header *table)
961{
962 u8 *p = (u8 *)table, *end = (u8 *)table;
963 struct ivhd_header *h;
964 struct amd_iommu *iommu;
965 int ret;
966
e47d402d
JR
967 end += table->length;
968 p += IVRS_HEADER_LENGTH;
969
970 while (p < end) {
971 h = (struct ivhd_header *)p;
972 switch (*p) {
973 case ACPI_IVHD_TYPE:
9c72041f 974
ae908c22 975 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
9c72041f
JR
976 "seg: %d flags: %01x info %04x\n",
977 PCI_BUS(h->devid), PCI_SLOT(h->devid),
978 PCI_FUNC(h->devid), h->cap_ptr,
979 h->pci_seg, h->flags, h->info);
980 DUMP_printk(" mmio-addr: %016llx\n",
981 h->mmio_phys);
982
e47d402d 983 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
02f3b3f5
JR
984 if (iommu == NULL)
985 return -ENOMEM;
3551a708 986
e47d402d 987 ret = init_iommu_one(iommu, h);
02f3b3f5
JR
988 if (ret)
989 return ret;
e47d402d
JR
990 break;
991 default:
992 break;
993 }
994 p += h->length;
995
996 }
997 WARN_ON(p != end);
998
999 return 0;
1000}
1001
23c742db
JR
1002static int iommu_init_pci(struct amd_iommu *iommu)
1003{
1004 int cap_ptr = iommu->cap_ptr;
1005 u32 range, misc, low, high;
1006
1007 iommu->dev = pci_get_bus_and_slot(PCI_BUS(iommu->devid),
1008 iommu->devid & 0xff);
1009 if (!iommu->dev)
1010 return -ENODEV;
1011
1012 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
1013 &iommu->cap);
1014 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
1015 &range);
1016 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
1017 &misc);
1018
1019 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
1020 MMIO_GET_FD(range));
1021 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
1022 MMIO_GET_LD(range));
1023
1024 if (!(iommu->cap & (1 << IOMMU_CAP_IOTLB)))
1025 amd_iommu_iotlb_sup = false;
1026
1027 /* read extended feature bits */
1028 low = readl(iommu->mmio_base + MMIO_EXT_FEATURES);
1029 high = readl(iommu->mmio_base + MMIO_EXT_FEATURES + 4);
1030
1031 iommu->features = ((u64)high << 32) | low;
1032
1033 if (iommu_feature(iommu, FEATURE_GT)) {
1034 int glxval;
1035 u32 pasids;
1036 u64 shift;
1037
1038 shift = iommu->features & FEATURE_PASID_MASK;
1039 shift >>= FEATURE_PASID_SHIFT;
1040 pasids = (1 << shift);
1041
1042 amd_iommu_max_pasids = min(amd_iommu_max_pasids, pasids);
1043
1044 glxval = iommu->features & FEATURE_GLXVAL_MASK;
1045 glxval >>= FEATURE_GLXVAL_SHIFT;
1046
1047 if (amd_iommu_max_glx_val == -1)
1048 amd_iommu_max_glx_val = glxval;
1049 else
1050 amd_iommu_max_glx_val = min(amd_iommu_max_glx_val, glxval);
1051 }
1052
1053 if (iommu_feature(iommu, FEATURE_GT) &&
1054 iommu_feature(iommu, FEATURE_PPR)) {
1055 iommu->is_iommu_v2 = true;
1056 amd_iommu_v2_present = true;
1057 }
1058
1059 if (iommu_feature(iommu, FEATURE_PPR)) {
1060 iommu->ppr_log = alloc_ppr_log(iommu);
1061 if (!iommu->ppr_log)
1062 return -ENOMEM;
1063 }
1064
1065 if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE))
1066 amd_iommu_np_cache = true;
1067
1068 if (is_rd890_iommu(iommu->dev)) {
1069 int i, j;
1070
1071 iommu->root_pdev = pci_get_bus_and_slot(iommu->dev->bus->number,
1072 PCI_DEVFN(0, 0));
1073
1074 /*
1075 * Some rd890 systems may not be fully reconfigured by the
1076 * BIOS, so it's necessary for us to store this information so
1077 * it can be reprogrammed on resume
1078 */
1079 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4,
1080 &iommu->stored_addr_lo);
1081 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8,
1082 &iommu->stored_addr_hi);
1083
1084 /* Low bit locks writes to configuration space */
1085 iommu->stored_addr_lo &= ~1;
1086
1087 for (i = 0; i < 6; i++)
1088 for (j = 0; j < 0x12; j++)
1089 iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j);
1090
1091 for (i = 0; i < 0x83; i++)
1092 iommu->stored_l2[i] = iommu_read_l2(iommu, i);
1093 }
1094
1095 return pci_enable_device(iommu->dev);
1096}
1097
4d121c32
JR
1098static void print_iommu_info(void)
1099{
1100 static const char * const feat_str[] = {
1101 "PreF", "PPR", "X2APIC", "NX", "GT", "[5]",
1102 "IA", "GA", "HE", "PC"
1103 };
1104 struct amd_iommu *iommu;
1105
1106 for_each_iommu(iommu) {
1107 int i;
1108
1109 pr_info("AMD-Vi: Found IOMMU at %s cap 0x%hx\n",
1110 dev_name(&iommu->dev->dev), iommu->cap_ptr);
1111
1112 if (iommu->cap & (1 << IOMMU_CAP_EFR)) {
1113 pr_info("AMD-Vi: Extended features: ");
1114 for (i = 0; ARRAY_SIZE(feat_str); ++i) {
1115 if (iommu_feature(iommu, (1ULL << i)))
1116 pr_cont(" %s", feat_str[i]);
1117 }
1118 }
1119 pr_cont("\n");
1120 }
1121}
1122
2c0ae172 1123static int __init amd_iommu_init_pci(void)
23c742db
JR
1124{
1125 struct amd_iommu *iommu;
1126 int ret = 0;
1127
1128 for_each_iommu(iommu) {
1129 ret = iommu_init_pci(iommu);
1130 if (ret)
1131 break;
1132 }
1133
23c742db
JR
1134 ret = amd_iommu_init_devices();
1135
4d121c32
JR
1136 print_iommu_info();
1137
23c742db
JR
1138 return ret;
1139}
1140
a80dc3e0
JR
1141/****************************************************************************
1142 *
1143 * The following functions initialize the MSI interrupts for all IOMMUs
1144 * in the system. Its a bit challenging because there could be multiple
1145 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
1146 * pci_dev.
1147 *
1148 ****************************************************************************/
1149
9f800de3 1150static int iommu_setup_msi(struct amd_iommu *iommu)
a80dc3e0
JR
1151{
1152 int r;
a80dc3e0 1153
9ddd592a
JR
1154 r = pci_enable_msi(iommu->dev);
1155 if (r)
1156 return r;
a80dc3e0 1157
72fe00f0
JR
1158 r = request_threaded_irq(iommu->dev->irq,
1159 amd_iommu_int_handler,
1160 amd_iommu_int_thread,
1161 0, "AMD-Vi",
1162 iommu->dev);
a80dc3e0
JR
1163
1164 if (r) {
1165 pci_disable_msi(iommu->dev);
9ddd592a 1166 return r;
a80dc3e0
JR
1167 }
1168
fab6afa3 1169 iommu->int_enabled = true;
1a29ac01 1170
a80dc3e0
JR
1171 return 0;
1172}
1173
05f92db9 1174static int iommu_init_msi(struct amd_iommu *iommu)
a80dc3e0 1175{
9ddd592a
JR
1176 int ret;
1177
a80dc3e0 1178 if (iommu->int_enabled)
9ddd592a 1179 goto enable_faults;
a80dc3e0 1180
d91cecdd 1181 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
9ddd592a
JR
1182 ret = iommu_setup_msi(iommu);
1183 else
1184 ret = -ENODEV;
1185
1186 if (ret)
1187 return ret;
a80dc3e0 1188
9ddd592a
JR
1189enable_faults:
1190 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
a80dc3e0 1191
9ddd592a
JR
1192 if (iommu->ppr_log != NULL)
1193 iommu_feature_enable(iommu, CONTROL_PPFINT_EN);
1194
1195 return 0;
a80dc3e0
JR
1196}
1197
b65233a9
JR
1198/****************************************************************************
1199 *
1200 * The next functions belong to the third pass of parsing the ACPI
1201 * table. In this last pass the memory mapping requirements are
1202 * gathered (like exclusion and unity mapping reanges).
1203 *
1204 ****************************************************************************/
1205
be2a022c
JR
1206static void __init free_unity_maps(void)
1207{
1208 struct unity_map_entry *entry, *next;
1209
1210 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
1211 list_del(&entry->list);
1212 kfree(entry);
1213 }
1214}
1215
b65233a9 1216/* called when we find an exclusion range definition in ACPI */
be2a022c
JR
1217static int __init init_exclusion_range(struct ivmd_header *m)
1218{
1219 int i;
1220
1221 switch (m->type) {
1222 case ACPI_IVMD_TYPE:
1223 set_device_exclusion_range(m->devid, m);
1224 break;
1225 case ACPI_IVMD_TYPE_ALL:
3a61ec38 1226 for (i = 0; i <= amd_iommu_last_bdf; ++i)
be2a022c
JR
1227 set_device_exclusion_range(i, m);
1228 break;
1229 case ACPI_IVMD_TYPE_RANGE:
1230 for (i = m->devid; i <= m->aux; ++i)
1231 set_device_exclusion_range(i, m);
1232 break;
1233 default:
1234 break;
1235 }
1236
1237 return 0;
1238}
1239
b65233a9 1240/* called for unity map ACPI definition */
be2a022c
JR
1241static int __init init_unity_map_range(struct ivmd_header *m)
1242{
98f1ad25 1243 struct unity_map_entry *e = NULL;
02acc43a 1244 char *s;
be2a022c
JR
1245
1246 e = kzalloc(sizeof(*e), GFP_KERNEL);
1247 if (e == NULL)
1248 return -ENOMEM;
1249
1250 switch (m->type) {
1251 default:
0bc252f4
JR
1252 kfree(e);
1253 return 0;
be2a022c 1254 case ACPI_IVMD_TYPE:
02acc43a 1255 s = "IVMD_TYPEi\t\t\t";
be2a022c
JR
1256 e->devid_start = e->devid_end = m->devid;
1257 break;
1258 case ACPI_IVMD_TYPE_ALL:
02acc43a 1259 s = "IVMD_TYPE_ALL\t\t";
be2a022c
JR
1260 e->devid_start = 0;
1261 e->devid_end = amd_iommu_last_bdf;
1262 break;
1263 case ACPI_IVMD_TYPE_RANGE:
02acc43a 1264 s = "IVMD_TYPE_RANGE\t\t";
be2a022c
JR
1265 e->devid_start = m->devid;
1266 e->devid_end = m->aux;
1267 break;
1268 }
1269 e->address_start = PAGE_ALIGN(m->range_start);
1270 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1271 e->prot = m->flags >> 1;
1272
02acc43a
JR
1273 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1274 " range_start: %016llx range_end: %016llx flags: %x\n", s,
1275 PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
1276 PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
1277 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1278 e->address_start, e->address_end, m->flags);
1279
be2a022c
JR
1280 list_add_tail(&e->list, &amd_iommu_unity_map);
1281
1282 return 0;
1283}
1284
b65233a9 1285/* iterates over all memory definitions we find in the ACPI table */
be2a022c
JR
1286static int __init init_memory_definitions(struct acpi_table_header *table)
1287{
1288 u8 *p = (u8 *)table, *end = (u8 *)table;
1289 struct ivmd_header *m;
1290
be2a022c
JR
1291 end += table->length;
1292 p += IVRS_HEADER_LENGTH;
1293
1294 while (p < end) {
1295 m = (struct ivmd_header *)p;
1296 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1297 init_exclusion_range(m);
1298 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1299 init_unity_map_range(m);
1300
1301 p += m->length;
1302 }
1303
1304 return 0;
1305}
1306
9f5f5fb3
JR
1307/*
1308 * Init the device table to not allow DMA access for devices and
1309 * suppress all page faults
1310 */
1311static void init_device_table(void)
1312{
0de66d5b 1313 u32 devid;
9f5f5fb3
JR
1314
1315 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1316 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1317 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
9f5f5fb3
JR
1318 }
1319}
1320
e9bf5197
JR
1321static void iommu_init_flags(struct amd_iommu *iommu)
1322{
1323 iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ?
1324 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
1325 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
1326
1327 iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ?
1328 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
1329 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
1330
1331 iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
1332 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
1333 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
1334
1335 iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ?
1336 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
1337 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
1338
1339 /*
1340 * make IOMMU memory accesses cache coherent
1341 */
1342 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
1456e9d2
JR
1343
1344 /* Set IOTLB invalidation timeout to 1s */
1345 iommu_set_inv_tlb_timeout(iommu, CTRL_INV_TO_1S);
e9bf5197
JR
1346}
1347
5bcd757f 1348static void iommu_apply_resume_quirks(struct amd_iommu *iommu)
4c894f47 1349{
5bcd757f
MG
1350 int i, j;
1351 u32 ioc_feature_control;
c1bf94ec 1352 struct pci_dev *pdev = iommu->root_pdev;
5bcd757f
MG
1353
1354 /* RD890 BIOSes may not have completely reconfigured the iommu */
c1bf94ec 1355 if (!is_rd890_iommu(iommu->dev) || !pdev)
5bcd757f
MG
1356 return;
1357
1358 /*
1359 * First, we need to ensure that the iommu is enabled. This is
1360 * controlled by a register in the northbridge
1361 */
5bcd757f
MG
1362
1363 /* Select Northbridge indirect register 0x75 and enable writing */
1364 pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7));
1365 pci_read_config_dword(pdev, 0x64, &ioc_feature_control);
1366
1367 /* Enable the iommu */
1368 if (!(ioc_feature_control & 0x1))
1369 pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1);
1370
5bcd757f
MG
1371 /* Restore the iommu BAR */
1372 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1373 iommu->stored_addr_lo);
1374 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8,
1375 iommu->stored_addr_hi);
1376
1377 /* Restore the l1 indirect regs for each of the 6 l1s */
1378 for (i = 0; i < 6; i++)
1379 for (j = 0; j < 0x12; j++)
1380 iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]);
1381
1382 /* Restore the l2 indirect regs */
1383 for (i = 0; i < 0x83; i++)
1384 iommu_write_l2(iommu, i, iommu->stored_l2[i]);
1385
1386 /* Lock PCI setup registers */
1387 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1388 iommu->stored_addr_lo | 1);
4c894f47
JR
1389}
1390
b65233a9
JR
1391/*
1392 * This function finally enables all IOMMUs found in the system after
1393 * they have been initialized
1394 */
11ee5ac4 1395static void early_enable_iommus(void)
8736197b
JR
1396{
1397 struct amd_iommu *iommu;
1398
3bd22172 1399 for_each_iommu(iommu) {
a8c485bb 1400 iommu_disable(iommu);
e9bf5197 1401 iommu_init_flags(iommu);
58492e12
JR
1402 iommu_set_device_table(iommu);
1403 iommu_enable_command_buffer(iommu);
1404 iommu_enable_event_buffer(iommu);
8736197b
JR
1405 iommu_set_exclusion_range(iommu);
1406 iommu_enable(iommu);
7d0c5cc5 1407 iommu_flush_all_caches(iommu);
8736197b
JR
1408 }
1409}
1410
11ee5ac4
JR
1411static void enable_iommus_v2(void)
1412{
1413 struct amd_iommu *iommu;
1414
1415 for_each_iommu(iommu) {
1416 iommu_enable_ppr_log(iommu);
1417 iommu_enable_gt(iommu);
1418 }
1419}
1420
1421static void enable_iommus(void)
1422{
1423 early_enable_iommus();
1424
1425 enable_iommus_v2();
1426}
1427
92ac4320
JR
1428static void disable_iommus(void)
1429{
1430 struct amd_iommu *iommu;
1431
1432 for_each_iommu(iommu)
1433 iommu_disable(iommu);
1434}
1435
7441e9cb
JR
1436/*
1437 * Suspend/Resume support
1438 * disable suspend until real resume implemented
1439 */
1440
f3c6ea1b 1441static void amd_iommu_resume(void)
7441e9cb 1442{
5bcd757f
MG
1443 struct amd_iommu *iommu;
1444
1445 for_each_iommu(iommu)
1446 iommu_apply_resume_quirks(iommu);
1447
736501ee
JR
1448 /* re-load the hardware */
1449 enable_iommus();
3d9761e7
JR
1450
1451 amd_iommu_enable_interrupts();
7441e9cb
JR
1452}
1453
f3c6ea1b 1454static int amd_iommu_suspend(void)
7441e9cb 1455{
736501ee
JR
1456 /* disable IOMMUs to go out of the way for BIOS */
1457 disable_iommus();
1458
1459 return 0;
7441e9cb
JR
1460}
1461
f3c6ea1b 1462static struct syscore_ops amd_iommu_syscore_ops = {
7441e9cb
JR
1463 .suspend = amd_iommu_suspend,
1464 .resume = amd_iommu_resume,
1465};
1466
8704a1ba
JR
1467static void __init free_on_init_error(void)
1468{
1469 amd_iommu_uninit_devices();
1470
1471 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1472 get_order(MAX_DOMAIN_ID/8));
1473
1474 free_pages((unsigned long)amd_iommu_rlookup_table,
1475 get_order(rlookup_table_size));
1476
1477 free_pages((unsigned long)amd_iommu_alias_table,
1478 get_order(alias_table_size));
1479
1480 free_pages((unsigned long)amd_iommu_dev_table,
1481 get_order(dev_table_size));
1482
1483 free_iommu_all();
1484
1485 free_unity_maps();
1486
1487#ifdef CONFIG_GART_IOMMU
1488 /*
1489 * We failed to initialize the AMD IOMMU - try fallback to GART
1490 * if possible.
1491 */
1492 gart_iommu_init();
1493
1494#endif
1495}
1496
b65233a9 1497/*
8704a1ba
JR
1498 * This is the hardware init function for AMD IOMMU in the system.
1499 * This function is called either from amd_iommu_init or from the interrupt
1500 * remapping setup code.
b65233a9
JR
1501 *
1502 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1503 * three times:
1504 *
1505 * 1 pass) Find the highest PCI device id the driver has to handle.
1506 * Upon this information the size of the data structures is
1507 * determined that needs to be allocated.
1508 *
1509 * 2 pass) Initialize the data structures just allocated with the
1510 * information in the ACPI table about available AMD IOMMUs
1511 * in the system. It also maps the PCI devices in the
1512 * system to specific IOMMUs
1513 *
1514 * 3 pass) After the basic data structures are allocated and
1515 * initialized we update them with information about memory
1516 * remapping requirements parsed out of the ACPI table in
1517 * this last pass.
1518 *
8704a1ba
JR
1519 * After everything is set up the IOMMUs are enabled and the necessary
1520 * hotplug and suspend notifiers are registered.
b65233a9 1521 */
643511b3 1522static int __init early_amd_iommu_init(void)
fe74c9cf 1523{
02f3b3f5
JR
1524 struct acpi_table_header *ivrs_base;
1525 acpi_size ivrs_size;
1526 acpi_status status;
fe74c9cf
JR
1527 int i, ret = 0;
1528
643511b3 1529 if (!amd_iommu_detected)
8704a1ba
JR
1530 return -ENODEV;
1531
02f3b3f5
JR
1532 status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size);
1533 if (status == AE_NOT_FOUND)
1534 return -ENODEV;
1535 else if (ACPI_FAILURE(status)) {
1536 const char *err = acpi_format_exception(status);
1537 pr_err("AMD-Vi: IVRS table error: %s\n", err);
1538 return -EINVAL;
1539 }
1540
fe74c9cf
JR
1541 /*
1542 * First parse ACPI tables to find the largest Bus/Dev/Func
1543 * we need to handle. Upon this information the shared data
1544 * structures for the IOMMUs in the system will be allocated
1545 */
2c0ae172
JR
1546 ret = find_last_devid_acpi(ivrs_base);
1547 if (ret)
3551a708
JR
1548 goto out;
1549
c571484e
JR
1550 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1551 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1552 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
fe74c9cf 1553
fe74c9cf 1554 /* Device table - directly used by all IOMMUs */
8704a1ba 1555 ret = -ENOMEM;
5dc8bff0 1556 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1557 get_order(dev_table_size));
1558 if (amd_iommu_dev_table == NULL)
1559 goto out;
1560
1561 /*
1562 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1563 * IOMMU see for that device
1564 */
1565 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1566 get_order(alias_table_size));
1567 if (amd_iommu_alias_table == NULL)
2c0ae172 1568 goto out;
fe74c9cf
JR
1569
1570 /* IOMMU rlookup table - find the IOMMU for a specific device */
83fd5cc6
JR
1571 amd_iommu_rlookup_table = (void *)__get_free_pages(
1572 GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1573 get_order(rlookup_table_size));
1574 if (amd_iommu_rlookup_table == NULL)
2c0ae172 1575 goto out;
fe74c9cf 1576
5dc8bff0
JR
1577 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1578 GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1579 get_order(MAX_DOMAIN_ID/8));
1580 if (amd_iommu_pd_alloc_bitmap == NULL)
2c0ae172 1581 goto out;
fe74c9cf 1582
9f5f5fb3
JR
1583 /* init the device table */
1584 init_device_table();
1585
fe74c9cf 1586 /*
5dc8bff0 1587 * let all alias entries point to itself
fe74c9cf 1588 */
3a61ec38 1589 for (i = 0; i <= amd_iommu_last_bdf; ++i)
fe74c9cf
JR
1590 amd_iommu_alias_table[i] = i;
1591
fe74c9cf
JR
1592 /*
1593 * never allocate domain 0 because its used as the non-allocated and
1594 * error value placeholder
1595 */
1596 amd_iommu_pd_alloc_bitmap[0] = 1;
1597
aeb26f55
JR
1598 spin_lock_init(&amd_iommu_pd_lock);
1599
fe74c9cf
JR
1600 /*
1601 * now the data structures are allocated and basically initialized
1602 * start the real acpi table scan
1603 */
02f3b3f5
JR
1604 ret = init_iommu_all(ivrs_base);
1605 if (ret)
2c0ae172 1606 goto out;
fe74c9cf 1607
02f3b3f5
JR
1608 ret = init_memory_definitions(ivrs_base);
1609 if (ret)
2c0ae172 1610 goto out;
3551a708 1611
8704a1ba 1612out:
02f3b3f5
JR
1613 /* Don't leak any ACPI memory */
1614 early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size);
1615 ivrs_base = NULL;
1616
643511b3
JR
1617 return ret;
1618}
1619
ae295142 1620static int amd_iommu_enable_interrupts(void)
3d9761e7
JR
1621{
1622 struct amd_iommu *iommu;
1623 int ret = 0;
1624
1625 for_each_iommu(iommu) {
1626 ret = iommu_init_msi(iommu);
1627 if (ret)
1628 goto out;
1629 }
1630
1631out:
1632 return ret;
1633}
1634
02f3b3f5
JR
1635static bool detect_ivrs(void)
1636{
1637 struct acpi_table_header *ivrs_base;
1638 acpi_size ivrs_size;
1639 acpi_status status;
1640
1641 status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size);
1642 if (status == AE_NOT_FOUND)
1643 return false;
1644 else if (ACPI_FAILURE(status)) {
1645 const char *err = acpi_format_exception(status);
1646 pr_err("AMD-Vi: IVRS table error: %s\n", err);
1647 return false;
1648 }
1649
1650 early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size);
1651
1adb7d31
JR
1652 /* Make sure ACS will be enabled during PCI probe */
1653 pci_request_acs();
1654
02f3b3f5
JR
1655 return true;
1656}
1657
b9b1ce70
JR
1658static int amd_iommu_init_dma(void)
1659{
1660 int ret;
1661
1662 if (iommu_pass_through)
1663 ret = amd_iommu_init_passthrough();
1664 else
1665 ret = amd_iommu_init_dma_ops();
1666
1667 if (ret)
1668 return ret;
1669
1670 amd_iommu_init_api();
1671
1672 amd_iommu_init_notifier();
1673
1674 return 0;
1675}
1676
2c0ae172 1677/****************************************************************************
8704a1ba 1678 *
2c0ae172
JR
1679 * AMD IOMMU Initialization State Machine
1680 *
1681 ****************************************************************************/
1682
1683static int __init state_next(void)
8704a1ba
JR
1684{
1685 int ret = 0;
1686
2c0ae172
JR
1687 switch (init_state) {
1688 case IOMMU_START_STATE:
1689 if (!detect_ivrs()) {
1690 init_state = IOMMU_NOT_FOUND;
1691 ret = -ENODEV;
1692 } else {
1693 init_state = IOMMU_IVRS_DETECTED;
1694 }
1695 break;
1696 case IOMMU_IVRS_DETECTED:
1697 ret = early_amd_iommu_init();
1698 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_ACPI_FINISHED;
1699 break;
1700 case IOMMU_ACPI_FINISHED:
1701 early_enable_iommus();
1702 register_syscore_ops(&amd_iommu_syscore_ops);
1703 x86_platform.iommu_shutdown = disable_iommus;
1704 init_state = IOMMU_ENABLED;
1705 break;
1706 case IOMMU_ENABLED:
1707 ret = amd_iommu_init_pci();
1708 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_PCI_INIT;
1709 enable_iommus_v2();
1710 break;
1711 case IOMMU_PCI_INIT:
1712 ret = amd_iommu_enable_interrupts();
1713 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_INTERRUPTS_EN;
1714 break;
1715 case IOMMU_INTERRUPTS_EN:
1716 ret = amd_iommu_init_dma();
1717 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_DMA_OPS;
1718 break;
1719 case IOMMU_DMA_OPS:
1720 init_state = IOMMU_INITIALIZED;
1721 break;
1722 case IOMMU_INITIALIZED:
1723 /* Nothing to do */
1724 break;
1725 case IOMMU_NOT_FOUND:
1726 case IOMMU_INIT_ERROR:
1727 /* Error states => do nothing */
1728 ret = -EINVAL;
1729 break;
1730 default:
1731 /* Unknown state */
1732 BUG();
1733 }
3d9761e7 1734
2c0ae172
JR
1735 return ret;
1736}
7441e9cb 1737
2c0ae172
JR
1738static int __init iommu_go_to_state(enum iommu_init_state state)
1739{
1740 int ret = 0;
f5325094 1741
2c0ae172
JR
1742 while (init_state != state) {
1743 ret = state_next();
1744 if (init_state == IOMMU_NOT_FOUND ||
1745 init_state == IOMMU_INIT_ERROR)
1746 break;
1747 }
f2f12b6f 1748
fe74c9cf 1749 return ret;
2c0ae172 1750}
fe74c9cf 1751
d7f07769 1752
d7f07769 1753
2c0ae172
JR
1754/*
1755 * This is the core init function for AMD IOMMU hardware in the system.
1756 * This function is called from the generic x86 DMA layer initialization
1757 * code.
1758 */
1759static int __init amd_iommu_init(void)
1760{
1761 int ret;
1762
1763 ret = iommu_go_to_state(IOMMU_INITIALIZED);
1764 if (ret) {
1765 disable_iommus();
1766 free_on_init_error();
1767 }
1768
1769 return ret;
fe74c9cf
JR
1770}
1771
b65233a9
JR
1772/****************************************************************************
1773 *
1774 * Early detect code. This code runs at IOMMU detection time in the DMA
1775 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1776 * IOMMUs
1777 *
1778 ****************************************************************************/
480125ba 1779int __init amd_iommu_detect(void)
ae7877de 1780{
2c0ae172 1781 int ret;
02f3b3f5 1782
75f1cdf1 1783 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
480125ba 1784 return -ENODEV;
ae7877de 1785
a5235725 1786 if (amd_iommu_disabled)
480125ba 1787 return -ENODEV;
a5235725 1788
2c0ae172
JR
1789 ret = iommu_go_to_state(IOMMU_IVRS_DETECTED);
1790 if (ret)
1791 return ret;
11bd04f6 1792
02f3b3f5
JR
1793 amd_iommu_detected = true;
1794 iommu_detected = 1;
1795 x86_init.iommu.iommu_init = amd_iommu_init;
1796
02f3b3f5 1797 return 0;
ae7877de
JR
1798}
1799
b65233a9
JR
1800/****************************************************************************
1801 *
1802 * Parsing functions for the AMD IOMMU specific kernel command line
1803 * options.
1804 *
1805 ****************************************************************************/
1806
fefda117
JR
1807static int __init parse_amd_iommu_dump(char *str)
1808{
1809 amd_iommu_dump = true;
1810
1811 return 1;
1812}
1813
918ad6c5
JR
1814static int __init parse_amd_iommu_options(char *str)
1815{
1816 for (; *str; ++str) {
695b5676 1817 if (strncmp(str, "fullflush", 9) == 0)
afa9fdc2 1818 amd_iommu_unmap_flush = true;
a5235725
JR
1819 if (strncmp(str, "off", 3) == 0)
1820 amd_iommu_disabled = true;
5abcdba4
JR
1821 if (strncmp(str, "force_isolation", 15) == 0)
1822 amd_iommu_force_isolation = true;
918ad6c5
JR
1823 }
1824
1825 return 1;
1826}
1827
fefda117 1828__setup("amd_iommu_dump", parse_amd_iommu_dump);
918ad6c5 1829__setup("amd_iommu=", parse_amd_iommu_options);
22e6daf4
KRW
1830
1831IOMMU_INIT_FINISH(amd_iommu_detect,
1832 gart_iommu_hole_init,
98f1ad25
JR
1833 NULL,
1834 NULL);
400a28a0
JR
1835
1836bool amd_iommu_v2_supported(void)
1837{
1838 return amd_iommu_v2_present;
1839}
1840EXPORT_SYMBOL(amd_iommu_v2_supported);