char: Convert to devm_ioremap_resource()
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / gpio / gpio-mxs.c
CommitLineData
fba311fc
SG
1/*
2 * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
4 *
5 * Based on code from Freescale,
6 * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * as published by the Free Software Foundation; either version 2
11 * of the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
20 * MA 02110-1301, USA.
21 */
22
23#include <linux/init.h>
24#include <linux/interrupt.h>
25#include <linux/io.h>
26#include <linux/irq.h>
0b76c541 27#include <linux/irqdomain.h>
fba311fc 28#include <linux/gpio.h>
4052d45e
SG
29#include <linux/of.h>
30#include <linux/of_address.h>
31#include <linux/of_device.h>
8d7cf837
SG
32#include <linux/platform_device.h>
33#include <linux/slab.h>
06f88a8a 34#include <linux/basic_mmio_gpio.h>
bb207ef1 35#include <linux/module.h>
fba311fc 36
8d7cf837
SG
37#define MXS_SET 0x4
38#define MXS_CLR 0x8
fba311fc 39
164387d2
SG
40#define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10)
41#define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10)
42#define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10)
43#define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10)
44#define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10)
45#define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10)
46#define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10)
47#define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10)
fba311fc
SG
48
49#define GPIO_INT_FALL_EDGE 0x0
50#define GPIO_INT_LOW_LEV 0x1
51#define GPIO_INT_RISE_EDGE 0x2
52#define GPIO_INT_HIGH_LEV 0x3
53#define GPIO_INT_LEV_MASK (1 << 0)
54#define GPIO_INT_POL_MASK (1 << 1)
55
164387d2
SG
56enum mxs_gpio_id {
57 IMX23_GPIO,
58 IMX28_GPIO,
59};
60
7b2fa570
GL
61struct mxs_gpio_port {
62 void __iomem *base;
63 int id;
64 int irq;
0b76c541 65 struct irq_domain *domain;
06f88a8a 66 struct bgpio_chip bgc;
164387d2 67 enum mxs_gpio_id devid;
7b2fa570
GL
68};
69
164387d2
SG
70static inline int is_imx23_gpio(struct mxs_gpio_port *port)
71{
72 return port->devid == IMX23_GPIO;
73}
74
75static inline int is_imx28_gpio(struct mxs_gpio_port *port)
76{
77 return port->devid == IMX28_GPIO;
78}
79
fba311fc
SG
80/* Note: This driver assumes 32 GPIOs are handled in one register */
81
bf0c1118 82static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
fba311fc 83{
0b76c541 84 u32 pin_mask = 1 << d->hwirq;
498c17cf
SG
85 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
86 struct mxs_gpio_port *port = gc->private;
fba311fc
SG
87 void __iomem *pin_addr;
88 int edge;
89
90 switch (type) {
91 case IRQ_TYPE_EDGE_RISING:
92 edge = GPIO_INT_RISE_EDGE;
93 break;
94 case IRQ_TYPE_EDGE_FALLING:
95 edge = GPIO_INT_FALL_EDGE;
96 break;
97 case IRQ_TYPE_LEVEL_LOW:
98 edge = GPIO_INT_LOW_LEV;
99 break;
100 case IRQ_TYPE_LEVEL_HIGH:
101 edge = GPIO_INT_HIGH_LEV;
102 break;
103 default:
104 return -EINVAL;
105 }
106
107 /* set level or edge */
164387d2 108 pin_addr = port->base + PINCTRL_IRQLEV(port);
fba311fc 109 if (edge & GPIO_INT_LEV_MASK)
8d7cf837 110 writel(pin_mask, pin_addr + MXS_SET);
fba311fc 111 else
8d7cf837 112 writel(pin_mask, pin_addr + MXS_CLR);
fba311fc
SG
113
114 /* set polarity */
164387d2 115 pin_addr = port->base + PINCTRL_IRQPOL(port);
fba311fc 116 if (edge & GPIO_INT_POL_MASK)
8d7cf837 117 writel(pin_mask, pin_addr + MXS_SET);
fba311fc 118 else
8d7cf837 119 writel(pin_mask, pin_addr + MXS_CLR);
fba311fc 120
0b76c541 121 writel(pin_mask,
164387d2 122 port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
fba311fc
SG
123
124 return 0;
125}
126
127/* MXS has one interrupt *per* gpio port */
128static void mxs_gpio_irq_handler(u32 irq, struct irq_desc *desc)
129{
130 u32 irq_stat;
8d7cf837 131 struct mxs_gpio_port *port = irq_get_handler_data(irq);
fba311fc 132
1f6b5dd4
UKK
133 desc->irq_data.chip->irq_ack(&desc->irq_data);
134
164387d2
SG
135 irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) &
136 readl(port->base + PINCTRL_IRQEN(port));
fba311fc
SG
137
138 while (irq_stat != 0) {
139 int irqoffset = fls(irq_stat) - 1;
0b76c541 140 generic_handle_irq(irq_find_mapping(port->domain, irqoffset));
fba311fc
SG
141 irq_stat &= ~(1 << irqoffset);
142 }
143}
144
145/*
146 * Set interrupt number "irq" in the GPIO as a wake-up source.
147 * While system is running, all registered GPIO interrupts need to have
148 * wake-up enabled. When system is suspended, only selected GPIO interrupts
149 * need to have wake-up enabled.
150 * @param irq interrupt source number
151 * @param enable enable as wake-up if equal to non-zero
152 * @return This function returns 0 on success.
153 */
bf0c1118 154static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
fba311fc 155{
498c17cf
SG
156 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
157 struct mxs_gpio_port *port = gc->private;
fba311fc 158
6161715e
SG
159 if (enable)
160 enable_irq_wake(port->irq);
161 else
162 disable_irq_wake(port->irq);
fba311fc
SG
163
164 return 0;
165}
166
0b76c541 167static void __init mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base)
498c17cf
SG
168{
169 struct irq_chip_generic *gc;
170 struct irq_chip_type *ct;
171
0b76c541 172 gc = irq_alloc_generic_chip("gpio-mxs", 1, irq_base,
498c17cf
SG
173 port->base, handle_level_irq);
174 gc->private = port;
175
176 ct = gc->chip_types;
591567a5 177 ct->chip.irq_ack = irq_gc_ack_set_bit;
498c17cf
SG
178 ct->chip.irq_mask = irq_gc_mask_clr_bit;
179 ct->chip.irq_unmask = irq_gc_mask_set_bit;
180 ct->chip.irq_set_type = mxs_gpio_set_irq_type;
591567a5 181 ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
164387d2
SG
182 ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
183 ct->regs.mask = PINCTRL_IRQEN(port);
498c17cf
SG
184
185 irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
186}
fba311fc 187
06f88a8a 188static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
fba311fc 189{
06f88a8a 190 struct bgpio_chip *bgc = to_bgpio_chip(gc);
fba311fc 191 struct mxs_gpio_port *port =
06f88a8a 192 container_of(bgc, struct mxs_gpio_port, bgc);
fba311fc 193
0b76c541 194 return irq_find_mapping(port->domain, offset);
fba311fc
SG
195}
196
164387d2
SG
197static struct platform_device_id mxs_gpio_ids[] = {
198 {
199 .name = "imx23-gpio",
200 .driver_data = IMX23_GPIO,
201 }, {
202 .name = "imx28-gpio",
203 .driver_data = IMX28_GPIO,
204 }, {
205 /* sentinel */
206 }
207};
208MODULE_DEVICE_TABLE(platform, mxs_gpio_ids);
209
4052d45e
SG
210static const struct of_device_id mxs_gpio_dt_ids[] = {
211 { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, },
212 { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, },
213 { /* sentinel */ }
214};
215MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids);
216
3836309d 217static int mxs_gpio_probe(struct platform_device *pdev)
fba311fc 218{
4052d45e
SG
219 const struct of_device_id *of_id =
220 of_match_device(mxs_gpio_dt_ids, &pdev->dev);
221 struct device_node *np = pdev->dev.of_node;
222 struct device_node *parent;
8d7cf837
SG
223 static void __iomem *base;
224 struct mxs_gpio_port *port;
225 struct resource *iores = NULL;
0b76c541 226 int irq_base;
498c17cf 227 int err;
8d7cf837 228
940a4f7b 229 port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
8d7cf837
SG
230 if (!port)
231 return -ENOMEM;
232
4052d45e
SG
233 if (np) {
234 port->id = of_alias_get_id(np, "gpio");
235 if (port->id < 0)
236 return port->id;
237 port->devid = (enum mxs_gpio_id) of_id->data;
238 } else {
239 port->id = pdev->id;
240 port->devid = pdev->id_entry->driver_data;
241 }
8d7cf837 242
940a4f7b
SG
243 port->irq = platform_get_irq(pdev, 0);
244 if (port->irq < 0)
245 return port->irq;
246
8d7cf837
SG
247 /*
248 * map memory region only once, as all the gpio ports
249 * share the same one
250 */
251 if (!base) {
4052d45e
SG
252 if (np) {
253 parent = of_get_parent(np);
254 base = of_iomap(parent, 0);
255 of_node_put(parent);
256 } else {
257 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
258 base = devm_request_and_ioremap(&pdev->dev, iores);
8d7cf837 259 }
940a4f7b
SG
260 if (!base)
261 return -EADDRNOTAVAIL;
8d7cf837
SG
262 }
263 port->base = base;
fba311fc 264
498c17cf
SG
265 /*
266 * select the pin interrupt functionality but initially
267 * disable the interrupts
268 */
164387d2
SG
269 writel(~0U, port->base + PINCTRL_PIN2IRQ(port));
270 writel(0, port->base + PINCTRL_IRQEN(port));
fba311fc 271
8d7cf837 272 /* clear address has to be used to clear IRQSTAT bits */
164387d2 273 writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
fba311fc 274
0b76c541
SG
275 irq_base = irq_alloc_descs(-1, 0, 32, numa_node_id());
276 if (irq_base < 0)
277 return irq_base;
278
279 port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
280 &irq_domain_simple_ops, NULL);
281 if (!port->domain) {
282 err = -ENODEV;
283 goto out_irqdesc_free;
284 }
285
498c17cf 286 /* gpio-mxs can be a generic irq chip */
0b76c541 287 mxs_gpio_init_gc(port, irq_base);
fba311fc 288
8d7cf837
SG
289 /* setup one handler for each entry */
290 irq_set_chained_handler(port->irq, mxs_gpio_irq_handler);
291 irq_set_handler_data(port->irq, port);
fba311fc 292
06f88a8a 293 err = bgpio_init(&port->bgc, &pdev->dev, 4,
164387d2
SG
294 port->base + PINCTRL_DIN(port),
295 port->base + PINCTRL_DOUT(port), NULL,
84a442b9 296 port->base + PINCTRL_DOE(port), NULL, 0);
8d7cf837 297 if (err)
0b76c541 298 goto out_irqdesc_free;
fba311fc 299
06f88a8a
SG
300 port->bgc.gc.to_irq = mxs_gpio_to_irq;
301 port->bgc.gc.base = port->id * 32;
302
303 err = gpiochip_add(&port->bgc.gc);
0b76c541
SG
304 if (err)
305 goto out_bgpio_remove;
06f88a8a 306
8d7cf837 307 return 0;
0b76c541
SG
308
309out_bgpio_remove:
310 bgpio_remove(&port->bgc);
311out_irqdesc_free:
312 irq_free_descs(irq_base, 32);
313 return err;
ef19660b 314}
8d7cf837
SG
315
316static struct platform_driver mxs_gpio_driver = {
317 .driver = {
318 .name = "gpio-mxs",
319 .owner = THIS_MODULE,
4052d45e 320 .of_match_table = mxs_gpio_dt_ids,
8d7cf837
SG
321 },
322 .probe = mxs_gpio_probe,
164387d2 323 .id_table = mxs_gpio_ids,
fba311fc 324};
ef19660b 325
8d7cf837 326static int __init mxs_gpio_init(void)
ef19660b 327{
8d7cf837 328 return platform_driver_register(&mxs_gpio_driver);
ef19660b 329}
8d7cf837
SG
330postcore_initcall(mxs_gpio_init);
331
332MODULE_AUTHOR("Freescale Semiconductor, "
333 "Daniel Mack <danielncaiaq.de>, "
334 "Juergen Beisert <kernel@pengutronix.de>");
335MODULE_DESCRIPTION("Freescale MXS GPIO");
336MODULE_LICENSE("GPL");