drm/radeon: Don't leak runtime pm ref on driver load
[GitHub/moto-9609/android_kernel_motorola_exynos9610.git] / drivers / gpu / drm / radeon / radeon_device.c
1 /*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28 #include <linux/console.h>
29 #include <linux/slab.h>
30 #include <drm/drmP.h>
31 #include <drm/drm_crtc_helper.h>
32 #include <drm/radeon_drm.h>
33 #include <linux/pm_runtime.h>
34 #include <linux/vgaarb.h>
35 #include <linux/vga_switcheroo.h>
36 #include <linux/efi.h>
37 #include "radeon_reg.h"
38 #include "radeon.h"
39 #include "atom.h"
40
41 static const char radeon_family_name[][16] = {
42 "R100",
43 "RV100",
44 "RS100",
45 "RV200",
46 "RS200",
47 "R200",
48 "RV250",
49 "RS300",
50 "RV280",
51 "R300",
52 "R350",
53 "RV350",
54 "RV380",
55 "R420",
56 "R423",
57 "RV410",
58 "RS400",
59 "RS480",
60 "RS600",
61 "RS690",
62 "RS740",
63 "RV515",
64 "R520",
65 "RV530",
66 "RV560",
67 "RV570",
68 "R580",
69 "R600",
70 "RV610",
71 "RV630",
72 "RV670",
73 "RV620",
74 "RV635",
75 "RS780",
76 "RS880",
77 "RV770",
78 "RV730",
79 "RV710",
80 "RV740",
81 "CEDAR",
82 "REDWOOD",
83 "JUNIPER",
84 "CYPRESS",
85 "HEMLOCK",
86 "PALM",
87 "SUMO",
88 "SUMO2",
89 "BARTS",
90 "TURKS",
91 "CAICOS",
92 "CAYMAN",
93 "ARUBA",
94 "TAHITI",
95 "PITCAIRN",
96 "VERDE",
97 "OLAND",
98 "HAINAN",
99 "BONAIRE",
100 "KAVERI",
101 "KABINI",
102 "HAWAII",
103 "MULLINS",
104 "LAST",
105 };
106
107 #define RADEON_PX_QUIRK_DISABLE_PX (1 << 0)
108 #define RADEON_PX_QUIRK_LONG_WAKEUP (1 << 1)
109
110 struct radeon_px_quirk {
111 u32 chip_vendor;
112 u32 chip_device;
113 u32 subsys_vendor;
114 u32 subsys_device;
115 u32 px_quirk_flags;
116 };
117
118 static struct radeon_px_quirk radeon_px_quirk_list[] = {
119 /* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m)
120 * https://bugzilla.kernel.org/show_bug.cgi?id=74551
121 */
122 { PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX },
123 /* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU
124 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
125 */
126 { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX },
127 /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
128 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
129 */
130 { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
131 /* macbook pro 8.2 */
132 { PCI_VENDOR_ID_ATI, 0x6741, PCI_VENDOR_ID_APPLE, 0x00e2, RADEON_PX_QUIRK_LONG_WAKEUP },
133 { 0, 0, 0, 0, 0 },
134 };
135
136 bool radeon_is_px(struct drm_device *dev)
137 {
138 struct radeon_device *rdev = dev->dev_private;
139
140 if (rdev->flags & RADEON_IS_PX)
141 return true;
142 return false;
143 }
144
145 static void radeon_device_handle_px_quirks(struct radeon_device *rdev)
146 {
147 struct radeon_px_quirk *p = radeon_px_quirk_list;
148
149 /* Apply PX quirks */
150 while (p && p->chip_device != 0) {
151 if (rdev->pdev->vendor == p->chip_vendor &&
152 rdev->pdev->device == p->chip_device &&
153 rdev->pdev->subsystem_vendor == p->subsys_vendor &&
154 rdev->pdev->subsystem_device == p->subsys_device) {
155 rdev->px_quirk_flags = p->px_quirk_flags;
156 break;
157 }
158 ++p;
159 }
160
161 if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX)
162 rdev->flags &= ~RADEON_IS_PX;
163 }
164
165 /**
166 * radeon_program_register_sequence - program an array of registers.
167 *
168 * @rdev: radeon_device pointer
169 * @registers: pointer to the register array
170 * @array_size: size of the register array
171 *
172 * Programs an array or registers with and and or masks.
173 * This is a helper for setting golden registers.
174 */
175 void radeon_program_register_sequence(struct radeon_device *rdev,
176 const u32 *registers,
177 const u32 array_size)
178 {
179 u32 tmp, reg, and_mask, or_mask;
180 int i;
181
182 if (array_size % 3)
183 return;
184
185 for (i = 0; i < array_size; i +=3) {
186 reg = registers[i + 0];
187 and_mask = registers[i + 1];
188 or_mask = registers[i + 2];
189
190 if (and_mask == 0xffffffff) {
191 tmp = or_mask;
192 } else {
193 tmp = RREG32(reg);
194 tmp &= ~and_mask;
195 tmp |= or_mask;
196 }
197 WREG32(reg, tmp);
198 }
199 }
200
201 void radeon_pci_config_reset(struct radeon_device *rdev)
202 {
203 pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
204 }
205
206 /**
207 * radeon_surface_init - Clear GPU surface registers.
208 *
209 * @rdev: radeon_device pointer
210 *
211 * Clear GPU surface registers (r1xx-r5xx).
212 */
213 void radeon_surface_init(struct radeon_device *rdev)
214 {
215 /* FIXME: check this out */
216 if (rdev->family < CHIP_R600) {
217 int i;
218
219 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
220 if (rdev->surface_regs[i].bo)
221 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
222 else
223 radeon_clear_surface_reg(rdev, i);
224 }
225 /* enable surfaces */
226 WREG32(RADEON_SURFACE_CNTL, 0);
227 }
228 }
229
230 /*
231 * GPU scratch registers helpers function.
232 */
233 /**
234 * radeon_scratch_init - Init scratch register driver information.
235 *
236 * @rdev: radeon_device pointer
237 *
238 * Init CP scratch register driver information (r1xx-r5xx)
239 */
240 void radeon_scratch_init(struct radeon_device *rdev)
241 {
242 int i;
243
244 /* FIXME: check this out */
245 if (rdev->family < CHIP_R300) {
246 rdev->scratch.num_reg = 5;
247 } else {
248 rdev->scratch.num_reg = 7;
249 }
250 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
251 for (i = 0; i < rdev->scratch.num_reg; i++) {
252 rdev->scratch.free[i] = true;
253 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
254 }
255 }
256
257 /**
258 * radeon_scratch_get - Allocate a scratch register
259 *
260 * @rdev: radeon_device pointer
261 * @reg: scratch register mmio offset
262 *
263 * Allocate a CP scratch register for use by the driver (all asics).
264 * Returns 0 on success or -EINVAL on failure.
265 */
266 int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
267 {
268 int i;
269
270 for (i = 0; i < rdev->scratch.num_reg; i++) {
271 if (rdev->scratch.free[i]) {
272 rdev->scratch.free[i] = false;
273 *reg = rdev->scratch.reg[i];
274 return 0;
275 }
276 }
277 return -EINVAL;
278 }
279
280 /**
281 * radeon_scratch_free - Free a scratch register
282 *
283 * @rdev: radeon_device pointer
284 * @reg: scratch register mmio offset
285 *
286 * Free a CP scratch register allocated for use by the driver (all asics)
287 */
288 void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
289 {
290 int i;
291
292 for (i = 0; i < rdev->scratch.num_reg; i++) {
293 if (rdev->scratch.reg[i] == reg) {
294 rdev->scratch.free[i] = true;
295 return;
296 }
297 }
298 }
299
300 /*
301 * GPU doorbell aperture helpers function.
302 */
303 /**
304 * radeon_doorbell_init - Init doorbell driver information.
305 *
306 * @rdev: radeon_device pointer
307 *
308 * Init doorbell driver information (CIK)
309 * Returns 0 on success, error on failure.
310 */
311 static int radeon_doorbell_init(struct radeon_device *rdev)
312 {
313 /* doorbell bar mapping */
314 rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
315 rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
316
317 rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
318 if (rdev->doorbell.num_doorbells == 0)
319 return -EINVAL;
320
321 rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
322 if (rdev->doorbell.ptr == NULL) {
323 return -ENOMEM;
324 }
325 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
326 DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
327
328 memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
329
330 return 0;
331 }
332
333 /**
334 * radeon_doorbell_fini - Tear down doorbell driver information.
335 *
336 * @rdev: radeon_device pointer
337 *
338 * Tear down doorbell driver information (CIK)
339 */
340 static void radeon_doorbell_fini(struct radeon_device *rdev)
341 {
342 iounmap(rdev->doorbell.ptr);
343 rdev->doorbell.ptr = NULL;
344 }
345
346 /**
347 * radeon_doorbell_get - Allocate a doorbell entry
348 *
349 * @rdev: radeon_device pointer
350 * @doorbell: doorbell index
351 *
352 * Allocate a doorbell for use by the driver (all asics).
353 * Returns 0 on success or -EINVAL on failure.
354 */
355 int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
356 {
357 unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
358 if (offset < rdev->doorbell.num_doorbells) {
359 __set_bit(offset, rdev->doorbell.used);
360 *doorbell = offset;
361 return 0;
362 } else {
363 return -EINVAL;
364 }
365 }
366
367 /**
368 * radeon_doorbell_free - Free a doorbell entry
369 *
370 * @rdev: radeon_device pointer
371 * @doorbell: doorbell index
372 *
373 * Free a doorbell allocated for use by the driver (all asics)
374 */
375 void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
376 {
377 if (doorbell < rdev->doorbell.num_doorbells)
378 __clear_bit(doorbell, rdev->doorbell.used);
379 }
380
381 /**
382 * radeon_doorbell_get_kfd_info - Report doorbell configuration required to
383 * setup KFD
384 *
385 * @rdev: radeon_device pointer
386 * @aperture_base: output returning doorbell aperture base physical address
387 * @aperture_size: output returning doorbell aperture size in bytes
388 * @start_offset: output returning # of doorbell bytes reserved for radeon.
389 *
390 * Radeon and the KFD share the doorbell aperture. Radeon sets it up,
391 * takes doorbells required for its own rings and reports the setup to KFD.
392 * Radeon reserved doorbells are at the start of the doorbell aperture.
393 */
394 void radeon_doorbell_get_kfd_info(struct radeon_device *rdev,
395 phys_addr_t *aperture_base,
396 size_t *aperture_size,
397 size_t *start_offset)
398 {
399 /* The first num_doorbells are used by radeon.
400 * KFD takes whatever's left in the aperture. */
401 if (rdev->doorbell.size > rdev->doorbell.num_doorbells * sizeof(u32)) {
402 *aperture_base = rdev->doorbell.base;
403 *aperture_size = rdev->doorbell.size;
404 *start_offset = rdev->doorbell.num_doorbells * sizeof(u32);
405 } else {
406 *aperture_base = 0;
407 *aperture_size = 0;
408 *start_offset = 0;
409 }
410 }
411
412 /*
413 * radeon_wb_*()
414 * Writeback is the the method by which the the GPU updates special pages
415 * in memory with the status of certain GPU events (fences, ring pointers,
416 * etc.).
417 */
418
419 /**
420 * radeon_wb_disable - Disable Writeback
421 *
422 * @rdev: radeon_device pointer
423 *
424 * Disables Writeback (all asics). Used for suspend.
425 */
426 void radeon_wb_disable(struct radeon_device *rdev)
427 {
428 rdev->wb.enabled = false;
429 }
430
431 /**
432 * radeon_wb_fini - Disable Writeback and free memory
433 *
434 * @rdev: radeon_device pointer
435 *
436 * Disables Writeback and frees the Writeback memory (all asics).
437 * Used at driver shutdown.
438 */
439 void radeon_wb_fini(struct radeon_device *rdev)
440 {
441 radeon_wb_disable(rdev);
442 if (rdev->wb.wb_obj) {
443 if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
444 radeon_bo_kunmap(rdev->wb.wb_obj);
445 radeon_bo_unpin(rdev->wb.wb_obj);
446 radeon_bo_unreserve(rdev->wb.wb_obj);
447 }
448 radeon_bo_unref(&rdev->wb.wb_obj);
449 rdev->wb.wb = NULL;
450 rdev->wb.wb_obj = NULL;
451 }
452 }
453
454 /**
455 * radeon_wb_init- Init Writeback driver info and allocate memory
456 *
457 * @rdev: radeon_device pointer
458 *
459 * Disables Writeback and frees the Writeback memory (all asics).
460 * Used at driver startup.
461 * Returns 0 on success or an -error on failure.
462 */
463 int radeon_wb_init(struct radeon_device *rdev)
464 {
465 int r;
466
467 if (rdev->wb.wb_obj == NULL) {
468 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
469 RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
470 &rdev->wb.wb_obj);
471 if (r) {
472 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
473 return r;
474 }
475 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
476 if (unlikely(r != 0)) {
477 radeon_wb_fini(rdev);
478 return r;
479 }
480 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
481 &rdev->wb.gpu_addr);
482 if (r) {
483 radeon_bo_unreserve(rdev->wb.wb_obj);
484 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
485 radeon_wb_fini(rdev);
486 return r;
487 }
488 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
489 radeon_bo_unreserve(rdev->wb.wb_obj);
490 if (r) {
491 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
492 radeon_wb_fini(rdev);
493 return r;
494 }
495 }
496
497 /* clear wb memory */
498 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
499 /* disable event_write fences */
500 rdev->wb.use_event = false;
501 /* disabled via module param */
502 if (radeon_no_wb == 1) {
503 rdev->wb.enabled = false;
504 } else {
505 if (rdev->flags & RADEON_IS_AGP) {
506 /* often unreliable on AGP */
507 rdev->wb.enabled = false;
508 } else if (rdev->family < CHIP_R300) {
509 /* often unreliable on pre-r300 */
510 rdev->wb.enabled = false;
511 } else {
512 rdev->wb.enabled = true;
513 /* event_write fences are only available on r600+ */
514 if (rdev->family >= CHIP_R600) {
515 rdev->wb.use_event = true;
516 }
517 }
518 }
519 /* always use writeback/events on NI, APUs */
520 if (rdev->family >= CHIP_PALM) {
521 rdev->wb.enabled = true;
522 rdev->wb.use_event = true;
523 }
524
525 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
526
527 return 0;
528 }
529
530 /**
531 * radeon_vram_location - try to find VRAM location
532 * @rdev: radeon device structure holding all necessary informations
533 * @mc: memory controller structure holding memory informations
534 * @base: base address at which to put VRAM
535 *
536 * Function will place try to place VRAM at base address provided
537 * as parameter (which is so far either PCI aperture address or
538 * for IGP TOM base address).
539 *
540 * If there is not enough space to fit the unvisible VRAM in the 32bits
541 * address space then we limit the VRAM size to the aperture.
542 *
543 * If we are using AGP and if the AGP aperture doesn't allow us to have
544 * room for all the VRAM than we restrict the VRAM to the PCI aperture
545 * size and print a warning.
546 *
547 * This function will never fails, worst case are limiting VRAM.
548 *
549 * Note: GTT start, end, size should be initialized before calling this
550 * function on AGP platform.
551 *
552 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
553 * this shouldn't be a problem as we are using the PCI aperture as a reference.
554 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
555 * not IGP.
556 *
557 * Note: we use mc_vram_size as on some board we need to program the mc to
558 * cover the whole aperture even if VRAM size is inferior to aperture size
559 * Novell bug 204882 + along with lots of ubuntu ones
560 *
561 * Note: when limiting vram it's safe to overwritte real_vram_size because
562 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
563 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
564 * ones)
565 *
566 * Note: IGP TOM addr should be the same as the aperture addr, we don't
567 * explicitly check for that thought.
568 *
569 * FIXME: when reducing VRAM size align new size on power of 2.
570 */
571 void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
572 {
573 uint64_t limit = (uint64_t)radeon_vram_limit << 20;
574
575 mc->vram_start = base;
576 if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
577 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
578 mc->real_vram_size = mc->aper_size;
579 mc->mc_vram_size = mc->aper_size;
580 }
581 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
582 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
583 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
584 mc->real_vram_size = mc->aper_size;
585 mc->mc_vram_size = mc->aper_size;
586 }
587 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
588 if (limit && limit < mc->real_vram_size)
589 mc->real_vram_size = limit;
590 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
591 mc->mc_vram_size >> 20, mc->vram_start,
592 mc->vram_end, mc->real_vram_size >> 20);
593 }
594
595 /**
596 * radeon_gtt_location - try to find GTT location
597 * @rdev: radeon device structure holding all necessary informations
598 * @mc: memory controller structure holding memory informations
599 *
600 * Function will place try to place GTT before or after VRAM.
601 *
602 * If GTT size is bigger than space left then we ajust GTT size.
603 * Thus function will never fails.
604 *
605 * FIXME: when reducing GTT size align new size on power of 2.
606 */
607 void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
608 {
609 u64 size_af, size_bf;
610
611 size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
612 size_bf = mc->vram_start & ~mc->gtt_base_align;
613 if (size_bf > size_af) {
614 if (mc->gtt_size > size_bf) {
615 dev_warn(rdev->dev, "limiting GTT\n");
616 mc->gtt_size = size_bf;
617 }
618 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
619 } else {
620 if (mc->gtt_size > size_af) {
621 dev_warn(rdev->dev, "limiting GTT\n");
622 mc->gtt_size = size_af;
623 }
624 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
625 }
626 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
627 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
628 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
629 }
630
631 /*
632 * GPU helpers function.
633 */
634 /**
635 * radeon_card_posted - check if the hw has already been initialized
636 *
637 * @rdev: radeon_device pointer
638 *
639 * Check if the asic has been initialized (all asics).
640 * Used at driver startup.
641 * Returns true if initialized or false if not.
642 */
643 bool radeon_card_posted(struct radeon_device *rdev)
644 {
645 uint32_t reg;
646
647 /* required for EFI mode on macbook2,1 which uses an r5xx asic */
648 if (efi_enabled(EFI_BOOT) &&
649 (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
650 (rdev->family < CHIP_R600))
651 return false;
652
653 if (ASIC_IS_NODCE(rdev))
654 goto check_memsize;
655
656 /* first check CRTCs */
657 if (ASIC_IS_DCE4(rdev)) {
658 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
659 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
660 if (rdev->num_crtc >= 4) {
661 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
662 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
663 }
664 if (rdev->num_crtc >= 6) {
665 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
666 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
667 }
668 if (reg & EVERGREEN_CRTC_MASTER_EN)
669 return true;
670 } else if (ASIC_IS_AVIVO(rdev)) {
671 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
672 RREG32(AVIVO_D2CRTC_CONTROL);
673 if (reg & AVIVO_CRTC_EN) {
674 return true;
675 }
676 } else {
677 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
678 RREG32(RADEON_CRTC2_GEN_CNTL);
679 if (reg & RADEON_CRTC_EN) {
680 return true;
681 }
682 }
683
684 check_memsize:
685 /* then check MEM_SIZE, in case the crtcs are off */
686 if (rdev->family >= CHIP_R600)
687 reg = RREG32(R600_CONFIG_MEMSIZE);
688 else
689 reg = RREG32(RADEON_CONFIG_MEMSIZE);
690
691 if (reg)
692 return true;
693
694 return false;
695
696 }
697
698 /**
699 * radeon_update_bandwidth_info - update display bandwidth params
700 *
701 * @rdev: radeon_device pointer
702 *
703 * Used when sclk/mclk are switched or display modes are set.
704 * params are used to calculate display watermarks (all asics)
705 */
706 void radeon_update_bandwidth_info(struct radeon_device *rdev)
707 {
708 fixed20_12 a;
709 u32 sclk = rdev->pm.current_sclk;
710 u32 mclk = rdev->pm.current_mclk;
711
712 /* sclk/mclk in Mhz */
713 a.full = dfixed_const(100);
714 rdev->pm.sclk.full = dfixed_const(sclk);
715 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
716 rdev->pm.mclk.full = dfixed_const(mclk);
717 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
718
719 if (rdev->flags & RADEON_IS_IGP) {
720 a.full = dfixed_const(16);
721 /* core_bandwidth = sclk(Mhz) * 16 */
722 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
723 }
724 }
725
726 /**
727 * radeon_boot_test_post_card - check and possibly initialize the hw
728 *
729 * @rdev: radeon_device pointer
730 *
731 * Check if the asic is initialized and if not, attempt to initialize
732 * it (all asics).
733 * Returns true if initialized or false if not.
734 */
735 bool radeon_boot_test_post_card(struct radeon_device *rdev)
736 {
737 if (radeon_card_posted(rdev))
738 return true;
739
740 if (rdev->bios) {
741 DRM_INFO("GPU not posted. posting now...\n");
742 if (rdev->is_atom_bios)
743 atom_asic_init(rdev->mode_info.atom_context);
744 else
745 radeon_combios_asic_init(rdev->ddev);
746 return true;
747 } else {
748 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
749 return false;
750 }
751 }
752
753 /**
754 * radeon_dummy_page_init - init dummy page used by the driver
755 *
756 * @rdev: radeon_device pointer
757 *
758 * Allocate the dummy page used by the driver (all asics).
759 * This dummy page is used by the driver as a filler for gart entries
760 * when pages are taken out of the GART
761 * Returns 0 on sucess, -ENOMEM on failure.
762 */
763 int radeon_dummy_page_init(struct radeon_device *rdev)
764 {
765 if (rdev->dummy_page.page)
766 return 0;
767 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
768 if (rdev->dummy_page.page == NULL)
769 return -ENOMEM;
770 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
771 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
772 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
773 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
774 __free_page(rdev->dummy_page.page);
775 rdev->dummy_page.page = NULL;
776 return -ENOMEM;
777 }
778 rdev->dummy_page.entry = radeon_gart_get_page_entry(rdev->dummy_page.addr,
779 RADEON_GART_PAGE_DUMMY);
780 return 0;
781 }
782
783 /**
784 * radeon_dummy_page_fini - free dummy page used by the driver
785 *
786 * @rdev: radeon_device pointer
787 *
788 * Frees the dummy page used by the driver (all asics).
789 */
790 void radeon_dummy_page_fini(struct radeon_device *rdev)
791 {
792 if (rdev->dummy_page.page == NULL)
793 return;
794 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
795 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
796 __free_page(rdev->dummy_page.page);
797 rdev->dummy_page.page = NULL;
798 }
799
800
801 /* ATOM accessor methods */
802 /*
803 * ATOM is an interpreted byte code stored in tables in the vbios. The
804 * driver registers callbacks to access registers and the interpreter
805 * in the driver parses the tables and executes then to program specific
806 * actions (set display modes, asic init, etc.). See radeon_atombios.c,
807 * atombios.h, and atom.c
808 */
809
810 /**
811 * cail_pll_read - read PLL register
812 *
813 * @info: atom card_info pointer
814 * @reg: PLL register offset
815 *
816 * Provides a PLL register accessor for the atom interpreter (r4xx+).
817 * Returns the value of the PLL register.
818 */
819 static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
820 {
821 struct radeon_device *rdev = info->dev->dev_private;
822 uint32_t r;
823
824 r = rdev->pll_rreg(rdev, reg);
825 return r;
826 }
827
828 /**
829 * cail_pll_write - write PLL register
830 *
831 * @info: atom card_info pointer
832 * @reg: PLL register offset
833 * @val: value to write to the pll register
834 *
835 * Provides a PLL register accessor for the atom interpreter (r4xx+).
836 */
837 static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
838 {
839 struct radeon_device *rdev = info->dev->dev_private;
840
841 rdev->pll_wreg(rdev, reg, val);
842 }
843
844 /**
845 * cail_mc_read - read MC (Memory Controller) register
846 *
847 * @info: atom card_info pointer
848 * @reg: MC register offset
849 *
850 * Provides an MC register accessor for the atom interpreter (r4xx+).
851 * Returns the value of the MC register.
852 */
853 static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
854 {
855 struct radeon_device *rdev = info->dev->dev_private;
856 uint32_t r;
857
858 r = rdev->mc_rreg(rdev, reg);
859 return r;
860 }
861
862 /**
863 * cail_mc_write - write MC (Memory Controller) register
864 *
865 * @info: atom card_info pointer
866 * @reg: MC register offset
867 * @val: value to write to the pll register
868 *
869 * Provides a MC register accessor for the atom interpreter (r4xx+).
870 */
871 static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
872 {
873 struct radeon_device *rdev = info->dev->dev_private;
874
875 rdev->mc_wreg(rdev, reg, val);
876 }
877
878 /**
879 * cail_reg_write - write MMIO register
880 *
881 * @info: atom card_info pointer
882 * @reg: MMIO register offset
883 * @val: value to write to the pll register
884 *
885 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
886 */
887 static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
888 {
889 struct radeon_device *rdev = info->dev->dev_private;
890
891 WREG32(reg*4, val);
892 }
893
894 /**
895 * cail_reg_read - read MMIO register
896 *
897 * @info: atom card_info pointer
898 * @reg: MMIO register offset
899 *
900 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
901 * Returns the value of the MMIO register.
902 */
903 static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
904 {
905 struct radeon_device *rdev = info->dev->dev_private;
906 uint32_t r;
907
908 r = RREG32(reg*4);
909 return r;
910 }
911
912 /**
913 * cail_ioreg_write - write IO register
914 *
915 * @info: atom card_info pointer
916 * @reg: IO register offset
917 * @val: value to write to the pll register
918 *
919 * Provides a IO register accessor for the atom interpreter (r4xx+).
920 */
921 static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
922 {
923 struct radeon_device *rdev = info->dev->dev_private;
924
925 WREG32_IO(reg*4, val);
926 }
927
928 /**
929 * cail_ioreg_read - read IO register
930 *
931 * @info: atom card_info pointer
932 * @reg: IO register offset
933 *
934 * Provides an IO register accessor for the atom interpreter (r4xx+).
935 * Returns the value of the IO register.
936 */
937 static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
938 {
939 struct radeon_device *rdev = info->dev->dev_private;
940 uint32_t r;
941
942 r = RREG32_IO(reg*4);
943 return r;
944 }
945
946 /**
947 * radeon_atombios_init - init the driver info and callbacks for atombios
948 *
949 * @rdev: radeon_device pointer
950 *
951 * Initializes the driver info and register access callbacks for the
952 * ATOM interpreter (r4xx+).
953 * Returns 0 on sucess, -ENOMEM on failure.
954 * Called at driver startup.
955 */
956 int radeon_atombios_init(struct radeon_device *rdev)
957 {
958 struct card_info *atom_card_info =
959 kzalloc(sizeof(struct card_info), GFP_KERNEL);
960
961 if (!atom_card_info)
962 return -ENOMEM;
963
964 rdev->mode_info.atom_card_info = atom_card_info;
965 atom_card_info->dev = rdev->ddev;
966 atom_card_info->reg_read = cail_reg_read;
967 atom_card_info->reg_write = cail_reg_write;
968 /* needed for iio ops */
969 if (rdev->rio_mem) {
970 atom_card_info->ioreg_read = cail_ioreg_read;
971 atom_card_info->ioreg_write = cail_ioreg_write;
972 } else {
973 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
974 atom_card_info->ioreg_read = cail_reg_read;
975 atom_card_info->ioreg_write = cail_reg_write;
976 }
977 atom_card_info->mc_read = cail_mc_read;
978 atom_card_info->mc_write = cail_mc_write;
979 atom_card_info->pll_read = cail_pll_read;
980 atom_card_info->pll_write = cail_pll_write;
981
982 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
983 if (!rdev->mode_info.atom_context) {
984 radeon_atombios_fini(rdev);
985 return -ENOMEM;
986 }
987
988 mutex_init(&rdev->mode_info.atom_context->mutex);
989 mutex_init(&rdev->mode_info.atom_context->scratch_mutex);
990 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
991 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
992 return 0;
993 }
994
995 /**
996 * radeon_atombios_fini - free the driver info and callbacks for atombios
997 *
998 * @rdev: radeon_device pointer
999 *
1000 * Frees the driver info and register access callbacks for the ATOM
1001 * interpreter (r4xx+).
1002 * Called at driver shutdown.
1003 */
1004 void radeon_atombios_fini(struct radeon_device *rdev)
1005 {
1006 if (rdev->mode_info.atom_context) {
1007 kfree(rdev->mode_info.atom_context->scratch);
1008 }
1009 kfree(rdev->mode_info.atom_context);
1010 rdev->mode_info.atom_context = NULL;
1011 kfree(rdev->mode_info.atom_card_info);
1012 rdev->mode_info.atom_card_info = NULL;
1013 }
1014
1015 /* COMBIOS */
1016 /*
1017 * COMBIOS is the bios format prior to ATOM. It provides
1018 * command tables similar to ATOM, but doesn't have a unified
1019 * parser. See radeon_combios.c
1020 */
1021
1022 /**
1023 * radeon_combios_init - init the driver info for combios
1024 *
1025 * @rdev: radeon_device pointer
1026 *
1027 * Initializes the driver info for combios (r1xx-r3xx).
1028 * Returns 0 on sucess.
1029 * Called at driver startup.
1030 */
1031 int radeon_combios_init(struct radeon_device *rdev)
1032 {
1033 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
1034 return 0;
1035 }
1036
1037 /**
1038 * radeon_combios_fini - free the driver info for combios
1039 *
1040 * @rdev: radeon_device pointer
1041 *
1042 * Frees the driver info for combios (r1xx-r3xx).
1043 * Called at driver shutdown.
1044 */
1045 void radeon_combios_fini(struct radeon_device *rdev)
1046 {
1047 }
1048
1049 /* if we get transitioned to only one device, take VGA back */
1050 /**
1051 * radeon_vga_set_decode - enable/disable vga decode
1052 *
1053 * @cookie: radeon_device pointer
1054 * @state: enable/disable vga decode
1055 *
1056 * Enable/disable vga decode (all asics).
1057 * Returns VGA resource flags.
1058 */
1059 static unsigned int radeon_vga_set_decode(void *cookie, bool state)
1060 {
1061 struct radeon_device *rdev = cookie;
1062 radeon_vga_set_state(rdev, state);
1063 if (state)
1064 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1065 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1066 else
1067 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1068 }
1069
1070 /**
1071 * radeon_check_pot_argument - check that argument is a power of two
1072 *
1073 * @arg: value to check
1074 *
1075 * Validates that a certain argument is a power of two (all asics).
1076 * Returns true if argument is valid.
1077 */
1078 static bool radeon_check_pot_argument(int arg)
1079 {
1080 return (arg & (arg - 1)) == 0;
1081 }
1082
1083 /**
1084 * Determine a sensible default GART size according to ASIC family.
1085 *
1086 * @family ASIC family name
1087 */
1088 static int radeon_gart_size_auto(enum radeon_family family)
1089 {
1090 /* default to a larger gart size on newer asics */
1091 if (family >= CHIP_TAHITI)
1092 return 2048;
1093 else if (family >= CHIP_RV770)
1094 return 1024;
1095 else
1096 return 512;
1097 }
1098
1099 /**
1100 * radeon_check_arguments - validate module params
1101 *
1102 * @rdev: radeon_device pointer
1103 *
1104 * Validates certain module parameters and updates
1105 * the associated values used by the driver (all asics).
1106 */
1107 static void radeon_check_arguments(struct radeon_device *rdev)
1108 {
1109 /* vramlimit must be a power of two */
1110 if (!radeon_check_pot_argument(radeon_vram_limit)) {
1111 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
1112 radeon_vram_limit);
1113 radeon_vram_limit = 0;
1114 }
1115
1116 if (radeon_gart_size == -1) {
1117 radeon_gart_size = radeon_gart_size_auto(rdev->family);
1118 }
1119 /* gtt size must be power of two and greater or equal to 32M */
1120 if (radeon_gart_size < 32) {
1121 dev_warn(rdev->dev, "gart size (%d) too small\n",
1122 radeon_gart_size);
1123 radeon_gart_size = radeon_gart_size_auto(rdev->family);
1124 } else if (!radeon_check_pot_argument(radeon_gart_size)) {
1125 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
1126 radeon_gart_size);
1127 radeon_gart_size = radeon_gart_size_auto(rdev->family);
1128 }
1129 rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
1130
1131 /* AGP mode can only be -1, 1, 2, 4, 8 */
1132 switch (radeon_agpmode) {
1133 case -1:
1134 case 0:
1135 case 1:
1136 case 2:
1137 case 4:
1138 case 8:
1139 break;
1140 default:
1141 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
1142 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
1143 radeon_agpmode = 0;
1144 break;
1145 }
1146
1147 if (!radeon_check_pot_argument(radeon_vm_size)) {
1148 dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n",
1149 radeon_vm_size);
1150 radeon_vm_size = 4;
1151 }
1152
1153 if (radeon_vm_size < 1) {
1154 dev_warn(rdev->dev, "VM size (%d) too small, min is 1GB\n",
1155 radeon_vm_size);
1156 radeon_vm_size = 4;
1157 }
1158
1159 /*
1160 * Max GPUVM size for Cayman, SI and CI are 40 bits.
1161 */
1162 if (radeon_vm_size > 1024) {
1163 dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n",
1164 radeon_vm_size);
1165 radeon_vm_size = 4;
1166 }
1167
1168 /* defines number of bits in page table versus page directory,
1169 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1170 * page table and the remaining bits are in the page directory */
1171 if (radeon_vm_block_size == -1) {
1172
1173 /* Total bits covered by PD + PTs */
1174 unsigned bits = ilog2(radeon_vm_size) + 18;
1175
1176 /* Make sure the PD is 4K in size up to 8GB address space.
1177 Above that split equal between PD and PTs */
1178 if (radeon_vm_size <= 8)
1179 radeon_vm_block_size = bits - 9;
1180 else
1181 radeon_vm_block_size = (bits + 3) / 2;
1182
1183 } else if (radeon_vm_block_size < 9) {
1184 dev_warn(rdev->dev, "VM page table size (%d) too small\n",
1185 radeon_vm_block_size);
1186 radeon_vm_block_size = 9;
1187 }
1188
1189 if (radeon_vm_block_size > 24 ||
1190 (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) {
1191 dev_warn(rdev->dev, "VM page table size (%d) too large\n",
1192 radeon_vm_block_size);
1193 radeon_vm_block_size = 9;
1194 }
1195 }
1196
1197 /**
1198 * radeon_switcheroo_set_state - set switcheroo state
1199 *
1200 * @pdev: pci dev pointer
1201 * @state: vga_switcheroo state
1202 *
1203 * Callback for the switcheroo driver. Suspends or resumes the
1204 * the asics before or after it is powered up using ACPI methods.
1205 */
1206 static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1207 {
1208 struct drm_device *dev = pci_get_drvdata(pdev);
1209 struct radeon_device *rdev = dev->dev_private;
1210
1211 if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1212 return;
1213
1214 if (state == VGA_SWITCHEROO_ON) {
1215 unsigned d3_delay = dev->pdev->d3_delay;
1216
1217 printk(KERN_INFO "radeon: switched on\n");
1218 /* don't suspend or resume card normally */
1219 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1220
1221 if (d3_delay < 20 && (rdev->px_quirk_flags & RADEON_PX_QUIRK_LONG_WAKEUP))
1222 dev->pdev->d3_delay = 20;
1223
1224 radeon_resume_kms(dev, true, true);
1225
1226 dev->pdev->d3_delay = d3_delay;
1227
1228 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1229 drm_kms_helper_poll_enable(dev);
1230 } else {
1231 printk(KERN_INFO "radeon: switched off\n");
1232 drm_kms_helper_poll_disable(dev);
1233 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1234 radeon_suspend_kms(dev, true, true, false);
1235 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1236 }
1237 }
1238
1239 /**
1240 * radeon_switcheroo_can_switch - see if switcheroo state can change
1241 *
1242 * @pdev: pci dev pointer
1243 *
1244 * Callback for the switcheroo driver. Check of the switcheroo
1245 * state can be changed.
1246 * Returns true if the state can be changed, false if not.
1247 */
1248 static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
1249 {
1250 struct drm_device *dev = pci_get_drvdata(pdev);
1251
1252 /*
1253 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1254 * locking inversion with the driver load path. And the access here is
1255 * completely racy anyway. So don't bother with locking for now.
1256 */
1257 return dev->open_count == 0;
1258 }
1259
1260 static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
1261 .set_gpu_state = radeon_switcheroo_set_state,
1262 .reprobe = NULL,
1263 .can_switch = radeon_switcheroo_can_switch,
1264 };
1265
1266 /**
1267 * radeon_device_init - initialize the driver
1268 *
1269 * @rdev: radeon_device pointer
1270 * @pdev: drm dev pointer
1271 * @pdev: pci dev pointer
1272 * @flags: driver flags
1273 *
1274 * Initializes the driver info and hw (all asics).
1275 * Returns 0 for success or an error on failure.
1276 * Called at driver startup.
1277 */
1278 int radeon_device_init(struct radeon_device *rdev,
1279 struct drm_device *ddev,
1280 struct pci_dev *pdev,
1281 uint32_t flags)
1282 {
1283 int r, i;
1284 int dma_bits;
1285 bool runtime = false;
1286
1287 rdev->shutdown = false;
1288 rdev->dev = &pdev->dev;
1289 rdev->ddev = ddev;
1290 rdev->pdev = pdev;
1291 rdev->flags = flags;
1292 rdev->family = flags & RADEON_FAMILY_MASK;
1293 rdev->is_atom_bios = false;
1294 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
1295 rdev->mc.gtt_size = 512 * 1024 * 1024;
1296 rdev->accel_working = false;
1297 /* set up ring ids */
1298 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1299 rdev->ring[i].idx = i;
1300 }
1301 rdev->fence_context = fence_context_alloc(RADEON_NUM_RINGS);
1302
1303 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
1304 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1305 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
1306
1307 /* mutex initialization are all done here so we
1308 * can recall function without having locking issues */
1309 mutex_init(&rdev->ring_lock);
1310 mutex_init(&rdev->dc_hw_i2c_mutex);
1311 atomic_set(&rdev->ih.lock, 0);
1312 mutex_init(&rdev->gem.mutex);
1313 mutex_init(&rdev->pm.mutex);
1314 mutex_init(&rdev->gpu_clock_mutex);
1315 mutex_init(&rdev->srbm_mutex);
1316 mutex_init(&rdev->grbm_idx_mutex);
1317 init_rwsem(&rdev->pm.mclk_lock);
1318 init_rwsem(&rdev->exclusive_lock);
1319 init_waitqueue_head(&rdev->irq.vblank_queue);
1320 mutex_init(&rdev->mn_lock);
1321 hash_init(rdev->mn_hash);
1322 r = radeon_gem_init(rdev);
1323 if (r)
1324 return r;
1325
1326 radeon_check_arguments(rdev);
1327 /* Adjust VM size here.
1328 * Max GPUVM size for cayman+ is 40 bits.
1329 */
1330 rdev->vm_manager.max_pfn = radeon_vm_size << 18;
1331
1332 /* Set asic functions */
1333 r = radeon_asic_init(rdev);
1334 if (r)
1335 return r;
1336
1337 /* all of the newer IGP chips have an internal gart
1338 * However some rs4xx report as AGP, so remove that here.
1339 */
1340 if ((rdev->family >= CHIP_RS400) &&
1341 (rdev->flags & RADEON_IS_IGP)) {
1342 rdev->flags &= ~RADEON_IS_AGP;
1343 }
1344
1345 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
1346 radeon_agp_disable(rdev);
1347 }
1348
1349 /* Set the internal MC address mask
1350 * This is the max address of the GPU's
1351 * internal address space.
1352 */
1353 if (rdev->family >= CHIP_CAYMAN)
1354 rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
1355 else if (rdev->family >= CHIP_CEDAR)
1356 rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
1357 else
1358 rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
1359
1360 /* set DMA mask + need_dma32 flags.
1361 * PCIE - can handle 40-bits.
1362 * IGP - can handle 40-bits
1363 * AGP - generally dma32 is safest
1364 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
1365 */
1366 rdev->need_dma32 = false;
1367 if (rdev->flags & RADEON_IS_AGP)
1368 rdev->need_dma32 = true;
1369 if ((rdev->flags & RADEON_IS_PCI) &&
1370 (rdev->family <= CHIP_RS740))
1371 rdev->need_dma32 = true;
1372
1373 dma_bits = rdev->need_dma32 ? 32 : 40;
1374 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1375 if (r) {
1376 rdev->need_dma32 = true;
1377 dma_bits = 32;
1378 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1379 }
1380 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1381 if (r) {
1382 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1383 printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1384 }
1385
1386 /* Registers mapping */
1387 /* TODO: block userspace mapping of io register */
1388 spin_lock_init(&rdev->mmio_idx_lock);
1389 spin_lock_init(&rdev->smc_idx_lock);
1390 spin_lock_init(&rdev->pll_idx_lock);
1391 spin_lock_init(&rdev->mc_idx_lock);
1392 spin_lock_init(&rdev->pcie_idx_lock);
1393 spin_lock_init(&rdev->pciep_idx_lock);
1394 spin_lock_init(&rdev->pif_idx_lock);
1395 spin_lock_init(&rdev->cg_idx_lock);
1396 spin_lock_init(&rdev->uvd_idx_lock);
1397 spin_lock_init(&rdev->rcu_idx_lock);
1398 spin_lock_init(&rdev->didt_idx_lock);
1399 spin_lock_init(&rdev->end_idx_lock);
1400 if (rdev->family >= CHIP_BONAIRE) {
1401 rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1402 rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1403 } else {
1404 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1405 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1406 }
1407 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1408 if (rdev->rmmio == NULL) {
1409 return -ENOMEM;
1410 }
1411 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1412 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1413
1414 /* doorbell bar mapping */
1415 if (rdev->family >= CHIP_BONAIRE)
1416 radeon_doorbell_init(rdev);
1417
1418 /* io port mapping */
1419 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1420 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1421 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1422 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1423 break;
1424 }
1425 }
1426 if (rdev->rio_mem == NULL)
1427 DRM_ERROR("Unable to find PCI I/O BAR\n");
1428
1429 if (rdev->flags & RADEON_IS_PX)
1430 radeon_device_handle_px_quirks(rdev);
1431
1432 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
1433 /* this will fail for cards that aren't VGA class devices, just
1434 * ignore it */
1435 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
1436
1437 if (rdev->flags & RADEON_IS_PX)
1438 runtime = true;
1439 vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime);
1440 if (runtime)
1441 vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
1442
1443 r = radeon_init(rdev);
1444 if (r)
1445 goto failed;
1446
1447 r = radeon_gem_debugfs_init(rdev);
1448 if (r) {
1449 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1450 }
1451
1452 r = radeon_mst_debugfs_init(rdev);
1453 if (r) {
1454 DRM_ERROR("registering mst debugfs failed (%d).\n", r);
1455 }
1456
1457 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1458 /* Acceleration not working on AGP card try again
1459 * with fallback to PCI or PCIE GART
1460 */
1461 radeon_asic_reset(rdev);
1462 radeon_fini(rdev);
1463 radeon_agp_disable(rdev);
1464 r = radeon_init(rdev);
1465 if (r)
1466 goto failed;
1467 }
1468
1469 r = radeon_ib_ring_tests(rdev);
1470 if (r)
1471 DRM_ERROR("ib ring test failed (%d).\n", r);
1472
1473 /*
1474 * Turks/Thames GPU will freeze whole laptop if DPM is not restarted
1475 * after the CP ring have chew one packet at least. Hence here we stop
1476 * and restart DPM after the radeon_ib_ring_tests().
1477 */
1478 if (rdev->pm.dpm_enabled &&
1479 (rdev->pm.pm_method == PM_METHOD_DPM) &&
1480 (rdev->family == CHIP_TURKS) &&
1481 (rdev->flags & RADEON_IS_MOBILITY)) {
1482 mutex_lock(&rdev->pm.mutex);
1483 radeon_dpm_disable(rdev);
1484 radeon_dpm_enable(rdev);
1485 mutex_unlock(&rdev->pm.mutex);
1486 }
1487
1488 if ((radeon_testing & 1)) {
1489 if (rdev->accel_working)
1490 radeon_test_moves(rdev);
1491 else
1492 DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
1493 }
1494 if ((radeon_testing & 2)) {
1495 if (rdev->accel_working)
1496 radeon_test_syncing(rdev);
1497 else
1498 DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
1499 }
1500 if (radeon_benchmarking) {
1501 if (rdev->accel_working)
1502 radeon_benchmark(rdev, radeon_benchmarking);
1503 else
1504 DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
1505 }
1506 return 0;
1507
1508 failed:
1509 /* balance pm_runtime_get_sync() in radeon_driver_unload_kms() */
1510 if (radeon_is_px(ddev))
1511 pm_runtime_put_noidle(ddev->dev);
1512 if (runtime)
1513 vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1514 return r;
1515 }
1516
1517 static void radeon_debugfs_remove_files(struct radeon_device *rdev);
1518
1519 /**
1520 * radeon_device_fini - tear down the driver
1521 *
1522 * @rdev: radeon_device pointer
1523 *
1524 * Tear down the driver info (all asics).
1525 * Called at driver shutdown.
1526 */
1527 void radeon_device_fini(struct radeon_device *rdev)
1528 {
1529 DRM_INFO("radeon: finishing device.\n");
1530 rdev->shutdown = true;
1531 /* evict vram memory */
1532 radeon_bo_evict_vram(rdev);
1533 radeon_fini(rdev);
1534 vga_switcheroo_unregister_client(rdev->pdev);
1535 if (rdev->flags & RADEON_IS_PX)
1536 vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1537 vga_client_register(rdev->pdev, NULL, NULL, NULL);
1538 if (rdev->rio_mem)
1539 pci_iounmap(rdev->pdev, rdev->rio_mem);
1540 rdev->rio_mem = NULL;
1541 iounmap(rdev->rmmio);
1542 rdev->rmmio = NULL;
1543 if (rdev->family >= CHIP_BONAIRE)
1544 radeon_doorbell_fini(rdev);
1545 radeon_debugfs_remove_files(rdev);
1546 }
1547
1548
1549 /*
1550 * Suspend & resume.
1551 */
1552 /**
1553 * radeon_suspend_kms - initiate device suspend
1554 *
1555 * @pdev: drm dev pointer
1556 * @state: suspend state
1557 *
1558 * Puts the hw in the suspend state (all asics).
1559 * Returns 0 for success or an error on failure.
1560 * Called at driver suspend.
1561 */
1562 int radeon_suspend_kms(struct drm_device *dev, bool suspend,
1563 bool fbcon, bool freeze)
1564 {
1565 struct radeon_device *rdev;
1566 struct drm_crtc *crtc;
1567 struct drm_connector *connector;
1568 int i, r;
1569
1570 if (dev == NULL || dev->dev_private == NULL) {
1571 return -ENODEV;
1572 }
1573
1574 rdev = dev->dev_private;
1575
1576 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1577 return 0;
1578
1579 drm_kms_helper_poll_disable(dev);
1580
1581 drm_modeset_lock_all(dev);
1582 /* turn off display hw */
1583 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1584 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1585 }
1586 drm_modeset_unlock_all(dev);
1587
1588 /* unpin the front buffers and cursors */
1589 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1590 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1591 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb);
1592 struct radeon_bo *robj;
1593
1594 if (radeon_crtc->cursor_bo) {
1595 struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
1596 r = radeon_bo_reserve(robj, false);
1597 if (r == 0) {
1598 radeon_bo_unpin(robj);
1599 radeon_bo_unreserve(robj);
1600 }
1601 }
1602
1603 if (rfb == NULL || rfb->obj == NULL) {
1604 continue;
1605 }
1606 robj = gem_to_radeon_bo(rfb->obj);
1607 /* don't unpin kernel fb objects */
1608 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
1609 r = radeon_bo_reserve(robj, false);
1610 if (r == 0) {
1611 radeon_bo_unpin(robj);
1612 radeon_bo_unreserve(robj);
1613 }
1614 }
1615 }
1616 /* evict vram memory */
1617 radeon_bo_evict_vram(rdev);
1618
1619 /* wait for gpu to finish processing current batch */
1620 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1621 r = radeon_fence_wait_empty(rdev, i);
1622 if (r) {
1623 /* delay GPU reset to resume */
1624 radeon_fence_driver_force_completion(rdev, i);
1625 }
1626 }
1627
1628 radeon_save_bios_scratch_regs(rdev);
1629
1630 radeon_suspend(rdev);
1631 radeon_hpd_fini(rdev);
1632 /* evict remaining vram memory */
1633 radeon_bo_evict_vram(rdev);
1634
1635 radeon_agp_suspend(rdev);
1636
1637 pci_save_state(dev->pdev);
1638 if (freeze && rdev->family >= CHIP_R600) {
1639 rdev->asic->asic_reset(rdev, true);
1640 pci_restore_state(dev->pdev);
1641 } else if (suspend) {
1642 /* Shut down the device */
1643 pci_disable_device(dev->pdev);
1644 pci_set_power_state(dev->pdev, PCI_D3hot);
1645 }
1646
1647 if (fbcon) {
1648 console_lock();
1649 radeon_fbdev_set_suspend(rdev, 1);
1650 console_unlock();
1651 }
1652 return 0;
1653 }
1654
1655 /**
1656 * radeon_resume_kms - initiate device resume
1657 *
1658 * @pdev: drm dev pointer
1659 *
1660 * Bring the hw back to operating state (all asics).
1661 * Returns 0 for success or an error on failure.
1662 * Called at driver resume.
1663 */
1664 int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
1665 {
1666 struct drm_connector *connector;
1667 struct radeon_device *rdev = dev->dev_private;
1668 struct drm_crtc *crtc;
1669 int r;
1670
1671 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1672 return 0;
1673
1674 if (fbcon) {
1675 console_lock();
1676 }
1677 if (resume) {
1678 pci_set_power_state(dev->pdev, PCI_D0);
1679 pci_restore_state(dev->pdev);
1680 if (pci_enable_device(dev->pdev)) {
1681 if (fbcon)
1682 console_unlock();
1683 return -1;
1684 }
1685 }
1686 /* resume AGP if in use */
1687 radeon_agp_resume(rdev);
1688 radeon_resume(rdev);
1689
1690 r = radeon_ib_ring_tests(rdev);
1691 if (r)
1692 DRM_ERROR("ib ring test failed (%d).\n", r);
1693
1694 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1695 /* do dpm late init */
1696 r = radeon_pm_late_init(rdev);
1697 if (r) {
1698 rdev->pm.dpm_enabled = false;
1699 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1700 }
1701 } else {
1702 /* resume old pm late */
1703 radeon_pm_resume(rdev);
1704 }
1705
1706 radeon_restore_bios_scratch_regs(rdev);
1707
1708 /* pin cursors */
1709 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1710 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1711
1712 if (radeon_crtc->cursor_bo) {
1713 struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
1714 r = radeon_bo_reserve(robj, false);
1715 if (r == 0) {
1716 /* Only 27 bit offset for legacy cursor */
1717 r = radeon_bo_pin_restricted(robj,
1718 RADEON_GEM_DOMAIN_VRAM,
1719 ASIC_IS_AVIVO(rdev) ?
1720 0 : 1 << 27,
1721 &radeon_crtc->cursor_addr);
1722 if (r != 0)
1723 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
1724 radeon_bo_unreserve(robj);
1725 }
1726 }
1727 }
1728
1729 /* init dig PHYs, disp eng pll */
1730 if (rdev->is_atom_bios) {
1731 radeon_atom_encoder_init(rdev);
1732 radeon_atom_disp_eng_pll_init(rdev);
1733 /* turn on the BL */
1734 if (rdev->mode_info.bl_encoder) {
1735 u8 bl_level = radeon_get_backlight_level(rdev,
1736 rdev->mode_info.bl_encoder);
1737 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1738 bl_level);
1739 }
1740 }
1741 /* reset hpd state */
1742 radeon_hpd_init(rdev);
1743 /* blat the mode back in */
1744 if (fbcon) {
1745 drm_helper_resume_force_mode(dev);
1746 /* turn on display hw */
1747 drm_modeset_lock_all(dev);
1748 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1749 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1750 }
1751 drm_modeset_unlock_all(dev);
1752 }
1753
1754 drm_kms_helper_poll_enable(dev);
1755
1756 /* set the power state here in case we are a PX system or headless */
1757 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1758 radeon_pm_compute_clocks(rdev);
1759
1760 if (fbcon) {
1761 radeon_fbdev_set_suspend(rdev, 0);
1762 console_unlock();
1763 }
1764
1765 return 0;
1766 }
1767
1768 /**
1769 * radeon_gpu_reset - reset the asic
1770 *
1771 * @rdev: radeon device pointer
1772 *
1773 * Attempt the reset the GPU if it has hung (all asics).
1774 * Returns 0 for success or an error on failure.
1775 */
1776 int radeon_gpu_reset(struct radeon_device *rdev)
1777 {
1778 unsigned ring_sizes[RADEON_NUM_RINGS];
1779 uint32_t *ring_data[RADEON_NUM_RINGS];
1780
1781 bool saved = false;
1782
1783 int i, r;
1784 int resched;
1785
1786 down_write(&rdev->exclusive_lock);
1787
1788 if (!rdev->needs_reset) {
1789 up_write(&rdev->exclusive_lock);
1790 return 0;
1791 }
1792
1793 atomic_inc(&rdev->gpu_reset_counter);
1794
1795 radeon_save_bios_scratch_regs(rdev);
1796 /* block TTM */
1797 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
1798 radeon_suspend(rdev);
1799 radeon_hpd_fini(rdev);
1800
1801 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1802 ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1803 &ring_data[i]);
1804 if (ring_sizes[i]) {
1805 saved = true;
1806 dev_info(rdev->dev, "Saved %d dwords of commands "
1807 "on ring %d.\n", ring_sizes[i], i);
1808 }
1809 }
1810
1811 r = radeon_asic_reset(rdev);
1812 if (!r) {
1813 dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1814 radeon_resume(rdev);
1815 }
1816
1817 radeon_restore_bios_scratch_regs(rdev);
1818
1819 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1820 if (!r && ring_data[i]) {
1821 radeon_ring_restore(rdev, &rdev->ring[i],
1822 ring_sizes[i], ring_data[i]);
1823 } else {
1824 radeon_fence_driver_force_completion(rdev, i);
1825 kfree(ring_data[i]);
1826 }
1827 }
1828
1829 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1830 /* do dpm late init */
1831 r = radeon_pm_late_init(rdev);
1832 if (r) {
1833 rdev->pm.dpm_enabled = false;
1834 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1835 }
1836 } else {
1837 /* resume old pm late */
1838 radeon_pm_resume(rdev);
1839 }
1840
1841 /* init dig PHYs, disp eng pll */
1842 if (rdev->is_atom_bios) {
1843 radeon_atom_encoder_init(rdev);
1844 radeon_atom_disp_eng_pll_init(rdev);
1845 /* turn on the BL */
1846 if (rdev->mode_info.bl_encoder) {
1847 u8 bl_level = radeon_get_backlight_level(rdev,
1848 rdev->mode_info.bl_encoder);
1849 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1850 bl_level);
1851 }
1852 }
1853 /* reset hpd state */
1854 radeon_hpd_init(rdev);
1855
1856 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
1857
1858 rdev->in_reset = true;
1859 rdev->needs_reset = false;
1860
1861 downgrade_write(&rdev->exclusive_lock);
1862
1863 drm_helper_resume_force_mode(rdev->ddev);
1864
1865 /* set the power state here in case we are a PX system or headless */
1866 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1867 radeon_pm_compute_clocks(rdev);
1868
1869 if (!r) {
1870 r = radeon_ib_ring_tests(rdev);
1871 if (r && saved)
1872 r = -EAGAIN;
1873 } else {
1874 /* bad news, how to tell it to userspace ? */
1875 dev_info(rdev->dev, "GPU reset failed\n");
1876 }
1877
1878 rdev->needs_reset = r == -EAGAIN;
1879 rdev->in_reset = false;
1880
1881 up_read(&rdev->exclusive_lock);
1882 return r;
1883 }
1884
1885
1886 /*
1887 * Debugfs
1888 */
1889 int radeon_debugfs_add_files(struct radeon_device *rdev,
1890 struct drm_info_list *files,
1891 unsigned nfiles)
1892 {
1893 unsigned i;
1894
1895 for (i = 0; i < rdev->debugfs_count; i++) {
1896 if (rdev->debugfs[i].files == files) {
1897 /* Already registered */
1898 return 0;
1899 }
1900 }
1901
1902 i = rdev->debugfs_count + 1;
1903 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1904 DRM_ERROR("Reached maximum number of debugfs components.\n");
1905 DRM_ERROR("Report so we increase "
1906 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
1907 return -EINVAL;
1908 }
1909 rdev->debugfs[rdev->debugfs_count].files = files;
1910 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1911 rdev->debugfs_count = i;
1912 #if defined(CONFIG_DEBUG_FS)
1913 drm_debugfs_create_files(files, nfiles,
1914 rdev->ddev->control->debugfs_root,
1915 rdev->ddev->control);
1916 drm_debugfs_create_files(files, nfiles,
1917 rdev->ddev->primary->debugfs_root,
1918 rdev->ddev->primary);
1919 #endif
1920 return 0;
1921 }
1922
1923 static void radeon_debugfs_remove_files(struct radeon_device *rdev)
1924 {
1925 #if defined(CONFIG_DEBUG_FS)
1926 unsigned i;
1927
1928 for (i = 0; i < rdev->debugfs_count; i++) {
1929 drm_debugfs_remove_files(rdev->debugfs[i].files,
1930 rdev->debugfs[i].num_files,
1931 rdev->ddev->control);
1932 drm_debugfs_remove_files(rdev->debugfs[i].files,
1933 rdev->debugfs[i].num_files,
1934 rdev->ddev->primary);
1935 }
1936 #endif
1937 }
1938
1939 #if defined(CONFIG_DEBUG_FS)
1940 int radeon_debugfs_init(struct drm_minor *minor)
1941 {
1942 return 0;
1943 }
1944
1945 void radeon_debugfs_cleanup(struct drm_minor *minor)
1946 {
1947 }
1948 #endif