Merge branch 'tj-percpu' of git://git.kernel.org/pub/scm/linux/kernel/git/tj/misc...
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / x86 / kernel / smpboot.c
1 /*
2 * x86 SMP booting functions
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
42 #include <linux/init.h>
43 #include <linux/smp.h>
44 #include <linux/module.h>
45 #include <linux/sched.h>
46 #include <linux/percpu.h>
47 #include <linux/bootmem.h>
48 #include <linux/err.h>
49 #include <linux/nmi.h>
50
51 #include <asm/acpi.h>
52 #include <asm/desc.h>
53 #include <asm/nmi.h>
54 #include <asm/irq.h>
55 #include <asm/idle.h>
56 #include <asm/trampoline.h>
57 #include <asm/cpu.h>
58 #include <asm/numa.h>
59 #include <asm/pgtable.h>
60 #include <asm/tlbflush.h>
61 #include <asm/mtrr.h>
62 #include <asm/vmi.h>
63 #include <asm/genapic.h>
64 #include <asm/setup.h>
65 #include <linux/mc146818rtc.h>
66
67 #include <mach_apic.h>
68 #include <mach_wakecpu.h>
69 #include <smpboot_hooks.h>
70
71 #ifdef CONFIG_X86_32
72 u8 apicid_2_node[MAX_APICID];
73 static int low_mappings;
74 #endif
75
76 /* State of each CPU */
77 DEFINE_PER_CPU(int, cpu_state) = { 0 };
78
79 /* Store all idle threads, this can be reused instead of creating
80 * a new thread. Also avoids complicated thread destroy functionality
81 * for idle threads.
82 */
83 #ifdef CONFIG_HOTPLUG_CPU
84 /*
85 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
86 * removed after init for !CONFIG_HOTPLUG_CPU.
87 */
88 static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
89 #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
90 #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
91 #else
92 static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
93 #define get_idle_for_cpu(x) (idle_thread_array[(x)])
94 #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
95 #endif
96
97 /* Number of siblings per CPU package */
98 int smp_num_siblings = 1;
99 EXPORT_SYMBOL(smp_num_siblings);
100
101 /* Last level cache ID of each logical CPU */
102 DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
103
104 /* representing HT siblings of each logical CPU */
105 DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
106 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
107
108 /* representing HT and core siblings of each logical CPU */
109 DEFINE_PER_CPU(cpumask_t, cpu_core_map);
110 EXPORT_PER_CPU_SYMBOL(cpu_core_map);
111
112 /* Per CPU bogomips and other parameters */
113 DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
114 EXPORT_PER_CPU_SYMBOL(cpu_info);
115
116 static atomic_t init_deasserted;
117
118
119 /* Set if we find a B stepping CPU */
120 static int __cpuinitdata smp_b_stepping;
121
122 #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
123
124 /* which logical CPUs are on which nodes */
125 cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
126 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
127 EXPORT_SYMBOL(node_to_cpumask_map);
128 /* which node each logical CPU is on */
129 int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
130 EXPORT_SYMBOL(cpu_to_node_map);
131
132 /* set up a mapping between cpu and node. */
133 static void map_cpu_to_node(int cpu, int node)
134 {
135 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
136 cpumask_set_cpu(cpu, &node_to_cpumask_map[node]);
137 cpu_to_node_map[cpu] = node;
138 }
139
140 /* undo a mapping between cpu and node. */
141 static void unmap_cpu_to_node(int cpu)
142 {
143 int node;
144
145 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
146 for (node = 0; node < MAX_NUMNODES; node++)
147 cpumask_clear_cpu(cpu, &node_to_cpumask_map[node]);
148 cpu_to_node_map[cpu] = 0;
149 }
150 #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
151 #define map_cpu_to_node(cpu, node) ({})
152 #define unmap_cpu_to_node(cpu) ({})
153 #endif
154
155 #ifdef CONFIG_X86_32
156 static int boot_cpu_logical_apicid;
157
158 u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
159 { [0 ... NR_CPUS-1] = BAD_APICID };
160
161 static void map_cpu_to_logical_apicid(void)
162 {
163 int cpu = smp_processor_id();
164 int apicid = logical_smp_processor_id();
165 int node = apicid_to_node(apicid);
166
167 if (!node_online(node))
168 node = first_online_node;
169
170 cpu_2_logical_apicid[cpu] = apicid;
171 map_cpu_to_node(cpu, node);
172 }
173
174 void numa_remove_cpu(int cpu)
175 {
176 cpu_2_logical_apicid[cpu] = BAD_APICID;
177 unmap_cpu_to_node(cpu);
178 }
179 #else
180 #define map_cpu_to_logical_apicid() do {} while (0)
181 #endif
182
183 /*
184 * Report back to the Boot Processor.
185 * Running on AP.
186 */
187 static void __cpuinit smp_callin(void)
188 {
189 int cpuid, phys_id;
190 unsigned long timeout;
191
192 /*
193 * If waken up by an INIT in an 82489DX configuration
194 * we may get here before an INIT-deassert IPI reaches
195 * our local APIC. We have to wait for the IPI or we'll
196 * lock up on an APIC access.
197 */
198 wait_for_init_deassert(&init_deasserted);
199
200 /*
201 * (This works even if the APIC is not enabled.)
202 */
203 phys_id = read_apic_id();
204 cpuid = smp_processor_id();
205 if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
206 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
207 phys_id, cpuid);
208 }
209 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
210
211 /*
212 * STARTUP IPIs are fragile beasts as they might sometimes
213 * trigger some glue motherboard logic. Complete APIC bus
214 * silence for 1 second, this overestimates the time the
215 * boot CPU is spending to send the up to 2 STARTUP IPIs
216 * by a factor of two. This should be enough.
217 */
218
219 /*
220 * Waiting 2s total for startup (udelay is not yet working)
221 */
222 timeout = jiffies + 2*HZ;
223 while (time_before(jiffies, timeout)) {
224 /*
225 * Has the boot CPU finished it's STARTUP sequence?
226 */
227 if (cpumask_test_cpu(cpuid, cpu_callout_mask))
228 break;
229 cpu_relax();
230 }
231
232 if (!time_before(jiffies, timeout)) {
233 panic("%s: CPU%d started up but did not get a callout!\n",
234 __func__, cpuid);
235 }
236
237 /*
238 * the boot CPU has finished the init stage and is spinning
239 * on callin_map until we finish. We are free to set up this
240 * CPU, first the APIC. (this is probably redundant on most
241 * boards)
242 */
243
244 pr_debug("CALLIN, before setup_local_APIC().\n");
245 smp_callin_clear_local_apic();
246 setup_local_APIC();
247 end_local_APIC_setup();
248 map_cpu_to_logical_apicid();
249
250 notify_cpu_starting(cpuid);
251 /*
252 * Get our bogomips.
253 *
254 * Need to enable IRQs because it can take longer and then
255 * the NMI watchdog might kill us.
256 */
257 local_irq_enable();
258 calibrate_delay();
259 local_irq_disable();
260 pr_debug("Stack at about %p\n", &cpuid);
261
262 /*
263 * Save our processor parameters
264 */
265 smp_store_cpu_info(cpuid);
266
267 /*
268 * Allow the master to continue.
269 */
270 cpumask_set_cpu(cpuid, cpu_callin_mask);
271 }
272
273 static int __cpuinitdata unsafe_smp;
274
275 /*
276 * Activate a secondary processor.
277 */
278 notrace static void __cpuinit start_secondary(void *unused)
279 {
280 /*
281 * Don't put *anything* before cpu_init(), SMP booting is too
282 * fragile that we want to limit the things done here to the
283 * most necessary things.
284 */
285 vmi_bringup();
286 cpu_init();
287 preempt_disable();
288 smp_callin();
289
290 /* otherwise gcc will move up smp_processor_id before the cpu_init */
291 barrier();
292 /*
293 * Check TSC synchronization with the BP:
294 */
295 check_tsc_sync_target();
296
297 if (nmi_watchdog == NMI_IO_APIC) {
298 disable_8259A_irq(0);
299 enable_NMI_through_LVT0();
300 enable_8259A_irq(0);
301 }
302
303 #ifdef CONFIG_X86_32
304 while (low_mappings)
305 cpu_relax();
306 __flush_tlb_all();
307 #endif
308
309 /* This must be done before setting cpu_online_map */
310 set_cpu_sibling_map(raw_smp_processor_id());
311 wmb();
312
313 /*
314 * We need to hold call_lock, so there is no inconsistency
315 * between the time smp_call_function() determines number of
316 * IPI recipients, and the time when the determination is made
317 * for which cpus receive the IPI. Holding this
318 * lock helps us to not include this cpu in a currently in progress
319 * smp_call_function().
320 *
321 * We need to hold vector_lock so there the set of online cpus
322 * does not change while we are assigning vectors to cpus. Holding
323 * this lock ensures we don't half assign or remove an irq from a cpu.
324 */
325 ipi_call_lock();
326 lock_vector_lock();
327 __setup_vector_irq(smp_processor_id());
328 set_cpu_online(smp_processor_id(), true);
329 unlock_vector_lock();
330 ipi_call_unlock();
331 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
332
333 /* enable local interrupts */
334 local_irq_enable();
335
336 setup_secondary_clock();
337
338 wmb();
339 cpu_idle();
340 }
341
342 static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
343 {
344 /*
345 * Mask B, Pentium, but not Pentium MMX
346 */
347 if (c->x86_vendor == X86_VENDOR_INTEL &&
348 c->x86 == 5 &&
349 c->x86_mask >= 1 && c->x86_mask <= 4 &&
350 c->x86_model <= 3)
351 /*
352 * Remember we have B step Pentia with bugs
353 */
354 smp_b_stepping = 1;
355
356 /*
357 * Certain Athlons might work (for various values of 'work') in SMP
358 * but they are not certified as MP capable.
359 */
360 if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
361
362 if (num_possible_cpus() == 1)
363 goto valid_k7;
364
365 /* Athlon 660/661 is valid. */
366 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
367 (c->x86_mask == 1)))
368 goto valid_k7;
369
370 /* Duron 670 is valid */
371 if ((c->x86_model == 7) && (c->x86_mask == 0))
372 goto valid_k7;
373
374 /*
375 * Athlon 662, Duron 671, and Athlon >model 7 have capability
376 * bit. It's worth noting that the A5 stepping (662) of some
377 * Athlon XP's have the MP bit set.
378 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
379 * more.
380 */
381 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
382 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
383 (c->x86_model > 7))
384 if (cpu_has_mp)
385 goto valid_k7;
386
387 /* If we get here, not a certified SMP capable AMD system. */
388 unsafe_smp = 1;
389 }
390
391 valid_k7:
392 ;
393 }
394
395 static void __cpuinit smp_checks(void)
396 {
397 if (smp_b_stepping)
398 printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
399 "with B stepping processors.\n");
400
401 /*
402 * Don't taint if we are running SMP kernel on a single non-MP
403 * approved Athlon
404 */
405 if (unsafe_smp && num_online_cpus() > 1) {
406 printk(KERN_INFO "WARNING: This combination of AMD"
407 "processors is not suitable for SMP.\n");
408 add_taint(TAINT_UNSAFE_SMP);
409 }
410 }
411
412 /*
413 * The bootstrap kernel entry code has set these up. Save them for
414 * a given CPU
415 */
416
417 void __cpuinit smp_store_cpu_info(int id)
418 {
419 struct cpuinfo_x86 *c = &cpu_data(id);
420
421 *c = boot_cpu_data;
422 c->cpu_index = id;
423 if (id != 0)
424 identify_secondary_cpu(c);
425 smp_apply_quirks(c);
426 }
427
428
429 void __cpuinit set_cpu_sibling_map(int cpu)
430 {
431 int i;
432 struct cpuinfo_x86 *c = &cpu_data(cpu);
433
434 cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
435
436 if (smp_num_siblings > 1) {
437 for_each_cpu(i, cpu_sibling_setup_mask) {
438 struct cpuinfo_x86 *o = &cpu_data(i);
439
440 if (c->phys_proc_id == o->phys_proc_id &&
441 c->cpu_core_id == o->cpu_core_id) {
442 cpumask_set_cpu(i, cpu_sibling_mask(cpu));
443 cpumask_set_cpu(cpu, cpu_sibling_mask(i));
444 cpumask_set_cpu(i, cpu_core_mask(cpu));
445 cpumask_set_cpu(cpu, cpu_core_mask(i));
446 cpumask_set_cpu(i, &c->llc_shared_map);
447 cpumask_set_cpu(cpu, &o->llc_shared_map);
448 }
449 }
450 } else {
451 cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
452 }
453
454 cpumask_set_cpu(cpu, &c->llc_shared_map);
455
456 if (current_cpu_data.x86_max_cores == 1) {
457 cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
458 c->booted_cores = 1;
459 return;
460 }
461
462 for_each_cpu(i, cpu_sibling_setup_mask) {
463 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
464 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
465 cpumask_set_cpu(i, &c->llc_shared_map);
466 cpumask_set_cpu(cpu, &cpu_data(i).llc_shared_map);
467 }
468 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
469 cpumask_set_cpu(i, cpu_core_mask(cpu));
470 cpumask_set_cpu(cpu, cpu_core_mask(i));
471 /*
472 * Does this new cpu bringup a new core?
473 */
474 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
475 /*
476 * for each core in package, increment
477 * the booted_cores for this new cpu
478 */
479 if (cpumask_first(cpu_sibling_mask(i)) == i)
480 c->booted_cores++;
481 /*
482 * increment the core count for all
483 * the other cpus in this package
484 */
485 if (i != cpu)
486 cpu_data(i).booted_cores++;
487 } else if (i != cpu && !c->booted_cores)
488 c->booted_cores = cpu_data(i).booted_cores;
489 }
490 }
491 }
492
493 /* maps the cpu to the sched domain representing multi-core */
494 const struct cpumask *cpu_coregroup_mask(int cpu)
495 {
496 struct cpuinfo_x86 *c = &cpu_data(cpu);
497 /*
498 * For perf, we return last level cache shared map.
499 * And for power savings, we return cpu_core_map
500 */
501 if (sched_mc_power_savings || sched_smt_power_savings)
502 return cpu_core_mask(cpu);
503 else
504 return &c->llc_shared_map;
505 }
506
507 cpumask_t cpu_coregroup_map(int cpu)
508 {
509 return *cpu_coregroup_mask(cpu);
510 }
511
512 static void impress_friends(void)
513 {
514 int cpu;
515 unsigned long bogosum = 0;
516 /*
517 * Allow the user to impress friends.
518 */
519 pr_debug("Before bogomips.\n");
520 for_each_possible_cpu(cpu)
521 if (cpumask_test_cpu(cpu, cpu_callout_mask))
522 bogosum += cpu_data(cpu).loops_per_jiffy;
523 printk(KERN_INFO
524 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
525 num_online_cpus(),
526 bogosum/(500000/HZ),
527 (bogosum/(5000/HZ))%100);
528
529 pr_debug("Before bogocount - setting activated=1.\n");
530 }
531
532 void __inquire_remote_apic(int apicid)
533 {
534 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
535 char *names[] = { "ID", "VERSION", "SPIV" };
536 int timeout;
537 u32 status;
538
539 printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
540
541 for (i = 0; i < ARRAY_SIZE(regs); i++) {
542 printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
543
544 /*
545 * Wait for idle.
546 */
547 status = safe_apic_wait_icr_idle();
548 if (status)
549 printk(KERN_CONT
550 "a previous APIC delivery may have failed\n");
551
552 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
553
554 timeout = 0;
555 do {
556 udelay(100);
557 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
558 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
559
560 switch (status) {
561 case APIC_ICR_RR_VALID:
562 status = apic_read(APIC_RRR);
563 printk(KERN_CONT "%08x\n", status);
564 break;
565 default:
566 printk(KERN_CONT "failed\n");
567 }
568 }
569 }
570
571 /*
572 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
573 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
574 * won't ... remember to clear down the APIC, etc later.
575 */
576 int __devinit
577 wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
578 {
579 unsigned long send_status, accept_status = 0;
580 int maxlvt;
581
582 /* Target chip */
583 /* Boot on the stack */
584 /* Kick the second */
585 apic_icr_write(APIC_DM_NMI | APIC_DEST_LOGICAL, logical_apicid);
586
587 pr_debug("Waiting for send to finish...\n");
588 send_status = safe_apic_wait_icr_idle();
589
590 /*
591 * Give the other CPU some time to accept the IPI.
592 */
593 udelay(200);
594 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
595 maxlvt = lapic_get_maxlvt();
596 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
597 apic_write(APIC_ESR, 0);
598 accept_status = (apic_read(APIC_ESR) & 0xEF);
599 }
600 pr_debug("NMI sent.\n");
601
602 if (send_status)
603 printk(KERN_ERR "APIC never delivered???\n");
604 if (accept_status)
605 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
606
607 return (send_status | accept_status);
608 }
609
610 int __devinit
611 wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
612 {
613 unsigned long send_status, accept_status = 0;
614 int maxlvt, num_starts, j;
615
616 if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
617 send_status = uv_wakeup_secondary(phys_apicid, start_eip);
618 atomic_set(&init_deasserted, 1);
619 return send_status;
620 }
621
622 maxlvt = lapic_get_maxlvt();
623
624 /*
625 * Be paranoid about clearing APIC errors.
626 */
627 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
628 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
629 apic_write(APIC_ESR, 0);
630 apic_read(APIC_ESR);
631 }
632
633 pr_debug("Asserting INIT.\n");
634
635 /*
636 * Turn INIT on target chip
637 */
638 /*
639 * Send IPI
640 */
641 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
642 phys_apicid);
643
644 pr_debug("Waiting for send to finish...\n");
645 send_status = safe_apic_wait_icr_idle();
646
647 mdelay(10);
648
649 pr_debug("Deasserting INIT.\n");
650
651 /* Target chip */
652 /* Send IPI */
653 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
654
655 pr_debug("Waiting for send to finish...\n");
656 send_status = safe_apic_wait_icr_idle();
657
658 mb();
659 atomic_set(&init_deasserted, 1);
660
661 /*
662 * Should we send STARTUP IPIs ?
663 *
664 * Determine this based on the APIC version.
665 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
666 */
667 if (APIC_INTEGRATED(apic_version[phys_apicid]))
668 num_starts = 2;
669 else
670 num_starts = 0;
671
672 /*
673 * Paravirt / VMI wants a startup IPI hook here to set up the
674 * target processor state.
675 */
676 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
677 (unsigned long)stack_start.sp);
678
679 /*
680 * Run STARTUP IPI loop.
681 */
682 pr_debug("#startup loops: %d.\n", num_starts);
683
684 for (j = 1; j <= num_starts; j++) {
685 pr_debug("Sending STARTUP #%d.\n", j);
686 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
687 apic_write(APIC_ESR, 0);
688 apic_read(APIC_ESR);
689 pr_debug("After apic_write.\n");
690
691 /*
692 * STARTUP IPI
693 */
694
695 /* Target chip */
696 /* Boot on the stack */
697 /* Kick the second */
698 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
699 phys_apicid);
700
701 /*
702 * Give the other CPU some time to accept the IPI.
703 */
704 udelay(300);
705
706 pr_debug("Startup point 1.\n");
707
708 pr_debug("Waiting for send to finish...\n");
709 send_status = safe_apic_wait_icr_idle();
710
711 /*
712 * Give the other CPU some time to accept the IPI.
713 */
714 udelay(200);
715 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
716 apic_write(APIC_ESR, 0);
717 accept_status = (apic_read(APIC_ESR) & 0xEF);
718 if (send_status || accept_status)
719 break;
720 }
721 pr_debug("After Startup.\n");
722
723 if (send_status)
724 printk(KERN_ERR "APIC never delivered???\n");
725 if (accept_status)
726 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
727
728 return (send_status | accept_status);
729 }
730
731 struct create_idle {
732 struct work_struct work;
733 struct task_struct *idle;
734 struct completion done;
735 int cpu;
736 };
737
738 static void __cpuinit do_fork_idle(struct work_struct *work)
739 {
740 struct create_idle *c_idle =
741 container_of(work, struct create_idle, work);
742
743 c_idle->idle = fork_idle(c_idle->cpu);
744 complete(&c_idle->done);
745 }
746
747 static int __cpuinit do_boot_cpu(int apicid, int cpu)
748 /*
749 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
750 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
751 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
752 */
753 {
754 unsigned long boot_error = 0;
755 int timeout;
756 unsigned long start_ip;
757 unsigned short nmi_high = 0, nmi_low = 0;
758 struct create_idle c_idle = {
759 .cpu = cpu,
760 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
761 };
762 INIT_WORK(&c_idle.work, do_fork_idle);
763
764 alternatives_smp_switch(1);
765
766 c_idle.idle = get_idle_for_cpu(cpu);
767
768 /*
769 * We can't use kernel_thread since we must avoid to
770 * reschedule the child.
771 */
772 if (c_idle.idle) {
773 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
774 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
775 init_idle(c_idle.idle, cpu);
776 goto do_rest;
777 }
778
779 if (!keventd_up() || current_is_keventd())
780 c_idle.work.func(&c_idle.work);
781 else {
782 schedule_work(&c_idle.work);
783 wait_for_completion(&c_idle.done);
784 }
785
786 if (IS_ERR(c_idle.idle)) {
787 printk("failed fork for CPU %d\n", cpu);
788 return PTR_ERR(c_idle.idle);
789 }
790
791 set_idle_for_cpu(cpu, c_idle.idle);
792 do_rest:
793 per_cpu(current_task, cpu) = c_idle.idle;
794 #ifdef CONFIG_X86_32
795 init_gdt(cpu);
796 /* Stack for startup_32 can be just as for start_secondary onwards */
797 irq_ctx_init(cpu);
798 #else
799 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
800 initial_gs = per_cpu_offset(cpu);
801 per_cpu(kernel_stack, cpu) =
802 (unsigned long)task_stack_page(c_idle.idle) -
803 KERNEL_STACK_OFFSET + THREAD_SIZE;
804 #endif
805 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
806 initial_code = (unsigned long)start_secondary;
807 stack_start.sp = (void *) c_idle.idle->thread.sp;
808
809 /* start_ip had better be page-aligned! */
810 start_ip = setup_trampoline();
811
812 /* So we see what's up */
813 printk(KERN_INFO "Booting processor %d APIC 0x%x ip 0x%lx\n",
814 cpu, apicid, start_ip);
815
816 /*
817 * This grunge runs the startup process for
818 * the targeted processor.
819 */
820
821 atomic_set(&init_deasserted, 0);
822
823 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
824
825 pr_debug("Setting warm reset code and vector.\n");
826
827 store_NMI_vector(&nmi_high, &nmi_low);
828
829 smpboot_setup_warm_reset_vector(start_ip);
830 /*
831 * Be paranoid about clearing APIC errors.
832 */
833 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
834 apic_write(APIC_ESR, 0);
835 apic_read(APIC_ESR);
836 }
837 }
838
839 /*
840 * Starting actual IPI sequence...
841 */
842 boot_error = wakeup_secondary_cpu(apicid, start_ip);
843
844 if (!boot_error) {
845 /*
846 * allow APs to start initializing.
847 */
848 pr_debug("Before Callout %d.\n", cpu);
849 cpumask_set_cpu(cpu, cpu_callout_mask);
850 pr_debug("After Callout %d.\n", cpu);
851
852 /*
853 * Wait 5s total for a response
854 */
855 for (timeout = 0; timeout < 50000; timeout++) {
856 if (cpumask_test_cpu(cpu, cpu_callin_mask))
857 break; /* It has booted */
858 udelay(100);
859 }
860
861 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
862 /* number CPUs logically, starting from 1 (BSP is 0) */
863 pr_debug("OK.\n");
864 printk(KERN_INFO "CPU%d: ", cpu);
865 print_cpu_info(&cpu_data(cpu));
866 pr_debug("CPU has booted.\n");
867 } else {
868 boot_error = 1;
869 if (*((volatile unsigned char *)trampoline_base)
870 == 0xA5)
871 /* trampoline started but...? */
872 printk(KERN_ERR "Stuck ??\n");
873 else
874 /* trampoline code not run */
875 printk(KERN_ERR "Not responding.\n");
876 if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
877 inquire_remote_apic(apicid);
878 }
879 }
880
881 if (boot_error) {
882 /* Try to put things back the way they were before ... */
883 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
884
885 /* was set by do_boot_cpu() */
886 cpumask_clear_cpu(cpu, cpu_callout_mask);
887
888 /* was set by cpu_init() */
889 cpumask_clear_cpu(cpu, cpu_initialized_mask);
890
891 set_cpu_present(cpu, false);
892 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
893 }
894
895 /* mark "stuck" area as not stuck */
896 *((volatile unsigned long *)trampoline_base) = 0;
897
898 /*
899 * Cleanup possible dangling ends...
900 */
901 smpboot_restore_warm_reset_vector();
902
903 return boot_error;
904 }
905
906 int __cpuinit native_cpu_up(unsigned int cpu)
907 {
908 int apicid = cpu_present_to_apicid(cpu);
909 unsigned long flags;
910 int err;
911
912 WARN_ON(irqs_disabled());
913
914 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
915
916 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
917 !physid_isset(apicid, phys_cpu_present_map)) {
918 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
919 return -EINVAL;
920 }
921
922 /*
923 * Already booted CPU?
924 */
925 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
926 pr_debug("do_boot_cpu %d Already started\n", cpu);
927 return -ENOSYS;
928 }
929
930 /*
931 * Save current MTRR state in case it was changed since early boot
932 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
933 */
934 mtrr_save_state();
935
936 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
937
938 #ifdef CONFIG_X86_32
939 /* init low mem mapping */
940 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
941 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
942 flush_tlb_all();
943 low_mappings = 1;
944
945 err = do_boot_cpu(apicid, cpu);
946
947 zap_low_mappings();
948 low_mappings = 0;
949 #else
950 err = do_boot_cpu(apicid, cpu);
951 #endif
952 if (err) {
953 pr_debug("do_boot_cpu failed %d\n", err);
954 return -EIO;
955 }
956
957 /*
958 * Check TSC synchronization with the AP (keep irqs disabled
959 * while doing so):
960 */
961 local_irq_save(flags);
962 check_tsc_sync_source(cpu);
963 local_irq_restore(flags);
964
965 while (!cpu_online(cpu)) {
966 cpu_relax();
967 touch_nmi_watchdog();
968 }
969
970 return 0;
971 }
972
973 /*
974 * Fall back to non SMP mode after errors.
975 *
976 * RED-PEN audit/test this more. I bet there is more state messed up here.
977 */
978 static __init void disable_smp(void)
979 {
980 /* use the read/write pointers to the present and possible maps */
981 cpumask_copy(&cpu_present_map, cpumask_of(0));
982 cpumask_copy(&cpu_possible_map, cpumask_of(0));
983 smpboot_clear_io_apic_irqs();
984
985 if (smp_found_config)
986 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
987 else
988 physid_set_mask_of_physid(0, &phys_cpu_present_map);
989 map_cpu_to_logical_apicid();
990 cpumask_set_cpu(0, cpu_sibling_mask(0));
991 cpumask_set_cpu(0, cpu_core_mask(0));
992 }
993
994 /*
995 * Various sanity checks.
996 */
997 static int __init smp_sanity_check(unsigned max_cpus)
998 {
999 preempt_disable();
1000
1001 #if defined(CONFIG_X86_PC) && defined(CONFIG_X86_32)
1002 if (def_to_bigsmp && nr_cpu_ids > 8) {
1003 unsigned int cpu;
1004 unsigned nr;
1005
1006 printk(KERN_WARNING
1007 "More than 8 CPUs detected - skipping them.\n"
1008 "Use CONFIG_X86_GENERICARCH and CONFIG_X86_BIGSMP.\n");
1009
1010 nr = 0;
1011 for_each_present_cpu(cpu) {
1012 if (nr >= 8)
1013 set_cpu_present(cpu, false);
1014 nr++;
1015 }
1016
1017 nr = 0;
1018 for_each_possible_cpu(cpu) {
1019 if (nr >= 8)
1020 set_cpu_possible(cpu, false);
1021 nr++;
1022 }
1023
1024 nr_cpu_ids = 8;
1025 }
1026 #endif
1027
1028 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1029 printk(KERN_WARNING
1030 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1031 hard_smp_processor_id());
1032
1033 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1034 }
1035
1036 /*
1037 * If we couldn't find an SMP configuration at boot time,
1038 * get out of here now!
1039 */
1040 if (!smp_found_config && !acpi_lapic) {
1041 preempt_enable();
1042 printk(KERN_NOTICE "SMP motherboard not detected.\n");
1043 disable_smp();
1044 if (APIC_init_uniprocessor())
1045 printk(KERN_NOTICE "Local APIC not detected."
1046 " Using dummy APIC emulation.\n");
1047 return -1;
1048 }
1049
1050 /*
1051 * Should not be necessary because the MP table should list the boot
1052 * CPU too, but we do it for the sake of robustness anyway.
1053 */
1054 if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
1055 printk(KERN_NOTICE
1056 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1057 boot_cpu_physical_apicid);
1058 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1059 }
1060 preempt_enable();
1061
1062 /*
1063 * If we couldn't find a local APIC, then get out of here now!
1064 */
1065 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1066 !cpu_has_apic) {
1067 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1068 boot_cpu_physical_apicid);
1069 printk(KERN_ERR "... forcing use of dummy APIC emulation."
1070 "(tell your hw vendor)\n");
1071 smpboot_clear_io_apic();
1072 disable_ioapic_setup();
1073 return -1;
1074 }
1075
1076 verify_local_APIC();
1077
1078 /*
1079 * If SMP should be disabled, then really disable it!
1080 */
1081 if (!max_cpus) {
1082 printk(KERN_INFO "SMP mode deactivated.\n");
1083 smpboot_clear_io_apic();
1084
1085 localise_nmi_watchdog();
1086
1087 connect_bsp_APIC();
1088 setup_local_APIC();
1089 end_local_APIC_setup();
1090 return -1;
1091 }
1092
1093 return 0;
1094 }
1095
1096 static void __init smp_cpu_index_default(void)
1097 {
1098 int i;
1099 struct cpuinfo_x86 *c;
1100
1101 for_each_possible_cpu(i) {
1102 c = &cpu_data(i);
1103 /* mark all to hotplug */
1104 c->cpu_index = nr_cpu_ids;
1105 }
1106 }
1107
1108 /*
1109 * Prepare for SMP bootup. The MP table or ACPI has been read
1110 * earlier. Just do some sanity checking here and enable APIC mode.
1111 */
1112 void __init native_smp_prepare_cpus(unsigned int max_cpus)
1113 {
1114 preempt_disable();
1115 smp_cpu_index_default();
1116 current_cpu_data = boot_cpu_data;
1117 cpumask_copy(cpu_callin_mask, cpumask_of(0));
1118 mb();
1119 /*
1120 * Setup boot CPU information
1121 */
1122 smp_store_cpu_info(0); /* Final full version of the data */
1123 #ifdef CONFIG_X86_32
1124 boot_cpu_logical_apicid = logical_smp_processor_id();
1125 #endif
1126 current_thread_info()->cpu = 0; /* needed? */
1127 set_cpu_sibling_map(0);
1128
1129 #ifdef CONFIG_X86_64
1130 enable_IR_x2apic();
1131 setup_apic_routing();
1132 #endif
1133
1134 if (smp_sanity_check(max_cpus) < 0) {
1135 printk(KERN_INFO "SMP disabled\n");
1136 disable_smp();
1137 goto out;
1138 }
1139
1140 preempt_disable();
1141 if (read_apic_id() != boot_cpu_physical_apicid) {
1142 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1143 read_apic_id(), boot_cpu_physical_apicid);
1144 /* Or can we switch back to PIC here? */
1145 }
1146 preempt_enable();
1147
1148 connect_bsp_APIC();
1149
1150 /*
1151 * Switch from PIC to APIC mode.
1152 */
1153 setup_local_APIC();
1154
1155 #ifdef CONFIG_X86_64
1156 /*
1157 * Enable IO APIC before setting up error vector
1158 */
1159 if (!skip_ioapic_setup && nr_ioapics)
1160 enable_IO_APIC();
1161 #endif
1162 end_local_APIC_setup();
1163
1164 map_cpu_to_logical_apicid();
1165
1166 setup_portio_remap();
1167
1168 smpboot_setup_io_apic();
1169 /*
1170 * Set up local APIC timer on boot CPU.
1171 */
1172
1173 printk(KERN_INFO "CPU%d: ", 0);
1174 print_cpu_info(&cpu_data(0));
1175 setup_boot_clock();
1176
1177 if (is_uv_system())
1178 uv_system_init();
1179 out:
1180 preempt_enable();
1181 }
1182 /*
1183 * Early setup to make printk work.
1184 */
1185 void __init native_smp_prepare_boot_cpu(void)
1186 {
1187 int me = smp_processor_id();
1188 #ifdef CONFIG_X86_32
1189 init_gdt(me);
1190 #endif
1191 switch_to_new_gdt();
1192 /* already set me in cpu_online_mask in boot_cpu_init() */
1193 cpumask_set_cpu(me, cpu_callout_mask);
1194 per_cpu(cpu_state, me) = CPU_ONLINE;
1195 }
1196
1197 void __init native_smp_cpus_done(unsigned int max_cpus)
1198 {
1199 pr_debug("Boot done.\n");
1200
1201 impress_friends();
1202 smp_checks();
1203 #ifdef CONFIG_X86_IO_APIC
1204 setup_ioapic_dest();
1205 #endif
1206 check_nmi_watchdog();
1207 }
1208
1209 static int __initdata setup_possible_cpus = -1;
1210 static int __init _setup_possible_cpus(char *str)
1211 {
1212 get_option(&str, &setup_possible_cpus);
1213 return 0;
1214 }
1215 early_param("possible_cpus", _setup_possible_cpus);
1216
1217
1218 /*
1219 * cpu_possible_map should be static, it cannot change as cpu's
1220 * are onlined, or offlined. The reason is per-cpu data-structures
1221 * are allocated by some modules at init time, and dont expect to
1222 * do this dynamically on cpu arrival/departure.
1223 * cpu_present_map on the other hand can change dynamically.
1224 * In case when cpu_hotplug is not compiled, then we resort to current
1225 * behaviour, which is cpu_possible == cpu_present.
1226 * - Ashok Raj
1227 *
1228 * Three ways to find out the number of additional hotplug CPUs:
1229 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1230 * - The user can overwrite it with possible_cpus=NUM
1231 * - Otherwise don't reserve additional CPUs.
1232 * We do this because additional CPUs waste a lot of memory.
1233 * -AK
1234 */
1235 __init void prefill_possible_map(void)
1236 {
1237 int i, possible;
1238
1239 /* no processor from mptable or madt */
1240 if (!num_processors)
1241 num_processors = 1;
1242
1243 if (setup_possible_cpus == -1)
1244 possible = num_processors + disabled_cpus;
1245 else
1246 possible = setup_possible_cpus;
1247
1248 total_cpus = max_t(int, possible, num_processors + disabled_cpus);
1249
1250 if (possible > CONFIG_NR_CPUS) {
1251 printk(KERN_WARNING
1252 "%d Processors exceeds NR_CPUS limit of %d\n",
1253 possible, CONFIG_NR_CPUS);
1254 possible = CONFIG_NR_CPUS;
1255 }
1256
1257 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1258 possible, max_t(int, possible - num_processors, 0));
1259
1260 for (i = 0; i < possible; i++)
1261 set_cpu_possible(i, true);
1262
1263 nr_cpu_ids = possible;
1264 }
1265
1266 #ifdef CONFIG_HOTPLUG_CPU
1267
1268 static void remove_siblinginfo(int cpu)
1269 {
1270 int sibling;
1271 struct cpuinfo_x86 *c = &cpu_data(cpu);
1272
1273 for_each_cpu(sibling, cpu_core_mask(cpu)) {
1274 cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
1275 /*/
1276 * last thread sibling in this cpu core going down
1277 */
1278 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
1279 cpu_data(sibling).booted_cores--;
1280 }
1281
1282 for_each_cpu(sibling, cpu_sibling_mask(cpu))
1283 cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
1284 cpumask_clear(cpu_sibling_mask(cpu));
1285 cpumask_clear(cpu_core_mask(cpu));
1286 c->phys_proc_id = 0;
1287 c->cpu_core_id = 0;
1288 cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
1289 }
1290
1291 static void __ref remove_cpu_from_maps(int cpu)
1292 {
1293 set_cpu_online(cpu, false);
1294 cpumask_clear_cpu(cpu, cpu_callout_mask);
1295 cpumask_clear_cpu(cpu, cpu_callin_mask);
1296 /* was set by cpu_init() */
1297 cpumask_clear_cpu(cpu, cpu_initialized_mask);
1298 numa_remove_cpu(cpu);
1299 }
1300
1301 void cpu_disable_common(void)
1302 {
1303 int cpu = smp_processor_id();
1304 /*
1305 * HACK:
1306 * Allow any queued timer interrupts to get serviced
1307 * This is only a temporary solution until we cleanup
1308 * fixup_irqs as we do for IA64.
1309 */
1310 local_irq_enable();
1311 mdelay(1);
1312
1313 local_irq_disable();
1314 remove_siblinginfo(cpu);
1315
1316 /* It's now safe to remove this processor from the online map */
1317 lock_vector_lock();
1318 remove_cpu_from_maps(cpu);
1319 unlock_vector_lock();
1320 fixup_irqs();
1321 }
1322
1323 int native_cpu_disable(void)
1324 {
1325 int cpu = smp_processor_id();
1326
1327 /*
1328 * Perhaps use cpufreq to drop frequency, but that could go
1329 * into generic code.
1330 *
1331 * We won't take down the boot processor on i386 due to some
1332 * interrupts only being able to be serviced by the BSP.
1333 * Especially so if we're not using an IOAPIC -zwane
1334 */
1335 if (cpu == 0)
1336 return -EBUSY;
1337
1338 if (nmi_watchdog == NMI_LOCAL_APIC)
1339 stop_apic_nmi_watchdog(NULL);
1340 clear_local_APIC();
1341
1342 cpu_disable_common();
1343 return 0;
1344 }
1345
1346 void native_cpu_die(unsigned int cpu)
1347 {
1348 /* We don't do anything here: idle task is faking death itself. */
1349 unsigned int i;
1350
1351 for (i = 0; i < 10; i++) {
1352 /* They ack this in play_dead by setting CPU_DEAD */
1353 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1354 printk(KERN_INFO "CPU %d is now offline\n", cpu);
1355 if (1 == num_online_cpus())
1356 alternatives_smp_switch(0);
1357 return;
1358 }
1359 msleep(100);
1360 }
1361 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1362 }
1363
1364 void play_dead_common(void)
1365 {
1366 idle_task_exit();
1367 reset_lazy_tlbstate();
1368 irq_ctx_exit(raw_smp_processor_id());
1369 c1e_remove_cpu(raw_smp_processor_id());
1370
1371 mb();
1372 /* Ack it */
1373 __get_cpu_var(cpu_state) = CPU_DEAD;
1374
1375 /*
1376 * With physical CPU hotplug, we should halt the cpu
1377 */
1378 local_irq_disable();
1379 }
1380
1381 void native_play_dead(void)
1382 {
1383 play_dead_common();
1384 wbinvd_halt();
1385 }
1386
1387 #else /* ... !CONFIG_HOTPLUG_CPU */
1388 int native_cpu_disable(void)
1389 {
1390 return -ENOSYS;
1391 }
1392
1393 void native_cpu_die(unsigned int cpu)
1394 {
1395 /* We said "no" in __cpu_disable */
1396 BUG();
1397 }
1398
1399 void native_play_dead(void)
1400 {
1401 BUG();
1402 }
1403
1404 #endif