Merge remote-tracking branch 'spi/fix/grant' into spi-linus
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / sound / pci / rme9652 / hdspm.c
CommitLineData
ef5fa1a4 1/*
763f356c
TI
2 * ALSA driver for RME Hammerfall DSP MADI audio interface(s)
3 *
4 * Copyright (c) 2003 Winfried Ritsch (IEM)
5 * code based on hdsp.c Paul Davis
6 * Marcus Andersson
7 * Thomas Charbonnel
3cee5a60
RB
8 * Modified 2006-06-01 for AES32 support by Remy Bruno
9 * <remy.bruno@trinnov.com>
763f356c 10 *
0dca1793
AK
11 * Modified 2009-04-13 for proper metering by Florian Faber
12 * <faber@faberman.de>
13 *
14 * Modified 2009-04-14 for native float support by Florian Faber
15 * <faber@faberman.de>
16 *
17 * Modified 2009-04-26 fixed bug in rms metering by Florian Faber
18 * <faber@faberman.de>
19 *
20 * Modified 2009-04-30 added hw serial number support by Florian Faber
21 *
22 * Modified 2011-01-14 added S/PDIF input on RayDATs by Adrian Knoth
23 *
24 * Modified 2011-01-25 variable period sizes on RayDAT/AIO by Adrian Knoth
25 *
763f356c
TI
26 * This program is free software; you can redistribute it and/or modify
27 * it under the terms of the GNU General Public License as published by
28 * the Free Software Foundation; either version 2 of the License, or
29 * (at your option) any later version.
30 *
31 * This program is distributed in the hope that it will be useful,
32 * but WITHOUT ANY WARRANTY; without even the implied warranty of
33 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
34 * GNU General Public License for more details.
35 *
36 * You should have received a copy of the GNU General Public License
37 * along with this program; if not, write to the Free Software
38 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
39 *
40 */
763f356c
TI
41#include <linux/init.h>
42#include <linux/delay.h>
43#include <linux/interrupt.h>
65a77217 44#include <linux/module.h>
763f356c
TI
45#include <linux/slab.h>
46#include <linux/pci.h>
3f7440a6 47#include <linux/math64.h>
763f356c
TI
48#include <asm/io.h>
49
50#include <sound/core.h>
51#include <sound/control.h>
52#include <sound/pcm.h>
0dca1793 53#include <sound/pcm_params.h>
763f356c
TI
54#include <sound/info.h>
55#include <sound/asoundef.h>
56#include <sound/rawmidi.h>
57#include <sound/hwdep.h>
58#include <sound/initval.h>
59
60#include <sound/hdspm.h>
61
62static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
63static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
a67ff6a5 64static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;/* Enable this card */
763f356c 65
763f356c
TI
66module_param_array(index, int, NULL, 0444);
67MODULE_PARM_DESC(index, "Index value for RME HDSPM interface.");
68
69module_param_array(id, charp, NULL, 0444);
70MODULE_PARM_DESC(id, "ID string for RME HDSPM interface.");
71
72module_param_array(enable, bool, NULL, 0444);
73MODULE_PARM_DESC(enable, "Enable/disable specific HDSPM soundcards.");
74
763f356c
TI
75
76MODULE_AUTHOR
0dca1793
AK
77(
78 "Winfried Ritsch <ritsch_AT_iem.at>, "
79 "Paul Davis <paul@linuxaudiosystems.com>, "
80 "Marcus Andersson, Thomas Charbonnel <thomas@undata.org>, "
81 "Remy Bruno <remy.bruno@trinnov.com>, "
82 "Florian Faber <faberman@linuxproaudio.org>, "
83 "Adrian Knoth <adi@drcomp.erfurt.thur.de>"
84);
763f356c
TI
85MODULE_DESCRIPTION("RME HDSPM");
86MODULE_LICENSE("GPL");
87MODULE_SUPPORTED_DEVICE("{{RME HDSPM-MADI}}");
88
0dca1793 89/* --- Write registers. ---
763f356c
TI
90 These are defined as byte-offsets from the iobase value. */
91
0dca1793
AK
92#define HDSPM_WR_SETTINGS 0
93#define HDSPM_outputBufferAddress 32
94#define HDSPM_inputBufferAddress 36
763f356c
TI
95#define HDSPM_controlRegister 64
96#define HDSPM_interruptConfirmation 96
97#define HDSPM_control2Reg 256 /* not in specs ???????? */
ffb2c3c0 98#define HDSPM_freqReg 256 /* for AES32 */
0dca1793
AK
99#define HDSPM_midiDataOut0 352 /* just believe in old code */
100#define HDSPM_midiDataOut1 356
ffb2c3c0 101#define HDSPM_eeprom_wr 384 /* for AES32 */
763f356c
TI
102
103/* DMA enable for 64 channels, only Bit 0 is relevant */
0dca1793 104#define HDSPM_outputEnableBase 512 /* 512-767 input DMA */
763f356c
TI
105#define HDSPM_inputEnableBase 768 /* 768-1023 output DMA */
106
0dca1793 107/* 16 page addresses for each of the 64 channels DMA buffer in and out
763f356c
TI
108 (each 64k=16*4k) Buffer must be 4k aligned (which is default i386 ????) */
109#define HDSPM_pageAddressBufferOut 8192
110#define HDSPM_pageAddressBufferIn (HDSPM_pageAddressBufferOut+64*16*4)
111
112#define HDSPM_MADI_mixerBase 32768 /* 32768-65535 for 2x64x64 Fader */
113
114#define HDSPM_MATRIX_MIXER_SIZE 8192 /* = 2*64*64 * 4 Byte => 32kB */
115
116/* --- Read registers. ---
117 These are defined as byte-offsets from the iobase value */
118#define HDSPM_statusRegister 0
3cee5a60
RB
119/*#define HDSPM_statusRegister2 96 */
120/* after RME Windows driver sources, status2 is 4-byte word # 48 = word at
121 * offset 192, for AES32 *and* MADI
122 * => need to check that offset 192 is working on MADI */
123#define HDSPM_statusRegister2 192
124#define HDSPM_timecodeRegister 128
763f356c 125
0dca1793
AK
126/* AIO, RayDAT */
127#define HDSPM_RD_STATUS_0 0
128#define HDSPM_RD_STATUS_1 64
129#define HDSPM_RD_STATUS_2 128
130#define HDSPM_RD_STATUS_3 192
131
132#define HDSPM_RD_TCO 256
133#define HDSPM_RD_PLL_FREQ 512
134#define HDSPM_WR_TCO 128
135
136#define HDSPM_TCO1_TCO_lock 0x00000001
137#define HDSPM_TCO1_WCK_Input_Range_LSB 0x00000002
138#define HDSPM_TCO1_WCK_Input_Range_MSB 0x00000004
139#define HDSPM_TCO1_LTC_Input_valid 0x00000008
140#define HDSPM_TCO1_WCK_Input_valid 0x00000010
141#define HDSPM_TCO1_Video_Input_Format_NTSC 0x00000020
142#define HDSPM_TCO1_Video_Input_Format_PAL 0x00000040
143
144#define HDSPM_TCO1_set_TC 0x00000100
145#define HDSPM_TCO1_set_drop_frame_flag 0x00000200
146#define HDSPM_TCO1_LTC_Format_LSB 0x00000400
147#define HDSPM_TCO1_LTC_Format_MSB 0x00000800
148
149#define HDSPM_TCO2_TC_run 0x00010000
150#define HDSPM_TCO2_WCK_IO_ratio_LSB 0x00020000
151#define HDSPM_TCO2_WCK_IO_ratio_MSB 0x00040000
152#define HDSPM_TCO2_set_num_drop_frames_LSB 0x00080000
153#define HDSPM_TCO2_set_num_drop_frames_MSB 0x00100000
154#define HDSPM_TCO2_set_jam_sync 0x00200000
155#define HDSPM_TCO2_set_flywheel 0x00400000
156
157#define HDSPM_TCO2_set_01_4 0x01000000
158#define HDSPM_TCO2_set_pull_down 0x02000000
159#define HDSPM_TCO2_set_pull_up 0x04000000
160#define HDSPM_TCO2_set_freq 0x08000000
161#define HDSPM_TCO2_set_term_75R 0x10000000
162#define HDSPM_TCO2_set_input_LSB 0x20000000
163#define HDSPM_TCO2_set_input_MSB 0x40000000
164#define HDSPM_TCO2_set_freq_from_app 0x80000000
165
166
167#define HDSPM_midiDataOut0 352
168#define HDSPM_midiDataOut1 356
169#define HDSPM_midiDataOut2 368
170
763f356c
TI
171#define HDSPM_midiDataIn0 360
172#define HDSPM_midiDataIn1 364
0dca1793
AK
173#define HDSPM_midiDataIn2 372
174#define HDSPM_midiDataIn3 376
763f356c
TI
175
176/* status is data bytes in MIDI-FIFO (0-128) */
0dca1793
AK
177#define HDSPM_midiStatusOut0 384
178#define HDSPM_midiStatusOut1 388
179#define HDSPM_midiStatusOut2 400
180
181#define HDSPM_midiStatusIn0 392
182#define HDSPM_midiStatusIn1 396
183#define HDSPM_midiStatusIn2 404
184#define HDSPM_midiStatusIn3 408
763f356c
TI
185
186
187/* the meters are regular i/o-mapped registers, but offset
188 considerably from the rest. the peak registers are reset
0dca1793 189 when read; the least-significant 4 bits are full-scale counters;
763f356c
TI
190 the actual peak value is in the most-significant 24 bits.
191*/
0dca1793
AK
192
193#define HDSPM_MADI_INPUT_PEAK 4096
194#define HDSPM_MADI_PLAYBACK_PEAK 4352
195#define HDSPM_MADI_OUTPUT_PEAK 4608
196
197#define HDSPM_MADI_INPUT_RMS_L 6144
198#define HDSPM_MADI_PLAYBACK_RMS_L 6400
199#define HDSPM_MADI_OUTPUT_RMS_L 6656
200
201#define HDSPM_MADI_INPUT_RMS_H 7168
202#define HDSPM_MADI_PLAYBACK_RMS_H 7424
203#define HDSPM_MADI_OUTPUT_RMS_H 7680
763f356c
TI
204
205/* --- Control Register bits --------- */
206#define HDSPM_Start (1<<0) /* start engine */
207
208#define HDSPM_Latency0 (1<<1) /* buffer size = 2^n */
209#define HDSPM_Latency1 (1<<2) /* where n is defined */
210#define HDSPM_Latency2 (1<<3) /* by Latency{2,1,0} */
211
0dca1793
AK
212#define HDSPM_ClockModeMaster (1<<4) /* 1=Master, 0=Autosync */
213#define HDSPM_c0Master 0x1 /* Master clock bit in settings
214 register [RayDAT, AIO] */
763f356c
TI
215
216#define HDSPM_AudioInterruptEnable (1<<5) /* what do you think ? */
217
218#define HDSPM_Frequency0 (1<<6) /* 0=44.1kHz/88.2kHz 1=48kHz/96kHz */
219#define HDSPM_Frequency1 (1<<7) /* 0=32kHz/64kHz */
220#define HDSPM_DoubleSpeed (1<<8) /* 0=normal speed, 1=double speed */
3cee5a60 221#define HDSPM_QuadSpeed (1<<31) /* quad speed bit */
763f356c 222
3cee5a60 223#define HDSPM_Professional (1<<9) /* Professional */ /* AES32 ONLY */
763f356c 224#define HDSPM_TX_64ch (1<<10) /* Output 64channel MODE=1,
3cee5a60
RB
225 56channelMODE=0 */ /* MADI ONLY*/
226#define HDSPM_Emphasis (1<<10) /* Emphasis */ /* AES32 ONLY */
763f356c 227
0dca1793 228#define HDSPM_AutoInp (1<<11) /* Auto Input (takeover) == Safe Mode,
3cee5a60
RB
229 0=off, 1=on */ /* MADI ONLY */
230#define HDSPM_Dolby (1<<11) /* Dolby = "NonAudio" ?? */ /* AES32 ONLY */
763f356c 231
ef5fa1a4
TI
232#define HDSPM_InputSelect0 (1<<14) /* Input select 0= optical, 1=coax
233 * -- MADI ONLY
234 */
763f356c
TI
235#define HDSPM_InputSelect1 (1<<15) /* should be 0 */
236
3cee5a60
RB
237#define HDSPM_SyncRef2 (1<<13)
238#define HDSPM_SyncRef3 (1<<25)
763f356c 239
3cee5a60 240#define HDSPM_SMUX (1<<18) /* Frame ??? */ /* MADI ONY */
0dca1793 241#define HDSPM_clr_tms (1<<19) /* clear track marker, do not use
763f356c
TI
242 AES additional bits in
243 lower 5 Audiodatabits ??? */
3cee5a60
RB
244#define HDSPM_taxi_reset (1<<20) /* ??? */ /* MADI ONLY ? */
245#define HDSPM_WCK48 (1<<20) /* Frame ??? = HDSPM_SMUX */ /* AES32 ONLY */
763f356c 246
0dca1793
AK
247#define HDSPM_Midi0InterruptEnable 0x0400000
248#define HDSPM_Midi1InterruptEnable 0x0800000
249#define HDSPM_Midi2InterruptEnable 0x0200000
250#define HDSPM_Midi3InterruptEnable 0x4000000
763f356c
TI
251
252#define HDSPM_LineOut (1<<24) /* Analog Out on channel 63/64 on=1, mute=0 */
0dca1793 253#define HDSPe_FLOAT_FORMAT 0x2000000
763f356c 254
3cee5a60
RB
255#define HDSPM_DS_DoubleWire (1<<26) /* AES32 ONLY */
256#define HDSPM_QS_DoubleWire (1<<27) /* AES32 ONLY */
257#define HDSPM_QS_QuadWire (1<<28) /* AES32 ONLY */
258
259#define HDSPM_wclk_sel (1<<30)
763f356c
TI
260
261/* --- bit helper defines */
262#define HDSPM_LatencyMask (HDSPM_Latency0|HDSPM_Latency1|HDSPM_Latency2)
ef5fa1a4
TI
263#define HDSPM_FrequencyMask (HDSPM_Frequency0|HDSPM_Frequency1|\
264 HDSPM_DoubleSpeed|HDSPM_QuadSpeed)
763f356c
TI
265#define HDSPM_InputMask (HDSPM_InputSelect0|HDSPM_InputSelect1)
266#define HDSPM_InputOptical 0
267#define HDSPM_InputCoaxial (HDSPM_InputSelect0)
ef5fa1a4
TI
268#define HDSPM_SyncRefMask (HDSPM_SyncRef0|HDSPM_SyncRef1|\
269 HDSPM_SyncRef2|HDSPM_SyncRef3)
763f356c 270
0dca1793
AK
271#define HDSPM_c0_SyncRef0 0x2
272#define HDSPM_c0_SyncRef1 0x4
273#define HDSPM_c0_SyncRef2 0x8
274#define HDSPM_c0_SyncRef3 0x10
275#define HDSPM_c0_SyncRefMask (HDSPM_c0_SyncRef0 | HDSPM_c0_SyncRef1 |\
276 HDSPM_c0_SyncRef2 | HDSPM_c0_SyncRef3)
277
278#define HDSPM_SYNC_FROM_WORD 0 /* Preferred sync reference */
279#define HDSPM_SYNC_FROM_MADI 1 /* choices - used by "pref_sync_ref" */
280#define HDSPM_SYNC_FROM_TCO 2
281#define HDSPM_SYNC_FROM_SYNC_IN 3
763f356c
TI
282
283#define HDSPM_Frequency32KHz HDSPM_Frequency0
284#define HDSPM_Frequency44_1KHz HDSPM_Frequency1
285#define HDSPM_Frequency48KHz (HDSPM_Frequency1|HDSPM_Frequency0)
286#define HDSPM_Frequency64KHz (HDSPM_DoubleSpeed|HDSPM_Frequency0)
287#define HDSPM_Frequency88_2KHz (HDSPM_DoubleSpeed|HDSPM_Frequency1)
ef5fa1a4
TI
288#define HDSPM_Frequency96KHz (HDSPM_DoubleSpeed|HDSPM_Frequency1|\
289 HDSPM_Frequency0)
3cee5a60
RB
290#define HDSPM_Frequency128KHz (HDSPM_QuadSpeed|HDSPM_Frequency0)
291#define HDSPM_Frequency176_4KHz (HDSPM_QuadSpeed|HDSPM_Frequency1)
ef5fa1a4
TI
292#define HDSPM_Frequency192KHz (HDSPM_QuadSpeed|HDSPM_Frequency1|\
293 HDSPM_Frequency0)
763f356c 294
763f356c
TI
295
296/* Synccheck Status */
297#define HDSPM_SYNC_CHECK_NO_LOCK 0
298#define HDSPM_SYNC_CHECK_LOCK 1
299#define HDSPM_SYNC_CHECK_SYNC 2
300
301/* AutoSync References - used by "autosync_ref" control switch */
302#define HDSPM_AUTOSYNC_FROM_WORD 0
303#define HDSPM_AUTOSYNC_FROM_MADI 1
0dca1793
AK
304#define HDSPM_AUTOSYNC_FROM_TCO 2
305#define HDSPM_AUTOSYNC_FROM_SYNC_IN 3
306#define HDSPM_AUTOSYNC_FROM_NONE 4
763f356c
TI
307
308/* Possible sources of MADI input */
309#define HDSPM_OPTICAL 0 /* optical */
310#define HDSPM_COAXIAL 1 /* BNC */
311
312#define hdspm_encode_latency(x) (((x)<<1) & HDSPM_LatencyMask)
0dca1793 313#define hdspm_decode_latency(x) ((((x) & HDSPM_LatencyMask)>>1))
763f356c
TI
314
315#define hdspm_encode_in(x) (((x)&0x3)<<14)
316#define hdspm_decode_in(x) (((x)>>14)&0x3)
317
318/* --- control2 register bits --- */
319#define HDSPM_TMS (1<<0)
320#define HDSPM_TCK (1<<1)
321#define HDSPM_TDI (1<<2)
322#define HDSPM_JTAG (1<<3)
323#define HDSPM_PWDN (1<<4)
324#define HDSPM_PROGRAM (1<<5)
325#define HDSPM_CONFIG_MODE_0 (1<<6)
326#define HDSPM_CONFIG_MODE_1 (1<<7)
327/*#define HDSPM_VERSION_BIT (1<<8) not defined any more*/
328#define HDSPM_BIGENDIAN_MODE (1<<9)
329#define HDSPM_RD_MULTIPLE (1<<10)
330
3cee5a60 331/* --- Status Register bits --- */ /* MADI ONLY */ /* Bits defined here and
ef5fa1a4
TI
332 that do not conflict with specific bits for AES32 seem to be valid also
333 for the AES32
334 */
763f356c 335#define HDSPM_audioIRQPending (1<<0) /* IRQ is high and pending */
ef5fa1a4
TI
336#define HDSPM_RX_64ch (1<<1) /* Input 64chan. MODE=1, 56chn MODE=0 */
337#define HDSPM_AB_int (1<<2) /* InputChannel Opt=0, Coax=1
338 * (like inp0)
339 */
0dca1793 340
763f356c 341#define HDSPM_madiLock (1<<3) /* MADI Locked =1, no=0 */
0dca1793
AK
342#define HDSPM_madiSync (1<<18) /* MADI is in sync */
343
344#define HDSPM_tcoLock 0x00000020 /* Optional TCO locked status FOR HDSPe MADI! */
345#define HDSPM_tcoSync 0x10000000 /* Optional TCO sync status */
346
347#define HDSPM_syncInLock 0x00010000 /* Sync In lock status FOR HDSPe MADI! */
348#define HDSPM_syncInSync 0x00020000 /* Sync In sync status FOR HDSPe MADI! */
763f356c
TI
349
350#define HDSPM_BufferPositionMask 0x000FFC0 /* Bit 6..15 : h/w buffer pointer */
0dca1793
AK
351 /* since 64byte accurate, last 6 bits are not used */
352
353
763f356c 354
763f356c
TI
355#define HDSPM_DoubleSpeedStatus (1<<19) /* (input) card in double speed */
356
357#define HDSPM_madiFreq0 (1<<22) /* system freq 0=error */
358#define HDSPM_madiFreq1 (1<<23) /* 1=32, 2=44.1 3=48 */
359#define HDSPM_madiFreq2 (1<<24) /* 4=64, 5=88.2 6=96 */
360#define HDSPM_madiFreq3 (1<<25) /* 7=128, 8=176.4 9=192 */
361
ef5fa1a4
TI
362#define HDSPM_BufferID (1<<26) /* (Double)Buffer ID toggles with
363 * Interrupt
364 */
0dca1793
AK
365#define HDSPM_tco_detect 0x08000000
366#define HDSPM_tco_lock 0x20000000
367
368#define HDSPM_s2_tco_detect 0x00000040
369#define HDSPM_s2_AEBO_D 0x00000080
370#define HDSPM_s2_AEBI_D 0x00000100
371
372
373#define HDSPM_midi0IRQPending 0x40000000
374#define HDSPM_midi1IRQPending 0x80000000
375#define HDSPM_midi2IRQPending 0x20000000
376#define HDSPM_midi2IRQPendingAES 0x00000020
377#define HDSPM_midi3IRQPending 0x00200000
763f356c
TI
378
379/* --- status bit helpers */
ef5fa1a4
TI
380#define HDSPM_madiFreqMask (HDSPM_madiFreq0|HDSPM_madiFreq1|\
381 HDSPM_madiFreq2|HDSPM_madiFreq3)
763f356c
TI
382#define HDSPM_madiFreq32 (HDSPM_madiFreq0)
383#define HDSPM_madiFreq44_1 (HDSPM_madiFreq1)
384#define HDSPM_madiFreq48 (HDSPM_madiFreq0|HDSPM_madiFreq1)
385#define HDSPM_madiFreq64 (HDSPM_madiFreq2)
386#define HDSPM_madiFreq88_2 (HDSPM_madiFreq0|HDSPM_madiFreq2)
387#define HDSPM_madiFreq96 (HDSPM_madiFreq1|HDSPM_madiFreq2)
388#define HDSPM_madiFreq128 (HDSPM_madiFreq0|HDSPM_madiFreq1|HDSPM_madiFreq2)
389#define HDSPM_madiFreq176_4 (HDSPM_madiFreq3)
390#define HDSPM_madiFreq192 (HDSPM_madiFreq3|HDSPM_madiFreq0)
391
3cee5a60 392/* Status2 Register bits */ /* MADI ONLY */
763f356c 393
25985edc 394#define HDSPM_version0 (1<<0) /* not really defined but I guess */
763f356c
TI
395#define HDSPM_version1 (1<<1) /* in former cards it was ??? */
396#define HDSPM_version2 (1<<2)
397
398#define HDSPM_wcLock (1<<3) /* Wordclock is detected and locked */
399#define HDSPM_wcSync (1<<4) /* Wordclock is in sync with systemclock */
400
401#define HDSPM_wc_freq0 (1<<5) /* input freq detected via autosync */
402#define HDSPM_wc_freq1 (1<<6) /* 001=32, 010==44.1, 011=48, */
403#define HDSPM_wc_freq2 (1<<7) /* 100=64, 101=88.2, 110=96, */
404/* missing Bit for 111=128, 1000=176.4, 1001=192 */
405
0dca1793
AK
406#define HDSPM_SyncRef0 0x10000 /* Sync Reference */
407#define HDSPM_SyncRef1 0x20000
408
409#define HDSPM_SelSyncRef0 (1<<8) /* AutoSync Source */
763f356c
TI
410#define HDSPM_SelSyncRef1 (1<<9) /* 000=word, 001=MADI, */
411#define HDSPM_SelSyncRef2 (1<<10) /* 111=no valid signal */
412
413#define HDSPM_wc_valid (HDSPM_wcLock|HDSPM_wcSync)
414
415#define HDSPM_wcFreqMask (HDSPM_wc_freq0|HDSPM_wc_freq1|HDSPM_wc_freq2)
416#define HDSPM_wcFreq32 (HDSPM_wc_freq0)
417#define HDSPM_wcFreq44_1 (HDSPM_wc_freq1)
418#define HDSPM_wcFreq48 (HDSPM_wc_freq0|HDSPM_wc_freq1)
419#define HDSPM_wcFreq64 (HDSPM_wc_freq2)
420#define HDSPM_wcFreq88_2 (HDSPM_wc_freq0|HDSPM_wc_freq2)
421#define HDSPM_wcFreq96 (HDSPM_wc_freq1|HDSPM_wc_freq2)
422
0dca1793
AK
423#define HDSPM_status1_F_0 0x0400000
424#define HDSPM_status1_F_1 0x0800000
425#define HDSPM_status1_F_2 0x1000000
426#define HDSPM_status1_F_3 0x2000000
427#define HDSPM_status1_freqMask (HDSPM_status1_F_0|HDSPM_status1_F_1|HDSPM_status1_F_2|HDSPM_status1_F_3)
428
763f356c 429
ef5fa1a4
TI
430#define HDSPM_SelSyncRefMask (HDSPM_SelSyncRef0|HDSPM_SelSyncRef1|\
431 HDSPM_SelSyncRef2)
763f356c
TI
432#define HDSPM_SelSyncRef_WORD 0
433#define HDSPM_SelSyncRef_MADI (HDSPM_SelSyncRef0)
0dca1793
AK
434#define HDSPM_SelSyncRef_TCO (HDSPM_SelSyncRef1)
435#define HDSPM_SelSyncRef_SyncIn (HDSPM_SelSyncRef0|HDSPM_SelSyncRef1)
ef5fa1a4
TI
436#define HDSPM_SelSyncRef_NVALID (HDSPM_SelSyncRef0|HDSPM_SelSyncRef1|\
437 HDSPM_SelSyncRef2)
763f356c 438
3cee5a60
RB
439/*
440 For AES32, bits for status, status2 and timecode are different
441*/
442/* status */
443#define HDSPM_AES32_wcLock 0x0200000
56bde0f3 444#define HDSPM_AES32_wcSync 0x0100000
3cee5a60 445#define HDSPM_AES32_wcFreq_bit 22
0dca1793 446/* (status >> HDSPM_AES32_wcFreq_bit) & 0xF gives WC frequency (cf function
3cee5a60
RB
447 HDSPM_bit2freq */
448#define HDSPM_AES32_syncref_bit 16
449/* (status >> HDSPM_AES32_syncref_bit) & 0xF gives sync source */
450
451#define HDSPM_AES32_AUTOSYNC_FROM_WORD 0
452#define HDSPM_AES32_AUTOSYNC_FROM_AES1 1
453#define HDSPM_AES32_AUTOSYNC_FROM_AES2 2
454#define HDSPM_AES32_AUTOSYNC_FROM_AES3 3
455#define HDSPM_AES32_AUTOSYNC_FROM_AES4 4
456#define HDSPM_AES32_AUTOSYNC_FROM_AES5 5
457#define HDSPM_AES32_AUTOSYNC_FROM_AES6 6
458#define HDSPM_AES32_AUTOSYNC_FROM_AES7 7
459#define HDSPM_AES32_AUTOSYNC_FROM_AES8 8
6534599d 460#define HDSPM_AES32_AUTOSYNC_FROM_NONE 9
3cee5a60
RB
461
462/* status2 */
463/* HDSPM_LockAES_bit is given by HDSPM_LockAES >> (AES# - 1) */
464#define HDSPM_LockAES 0x80
465#define HDSPM_LockAES1 0x80
466#define HDSPM_LockAES2 0x40
467#define HDSPM_LockAES3 0x20
468#define HDSPM_LockAES4 0x10
469#define HDSPM_LockAES5 0x8
470#define HDSPM_LockAES6 0x4
471#define HDSPM_LockAES7 0x2
472#define HDSPM_LockAES8 0x1
473/*
474 Timecode
475 After windows driver sources, bits 4*i to 4*i+3 give the input frequency on
476 AES i+1
477 bits 3210
478 0001 32kHz
479 0010 44.1kHz
480 0011 48kHz
481 0100 64kHz
482 0101 88.2kHz
483 0110 96kHz
484 0111 128kHz
485 1000 176.4kHz
486 1001 192kHz
487 NB: Timecode register doesn't seem to work on AES32 card revision 230
488*/
489
763f356c
TI
490/* Mixer Values */
491#define UNITY_GAIN 32768 /* = 65536/2 */
492#define MINUS_INFINITY_GAIN 0
493
763f356c
TI
494/* Number of channels for different Speed Modes */
495#define MADI_SS_CHANNELS 64
496#define MADI_DS_CHANNELS 32
497#define MADI_QS_CHANNELS 16
498
0dca1793
AK
499#define RAYDAT_SS_CHANNELS 36
500#define RAYDAT_DS_CHANNELS 20
501#define RAYDAT_QS_CHANNELS 12
502
503#define AIO_IN_SS_CHANNELS 14
504#define AIO_IN_DS_CHANNELS 10
505#define AIO_IN_QS_CHANNELS 8
506#define AIO_OUT_SS_CHANNELS 16
507#define AIO_OUT_DS_CHANNELS 12
508#define AIO_OUT_QS_CHANNELS 10
509
d2d10a21
AK
510#define AES32_CHANNELS 16
511
763f356c
TI
512/* the size of a substream (1 mono data stream) */
513#define HDSPM_CHANNEL_BUFFER_SAMPLES (16*1024)
514#define HDSPM_CHANNEL_BUFFER_BYTES (4*HDSPM_CHANNEL_BUFFER_SAMPLES)
515
516/* the size of the area we need to allocate for DMA transfers. the
517 size is the same regardless of the number of channels, and
0dca1793 518 also the latency to use.
763f356c
TI
519 for one direction !!!
520*/
ffb2c3c0 521#define HDSPM_DMA_AREA_BYTES (HDSPM_MAX_CHANNELS * HDSPM_CHANNEL_BUFFER_BYTES)
763f356c
TI
522#define HDSPM_DMA_AREA_KILOBYTES (HDSPM_DMA_AREA_BYTES/1024)
523
0dca1793
AK
524#define HDSPM_RAYDAT_REV 211
525#define HDSPM_AIO_REV 212
526#define HDSPM_MADIFACE_REV 213
3cee5a60 527
6534599d
RB
528/* speed factor modes */
529#define HDSPM_SPEED_SINGLE 0
530#define HDSPM_SPEED_DOUBLE 1
531#define HDSPM_SPEED_QUAD 2
0dca1793 532
6534599d
RB
533/* names for speed modes */
534static char *hdspm_speed_names[] = { "single", "double", "quad" };
535
0dca1793
AK
536static char *texts_autosync_aes_tco[] = { "Word Clock",
537 "AES1", "AES2", "AES3", "AES4",
538 "AES5", "AES6", "AES7", "AES8",
539 "TCO" };
540static char *texts_autosync_aes[] = { "Word Clock",
541 "AES1", "AES2", "AES3", "AES4",
542 "AES5", "AES6", "AES7", "AES8" };
543static char *texts_autosync_madi_tco[] = { "Word Clock",
544 "MADI", "TCO", "Sync In" };
545static char *texts_autosync_madi[] = { "Word Clock",
546 "MADI", "Sync In" };
547
548static char *texts_autosync_raydat_tco[] = {
549 "Word Clock",
550 "ADAT 1", "ADAT 2", "ADAT 3", "ADAT 4",
551 "AES", "SPDIF", "TCO", "Sync In"
552};
553static char *texts_autosync_raydat[] = {
554 "Word Clock",
555 "ADAT 1", "ADAT 2", "ADAT 3", "ADAT 4",
556 "AES", "SPDIF", "Sync In"
557};
558static char *texts_autosync_aio_tco[] = {
559 "Word Clock",
560 "ADAT", "AES", "SPDIF", "TCO", "Sync In"
561};
562static char *texts_autosync_aio[] = { "Word Clock",
563 "ADAT", "AES", "SPDIF", "Sync In" };
564
565static char *texts_freq[] = {
566 "No Lock",
567 "32 kHz",
568 "44.1 kHz",
569 "48 kHz",
570 "64 kHz",
571 "88.2 kHz",
572 "96 kHz",
573 "128 kHz",
574 "176.4 kHz",
575 "192 kHz"
576};
577
0dca1793
AK
578static char *texts_ports_madi[] = {
579 "MADI.1", "MADI.2", "MADI.3", "MADI.4", "MADI.5", "MADI.6",
580 "MADI.7", "MADI.8", "MADI.9", "MADI.10", "MADI.11", "MADI.12",
581 "MADI.13", "MADI.14", "MADI.15", "MADI.16", "MADI.17", "MADI.18",
582 "MADI.19", "MADI.20", "MADI.21", "MADI.22", "MADI.23", "MADI.24",
583 "MADI.25", "MADI.26", "MADI.27", "MADI.28", "MADI.29", "MADI.30",
584 "MADI.31", "MADI.32", "MADI.33", "MADI.34", "MADI.35", "MADI.36",
585 "MADI.37", "MADI.38", "MADI.39", "MADI.40", "MADI.41", "MADI.42",
586 "MADI.43", "MADI.44", "MADI.45", "MADI.46", "MADI.47", "MADI.48",
587 "MADI.49", "MADI.50", "MADI.51", "MADI.52", "MADI.53", "MADI.54",
588 "MADI.55", "MADI.56", "MADI.57", "MADI.58", "MADI.59", "MADI.60",
589 "MADI.61", "MADI.62", "MADI.63", "MADI.64",
590};
591
592
593static char *texts_ports_raydat_ss[] = {
594 "ADAT1.1", "ADAT1.2", "ADAT1.3", "ADAT1.4", "ADAT1.5", "ADAT1.6",
595 "ADAT1.7", "ADAT1.8", "ADAT2.1", "ADAT2.2", "ADAT2.3", "ADAT2.4",
596 "ADAT2.5", "ADAT2.6", "ADAT2.7", "ADAT2.8", "ADAT3.1", "ADAT3.2",
597 "ADAT3.3", "ADAT3.4", "ADAT3.5", "ADAT3.6", "ADAT3.7", "ADAT3.8",
598 "ADAT4.1", "ADAT4.2", "ADAT4.3", "ADAT4.4", "ADAT4.5", "ADAT4.6",
599 "ADAT4.7", "ADAT4.8",
600 "AES.L", "AES.R",
601 "SPDIF.L", "SPDIF.R"
602};
603
604static char *texts_ports_raydat_ds[] = {
605 "ADAT1.1", "ADAT1.2", "ADAT1.3", "ADAT1.4",
606 "ADAT2.1", "ADAT2.2", "ADAT2.3", "ADAT2.4",
607 "ADAT3.1", "ADAT3.2", "ADAT3.3", "ADAT3.4",
608 "ADAT4.1", "ADAT4.2", "ADAT4.3", "ADAT4.4",
609 "AES.L", "AES.R",
610 "SPDIF.L", "SPDIF.R"
611};
612
613static char *texts_ports_raydat_qs[] = {
614 "ADAT1.1", "ADAT1.2",
615 "ADAT2.1", "ADAT2.2",
616 "ADAT3.1", "ADAT3.2",
617 "ADAT4.1", "ADAT4.2",
618 "AES.L", "AES.R",
619 "SPDIF.L", "SPDIF.R"
620};
621
622
623static char *texts_ports_aio_in_ss[] = {
624 "Analogue.L", "Analogue.R",
625 "AES.L", "AES.R",
626 "SPDIF.L", "SPDIF.R",
627 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4", "ADAT.5", "ADAT.6",
628 "ADAT.7", "ADAT.8"
629};
630
631static char *texts_ports_aio_out_ss[] = {
632 "Analogue.L", "Analogue.R",
633 "AES.L", "AES.R",
634 "SPDIF.L", "SPDIF.R",
635 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4", "ADAT.5", "ADAT.6",
636 "ADAT.7", "ADAT.8",
637 "Phone.L", "Phone.R"
638};
639
640static char *texts_ports_aio_in_ds[] = {
641 "Analogue.L", "Analogue.R",
642 "AES.L", "AES.R",
643 "SPDIF.L", "SPDIF.R",
644 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4"
645};
646
647static char *texts_ports_aio_out_ds[] = {
648 "Analogue.L", "Analogue.R",
649 "AES.L", "AES.R",
650 "SPDIF.L", "SPDIF.R",
651 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4",
652 "Phone.L", "Phone.R"
653};
654
655static char *texts_ports_aio_in_qs[] = {
656 "Analogue.L", "Analogue.R",
657 "AES.L", "AES.R",
658 "SPDIF.L", "SPDIF.R",
659 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4"
660};
661
662static char *texts_ports_aio_out_qs[] = {
663 "Analogue.L", "Analogue.R",
664 "AES.L", "AES.R",
665 "SPDIF.L", "SPDIF.R",
666 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4",
667 "Phone.L", "Phone.R"
668};
669
432d2500
AK
670static char *texts_ports_aes32[] = {
671 "AES.1", "AES.2", "AES.3", "AES.4", "AES.5", "AES.6", "AES.7",
672 "AES.8", "AES.9.", "AES.10", "AES.11", "AES.12", "AES.13", "AES.14",
673 "AES.15", "AES.16"
674};
675
55a57606
AK
676/* These tables map the ALSA channels 1..N to the channels that we
677 need to use in order to find the relevant channel buffer. RME
678 refers to this kind of mapping as between "the ADAT channel and
679 the DMA channel." We index it using the logical audio channel,
680 and the value is the DMA channel (i.e. channel buffer number)
681 where the data for that channel can be read/written from/to.
682*/
683
684static char channel_map_unity_ss[HDSPM_MAX_CHANNELS] = {
685 0, 1, 2, 3, 4, 5, 6, 7,
686 8, 9, 10, 11, 12, 13, 14, 15,
687 16, 17, 18, 19, 20, 21, 22, 23,
688 24, 25, 26, 27, 28, 29, 30, 31,
689 32, 33, 34, 35, 36, 37, 38, 39,
690 40, 41, 42, 43, 44, 45, 46, 47,
691 48, 49, 50, 51, 52, 53, 54, 55,
692 56, 57, 58, 59, 60, 61, 62, 63
693};
694
55a57606
AK
695static char channel_map_raydat_ss[HDSPM_MAX_CHANNELS] = {
696 4, 5, 6, 7, 8, 9, 10, 11, /* ADAT 1 */
697 12, 13, 14, 15, 16, 17, 18, 19, /* ADAT 2 */
698 20, 21, 22, 23, 24, 25, 26, 27, /* ADAT 3 */
699 28, 29, 30, 31, 32, 33, 34, 35, /* ADAT 4 */
700 0, 1, /* AES */
701 2, 3, /* SPDIF */
702 -1, -1, -1, -1,
703 -1, -1, -1, -1, -1, -1, -1, -1,
704 -1, -1, -1, -1, -1, -1, -1, -1,
705 -1, -1, -1, -1, -1, -1, -1, -1,
706};
707
708static char channel_map_raydat_ds[HDSPM_MAX_CHANNELS] = {
709 4, 5, 6, 7, /* ADAT 1 */
710 8, 9, 10, 11, /* ADAT 2 */
711 12, 13, 14, 15, /* ADAT 3 */
712 16, 17, 18, 19, /* ADAT 4 */
713 0, 1, /* AES */
714 2, 3, /* SPDIF */
715 -1, -1, -1, -1,
716 -1, -1, -1, -1, -1, -1, -1, -1,
717 -1, -1, -1, -1, -1, -1, -1, -1,
718 -1, -1, -1, -1, -1, -1, -1, -1,
719 -1, -1, -1, -1, -1, -1, -1, -1,
720 -1, -1, -1, -1, -1, -1, -1, -1,
721};
722
723static char channel_map_raydat_qs[HDSPM_MAX_CHANNELS] = {
724 4, 5, /* ADAT 1 */
725 6, 7, /* ADAT 2 */
726 8, 9, /* ADAT 3 */
727 10, 11, /* ADAT 4 */
728 0, 1, /* AES */
729 2, 3, /* SPDIF */
730 -1, -1, -1, -1,
731 -1, -1, -1, -1, -1, -1, -1, -1,
732 -1, -1, -1, -1, -1, -1, -1, -1,
733 -1, -1, -1, -1, -1, -1, -1, -1,
734 -1, -1, -1, -1, -1, -1, -1, -1,
735 -1, -1, -1, -1, -1, -1, -1, -1,
736 -1, -1, -1, -1, -1, -1, -1, -1,
737};
738
739static char channel_map_aio_in_ss[HDSPM_MAX_CHANNELS] = {
740 0, 1, /* line in */
741 8, 9, /* aes in, */
742 10, 11, /* spdif in */
743 12, 13, 14, 15, 16, 17, 18, 19, /* ADAT in */
744 -1, -1,
745 -1, -1, -1, -1, -1, -1, -1, -1,
746 -1, -1, -1, -1, -1, -1, -1, -1,
747 -1, -1, -1, -1, -1, -1, -1, -1,
748 -1, -1, -1, -1, -1, -1, -1, -1,
749 -1, -1, -1, -1, -1, -1, -1, -1,
750 -1, -1, -1, -1, -1, -1, -1, -1,
751};
752
753static char channel_map_aio_out_ss[HDSPM_MAX_CHANNELS] = {
754 0, 1, /* line out */
755 8, 9, /* aes out */
756 10, 11, /* spdif out */
757 12, 13, 14, 15, 16, 17, 18, 19, /* ADAT out */
758 6, 7, /* phone out */
759 -1, -1, -1, -1, -1, -1, -1, -1,
760 -1, -1, -1, -1, -1, -1, -1, -1,
761 -1, -1, -1, -1, -1, -1, -1, -1,
762 -1, -1, -1, -1, -1, -1, -1, -1,
763 -1, -1, -1, -1, -1, -1, -1, -1,
764 -1, -1, -1, -1, -1, -1, -1, -1,
765};
766
767static char channel_map_aio_in_ds[HDSPM_MAX_CHANNELS] = {
768 0, 1, /* line in */
769 8, 9, /* aes in */
770 10, 11, /* spdif in */
771 12, 14, 16, 18, /* adat in */
772 -1, -1, -1, -1, -1, -1,
773 -1, -1, -1, -1, -1, -1, -1, -1,
774 -1, -1, -1, -1, -1, -1, -1, -1,
775 -1, -1, -1, -1, -1, -1, -1, -1,
776 -1, -1, -1, -1, -1, -1, -1, -1,
777 -1, -1, -1, -1, -1, -1, -1, -1,
778 -1, -1, -1, -1, -1, -1, -1, -1
779};
780
781static char channel_map_aio_out_ds[HDSPM_MAX_CHANNELS] = {
782 0, 1, /* line out */
783 8, 9, /* aes out */
784 10, 11, /* spdif out */
785 12, 14, 16, 18, /* adat out */
786 6, 7, /* phone out */
787 -1, -1, -1, -1,
788 -1, -1, -1, -1, -1, -1, -1, -1,
789 -1, -1, -1, -1, -1, -1, -1, -1,
790 -1, -1, -1, -1, -1, -1, -1, -1,
791 -1, -1, -1, -1, -1, -1, -1, -1,
792 -1, -1, -1, -1, -1, -1, -1, -1,
793 -1, -1, -1, -1, -1, -1, -1, -1
794};
795
796static char channel_map_aio_in_qs[HDSPM_MAX_CHANNELS] = {
797 0, 1, /* line in */
798 8, 9, /* aes in */
799 10, 11, /* spdif in */
800 12, 16, /* adat in */
801 -1, -1, -1, -1, -1, -1, -1, -1,
802 -1, -1, -1, -1, -1, -1, -1, -1,
803 -1, -1, -1, -1, -1, -1, -1, -1,
804 -1, -1, -1, -1, -1, -1, -1, -1,
805 -1, -1, -1, -1, -1, -1, -1, -1,
806 -1, -1, -1, -1, -1, -1, -1, -1,
807 -1, -1, -1, -1, -1, -1, -1, -1
808};
809
810static char channel_map_aio_out_qs[HDSPM_MAX_CHANNELS] = {
811 0, 1, /* line out */
812 8, 9, /* aes out */
813 10, 11, /* spdif out */
814 12, 16, /* adat out */
815 6, 7, /* phone out */
816 -1, -1, -1, -1, -1, -1,
817 -1, -1, -1, -1, -1, -1, -1, -1,
818 -1, -1, -1, -1, -1, -1, -1, -1,
819 -1, -1, -1, -1, -1, -1, -1, -1,
820 -1, -1, -1, -1, -1, -1, -1, -1,
821 -1, -1, -1, -1, -1, -1, -1, -1,
822 -1, -1, -1, -1, -1, -1, -1, -1
823};
824
432d2500
AK
825static char channel_map_aes32[HDSPM_MAX_CHANNELS] = {
826 0, 1, 2, 3, 4, 5, 6, 7,
827 8, 9, 10, 11, 12, 13, 14, 15,
828 -1, -1, -1, -1, -1, -1, -1, -1,
829 -1, -1, -1, -1, -1, -1, -1, -1,
830 -1, -1, -1, -1, -1, -1, -1, -1,
831 -1, -1, -1, -1, -1, -1, -1, -1,
832 -1, -1, -1, -1, -1, -1, -1, -1,
833 -1, -1, -1, -1, -1, -1, -1, -1
834};
835
98274f07
TI
836struct hdspm_midi {
837 struct hdspm *hdspm;
763f356c 838 int id;
98274f07
TI
839 struct snd_rawmidi *rmidi;
840 struct snd_rawmidi_substream *input;
841 struct snd_rawmidi_substream *output;
763f356c
TI
842 char istimer; /* timer in use */
843 struct timer_list timer;
844 spinlock_t lock;
845 int pending;
0dca1793
AK
846 int dataIn;
847 int statusIn;
848 int dataOut;
849 int statusOut;
850 int ie;
851 int irq;
852};
853
854struct hdspm_tco {
855 int input;
856 int framerate;
857 int wordclock;
858 int samplerate;
859 int pull;
860 int term; /* 0 = off, 1 = on */
763f356c
TI
861};
862
98274f07 863struct hdspm {
763f356c 864 spinlock_t lock;
ef5fa1a4
TI
865 /* only one playback and/or capture stream */
866 struct snd_pcm_substream *capture_substream;
867 struct snd_pcm_substream *playback_substream;
763f356c
TI
868
869 char *card_name; /* for procinfo */
3cee5a60
RB
870 unsigned short firmware_rev; /* dont know if relevant (yes if AES32)*/
871
0dca1793 872 uint8_t io_type;
763f356c 873
763f356c
TI
874 int monitor_outs; /* set up monitoring outs init flag */
875
876 u32 control_register; /* cached value */
877 u32 control2_register; /* cached value */
0dca1793 878 u32 settings_register;
763f356c 879
0dca1793 880 struct hdspm_midi midi[4];
763f356c
TI
881 struct tasklet_struct midi_tasklet;
882
883 size_t period_bytes;
0dca1793
AK
884 unsigned char ss_in_channels;
885 unsigned char ds_in_channels;
886 unsigned char qs_in_channels;
887 unsigned char ss_out_channels;
888 unsigned char ds_out_channels;
889 unsigned char qs_out_channels;
890
891 unsigned char max_channels_in;
892 unsigned char max_channels_out;
893
286bed0f
TI
894 signed char *channel_map_in;
895 signed char *channel_map_out;
0dca1793 896
286bed0f
TI
897 signed char *channel_map_in_ss, *channel_map_in_ds, *channel_map_in_qs;
898 signed char *channel_map_out_ss, *channel_map_out_ds, *channel_map_out_qs;
0dca1793
AK
899
900 char **port_names_in;
901 char **port_names_out;
902
903 char **port_names_in_ss, **port_names_in_ds, **port_names_in_qs;
904 char **port_names_out_ss, **port_names_out_ds, **port_names_out_qs;
763f356c
TI
905
906 unsigned char *playback_buffer; /* suitably aligned address */
907 unsigned char *capture_buffer; /* suitably aligned address */
908
909 pid_t capture_pid; /* process id which uses capture */
910 pid_t playback_pid; /* process id which uses capture */
911 int running; /* running status */
912
913 int last_external_sample_rate; /* samplerate mystic ... */
914 int last_internal_sample_rate;
915 int system_sample_rate;
916
763f356c
TI
917 int dev; /* Hardware vars... */
918 int irq;
919 unsigned long port;
920 void __iomem *iobase;
921
922 int irq_count; /* for debug */
0dca1793 923 int midiPorts;
763f356c 924
98274f07
TI
925 struct snd_card *card; /* one card */
926 struct snd_pcm *pcm; /* has one pcm */
927 struct snd_hwdep *hwdep; /* and a hwdep for additional ioctl */
763f356c
TI
928 struct pci_dev *pci; /* and an pci info */
929
930 /* Mixer vars */
ef5fa1a4
TI
931 /* fast alsa mixer */
932 struct snd_kcontrol *playback_mixer_ctls[HDSPM_MAX_CHANNELS];
933 /* but input to much, so not used */
934 struct snd_kcontrol *input_mixer_ctls[HDSPM_MAX_CHANNELS];
25985edc 935 /* full mixer accessible over mixer ioctl or hwdep-device */
ef5fa1a4 936 struct hdspm_mixer *mixer;
763f356c 937
0dca1793 938 struct hdspm_tco *tco; /* NULL if no TCO detected */
763f356c 939
0dca1793
AK
940 char **texts_autosync;
941 int texts_autosync_items;
763f356c 942
0dca1793 943 cycles_t last_interrupt;
730a5865 944
7d53a631
AK
945 unsigned int serial;
946
730a5865 947 struct hdspm_peak_rms peak_rms;
763f356c
TI
948};
949
763f356c 950
cebe41d4 951static DEFINE_PCI_DEVICE_TABLE(snd_hdspm_ids) = {
763f356c
TI
952 {
953 .vendor = PCI_VENDOR_ID_XILINX,
954 .device = PCI_DEVICE_ID_XILINX_HAMMERFALL_DSP_MADI,
955 .subvendor = PCI_ANY_ID,
956 .subdevice = PCI_ANY_ID,
957 .class = 0,
958 .class_mask = 0,
959 .driver_data = 0},
960 {0,}
961};
962
963MODULE_DEVICE_TABLE(pci, snd_hdspm_ids);
964
965/* prototypes */
e23e7a14
BP
966static int snd_hdspm_create_alsa_devices(struct snd_card *card,
967 struct hdspm *hdspm);
968static int snd_hdspm_create_pcm(struct snd_card *card,
969 struct hdspm *hdspm);
98274f07 970
0dca1793 971static inline void snd_hdspm_initialize_midi_flush(struct hdspm *hdspm);
3f7bf918 972static inline int hdspm_get_pll_freq(struct hdspm *hdspm);
0dca1793
AK
973static int hdspm_update_simple_mixer_controls(struct hdspm *hdspm);
974static int hdspm_autosync_ref(struct hdspm *hdspm);
975static int snd_hdspm_set_defaults(struct hdspm *hdspm);
21a164df 976static int hdspm_system_clock_mode(struct hdspm *hdspm);
0dca1793 977static void hdspm_set_sgbuf(struct hdspm *hdspm,
77a23f26 978 struct snd_pcm_substream *substream,
763f356c
TI
979 unsigned int reg, int channels);
980
3cee5a60
RB
981static inline int HDSPM_bit2freq(int n)
982{
62cef821
DV
983 static const int bit2freq_tab[] = {
984 0, 32000, 44100, 48000, 64000, 88200,
3cee5a60
RB
985 96000, 128000, 176400, 192000 };
986 if (n < 1 || n > 9)
987 return 0;
988 return bit2freq_tab[n];
989}
990
0dca1793 991/* Write/read to/from HDSPM with Adresses in Bytes
763f356c
TI
992 not words but only 32Bit writes are allowed */
993
98274f07 994static inline void hdspm_write(struct hdspm * hdspm, unsigned int reg,
763f356c
TI
995 unsigned int val)
996{
997 writel(val, hdspm->iobase + reg);
998}
999
98274f07 1000static inline unsigned int hdspm_read(struct hdspm * hdspm, unsigned int reg)
763f356c
TI
1001{
1002 return readl(hdspm->iobase + reg);
1003}
1004
0dca1793
AK
1005/* for each output channel (chan) I have an Input (in) and Playback (pb) Fader
1006 mixer is write only on hardware so we have to cache him for read
763f356c
TI
1007 each fader is a u32, but uses only the first 16 bit */
1008
98274f07 1009static inline int hdspm_read_in_gain(struct hdspm * hdspm, unsigned int chan,
763f356c
TI
1010 unsigned int in)
1011{
5bab2482 1012 if (chan >= HDSPM_MIXER_CHANNELS || in >= HDSPM_MIXER_CHANNELS)
763f356c
TI
1013 return 0;
1014
1015 return hdspm->mixer->ch[chan].in[in];
1016}
1017
98274f07 1018static inline int hdspm_read_pb_gain(struct hdspm * hdspm, unsigned int chan,
763f356c
TI
1019 unsigned int pb)
1020{
5bab2482 1021 if (chan >= HDSPM_MIXER_CHANNELS || pb >= HDSPM_MIXER_CHANNELS)
763f356c
TI
1022 return 0;
1023 return hdspm->mixer->ch[chan].pb[pb];
1024}
1025
62cef821 1026static int hdspm_write_in_gain(struct hdspm *hdspm, unsigned int chan,
763f356c
TI
1027 unsigned int in, unsigned short data)
1028{
1029 if (chan >= HDSPM_MIXER_CHANNELS || in >= HDSPM_MIXER_CHANNELS)
1030 return -1;
1031
1032 hdspm_write(hdspm,
1033 HDSPM_MADI_mixerBase +
1034 ((in + 128 * chan) * sizeof(u32)),
1035 (hdspm->mixer->ch[chan].in[in] = data & 0xFFFF));
1036 return 0;
1037}
1038
62cef821 1039static int hdspm_write_pb_gain(struct hdspm *hdspm, unsigned int chan,
763f356c
TI
1040 unsigned int pb, unsigned short data)
1041{
1042 if (chan >= HDSPM_MIXER_CHANNELS || pb >= HDSPM_MIXER_CHANNELS)
1043 return -1;
1044
1045 hdspm_write(hdspm,
1046 HDSPM_MADI_mixerBase +
1047 ((64 + pb + 128 * chan) * sizeof(u32)),
1048 (hdspm->mixer->ch[chan].pb[pb] = data & 0xFFFF));
1049 return 0;
1050}
1051
1052
1053/* enable DMA for specific channels, now available for DSP-MADI */
98274f07 1054static inline void snd_hdspm_enable_in(struct hdspm * hdspm, int i, int v)
763f356c
TI
1055{
1056 hdspm_write(hdspm, HDSPM_inputEnableBase + (4 * i), v);
1057}
1058
98274f07 1059static inline void snd_hdspm_enable_out(struct hdspm * hdspm, int i, int v)
763f356c
TI
1060{
1061 hdspm_write(hdspm, HDSPM_outputEnableBase + (4 * i), v);
1062}
1063
1064/* check if same process is writing and reading */
62cef821 1065static int snd_hdspm_use_is_exclusive(struct hdspm *hdspm)
763f356c
TI
1066{
1067 unsigned long flags;
1068 int ret = 1;
1069
1070 spin_lock_irqsave(&hdspm->lock, flags);
1071 if ((hdspm->playback_pid != hdspm->capture_pid) &&
1072 (hdspm->playback_pid >= 0) && (hdspm->capture_pid >= 0)) {
1073 ret = 0;
1074 }
1075 spin_unlock_irqrestore(&hdspm->lock, flags);
1076 return ret;
1077}
1078
fcdc4ba1
AK
1079/* round arbitary sample rates to commonly known rates */
1080static int hdspm_round_frequency(int rate)
1081{
1082 if (rate < 38050)
1083 return 32000;
1084 if (rate < 46008)
1085 return 44100;
1086 else
1087 return 48000;
1088}
1089
1090static int hdspm_tco_sync_check(struct hdspm *hdspm);
1091static int hdspm_sync_in_sync_check(struct hdspm *hdspm);
1092
763f356c 1093/* check for external sample rate */
62cef821 1094static int hdspm_external_sample_rate(struct hdspm *hdspm)
763f356c 1095{
0dca1793
AK
1096 unsigned int status, status2, timecode;
1097 int syncref, rate = 0, rate_bits;
3cee5a60 1098
0dca1793
AK
1099 switch (hdspm->io_type) {
1100 case AES32:
1101 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
1102 status = hdspm_read(hdspm, HDSPM_statusRegister);
7c4a95b5 1103 timecode = hdspm_read(hdspm, HDSPM_timecodeRegister);
0dca1793
AK
1104
1105 syncref = hdspm_autosync_ref(hdspm);
3cee5a60
RB
1106
1107 if (syncref == HDSPM_AES32_AUTOSYNC_FROM_WORD &&
1108 status & HDSPM_AES32_wcLock)
0dca1793
AK
1109 return HDSPM_bit2freq((status >> HDSPM_AES32_wcFreq_bit) & 0xF);
1110
3cee5a60 1111 if (syncref >= HDSPM_AES32_AUTOSYNC_FROM_AES1 &&
0dca1793
AK
1112 syncref <= HDSPM_AES32_AUTOSYNC_FROM_AES8 &&
1113 status2 & (HDSPM_LockAES >>
1114 (syncref - HDSPM_AES32_AUTOSYNC_FROM_AES1)))
1115 return HDSPM_bit2freq((timecode >> (4*(syncref-HDSPM_AES32_AUTOSYNC_FROM_AES1))) & 0xF);
3cee5a60 1116 return 0;
0dca1793
AK
1117 break;
1118
1119 case MADIface:
1120 status = hdspm_read(hdspm, HDSPM_statusRegister);
1121
1122 if (!(status & HDSPM_madiLock)) {
1123 rate = 0; /* no lock */
1124 } else {
1125 switch (status & (HDSPM_status1_freqMask)) {
1126 case HDSPM_status1_F_0*1:
1127 rate = 32000; break;
1128 case HDSPM_status1_F_0*2:
1129 rate = 44100; break;
1130 case HDSPM_status1_F_0*3:
1131 rate = 48000; break;
1132 case HDSPM_status1_F_0*4:
1133 rate = 64000; break;
1134 case HDSPM_status1_F_0*5:
1135 rate = 88200; break;
1136 case HDSPM_status1_F_0*6:
1137 rate = 96000; break;
1138 case HDSPM_status1_F_0*7:
1139 rate = 128000; break;
1140 case HDSPM_status1_F_0*8:
1141 rate = 176400; break;
1142 case HDSPM_status1_F_0*9:
1143 rate = 192000; break;
1144 default:
1145 rate = 0; break;
1146 }
1147 }
1148
1149 break;
1150
1151 case MADI:
1152 case AIO:
1153 case RayDAT:
1154 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
1155 status = hdspm_read(hdspm, HDSPM_statusRegister);
1156 rate = 0;
763f356c 1157
3cee5a60
RB
1158 /* if wordclock has synced freq and wordclock is valid */
1159 if ((status2 & HDSPM_wcLock) != 0 &&
fedf1535 1160 (status2 & HDSPM_SelSyncRef0) == 0) {
763f356c 1161
3cee5a60 1162 rate_bits = status2 & HDSPM_wcFreqMask;
763f356c 1163
0dca1793 1164
3cee5a60
RB
1165 switch (rate_bits) {
1166 case HDSPM_wcFreq32:
1167 rate = 32000;
1168 break;
1169 case HDSPM_wcFreq44_1:
1170 rate = 44100;
1171 break;
1172 case HDSPM_wcFreq48:
1173 rate = 48000;
1174 break;
1175 case HDSPM_wcFreq64:
1176 rate = 64000;
1177 break;
1178 case HDSPM_wcFreq88_2:
1179 rate = 88200;
1180 break;
1181 case HDSPM_wcFreq96:
1182 rate = 96000;
1183 break;
3cee5a60
RB
1184 default:
1185 rate = 0;
1186 break;
1187 }
763f356c 1188 }
763f356c 1189
ef5fa1a4
TI
1190 /* if rate detected and Syncref is Word than have it,
1191 * word has priority to MADI
1192 */
3cee5a60 1193 if (rate != 0 &&
0dca1793 1194 (status2 & HDSPM_SelSyncRefMask) == HDSPM_SelSyncRef_WORD)
3cee5a60 1195 return rate;
763f356c 1196
0dca1793 1197 /* maybe a madi input (which is taken if sel sync is madi) */
3cee5a60
RB
1198 if (status & HDSPM_madiLock) {
1199 rate_bits = status & HDSPM_madiFreqMask;
763f356c 1200
3cee5a60
RB
1201 switch (rate_bits) {
1202 case HDSPM_madiFreq32:
1203 rate = 32000;
1204 break;
1205 case HDSPM_madiFreq44_1:
1206 rate = 44100;
1207 break;
1208 case HDSPM_madiFreq48:
1209 rate = 48000;
1210 break;
1211 case HDSPM_madiFreq64:
1212 rate = 64000;
1213 break;
1214 case HDSPM_madiFreq88_2:
1215 rate = 88200;
1216 break;
1217 case HDSPM_madiFreq96:
1218 rate = 96000;
1219 break;
1220 case HDSPM_madiFreq128:
1221 rate = 128000;
1222 break;
1223 case HDSPM_madiFreq176_4:
1224 rate = 176400;
1225 break;
1226 case HDSPM_madiFreq192:
1227 rate = 192000;
1228 break;
1229 default:
1230 rate = 0;
1231 break;
1232 }
d12c51d8 1233
fcdc4ba1
AK
1234 } /* endif HDSPM_madiLock */
1235
1236 /* check sample rate from TCO or SYNC_IN */
1237 {
1238 bool is_valid_input = 0;
1239 bool has_sync = 0;
1240
1241 syncref = hdspm_autosync_ref(hdspm);
1242 if (HDSPM_AUTOSYNC_FROM_TCO == syncref) {
1243 is_valid_input = 1;
1244 has_sync = (HDSPM_SYNC_CHECK_SYNC ==
1245 hdspm_tco_sync_check(hdspm));
1246 } else if (HDSPM_AUTOSYNC_FROM_SYNC_IN == syncref) {
1247 is_valid_input = 1;
1248 has_sync = (HDSPM_SYNC_CHECK_SYNC ==
1249 hdspm_sync_in_sync_check(hdspm));
d12c51d8 1250 }
fcdc4ba1
AK
1251
1252 if (is_valid_input && has_sync) {
1253 rate = hdspm_round_frequency(
1254 hdspm_get_pll_freq(hdspm));
1255 }
1256 }
1257
1258 /* QS and DS rates normally can not be detected
1259 * automatically by the card. Only exception is MADI
1260 * in 96k frame mode.
1261 *
1262 * So if we read SS values (32 .. 48k), check for
1263 * user-provided DS/QS bits in the control register
1264 * and multiply the base frequency accordingly.
1265 */
1266 if (rate <= 48000) {
1267 if (hdspm->control_register & HDSPM_QuadSpeed)
1268 rate *= 4;
1269 else if (hdspm->control_register &
1270 HDSPM_DoubleSpeed)
1271 rate *= 2;
763f356c 1272 }
0dca1793 1273 break;
763f356c 1274 }
0dca1793
AK
1275
1276 return rate;
763f356c
TI
1277}
1278
7cb155ff
AK
1279/* return latency in samples per period */
1280static int hdspm_get_latency(struct hdspm *hdspm)
1281{
1282 int n;
1283
1284 n = hdspm_decode_latency(hdspm->control_register);
1285
1286 /* Special case for new RME cards with 32 samples period size.
1287 * The three latency bits in the control register
1288 * (HDSP_LatencyMask) encode latency values of 64 samples as
1289 * 0, 128 samples as 1 ... 4096 samples as 6. For old cards, 7
1290 * denotes 8192 samples, but on new cards like RayDAT or AIO,
1291 * it corresponds to 32 samples.
1292 */
1293 if ((7 == n) && (RayDAT == hdspm->io_type || AIO == hdspm->io_type))
1294 n = -1;
1295
1296 return 1 << (n + 6);
1297}
1298
763f356c 1299/* Latency function */
0dca1793 1300static inline void hdspm_compute_period_size(struct hdspm *hdspm)
763f356c 1301{
7cb155ff 1302 hdspm->period_bytes = 4 * hdspm_get_latency(hdspm);
763f356c
TI
1303}
1304
0dca1793
AK
1305
1306static snd_pcm_uframes_t hdspm_hw_pointer(struct hdspm *hdspm)
763f356c
TI
1307{
1308 int position;
1309
1310 position = hdspm_read(hdspm, HDSPM_statusRegister);
483cee77
AK
1311
1312 switch (hdspm->io_type) {
1313 case RayDAT:
1314 case AIO:
1315 position &= HDSPM_BufferPositionMask;
1316 position /= 4; /* Bytes per sample */
1317 break;
1318 default:
1319 position = (position & HDSPM_BufferID) ?
1320 (hdspm->period_bytes / 4) : 0;
1321 }
763f356c
TI
1322
1323 return position;
1324}
1325
1326
98274f07 1327static inline void hdspm_start_audio(struct hdspm * s)
763f356c
TI
1328{
1329 s->control_register |= (HDSPM_AudioInterruptEnable | HDSPM_Start);
1330 hdspm_write(s, HDSPM_controlRegister, s->control_register);
1331}
1332
98274f07 1333static inline void hdspm_stop_audio(struct hdspm * s)
763f356c
TI
1334{
1335 s->control_register &= ~(HDSPM_Start | HDSPM_AudioInterruptEnable);
1336 hdspm_write(s, HDSPM_controlRegister, s->control_register);
1337}
1338
1339/* should I silence all or only opened ones ? doit all for first even is 4MB*/
62cef821 1340static void hdspm_silence_playback(struct hdspm *hdspm)
763f356c
TI
1341{
1342 int i;
1343 int n = hdspm->period_bytes;
1344 void *buf = hdspm->playback_buffer;
1345
3cee5a60
RB
1346 if (buf == NULL)
1347 return;
763f356c
TI
1348
1349 for (i = 0; i < HDSPM_MAX_CHANNELS; i++) {
1350 memset(buf, 0, n);
1351 buf += HDSPM_CHANNEL_BUFFER_BYTES;
1352 }
1353}
1354
0dca1793 1355static int hdspm_set_interrupt_interval(struct hdspm *s, unsigned int frames)
763f356c
TI
1356{
1357 int n;
1358
1359 spin_lock_irq(&s->lock);
1360
2e610270
AK
1361 if (32 == frames) {
1362 /* Special case for new RME cards like RayDAT/AIO which
1363 * support period sizes of 32 samples. Since latency is
1364 * encoded in the three bits of HDSP_LatencyMask, we can only
1365 * have values from 0 .. 7. While 0 still means 64 samples and
1366 * 6 represents 4096 samples on all cards, 7 represents 8192
1367 * on older cards and 32 samples on new cards.
1368 *
1369 * In other words, period size in samples is calculated by
1370 * 2^(n+6) with n ranging from 0 .. 7.
1371 */
1372 n = 7;
1373 } else {
1374 frames >>= 7;
1375 n = 0;
1376 while (frames) {
1377 n++;
1378 frames >>= 1;
1379 }
763f356c 1380 }
2e610270 1381
763f356c
TI
1382 s->control_register &= ~HDSPM_LatencyMask;
1383 s->control_register |= hdspm_encode_latency(n);
1384
1385 hdspm_write(s, HDSPM_controlRegister, s->control_register);
1386
1387 hdspm_compute_period_size(s);
1388
1389 spin_unlock_irq(&s->lock);
1390
1391 return 0;
1392}
1393
0dca1793
AK
1394static u64 hdspm_calc_dds_value(struct hdspm *hdspm, u64 period)
1395{
1396 u64 freq_const;
1397
1398 if (period == 0)
1399 return 0;
1400
1401 switch (hdspm->io_type) {
1402 case MADI:
1403 case AES32:
1404 freq_const = 110069313433624ULL;
1405 break;
1406 case RayDAT:
1407 case AIO:
1408 freq_const = 104857600000000ULL;
1409 break;
1410 case MADIface:
1411 freq_const = 131072000000000ULL;
3d56c8e6
TI
1412 break;
1413 default:
1414 snd_BUG();
1415 return 0;
0dca1793
AK
1416 }
1417
1418 return div_u64(freq_const, period);
1419}
1420
1421
ffb2c3c0
RB
1422static void hdspm_set_dds_value(struct hdspm *hdspm, int rate)
1423{
1424 u64 n;
0dca1793 1425
ffb2c3c0
RB
1426 if (rate >= 112000)
1427 rate /= 4;
1428 else if (rate >= 56000)
1429 rate /= 2;
1430
0dca1793
AK
1431 switch (hdspm->io_type) {
1432 case MADIface:
3d56c8e6
TI
1433 n = 131072000000000ULL; /* 125 MHz */
1434 break;
0dca1793
AK
1435 case MADI:
1436 case AES32:
3d56c8e6
TI
1437 n = 110069313433624ULL; /* 105 MHz */
1438 break;
0dca1793
AK
1439 case RayDAT:
1440 case AIO:
3d56c8e6
TI
1441 n = 104857600000000ULL; /* 100 MHz */
1442 break;
1443 default:
1444 snd_BUG();
1445 return;
0dca1793
AK
1446 }
1447
3f7440a6 1448 n = div_u64(n, rate);
ffb2c3c0 1449 /* n should be less than 2^32 for being written to FREQ register */
da3cec35 1450 snd_BUG_ON(n >> 32);
ffb2c3c0
RB
1451 hdspm_write(hdspm, HDSPM_freqReg, (u32)n);
1452}
763f356c
TI
1453
1454/* dummy set rate lets see what happens */
98274f07 1455static int hdspm_set_rate(struct hdspm * hdspm, int rate, int called_internally)
763f356c 1456{
763f356c
TI
1457 int current_rate;
1458 int rate_bits;
1459 int not_set = 0;
6534599d 1460 int current_speed, target_speed;
763f356c
TI
1461
1462 /* ASSUMPTION: hdspm->lock is either set, or there is no need for
1463 it (e.g. during module initialization).
1464 */
1465
1466 if (!(hdspm->control_register & HDSPM_ClockModeMaster)) {
1467
0dca1793 1468 /* SLAVE --- */
763f356c
TI
1469 if (called_internally) {
1470
0dca1793
AK
1471 /* request from ctl or card initialization
1472 just make a warning an remember setting
1473 for future master mode switching */
1474
ef5fa1a4
TI
1475 snd_printk(KERN_WARNING "HDSPM: "
1476 "Warning: device is not running "
1477 "as a clock master.\n");
763f356c
TI
1478 not_set = 1;
1479 } else {
1480
1481 /* hw_param request while in AutoSync mode */
1482 int external_freq =
1483 hdspm_external_sample_rate(hdspm);
1484
ef5fa1a4
TI
1485 if (hdspm_autosync_ref(hdspm) ==
1486 HDSPM_AUTOSYNC_FROM_NONE) {
763f356c 1487
ef5fa1a4
TI
1488 snd_printk(KERN_WARNING "HDSPM: "
1489 "Detected no Externel Sync \n");
763f356c
TI
1490 not_set = 1;
1491
1492 } else if (rate != external_freq) {
1493
ef5fa1a4
TI
1494 snd_printk(KERN_WARNING "HDSPM: "
1495 "Warning: No AutoSync source for "
1496 "requested rate\n");
763f356c
TI
1497 not_set = 1;
1498 }
1499 }
1500 }
1501
1502 current_rate = hdspm->system_sample_rate;
1503
1504 /* Changing between Singe, Double and Quad speed is not
1505 allowed if any substreams are open. This is because such a change
1506 causes a shift in the location of the DMA buffers and a reduction
1507 in the number of available buffers.
1508
1509 Note that a similar but essentially insoluble problem exists for
1510 externally-driven rate changes. All we can do is to flag rate
0dca1793 1511 changes in the read/write routines.
763f356c
TI
1512 */
1513
6534599d
RB
1514 if (current_rate <= 48000)
1515 current_speed = HDSPM_SPEED_SINGLE;
1516 else if (current_rate <= 96000)
1517 current_speed = HDSPM_SPEED_DOUBLE;
1518 else
1519 current_speed = HDSPM_SPEED_QUAD;
1520
1521 if (rate <= 48000)
1522 target_speed = HDSPM_SPEED_SINGLE;
1523 else if (rate <= 96000)
1524 target_speed = HDSPM_SPEED_DOUBLE;
1525 else
1526 target_speed = HDSPM_SPEED_QUAD;
3cee5a60 1527
763f356c
TI
1528 switch (rate) {
1529 case 32000:
763f356c
TI
1530 rate_bits = HDSPM_Frequency32KHz;
1531 break;
1532 case 44100:
763f356c
TI
1533 rate_bits = HDSPM_Frequency44_1KHz;
1534 break;
1535 case 48000:
763f356c
TI
1536 rate_bits = HDSPM_Frequency48KHz;
1537 break;
1538 case 64000:
763f356c
TI
1539 rate_bits = HDSPM_Frequency64KHz;
1540 break;
1541 case 88200:
763f356c
TI
1542 rate_bits = HDSPM_Frequency88_2KHz;
1543 break;
1544 case 96000:
763f356c
TI
1545 rate_bits = HDSPM_Frequency96KHz;
1546 break;
3cee5a60 1547 case 128000:
3cee5a60
RB
1548 rate_bits = HDSPM_Frequency128KHz;
1549 break;
1550 case 176400:
3cee5a60
RB
1551 rate_bits = HDSPM_Frequency176_4KHz;
1552 break;
1553 case 192000:
3cee5a60
RB
1554 rate_bits = HDSPM_Frequency192KHz;
1555 break;
763f356c
TI
1556 default:
1557 return -EINVAL;
1558 }
1559
6534599d 1560 if (current_speed != target_speed
763f356c
TI
1561 && (hdspm->capture_pid >= 0 || hdspm->playback_pid >= 0)) {
1562 snd_printk
ef5fa1a4 1563 (KERN_ERR "HDSPM: "
6534599d 1564 "cannot change from %s speed to %s speed mode "
ef5fa1a4 1565 "(capture PID = %d, playback PID = %d)\n",
6534599d
RB
1566 hdspm_speed_names[current_speed],
1567 hdspm_speed_names[target_speed],
763f356c
TI
1568 hdspm->capture_pid, hdspm->playback_pid);
1569 return -EBUSY;
1570 }
1571
1572 hdspm->control_register &= ~HDSPM_FrequencyMask;
1573 hdspm->control_register |= rate_bits;
1574 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
1575
ffb2c3c0
RB
1576 /* For AES32, need to set DDS value in FREQ register
1577 For MADI, also apparently */
1578 hdspm_set_dds_value(hdspm, rate);
0dca1793
AK
1579
1580 if (AES32 == hdspm->io_type && rate != current_rate)
ffb2c3c0 1581 hdspm_write(hdspm, HDSPM_eeprom_wr, 0);
763f356c
TI
1582
1583 hdspm->system_sample_rate = rate;
1584
0dca1793
AK
1585 if (rate <= 48000) {
1586 hdspm->channel_map_in = hdspm->channel_map_in_ss;
1587 hdspm->channel_map_out = hdspm->channel_map_out_ss;
1588 hdspm->max_channels_in = hdspm->ss_in_channels;
1589 hdspm->max_channels_out = hdspm->ss_out_channels;
1590 hdspm->port_names_in = hdspm->port_names_in_ss;
1591 hdspm->port_names_out = hdspm->port_names_out_ss;
1592 } else if (rate <= 96000) {
1593 hdspm->channel_map_in = hdspm->channel_map_in_ds;
1594 hdspm->channel_map_out = hdspm->channel_map_out_ds;
1595 hdspm->max_channels_in = hdspm->ds_in_channels;
1596 hdspm->max_channels_out = hdspm->ds_out_channels;
1597 hdspm->port_names_in = hdspm->port_names_in_ds;
1598 hdspm->port_names_out = hdspm->port_names_out_ds;
1599 } else {
1600 hdspm->channel_map_in = hdspm->channel_map_in_qs;
1601 hdspm->channel_map_out = hdspm->channel_map_out_qs;
1602 hdspm->max_channels_in = hdspm->qs_in_channels;
1603 hdspm->max_channels_out = hdspm->qs_out_channels;
1604 hdspm->port_names_in = hdspm->port_names_in_qs;
1605 hdspm->port_names_out = hdspm->port_names_out_qs;
1606 }
1607
763f356c
TI
1608 if (not_set != 0)
1609 return -1;
1610
1611 return 0;
1612}
1613
1614/* mainly for init to 0 on load */
98274f07 1615static void all_in_all_mixer(struct hdspm * hdspm, int sgain)
763f356c
TI
1616{
1617 int i, j;
ef5fa1a4
TI
1618 unsigned int gain;
1619
1620 if (sgain > UNITY_GAIN)
1621 gain = UNITY_GAIN;
1622 else if (sgain < 0)
1623 gain = 0;
1624 else
1625 gain = sgain;
763f356c
TI
1626
1627 for (i = 0; i < HDSPM_MIXER_CHANNELS; i++)
1628 for (j = 0; j < HDSPM_MIXER_CHANNELS; j++) {
1629 hdspm_write_in_gain(hdspm, i, j, gain);
1630 hdspm_write_pb_gain(hdspm, i, j, gain);
1631 }
1632}
1633
1634/*----------------------------------------------------------------------------
1635 MIDI
1636 ----------------------------------------------------------------------------*/
1637
ef5fa1a4
TI
1638static inline unsigned char snd_hdspm_midi_read_byte (struct hdspm *hdspm,
1639 int id)
763f356c
TI
1640{
1641 /* the hardware already does the relevant bit-mask with 0xff */
0dca1793 1642 return hdspm_read(hdspm, hdspm->midi[id].dataIn);
763f356c
TI
1643}
1644
ef5fa1a4
TI
1645static inline void snd_hdspm_midi_write_byte (struct hdspm *hdspm, int id,
1646 int val)
763f356c
TI
1647{
1648 /* the hardware already does the relevant bit-mask with 0xff */
0dca1793 1649 return hdspm_write(hdspm, hdspm->midi[id].dataOut, val);
763f356c
TI
1650}
1651
98274f07 1652static inline int snd_hdspm_midi_input_available (struct hdspm *hdspm, int id)
763f356c 1653{
0dca1793 1654 return hdspm_read(hdspm, hdspm->midi[id].statusIn) & 0xFF;
763f356c
TI
1655}
1656
98274f07 1657static inline int snd_hdspm_midi_output_possible (struct hdspm *hdspm, int id)
763f356c
TI
1658{
1659 int fifo_bytes_used;
1660
0dca1793 1661 fifo_bytes_used = hdspm_read(hdspm, hdspm->midi[id].statusOut) & 0xFF;
763f356c
TI
1662
1663 if (fifo_bytes_used < 128)
1664 return 128 - fifo_bytes_used;
1665 else
1666 return 0;
1667}
1668
62cef821 1669static void snd_hdspm_flush_midi_input(struct hdspm *hdspm, int id)
763f356c
TI
1670{
1671 while (snd_hdspm_midi_input_available (hdspm, id))
1672 snd_hdspm_midi_read_byte (hdspm, id);
1673}
1674
98274f07 1675static int snd_hdspm_midi_output_write (struct hdspm_midi *hmidi)
763f356c
TI
1676{
1677 unsigned long flags;
1678 int n_pending;
1679 int to_write;
1680 int i;
1681 unsigned char buf[128];
1682
1683 /* Output is not interrupt driven */
0dca1793 1684
763f356c 1685 spin_lock_irqsave (&hmidi->lock, flags);
ef5fa1a4
TI
1686 if (hmidi->output &&
1687 !snd_rawmidi_transmit_empty (hmidi->output)) {
1688 n_pending = snd_hdspm_midi_output_possible (hmidi->hdspm,
1689 hmidi->id);
1690 if (n_pending > 0) {
1691 if (n_pending > (int)sizeof (buf))
1692 n_pending = sizeof (buf);
0dca1793 1693
ef5fa1a4
TI
1694 to_write = snd_rawmidi_transmit (hmidi->output, buf,
1695 n_pending);
1696 if (to_write > 0) {
0dca1793 1697 for (i = 0; i < to_write; ++i)
ef5fa1a4
TI
1698 snd_hdspm_midi_write_byte (hmidi->hdspm,
1699 hmidi->id,
1700 buf[i]);
763f356c
TI
1701 }
1702 }
1703 }
1704 spin_unlock_irqrestore (&hmidi->lock, flags);
1705 return 0;
1706}
1707
98274f07 1708static int snd_hdspm_midi_input_read (struct hdspm_midi *hmidi)
763f356c 1709{
ef5fa1a4
TI
1710 unsigned char buf[128]; /* this buffer is designed to match the MIDI
1711 * input FIFO size
1712 */
763f356c
TI
1713 unsigned long flags;
1714 int n_pending;
1715 int i;
1716
1717 spin_lock_irqsave (&hmidi->lock, flags);
ef5fa1a4
TI
1718 n_pending = snd_hdspm_midi_input_available (hmidi->hdspm, hmidi->id);
1719 if (n_pending > 0) {
763f356c 1720 if (hmidi->input) {
ef5fa1a4 1721 if (n_pending > (int)sizeof (buf))
763f356c 1722 n_pending = sizeof (buf);
ef5fa1a4
TI
1723 for (i = 0; i < n_pending; ++i)
1724 buf[i] = snd_hdspm_midi_read_byte (hmidi->hdspm,
1725 hmidi->id);
1726 if (n_pending)
1727 snd_rawmidi_receive (hmidi->input, buf,
1728 n_pending);
763f356c
TI
1729 } else {
1730 /* flush the MIDI input FIFO */
ef5fa1a4
TI
1731 while (n_pending--)
1732 snd_hdspm_midi_read_byte (hmidi->hdspm,
1733 hmidi->id);
763f356c
TI
1734 }
1735 }
1736 hmidi->pending = 0;
c0da0014 1737 spin_unlock_irqrestore(&hmidi->lock, flags);
0dca1793 1738
c0da0014 1739 spin_lock_irqsave(&hmidi->hdspm->lock, flags);
0dca1793 1740 hmidi->hdspm->control_register |= hmidi->ie;
ef5fa1a4
TI
1741 hdspm_write(hmidi->hdspm, HDSPM_controlRegister,
1742 hmidi->hdspm->control_register);
c0da0014 1743 spin_unlock_irqrestore(&hmidi->hdspm->lock, flags);
0dca1793 1744
763f356c
TI
1745 return snd_hdspm_midi_output_write (hmidi);
1746}
1747
ef5fa1a4
TI
1748static void
1749snd_hdspm_midi_input_trigger(struct snd_rawmidi_substream *substream, int up)
763f356c 1750{
98274f07
TI
1751 struct hdspm *hdspm;
1752 struct hdspm_midi *hmidi;
763f356c 1753 unsigned long flags;
763f356c 1754
ef5fa1a4 1755 hmidi = substream->rmidi->private_data;
763f356c 1756 hdspm = hmidi->hdspm;
0dca1793 1757
763f356c
TI
1758 spin_lock_irqsave (&hdspm->lock, flags);
1759 if (up) {
0dca1793 1760 if (!(hdspm->control_register & hmidi->ie)) {
763f356c 1761 snd_hdspm_flush_midi_input (hdspm, hmidi->id);
0dca1793 1762 hdspm->control_register |= hmidi->ie;
763f356c
TI
1763 }
1764 } else {
0dca1793 1765 hdspm->control_register &= ~hmidi->ie;
763f356c
TI
1766 }
1767
1768 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
1769 spin_unlock_irqrestore (&hdspm->lock, flags);
1770}
1771
1772static void snd_hdspm_midi_output_timer(unsigned long data)
1773{
98274f07 1774 struct hdspm_midi *hmidi = (struct hdspm_midi *) data;
763f356c 1775 unsigned long flags;
0dca1793 1776
763f356c
TI
1777 snd_hdspm_midi_output_write(hmidi);
1778 spin_lock_irqsave (&hmidi->lock, flags);
1779
1780 /* this does not bump hmidi->istimer, because the
1781 kernel automatically removed the timer when it
1782 expired, and we are now adding it back, thus
0dca1793 1783 leaving istimer wherever it was set before.
763f356c
TI
1784 */
1785
1786 if (hmidi->istimer) {
1787 hmidi->timer.expires = 1 + jiffies;
1788 add_timer(&hmidi->timer);
1789 }
1790
1791 spin_unlock_irqrestore (&hmidi->lock, flags);
1792}
1793
ef5fa1a4
TI
1794static void
1795snd_hdspm_midi_output_trigger(struct snd_rawmidi_substream *substream, int up)
763f356c 1796{
98274f07 1797 struct hdspm_midi *hmidi;
763f356c
TI
1798 unsigned long flags;
1799
ef5fa1a4 1800 hmidi = substream->rmidi->private_data;
763f356c
TI
1801 spin_lock_irqsave (&hmidi->lock, flags);
1802 if (up) {
1803 if (!hmidi->istimer) {
1804 init_timer(&hmidi->timer);
1805 hmidi->timer.function = snd_hdspm_midi_output_timer;
1806 hmidi->timer.data = (unsigned long) hmidi;
1807 hmidi->timer.expires = 1 + jiffies;
1808 add_timer(&hmidi->timer);
1809 hmidi->istimer++;
1810 }
1811 } else {
ef5fa1a4 1812 if (hmidi->istimer && --hmidi->istimer <= 0)
763f356c 1813 del_timer (&hmidi->timer);
763f356c
TI
1814 }
1815 spin_unlock_irqrestore (&hmidi->lock, flags);
1816 if (up)
1817 snd_hdspm_midi_output_write(hmidi);
1818}
1819
98274f07 1820static int snd_hdspm_midi_input_open(struct snd_rawmidi_substream *substream)
763f356c 1821{
98274f07 1822 struct hdspm_midi *hmidi;
763f356c 1823
ef5fa1a4 1824 hmidi = substream->rmidi->private_data;
763f356c
TI
1825 spin_lock_irq (&hmidi->lock);
1826 snd_hdspm_flush_midi_input (hmidi->hdspm, hmidi->id);
1827 hmidi->input = substream;
1828 spin_unlock_irq (&hmidi->lock);
1829
1830 return 0;
1831}
1832
98274f07 1833static int snd_hdspm_midi_output_open(struct snd_rawmidi_substream *substream)
763f356c 1834{
98274f07 1835 struct hdspm_midi *hmidi;
763f356c 1836
ef5fa1a4 1837 hmidi = substream->rmidi->private_data;
763f356c
TI
1838 spin_lock_irq (&hmidi->lock);
1839 hmidi->output = substream;
1840 spin_unlock_irq (&hmidi->lock);
1841
1842 return 0;
1843}
1844
98274f07 1845static int snd_hdspm_midi_input_close(struct snd_rawmidi_substream *substream)
763f356c 1846{
98274f07 1847 struct hdspm_midi *hmidi;
763f356c
TI
1848
1849 snd_hdspm_midi_input_trigger (substream, 0);
1850
ef5fa1a4 1851 hmidi = substream->rmidi->private_data;
763f356c
TI
1852 spin_lock_irq (&hmidi->lock);
1853 hmidi->input = NULL;
1854 spin_unlock_irq (&hmidi->lock);
1855
1856 return 0;
1857}
1858
98274f07 1859static int snd_hdspm_midi_output_close(struct snd_rawmidi_substream *substream)
763f356c 1860{
98274f07 1861 struct hdspm_midi *hmidi;
763f356c
TI
1862
1863 snd_hdspm_midi_output_trigger (substream, 0);
1864
ef5fa1a4 1865 hmidi = substream->rmidi->private_data;
763f356c
TI
1866 spin_lock_irq (&hmidi->lock);
1867 hmidi->output = NULL;
1868 spin_unlock_irq (&hmidi->lock);
1869
1870 return 0;
1871}
1872
98274f07 1873static struct snd_rawmidi_ops snd_hdspm_midi_output =
763f356c
TI
1874{
1875 .open = snd_hdspm_midi_output_open,
1876 .close = snd_hdspm_midi_output_close,
1877 .trigger = snd_hdspm_midi_output_trigger,
1878};
1879
98274f07 1880static struct snd_rawmidi_ops snd_hdspm_midi_input =
763f356c
TI
1881{
1882 .open = snd_hdspm_midi_input_open,
1883 .close = snd_hdspm_midi_input_close,
1884 .trigger = snd_hdspm_midi_input_trigger,
1885};
1886
e23e7a14
BP
1887static int snd_hdspm_create_midi(struct snd_card *card,
1888 struct hdspm *hdspm, int id)
763f356c
TI
1889{
1890 int err;
1891 char buf[32];
1892
1893 hdspm->midi[id].id = id;
763f356c 1894 hdspm->midi[id].hdspm = hdspm;
763f356c
TI
1895 spin_lock_init (&hdspm->midi[id].lock);
1896
0dca1793
AK
1897 if (0 == id) {
1898 if (MADIface == hdspm->io_type) {
1899 /* MIDI-over-MADI on HDSPe MADIface */
1900 hdspm->midi[0].dataIn = HDSPM_midiDataIn2;
1901 hdspm->midi[0].statusIn = HDSPM_midiStatusIn2;
1902 hdspm->midi[0].dataOut = HDSPM_midiDataOut2;
1903 hdspm->midi[0].statusOut = HDSPM_midiStatusOut2;
1904 hdspm->midi[0].ie = HDSPM_Midi2InterruptEnable;
1905 hdspm->midi[0].irq = HDSPM_midi2IRQPending;
1906 } else {
1907 hdspm->midi[0].dataIn = HDSPM_midiDataIn0;
1908 hdspm->midi[0].statusIn = HDSPM_midiStatusIn0;
1909 hdspm->midi[0].dataOut = HDSPM_midiDataOut0;
1910 hdspm->midi[0].statusOut = HDSPM_midiStatusOut0;
1911 hdspm->midi[0].ie = HDSPM_Midi0InterruptEnable;
1912 hdspm->midi[0].irq = HDSPM_midi0IRQPending;
1913 }
1914 } else if (1 == id) {
1915 hdspm->midi[1].dataIn = HDSPM_midiDataIn1;
1916 hdspm->midi[1].statusIn = HDSPM_midiStatusIn1;
1917 hdspm->midi[1].dataOut = HDSPM_midiDataOut1;
1918 hdspm->midi[1].statusOut = HDSPM_midiStatusOut1;
1919 hdspm->midi[1].ie = HDSPM_Midi1InterruptEnable;
1920 hdspm->midi[1].irq = HDSPM_midi1IRQPending;
1921 } else if ((2 == id) && (MADI == hdspm->io_type)) {
1922 /* MIDI-over-MADI on HDSPe MADI */
1923 hdspm->midi[2].dataIn = HDSPM_midiDataIn2;
1924 hdspm->midi[2].statusIn = HDSPM_midiStatusIn2;
1925 hdspm->midi[2].dataOut = HDSPM_midiDataOut2;
1926 hdspm->midi[2].statusOut = HDSPM_midiStatusOut2;
1927 hdspm->midi[2].ie = HDSPM_Midi2InterruptEnable;
1928 hdspm->midi[2].irq = HDSPM_midi2IRQPending;
1929 } else if (2 == id) {
1930 /* TCO MTC, read only */
1931 hdspm->midi[2].dataIn = HDSPM_midiDataIn2;
1932 hdspm->midi[2].statusIn = HDSPM_midiStatusIn2;
1933 hdspm->midi[2].dataOut = -1;
1934 hdspm->midi[2].statusOut = -1;
1935 hdspm->midi[2].ie = HDSPM_Midi2InterruptEnable;
1936 hdspm->midi[2].irq = HDSPM_midi2IRQPendingAES;
1937 } else if (3 == id) {
1938 /* TCO MTC on HDSPe MADI */
1939 hdspm->midi[3].dataIn = HDSPM_midiDataIn3;
1940 hdspm->midi[3].statusIn = HDSPM_midiStatusIn3;
1941 hdspm->midi[3].dataOut = -1;
1942 hdspm->midi[3].statusOut = -1;
1943 hdspm->midi[3].ie = HDSPM_Midi3InterruptEnable;
1944 hdspm->midi[3].irq = HDSPM_midi3IRQPending;
1945 }
1946
1947 if ((id < 2) || ((2 == id) && ((MADI == hdspm->io_type) ||
1948 (MADIface == hdspm->io_type)))) {
1949 if ((id == 0) && (MADIface == hdspm->io_type)) {
1950 sprintf(buf, "%s MIDIoverMADI", card->shortname);
1951 } else if ((id == 2) && (MADI == hdspm->io_type)) {
1952 sprintf(buf, "%s MIDIoverMADI", card->shortname);
1953 } else {
1954 sprintf(buf, "%s MIDI %d", card->shortname, id+1);
1955 }
1956 err = snd_rawmidi_new(card, buf, id, 1, 1,
1957 &hdspm->midi[id].rmidi);
1958 if (err < 0)
1959 return err;
763f356c 1960
0dca1793
AK
1961 sprintf(hdspm->midi[id].rmidi->name, "%s MIDI %d",
1962 card->id, id+1);
1963 hdspm->midi[id].rmidi->private_data = &hdspm->midi[id];
1964
1965 snd_rawmidi_set_ops(hdspm->midi[id].rmidi,
1966 SNDRV_RAWMIDI_STREAM_OUTPUT,
1967 &snd_hdspm_midi_output);
1968 snd_rawmidi_set_ops(hdspm->midi[id].rmidi,
1969 SNDRV_RAWMIDI_STREAM_INPUT,
1970 &snd_hdspm_midi_input);
1971
1972 hdspm->midi[id].rmidi->info_flags |=
1973 SNDRV_RAWMIDI_INFO_OUTPUT |
1974 SNDRV_RAWMIDI_INFO_INPUT |
1975 SNDRV_RAWMIDI_INFO_DUPLEX;
1976 } else {
1977 /* TCO MTC, read only */
1978 sprintf(buf, "%s MTC %d", card->shortname, id+1);
1979 err = snd_rawmidi_new(card, buf, id, 1, 1,
1980 &hdspm->midi[id].rmidi);
1981 if (err < 0)
1982 return err;
1983
1984 sprintf(hdspm->midi[id].rmidi->name,
1985 "%s MTC %d", card->id, id+1);
1986 hdspm->midi[id].rmidi->private_data = &hdspm->midi[id];
763f356c 1987
0dca1793
AK
1988 snd_rawmidi_set_ops(hdspm->midi[id].rmidi,
1989 SNDRV_RAWMIDI_STREAM_INPUT,
1990 &snd_hdspm_midi_input);
763f356c 1991
0dca1793
AK
1992 hdspm->midi[id].rmidi->info_flags |= SNDRV_RAWMIDI_INFO_INPUT;
1993 }
763f356c
TI
1994
1995 return 0;
1996}
1997
1998
1999static void hdspm_midi_tasklet(unsigned long arg)
2000{
98274f07 2001 struct hdspm *hdspm = (struct hdspm *)arg;
0dca1793
AK
2002 int i = 0;
2003
2004 while (i < hdspm->midiPorts) {
2005 if (hdspm->midi[i].pending)
2006 snd_hdspm_midi_input_read(&hdspm->midi[i]);
2007
2008 i++;
2009 }
2010}
763f356c
TI
2011
2012
2013/*-----------------------------------------------------------------------------
2014 Status Interface
2015 ----------------------------------------------------------------------------*/
2016
2017/* get the system sample rate which is set */
2018
0dca1793 2019
3f7bf918
AK
2020static inline int hdspm_get_pll_freq(struct hdspm *hdspm)
2021{
2022 unsigned int period, rate;
2023
2024 period = hdspm_read(hdspm, HDSPM_RD_PLL_FREQ);
2025 rate = hdspm_calc_dds_value(hdspm, period);
2026
2027 return rate;
2028}
2029
0dca1793
AK
2030/**
2031 * Calculate the real sample rate from the
2032 * current DDS value.
2033 **/
2034static int hdspm_get_system_sample_rate(struct hdspm *hdspm)
2035{
3f7bf918 2036 unsigned int rate;
0dca1793 2037
3f7bf918 2038 rate = hdspm_get_pll_freq(hdspm);
0dca1793 2039
a97bda7d 2040 if (rate > 207000) {
21a164df
AK
2041 /* Unreasonable high sample rate as seen on PCI MADI cards. */
2042 if (0 == hdspm_system_clock_mode(hdspm)) {
2043 /* master mode, return internal sample rate */
2044 rate = hdspm->system_sample_rate;
2045 } else {
2046 /* slave mode, return external sample rate */
2047 rate = hdspm_external_sample_rate(hdspm);
2048 }
a97bda7d
AK
2049 }
2050
0dca1793
AK
2051 return rate;
2052}
2053
2054
763f356c 2055#define HDSPM_SYSTEM_SAMPLE_RATE(xname, xindex) \
f27a64f9
AK
2056{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2057 .name = xname, \
2058 .index = xindex, \
2059 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
2060 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2061 .info = snd_hdspm_info_system_sample_rate, \
2062 .put = snd_hdspm_put_system_sample_rate, \
2063 .get = snd_hdspm_get_system_sample_rate \
763f356c
TI
2064}
2065
98274f07
TI
2066static int snd_hdspm_info_system_sample_rate(struct snd_kcontrol *kcontrol,
2067 struct snd_ctl_elem_info *uinfo)
763f356c
TI
2068{
2069 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
2070 uinfo->count = 1;
0dca1793
AK
2071 uinfo->value.integer.min = 27000;
2072 uinfo->value.integer.max = 207000;
2073 uinfo->value.integer.step = 1;
763f356c
TI
2074 return 0;
2075}
2076
0dca1793 2077
98274f07
TI
2078static int snd_hdspm_get_system_sample_rate(struct snd_kcontrol *kcontrol,
2079 struct snd_ctl_elem_value *
763f356c
TI
2080 ucontrol)
2081{
98274f07 2082 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2083
0dca1793
AK
2084 ucontrol->value.integer.value[0] = hdspm_get_system_sample_rate(hdspm);
2085 return 0;
2086}
2087
41285a98
AK
2088static int snd_hdspm_put_system_sample_rate(struct snd_kcontrol *kcontrol,
2089 struct snd_ctl_elem_value *
2090 ucontrol)
2091{
2092 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
2093
2094 hdspm_set_dds_value(hdspm, ucontrol->value.enumerated.item[0]);
2095 return 0;
2096}
2097
0dca1793
AK
2098
2099/**
2100 * Returns the WordClock sample rate class for the given card.
2101 **/
2102static int hdspm_get_wc_sample_rate(struct hdspm *hdspm)
2103{
2104 int status;
2105
2106 switch (hdspm->io_type) {
2107 case RayDAT:
2108 case AIO:
2109 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
2110 return (status >> 16) & 0xF;
2111 break;
2112 default:
2113 break;
2114 }
2115
2116
2117 return 0;
2118}
2119
2120
2121/**
2122 * Returns the TCO sample rate class for the given card.
2123 **/
2124static int hdspm_get_tco_sample_rate(struct hdspm *hdspm)
2125{
2126 int status;
2127
2128 if (hdspm->tco) {
2129 switch (hdspm->io_type) {
2130 case RayDAT:
2131 case AIO:
2132 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
2133 return (status >> 20) & 0xF;
2134 break;
2135 default:
2136 break;
2137 }
2138 }
2139
2140 return 0;
2141}
2142
2143
2144/**
2145 * Returns the SYNC_IN sample rate class for the given card.
2146 **/
2147static int hdspm_get_sync_in_sample_rate(struct hdspm *hdspm)
2148{
2149 int status;
2150
2151 if (hdspm->tco) {
2152 switch (hdspm->io_type) {
2153 case RayDAT:
2154 case AIO:
2155 status = hdspm_read(hdspm, HDSPM_RD_STATUS_2);
2156 return (status >> 12) & 0xF;
2157 break;
2158 default:
2159 break;
2160 }
2161 }
2162
763f356c
TI
2163 return 0;
2164}
2165
0dca1793
AK
2166
2167/**
2168 * Returns the sample rate class for input source <idx> for
2169 * 'new style' cards like the AIO and RayDAT.
2170 **/
2171static int hdspm_get_s1_sample_rate(struct hdspm *hdspm, unsigned int idx)
2172{
2173 int status = hdspm_read(hdspm, HDSPM_RD_STATUS_2);
2174
2175 return (status >> (idx*4)) & 0xF;
2176}
2177
e5b7b1fe
AK
2178#define ENUMERATED_CTL_INFO(info, texts) \
2179{ \
2180 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED; \
2181 uinfo->count = 1; \
2182 uinfo->value.enumerated.items = ARRAY_SIZE(texts); \
2183 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items) \
2184 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1; \
2185 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]); \
2186}
2187
0dca1793
AK
2188
2189
763f356c 2190#define HDSPM_AUTOSYNC_SAMPLE_RATE(xname, xindex) \
0dca1793
AK
2191{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2192 .name = xname, \
2193 .private_value = xindex, \
2194 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
2195 .info = snd_hdspm_info_autosync_sample_rate, \
2196 .get = snd_hdspm_get_autosync_sample_rate \
763f356c
TI
2197}
2198
0dca1793 2199
98274f07
TI
2200static int snd_hdspm_info_autosync_sample_rate(struct snd_kcontrol *kcontrol,
2201 struct snd_ctl_elem_info *uinfo)
763f356c 2202{
e5b7b1fe 2203 ENUMERATED_CTL_INFO(uinfo, texts_freq);
763f356c
TI
2204 return 0;
2205}
2206
0dca1793 2207
98274f07
TI
2208static int snd_hdspm_get_autosync_sample_rate(struct snd_kcontrol *kcontrol,
2209 struct snd_ctl_elem_value *
763f356c
TI
2210 ucontrol)
2211{
98274f07 2212 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2213
0dca1793
AK
2214 switch (hdspm->io_type) {
2215 case RayDAT:
2216 switch (kcontrol->private_value) {
2217 case 0:
2218 ucontrol->value.enumerated.item[0] =
2219 hdspm_get_wc_sample_rate(hdspm);
2220 break;
2221 case 7:
2222 ucontrol->value.enumerated.item[0] =
2223 hdspm_get_tco_sample_rate(hdspm);
2224 break;
2225 case 8:
2226 ucontrol->value.enumerated.item[0] =
2227 hdspm_get_sync_in_sample_rate(hdspm);
2228 break;
2229 default:
2230 ucontrol->value.enumerated.item[0] =
2231 hdspm_get_s1_sample_rate(hdspm,
2232 kcontrol->private_value-1);
2233 }
d681deaa 2234 break;
763f356c 2235
0dca1793
AK
2236 case AIO:
2237 switch (kcontrol->private_value) {
2238 case 0: /* WC */
2239 ucontrol->value.enumerated.item[0] =
2240 hdspm_get_wc_sample_rate(hdspm);
2241 break;
2242 case 4: /* TCO */
2243 ucontrol->value.enumerated.item[0] =
2244 hdspm_get_tco_sample_rate(hdspm);
2245 break;
2246 case 5: /* SYNC_IN */
2247 ucontrol->value.enumerated.item[0] =
2248 hdspm_get_sync_in_sample_rate(hdspm);
2249 break;
2250 default:
2251 ucontrol->value.enumerated.item[0] =
2252 hdspm_get_s1_sample_rate(hdspm,
2253 ucontrol->id.index-1);
2254 }
d681deaa 2255 break;
7c4a95b5
AK
2256
2257 case AES32:
2258
2259 switch (kcontrol->private_value) {
2260 case 0: /* WC */
2261 ucontrol->value.enumerated.item[0] =
2262 hdspm_get_wc_sample_rate(hdspm);
2263 break;
2264 case 9: /* TCO */
2265 ucontrol->value.enumerated.item[0] =
2266 hdspm_get_tco_sample_rate(hdspm);
2267 break;
2268 case 10: /* SYNC_IN */
2269 ucontrol->value.enumerated.item[0] =
2270 hdspm_get_sync_in_sample_rate(hdspm);
2271 break;
2272 default: /* AES1 to AES8 */
2273 ucontrol->value.enumerated.item[0] =
2274 hdspm_get_s1_sample_rate(hdspm,
2275 kcontrol->private_value-1);
2276 break;
7c4a95b5 2277 }
d681deaa 2278 break;
b8812c55
AK
2279
2280 case MADI:
2281 case MADIface:
2282 {
2283 int rate = hdspm_external_sample_rate(hdspm);
2284 int i, selected_rate = 0;
2285 for (i = 1; i < 10; i++)
2286 if (HDSPM_bit2freq(i) == rate) {
2287 selected_rate = i;
2288 break;
2289 }
2290 ucontrol->value.enumerated.item[0] = selected_rate;
2291 }
2292 break;
2293
763f356c 2294 default:
0dca1793 2295 break;
763f356c 2296 }
763f356c 2297
0dca1793 2298 return 0;
763f356c
TI
2299}
2300
2301
0dca1793
AK
2302#define HDSPM_SYSTEM_CLOCK_MODE(xname, xindex) \
2303{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2304 .name = xname, \
2305 .index = xindex, \
2306 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
2307 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2308 .info = snd_hdspm_info_system_clock_mode, \
2309 .get = snd_hdspm_get_system_clock_mode, \
2310 .put = snd_hdspm_put_system_clock_mode, \
2311}
2312
2313
2314/**
2315 * Returns the system clock mode for the given card.
2316 * @returns 0 - master, 1 - slave
2317 **/
2318static int hdspm_system_clock_mode(struct hdspm *hdspm)
2319{
2320 switch (hdspm->io_type) {
2321 case AIO:
2322 case RayDAT:
2323 if (hdspm->settings_register & HDSPM_c0Master)
2324 return 0;
2325 break;
763f356c 2326
0dca1793
AK
2327 default:
2328 if (hdspm->control_register & HDSPM_ClockModeMaster)
2329 return 0;
2330 }
763f356c 2331
763f356c
TI
2332 return 1;
2333}
2334
0dca1793
AK
2335
2336/**
2337 * Sets the system clock mode.
2338 * @param mode 0 - master, 1 - slave
2339 **/
2340static void hdspm_set_system_clock_mode(struct hdspm *hdspm, int mode)
2341{
2342 switch (hdspm->io_type) {
2343 case AIO:
2344 case RayDAT:
2345 if (0 == mode)
2346 hdspm->settings_register |= HDSPM_c0Master;
2347 else
2348 hdspm->settings_register &= ~HDSPM_c0Master;
2349
2350 hdspm_write(hdspm, HDSPM_WR_SETTINGS, hdspm->settings_register);
2351 break;
2352
2353 default:
2354 if (0 == mode)
2355 hdspm->control_register |= HDSPM_ClockModeMaster;
2356 else
2357 hdspm->control_register &= ~HDSPM_ClockModeMaster;
2358
2359 hdspm_write(hdspm, HDSPM_controlRegister,
2360 hdspm->control_register);
2361 }
2362}
2363
2364
2365static int snd_hdspm_info_system_clock_mode(struct snd_kcontrol *kcontrol,
98274f07 2366 struct snd_ctl_elem_info *uinfo)
763f356c 2367{
0dca1793 2368 static char *texts[] = { "Master", "AutoSync" };
e5b7b1fe 2369 ENUMERATED_CTL_INFO(uinfo, texts);
763f356c
TI
2370 return 0;
2371}
2372
98274f07
TI
2373static int snd_hdspm_get_system_clock_mode(struct snd_kcontrol *kcontrol,
2374 struct snd_ctl_elem_value *ucontrol)
763f356c 2375{
98274f07 2376 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2377
0dca1793 2378 ucontrol->value.enumerated.item[0] = hdspm_system_clock_mode(hdspm);
763f356c
TI
2379 return 0;
2380}
2381
0dca1793
AK
2382static int snd_hdspm_put_system_clock_mode(struct snd_kcontrol *kcontrol,
2383 struct snd_ctl_elem_value *ucontrol)
2384{
2385 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
2386 int val;
2387
2388 if (!snd_hdspm_use_is_exclusive(hdspm))
2389 return -EBUSY;
2390
2391 val = ucontrol->value.enumerated.item[0];
2392 if (val < 0)
2393 val = 0;
2394 else if (val > 1)
2395 val = 1;
2396
2397 hdspm_set_system_clock_mode(hdspm, val);
2398
2399 return 0;
2400}
2401
2402
2403#define HDSPM_INTERNAL_CLOCK(xname, xindex) \
2404{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2405 .name = xname, \
2406 .index = xindex, \
2407 .info = snd_hdspm_info_clock_source, \
2408 .get = snd_hdspm_get_clock_source, \
2409 .put = snd_hdspm_put_clock_source \
763f356c
TI
2410}
2411
0dca1793 2412
98274f07 2413static int hdspm_clock_source(struct hdspm * hdspm)
763f356c 2414{
0dca1793
AK
2415 switch (hdspm->system_sample_rate) {
2416 case 32000: return 0;
2417 case 44100: return 1;
2418 case 48000: return 2;
2419 case 64000: return 3;
2420 case 88200: return 4;
2421 case 96000: return 5;
2422 case 128000: return 6;
2423 case 176400: return 7;
2424 case 192000: return 8;
763f356c 2425 }
0dca1793
AK
2426
2427 return -1;
763f356c
TI
2428}
2429
98274f07 2430static int hdspm_set_clock_source(struct hdspm * hdspm, int mode)
763f356c
TI
2431{
2432 int rate;
2433 switch (mode) {
0dca1793
AK
2434 case 0:
2435 rate = 32000; break;
2436 case 1:
2437 rate = 44100; break;
2438 case 2:
2439 rate = 48000; break;
2440 case 3:
2441 rate = 64000; break;
2442 case 4:
2443 rate = 88200; break;
2444 case 5:
2445 rate = 96000; break;
2446 case 6:
2447 rate = 128000; break;
2448 case 7:
2449 rate = 176400; break;
2450 case 8:
2451 rate = 192000; break;
763f356c 2452 default:
0dca1793 2453 rate = 48000;
763f356c 2454 }
763f356c
TI
2455 hdspm_set_rate(hdspm, rate, 1);
2456 return 0;
2457}
2458
98274f07
TI
2459static int snd_hdspm_info_clock_source(struct snd_kcontrol *kcontrol,
2460 struct snd_ctl_elem_info *uinfo)
763f356c 2461{
763f356c
TI
2462 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2463 uinfo->count = 1;
0dca1793 2464 uinfo->value.enumerated.items = 9;
763f356c
TI
2465
2466 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2467 uinfo->value.enumerated.item =
2468 uinfo->value.enumerated.items - 1;
2469
2470 strcpy(uinfo->value.enumerated.name,
0dca1793 2471 texts_freq[uinfo->value.enumerated.item+1]);
763f356c
TI
2472
2473 return 0;
2474}
2475
98274f07
TI
2476static int snd_hdspm_get_clock_source(struct snd_kcontrol *kcontrol,
2477 struct snd_ctl_elem_value *ucontrol)
763f356c 2478{
98274f07 2479 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
2480
2481 ucontrol->value.enumerated.item[0] = hdspm_clock_source(hdspm);
2482 return 0;
2483}
2484
98274f07
TI
2485static int snd_hdspm_put_clock_source(struct snd_kcontrol *kcontrol,
2486 struct snd_ctl_elem_value *ucontrol)
763f356c 2487{
98274f07 2488 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
2489 int change;
2490 int val;
2491
2492 if (!snd_hdspm_use_is_exclusive(hdspm))
2493 return -EBUSY;
2494 val = ucontrol->value.enumerated.item[0];
2495 if (val < 0)
2496 val = 0;
6534599d
RB
2497 if (val > 9)
2498 val = 9;
763f356c
TI
2499 spin_lock_irq(&hdspm->lock);
2500 if (val != hdspm_clock_source(hdspm))
2501 change = (hdspm_set_clock_source(hdspm, val) == 0) ? 1 : 0;
2502 else
2503 change = 0;
2504 spin_unlock_irq(&hdspm->lock);
2505 return change;
2506}
2507
763f356c 2508
0dca1793 2509#define HDSPM_PREF_SYNC_REF(xname, xindex) \
f27a64f9 2510{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
0dca1793
AK
2511 .name = xname, \
2512 .index = xindex, \
2513 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
2514 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2515 .info = snd_hdspm_info_pref_sync_ref, \
2516 .get = snd_hdspm_get_pref_sync_ref, \
2517 .put = snd_hdspm_put_pref_sync_ref \
2518}
2519
2520
2521/**
2522 * Returns the current preferred sync reference setting.
2523 * The semantics of the return value are depending on the
2524 * card, please see the comments for clarification.
2525 **/
98274f07 2526static int hdspm_pref_sync_ref(struct hdspm * hdspm)
763f356c 2527{
0dca1793
AK
2528 switch (hdspm->io_type) {
2529 case AES32:
3cee5a60 2530 switch (hdspm->control_register & HDSPM_SyncRefMask) {
0dca1793
AK
2531 case 0: return 0; /* WC */
2532 case HDSPM_SyncRef0: return 1; /* AES 1 */
2533 case HDSPM_SyncRef1: return 2; /* AES 2 */
2534 case HDSPM_SyncRef1+HDSPM_SyncRef0: return 3; /* AES 3 */
2535 case HDSPM_SyncRef2: return 4; /* AES 4 */
2536 case HDSPM_SyncRef2+HDSPM_SyncRef0: return 5; /* AES 5 */
2537 case HDSPM_SyncRef2+HDSPM_SyncRef1: return 6; /* AES 6 */
2538 case HDSPM_SyncRef2+HDSPM_SyncRef1+HDSPM_SyncRef0:
2539 return 7; /* AES 7 */
2540 case HDSPM_SyncRef3: return 8; /* AES 8 */
2541 case HDSPM_SyncRef3+HDSPM_SyncRef0: return 9; /* TCO */
3cee5a60 2542 }
0dca1793
AK
2543 break;
2544
2545 case MADI:
2546 case MADIface:
2547 if (hdspm->tco) {
2548 switch (hdspm->control_register & HDSPM_SyncRefMask) {
2549 case 0: return 0; /* WC */
2550 case HDSPM_SyncRef0: return 1; /* MADI */
2551 case HDSPM_SyncRef1: return 2; /* TCO */
2552 case HDSPM_SyncRef1+HDSPM_SyncRef0:
2553 return 3; /* SYNC_IN */
2554 }
2555 } else {
2556 switch (hdspm->control_register & HDSPM_SyncRefMask) {
2557 case 0: return 0; /* WC */
2558 case HDSPM_SyncRef0: return 1; /* MADI */
2559 case HDSPM_SyncRef1+HDSPM_SyncRef0:
2560 return 2; /* SYNC_IN */
2561 }
2562 }
2563 break;
2564
2565 case RayDAT:
2566 if (hdspm->tco) {
2567 switch ((hdspm->settings_register &
2568 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2569 case 0: return 0; /* WC */
2570 case 3: return 1; /* ADAT 1 */
2571 case 4: return 2; /* ADAT 2 */
2572 case 5: return 3; /* ADAT 3 */
2573 case 6: return 4; /* ADAT 4 */
2574 case 1: return 5; /* AES */
2575 case 2: return 6; /* SPDIF */
2576 case 9: return 7; /* TCO */
2577 case 10: return 8; /* SYNC_IN */
2578 }
2579 } else {
2580 switch ((hdspm->settings_register &
2581 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2582 case 0: return 0; /* WC */
2583 case 3: return 1; /* ADAT 1 */
2584 case 4: return 2; /* ADAT 2 */
2585 case 5: return 3; /* ADAT 3 */
2586 case 6: return 4; /* ADAT 4 */
2587 case 1: return 5; /* AES */
2588 case 2: return 6; /* SPDIF */
2589 case 10: return 7; /* SYNC_IN */
2590 }
3cee5a60 2591 }
0dca1793
AK
2592
2593 break;
2594
2595 case AIO:
2596 if (hdspm->tco) {
2597 switch ((hdspm->settings_register &
2598 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2599 case 0: return 0; /* WC */
2600 case 3: return 1; /* ADAT */
2601 case 1: return 2; /* AES */
2602 case 2: return 3; /* SPDIF */
2603 case 9: return 4; /* TCO */
2604 case 10: return 5; /* SYNC_IN */
2605 }
2606 } else {
2607 switch ((hdspm->settings_register &
2608 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2609 case 0: return 0; /* WC */
2610 case 3: return 1; /* ADAT */
2611 case 1: return 2; /* AES */
2612 case 2: return 3; /* SPDIF */
2613 case 10: return 4; /* SYNC_IN */
2614 }
2615 }
2616
2617 break;
763f356c
TI
2618 }
2619
0dca1793 2620 return -1;
763f356c
TI
2621}
2622
0dca1793
AK
2623
2624/**
2625 * Set the preferred sync reference to <pref>. The semantics
2626 * of <pref> are depending on the card type, see the comments
2627 * for clarification.
2628 **/
98274f07 2629static int hdspm_set_pref_sync_ref(struct hdspm * hdspm, int pref)
763f356c 2630{
0dca1793 2631 int p = 0;
763f356c 2632
0dca1793
AK
2633 switch (hdspm->io_type) {
2634 case AES32:
2635 hdspm->control_register &= ~HDSPM_SyncRefMask;
3cee5a60 2636 switch (pref) {
0dca1793
AK
2637 case 0: /* WC */
2638 break;
2639 case 1: /* AES 1 */
2640 hdspm->control_register |= HDSPM_SyncRef0;
2641 break;
2642 case 2: /* AES 2 */
2643 hdspm->control_register |= HDSPM_SyncRef1;
2644 break;
2645 case 3: /* AES 3 */
2646 hdspm->control_register |=
2647 HDSPM_SyncRef1+HDSPM_SyncRef0;
2648 break;
2649 case 4: /* AES 4 */
2650 hdspm->control_register |= HDSPM_SyncRef2;
2651 break;
2652 case 5: /* AES 5 */
2653 hdspm->control_register |=
2654 HDSPM_SyncRef2+HDSPM_SyncRef0;
2655 break;
2656 case 6: /* AES 6 */
2657 hdspm->control_register |=
2658 HDSPM_SyncRef2+HDSPM_SyncRef1;
2659 break;
2660 case 7: /* AES 7 */
2661 hdspm->control_register |=
2662 HDSPM_SyncRef2+HDSPM_SyncRef1+HDSPM_SyncRef0;
3cee5a60 2663 break;
0dca1793
AK
2664 case 8: /* AES 8 */
2665 hdspm->control_register |= HDSPM_SyncRef3;
2666 break;
2667 case 9: /* TCO */
2668 hdspm->control_register |=
2669 HDSPM_SyncRef3+HDSPM_SyncRef0;
3cee5a60
RB
2670 break;
2671 default:
2672 return -1;
2673 }
0dca1793
AK
2674
2675 break;
2676
2677 case MADI:
2678 case MADIface:
2679 hdspm->control_register &= ~HDSPM_SyncRefMask;
2680 if (hdspm->tco) {
2681 switch (pref) {
2682 case 0: /* WC */
2683 break;
2684 case 1: /* MADI */
2685 hdspm->control_register |= HDSPM_SyncRef0;
2686 break;
2687 case 2: /* TCO */
2688 hdspm->control_register |= HDSPM_SyncRef1;
2689 break;
2690 case 3: /* SYNC_IN */
2691 hdspm->control_register |=
2692 HDSPM_SyncRef0+HDSPM_SyncRef1;
2693 break;
2694 default:
2695 return -1;
2696 }
2697 } else {
2698 switch (pref) {
2699 case 0: /* WC */
2700 break;
2701 case 1: /* MADI */
2702 hdspm->control_register |= HDSPM_SyncRef0;
2703 break;
2704 case 2: /* SYNC_IN */
2705 hdspm->control_register |=
2706 HDSPM_SyncRef0+HDSPM_SyncRef1;
2707 break;
2708 default:
2709 return -1;
2710 }
2711 }
2712
2713 break;
2714
2715 case RayDAT:
2716 if (hdspm->tco) {
2717 switch (pref) {
2718 case 0: p = 0; break; /* WC */
2719 case 1: p = 3; break; /* ADAT 1 */
2720 case 2: p = 4; break; /* ADAT 2 */
2721 case 3: p = 5; break; /* ADAT 3 */
2722 case 4: p = 6; break; /* ADAT 4 */
2723 case 5: p = 1; break; /* AES */
2724 case 6: p = 2; break; /* SPDIF */
2725 case 7: p = 9; break; /* TCO */
2726 case 8: p = 10; break; /* SYNC_IN */
2727 default: return -1;
2728 }
2729 } else {
2730 switch (pref) {
2731 case 0: p = 0; break; /* WC */
2732 case 1: p = 3; break; /* ADAT 1 */
2733 case 2: p = 4; break; /* ADAT 2 */
2734 case 3: p = 5; break; /* ADAT 3 */
2735 case 4: p = 6; break; /* ADAT 4 */
2736 case 5: p = 1; break; /* AES */
2737 case 6: p = 2; break; /* SPDIF */
2738 case 7: p = 10; break; /* SYNC_IN */
2739 default: return -1;
2740 }
2741 }
2742 break;
2743
2744 case AIO:
2745 if (hdspm->tco) {
2746 switch (pref) {
2747 case 0: p = 0; break; /* WC */
2748 case 1: p = 3; break; /* ADAT */
2749 case 2: p = 1; break; /* AES */
2750 case 3: p = 2; break; /* SPDIF */
2751 case 4: p = 9; break; /* TCO */
2752 case 5: p = 10; break; /* SYNC_IN */
2753 default: return -1;
2754 }
2755 } else {
2756 switch (pref) {
2757 case 0: p = 0; break; /* WC */
2758 case 1: p = 3; break; /* ADAT */
2759 case 2: p = 1; break; /* AES */
2760 case 3: p = 2; break; /* SPDIF */
2761 case 4: p = 10; break; /* SYNC_IN */
2762 default: return -1;
2763 }
2764 }
2765 break;
763f356c 2766 }
0dca1793
AK
2767
2768 switch (hdspm->io_type) {
2769 case RayDAT:
2770 case AIO:
2771 hdspm->settings_register &= ~HDSPM_c0_SyncRefMask;
2772 hdspm->settings_register |= HDSPM_c0_SyncRef0 * p;
2773 hdspm_write(hdspm, HDSPM_WR_SETTINGS, hdspm->settings_register);
2774 break;
2775
2776 case MADI:
2777 case MADIface:
2778 case AES32:
2779 hdspm_write(hdspm, HDSPM_controlRegister,
2780 hdspm->control_register);
2781 }
2782
763f356c
TI
2783 return 0;
2784}
2785
0dca1793 2786
98274f07
TI
2787static int snd_hdspm_info_pref_sync_ref(struct snd_kcontrol *kcontrol,
2788 struct snd_ctl_elem_info *uinfo)
763f356c 2789{
3cee5a60 2790 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2791
0dca1793
AK
2792 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2793 uinfo->count = 1;
2794 uinfo->value.enumerated.items = hdspm->texts_autosync_items;
3cee5a60 2795
0dca1793
AK
2796 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2797 uinfo->value.enumerated.item =
2798 uinfo->value.enumerated.items - 1;
3cee5a60 2799
0dca1793
AK
2800 strcpy(uinfo->value.enumerated.name,
2801 hdspm->texts_autosync[uinfo->value.enumerated.item]);
3cee5a60 2802
763f356c
TI
2803 return 0;
2804}
2805
98274f07
TI
2806static int snd_hdspm_get_pref_sync_ref(struct snd_kcontrol *kcontrol,
2807 struct snd_ctl_elem_value *ucontrol)
763f356c 2808{
98274f07 2809 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
0dca1793 2810 int psf = hdspm_pref_sync_ref(hdspm);
763f356c 2811
0dca1793
AK
2812 if (psf >= 0) {
2813 ucontrol->value.enumerated.item[0] = psf;
2814 return 0;
2815 }
2816
2817 return -1;
763f356c
TI
2818}
2819
98274f07
TI
2820static int snd_hdspm_put_pref_sync_ref(struct snd_kcontrol *kcontrol,
2821 struct snd_ctl_elem_value *ucontrol)
763f356c 2822{
98274f07 2823 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
0dca1793 2824 int val, change = 0;
763f356c
TI
2825
2826 if (!snd_hdspm_use_is_exclusive(hdspm))
2827 return -EBUSY;
2828
0dca1793
AK
2829 val = ucontrol->value.enumerated.item[0];
2830
2831 if (val < 0)
2832 val = 0;
2833 else if (val >= hdspm->texts_autosync_items)
2834 val = hdspm->texts_autosync_items-1;
763f356c
TI
2835
2836 spin_lock_irq(&hdspm->lock);
0dca1793
AK
2837 if (val != hdspm_pref_sync_ref(hdspm))
2838 change = (0 == hdspm_set_pref_sync_ref(hdspm, val)) ? 1 : 0;
2839
763f356c
TI
2840 spin_unlock_irq(&hdspm->lock);
2841 return change;
2842}
2843
0dca1793 2844
763f356c 2845#define HDSPM_AUTOSYNC_REF(xname, xindex) \
f27a64f9
AK
2846{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2847 .name = xname, \
2848 .index = xindex, \
2849 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
2850 .info = snd_hdspm_info_autosync_ref, \
2851 .get = snd_hdspm_get_autosync_ref, \
763f356c
TI
2852}
2853
0dca1793 2854static int hdspm_autosync_ref(struct hdspm *hdspm)
763f356c 2855{
0dca1793 2856 if (AES32 == hdspm->io_type) {
3cee5a60 2857 unsigned int status = hdspm_read(hdspm, HDSPM_statusRegister);
0dca1793
AK
2858 unsigned int syncref =
2859 (status >> HDSPM_AES32_syncref_bit) & 0xF;
3cee5a60
RB
2860 if (syncref == 0)
2861 return HDSPM_AES32_AUTOSYNC_FROM_WORD;
2862 if (syncref <= 8)
2863 return syncref;
2864 return HDSPM_AES32_AUTOSYNC_FROM_NONE;
0dca1793 2865 } else if (MADI == hdspm->io_type) {
3cee5a60
RB
2866 /* This looks at the autosync selected sync reference */
2867 unsigned int status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
2868
2869 switch (status2 & HDSPM_SelSyncRefMask) {
2870 case HDSPM_SelSyncRef_WORD:
2871 return HDSPM_AUTOSYNC_FROM_WORD;
2872 case HDSPM_SelSyncRef_MADI:
2873 return HDSPM_AUTOSYNC_FROM_MADI;
0dca1793
AK
2874 case HDSPM_SelSyncRef_TCO:
2875 return HDSPM_AUTOSYNC_FROM_TCO;
2876 case HDSPM_SelSyncRef_SyncIn:
2877 return HDSPM_AUTOSYNC_FROM_SYNC_IN;
3cee5a60
RB
2878 case HDSPM_SelSyncRef_NVALID:
2879 return HDSPM_AUTOSYNC_FROM_NONE;
2880 default:
2881 return 0;
2882 }
763f356c 2883
763f356c 2884 }
0dca1793 2885 return 0;
763f356c
TI
2886}
2887
0dca1793 2888
98274f07
TI
2889static int snd_hdspm_info_autosync_ref(struct snd_kcontrol *kcontrol,
2890 struct snd_ctl_elem_info *uinfo)
763f356c 2891{
3cee5a60 2892 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2893
0dca1793 2894 if (AES32 == hdspm->io_type) {
3cee5a60
RB
2895 static char *texts[] = { "WordClock", "AES1", "AES2", "AES3",
2896 "AES4", "AES5", "AES6", "AES7", "AES8", "None"};
2897
2898 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2899 uinfo->count = 1;
2900 uinfo->value.enumerated.items = 10;
ef5fa1a4
TI
2901 if (uinfo->value.enumerated.item >=
2902 uinfo->value.enumerated.items)
3cee5a60
RB
2903 uinfo->value.enumerated.item =
2904 uinfo->value.enumerated.items - 1;
2905 strcpy(uinfo->value.enumerated.name,
2906 texts[uinfo->value.enumerated.item]);
0dca1793
AK
2907 } else if (MADI == hdspm->io_type) {
2908 static char *texts[] = {"Word Clock", "MADI", "TCO",
2909 "Sync In", "None" };
3cee5a60
RB
2910
2911 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2912 uinfo->count = 1;
0dca1793 2913 uinfo->value.enumerated.items = 5;
ef5fa1a4 2914 if (uinfo->value.enumerated.item >=
0dca1793 2915 uinfo->value.enumerated.items)
3cee5a60
RB
2916 uinfo->value.enumerated.item =
2917 uinfo->value.enumerated.items - 1;
2918 strcpy(uinfo->value.enumerated.name,
2919 texts[uinfo->value.enumerated.item]);
2920 }
763f356c
TI
2921 return 0;
2922}
2923
98274f07
TI
2924static int snd_hdspm_get_autosync_ref(struct snd_kcontrol *kcontrol,
2925 struct snd_ctl_elem_value *ucontrol)
763f356c 2926{
98274f07 2927 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2928
6534599d 2929 ucontrol->value.enumerated.item[0] = hdspm_autosync_ref(hdspm);
763f356c
TI
2930 return 0;
2931}
2932
f99c7881
AK
2933
2934
2935#define HDSPM_TCO_VIDEO_INPUT_FORMAT(xname, xindex) \
2936{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2937 .name = xname, \
2938 .access = SNDRV_CTL_ELEM_ACCESS_READ |\
2939 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2940 .info = snd_hdspm_info_tco_video_input_format, \
2941 .get = snd_hdspm_get_tco_video_input_format, \
2942}
2943
2944static int snd_hdspm_info_tco_video_input_format(struct snd_kcontrol *kcontrol,
2945 struct snd_ctl_elem_info *uinfo)
2946{
2947 static char *texts[] = {"No video", "NTSC", "PAL"};
2948 ENUMERATED_CTL_INFO(uinfo, texts);
2949 return 0;
2950}
2951
2952static int snd_hdspm_get_tco_video_input_format(struct snd_kcontrol *kcontrol,
2953 struct snd_ctl_elem_value *ucontrol)
2954{
2955 u32 status;
2956 int ret = 0;
2957
2958 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
2959 status = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
2960 switch (status & (HDSPM_TCO1_Video_Input_Format_NTSC |
2961 HDSPM_TCO1_Video_Input_Format_PAL)) {
2962 case HDSPM_TCO1_Video_Input_Format_NTSC:
2963 /* ntsc */
2964 ret = 1;
2965 break;
2966 case HDSPM_TCO1_Video_Input_Format_PAL:
2967 /* pal */
2968 ret = 2;
2969 break;
2970 default:
2971 /* no video */
2972 ret = 0;
2973 break;
2974 }
2975 ucontrol->value.enumerated.item[0] = ret;
2976 return 0;
2977}
2978
2979
2980
2981#define HDSPM_TCO_LTC_FRAMES(xname, xindex) \
2982{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2983 .name = xname, \
2984 .access = SNDRV_CTL_ELEM_ACCESS_READ |\
2985 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2986 .info = snd_hdspm_info_tco_ltc_frames, \
2987 .get = snd_hdspm_get_tco_ltc_frames, \
2988}
2989
2990static int snd_hdspm_info_tco_ltc_frames(struct snd_kcontrol *kcontrol,
2991 struct snd_ctl_elem_info *uinfo)
2992{
2993 static char *texts[] = {"No lock", "24 fps", "25 fps", "29.97 fps",
2994 "30 fps"};
2995 ENUMERATED_CTL_INFO(uinfo, texts);
2996 return 0;
2997}
2998
2999static int hdspm_tco_ltc_frames(struct hdspm *hdspm)
3000{
3001 u32 status;
3002 int ret = 0;
3003
3004 status = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
3005 if (status & HDSPM_TCO1_LTC_Input_valid) {
3006 switch (status & (HDSPM_TCO1_LTC_Format_LSB |
3007 HDSPM_TCO1_LTC_Format_MSB)) {
3008 case 0:
3009 /* 24 fps */
3010 ret = 1;
3011 break;
3012 case HDSPM_TCO1_LTC_Format_LSB:
3013 /* 25 fps */
3014 ret = 2;
3015 break;
3016 case HDSPM_TCO1_LTC_Format_MSB:
3017 /* 25 fps */
3018 ret = 3;
3019 break;
3020 default:
3021 /* 30 fps */
3022 ret = 4;
3023 break;
3024 }
3025 }
3026
3027 return ret;
3028}
3029
3030static int snd_hdspm_get_tco_ltc_frames(struct snd_kcontrol *kcontrol,
3031 struct snd_ctl_elem_value *ucontrol)
3032{
3033 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3034
3035 ucontrol->value.enumerated.item[0] = hdspm_tco_ltc_frames(hdspm);
3036 return 0;
3037}
3038
bf0ff87b
AK
3039#define HDSPM_TOGGLE_SETTING(xname, xindex) \
3040{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3041 .name = xname, \
3042 .private_value = xindex, \
3043 .info = snd_hdspm_info_toggle_setting, \
3044 .get = snd_hdspm_get_toggle_setting, \
3045 .put = snd_hdspm_put_toggle_setting \
3046}
3047
3048static int hdspm_toggle_setting(struct hdspm *hdspm, u32 regmask)
3049{
3050 return (hdspm->control_register & regmask) ? 1 : 0;
3051}
3052
3053static int hdspm_set_toggle_setting(struct hdspm *hdspm, u32 regmask, int out)
3054{
3055 if (out)
3056 hdspm->control_register |= regmask;
3057 else
3058 hdspm->control_register &= ~regmask;
3059 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3060
3061 return 0;
3062}
3063
3064#define snd_hdspm_info_toggle_setting snd_ctl_boolean_mono_info
3065
3066static int snd_hdspm_get_toggle_setting(struct snd_kcontrol *kcontrol,
3067 struct snd_ctl_elem_value *ucontrol)
3068{
3069 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3070 u32 regmask = kcontrol->private_value;
3071
3072 spin_lock_irq(&hdspm->lock);
3073 ucontrol->value.integer.value[0] = hdspm_toggle_setting(hdspm, regmask);
3074 spin_unlock_irq(&hdspm->lock);
3075 return 0;
3076}
3077
3078static int snd_hdspm_put_toggle_setting(struct snd_kcontrol *kcontrol,
3079 struct snd_ctl_elem_value *ucontrol)
3080{
3081 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3082 u32 regmask = kcontrol->private_value;
3083 int change;
3084 unsigned int val;
3085
3086 if (!snd_hdspm_use_is_exclusive(hdspm))
3087 return -EBUSY;
3088 val = ucontrol->value.integer.value[0] & 1;
3089 spin_lock_irq(&hdspm->lock);
3090 change = (int) val != hdspm_toggle_setting(hdspm, regmask);
3091 hdspm_set_toggle_setting(hdspm, regmask, val);
3092 spin_unlock_irq(&hdspm->lock);
3093 return change;
3094}
3095
3cee5a60 3096#define HDSPM_INPUT_SELECT(xname, xindex) \
f27a64f9
AK
3097{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3098 .name = xname, \
3099 .index = xindex, \
3100 .info = snd_hdspm_info_input_select, \
3101 .get = snd_hdspm_get_input_select, \
3102 .put = snd_hdspm_put_input_select \
3cee5a60
RB
3103}
3104
3105static int hdspm_input_select(struct hdspm * hdspm)
3106{
3107 return (hdspm->control_register & HDSPM_InputSelect0) ? 1 : 0;
3108}
3109
3110static int hdspm_set_input_select(struct hdspm * hdspm, int out)
3111{
3112 if (out)
3113 hdspm->control_register |= HDSPM_InputSelect0;
3114 else
3115 hdspm->control_register &= ~HDSPM_InputSelect0;
3116 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3117
3118 return 0;
3119}
3120
3121static int snd_hdspm_info_input_select(struct snd_kcontrol *kcontrol,
3122 struct snd_ctl_elem_info *uinfo)
3123{
3124 static char *texts[] = { "optical", "coaxial" };
e5b7b1fe 3125 ENUMERATED_CTL_INFO(uinfo, texts);
3cee5a60
RB
3126 return 0;
3127}
3128
3129static int snd_hdspm_get_input_select(struct snd_kcontrol *kcontrol,
3130 struct snd_ctl_elem_value *ucontrol)
3131{
3132 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3133
3134 spin_lock_irq(&hdspm->lock);
3135 ucontrol->value.enumerated.item[0] = hdspm_input_select(hdspm);
3136 spin_unlock_irq(&hdspm->lock);
3137 return 0;
3138}
3139
3140static int snd_hdspm_put_input_select(struct snd_kcontrol *kcontrol,
3141 struct snd_ctl_elem_value *ucontrol)
3142{
3143 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3144 int change;
3145 unsigned int val;
3146
3147 if (!snd_hdspm_use_is_exclusive(hdspm))
3148 return -EBUSY;
3149 val = ucontrol->value.integer.value[0] & 1;
3150 spin_lock_irq(&hdspm->lock);
3151 change = (int) val != hdspm_input_select(hdspm);
3152 hdspm_set_input_select(hdspm, val);
3153 spin_unlock_irq(&hdspm->lock);
3154 return change;
3155}
3156
0dca1793 3157
3cee5a60 3158#define HDSPM_DS_WIRE(xname, xindex) \
f27a64f9
AK
3159{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3160 .name = xname, \
3161 .index = xindex, \
3162 .info = snd_hdspm_info_ds_wire, \
3163 .get = snd_hdspm_get_ds_wire, \
3164 .put = snd_hdspm_put_ds_wire \
3cee5a60
RB
3165}
3166
3167static int hdspm_ds_wire(struct hdspm * hdspm)
763f356c 3168{
3cee5a60 3169 return (hdspm->control_register & HDSPM_DS_DoubleWire) ? 1 : 0;
763f356c
TI
3170}
3171
3cee5a60 3172static int hdspm_set_ds_wire(struct hdspm * hdspm, int ds)
763f356c 3173{
3cee5a60
RB
3174 if (ds)
3175 hdspm->control_register |= HDSPM_DS_DoubleWire;
763f356c 3176 else
3cee5a60 3177 hdspm->control_register &= ~HDSPM_DS_DoubleWire;
763f356c
TI
3178 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3179
3180 return 0;
3181}
3182
3cee5a60
RB
3183static int snd_hdspm_info_ds_wire(struct snd_kcontrol *kcontrol,
3184 struct snd_ctl_elem_info *uinfo)
763f356c 3185{
3cee5a60 3186 static char *texts[] = { "Single", "Double" };
e5b7b1fe 3187 ENUMERATED_CTL_INFO(uinfo, texts);
763f356c
TI
3188 return 0;
3189}
3190
3cee5a60
RB
3191static int snd_hdspm_get_ds_wire(struct snd_kcontrol *kcontrol,
3192 struct snd_ctl_elem_value *ucontrol)
763f356c 3193{
98274f07 3194 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3195
3196 spin_lock_irq(&hdspm->lock);
3cee5a60 3197 ucontrol->value.enumerated.item[0] = hdspm_ds_wire(hdspm);
763f356c
TI
3198 spin_unlock_irq(&hdspm->lock);
3199 return 0;
3200}
3201
3cee5a60
RB
3202static int snd_hdspm_put_ds_wire(struct snd_kcontrol *kcontrol,
3203 struct snd_ctl_elem_value *ucontrol)
763f356c 3204{
98274f07 3205 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3206 int change;
3207 unsigned int val;
3208
3209 if (!snd_hdspm_use_is_exclusive(hdspm))
3210 return -EBUSY;
3211 val = ucontrol->value.integer.value[0] & 1;
3212 spin_lock_irq(&hdspm->lock);
3cee5a60
RB
3213 change = (int) val != hdspm_ds_wire(hdspm);
3214 hdspm_set_ds_wire(hdspm, val);
763f356c
TI
3215 spin_unlock_irq(&hdspm->lock);
3216 return change;
3217}
3218
0dca1793 3219
3cee5a60 3220#define HDSPM_QS_WIRE(xname, xindex) \
f27a64f9
AK
3221{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3222 .name = xname, \
3223 .index = xindex, \
3224 .info = snd_hdspm_info_qs_wire, \
3225 .get = snd_hdspm_get_qs_wire, \
3226 .put = snd_hdspm_put_qs_wire \
763f356c
TI
3227}
3228
3cee5a60 3229static int hdspm_qs_wire(struct hdspm * hdspm)
763f356c 3230{
3cee5a60
RB
3231 if (hdspm->control_register & HDSPM_QS_DoubleWire)
3232 return 1;
3233 if (hdspm->control_register & HDSPM_QS_QuadWire)
3234 return 2;
3235 return 0;
763f356c
TI
3236}
3237
3cee5a60 3238static int hdspm_set_qs_wire(struct hdspm * hdspm, int mode)
763f356c 3239{
3cee5a60
RB
3240 hdspm->control_register &= ~(HDSPM_QS_DoubleWire | HDSPM_QS_QuadWire);
3241 switch (mode) {
3242 case 0:
3243 break;
3244 case 1:
3245 hdspm->control_register |= HDSPM_QS_DoubleWire;
3246 break;
3247 case 2:
3248 hdspm->control_register |= HDSPM_QS_QuadWire;
3249 break;
3250 }
763f356c
TI
3251 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3252
3253 return 0;
3254}
3255
3cee5a60 3256static int snd_hdspm_info_qs_wire(struct snd_kcontrol *kcontrol,
98274f07 3257 struct snd_ctl_elem_info *uinfo)
763f356c 3258{
3cee5a60 3259 static char *texts[] = { "Single", "Double", "Quad" };
e5b7b1fe 3260 ENUMERATED_CTL_INFO(uinfo, texts);
763f356c
TI
3261 return 0;
3262}
3263
3cee5a60 3264static int snd_hdspm_get_qs_wire(struct snd_kcontrol *kcontrol,
98274f07 3265 struct snd_ctl_elem_value *ucontrol)
763f356c 3266{
98274f07 3267 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3268
3269 spin_lock_irq(&hdspm->lock);
3cee5a60 3270 ucontrol->value.enumerated.item[0] = hdspm_qs_wire(hdspm);
763f356c
TI
3271 spin_unlock_irq(&hdspm->lock);
3272 return 0;
3273}
3274
3cee5a60 3275static int snd_hdspm_put_qs_wire(struct snd_kcontrol *kcontrol,
98274f07 3276 struct snd_ctl_elem_value *ucontrol)
763f356c 3277{
98274f07 3278 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 3279 int change;
3cee5a60 3280 int val;
763f356c
TI
3281
3282 if (!snd_hdspm_use_is_exclusive(hdspm))
3283 return -EBUSY;
3cee5a60
RB
3284 val = ucontrol->value.integer.value[0];
3285 if (val < 0)
3286 val = 0;
3287 if (val > 2)
3288 val = 2;
763f356c 3289 spin_lock_irq(&hdspm->lock);
ef5fa1a4 3290 change = val != hdspm_qs_wire(hdspm);
3cee5a60 3291 hdspm_set_qs_wire(hdspm, val);
763f356c
TI
3292 spin_unlock_irq(&hdspm->lock);
3293 return change;
3294}
3295
700d1ef3
AK
3296#define HDSPM_MADI_SPEEDMODE(xname, xindex) \
3297{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3298 .name = xname, \
3299 .index = xindex, \
3300 .info = snd_hdspm_info_madi_speedmode, \
3301 .get = snd_hdspm_get_madi_speedmode, \
3302 .put = snd_hdspm_put_madi_speedmode \
3303}
3304
3305static int hdspm_madi_speedmode(struct hdspm *hdspm)
3306{
3307 if (hdspm->control_register & HDSPM_QuadSpeed)
3308 return 2;
3309 if (hdspm->control_register & HDSPM_DoubleSpeed)
3310 return 1;
3311 return 0;
3312}
3313
3314static int hdspm_set_madi_speedmode(struct hdspm *hdspm, int mode)
3315{
3316 hdspm->control_register &= ~(HDSPM_DoubleSpeed | HDSPM_QuadSpeed);
3317 switch (mode) {
3318 case 0:
3319 break;
3320 case 1:
3321 hdspm->control_register |= HDSPM_DoubleSpeed;
3322 break;
3323 case 2:
3324 hdspm->control_register |= HDSPM_QuadSpeed;
3325 break;
3326 }
3327 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3328
3329 return 0;
3330}
3331
3332static int snd_hdspm_info_madi_speedmode(struct snd_kcontrol *kcontrol,
3333 struct snd_ctl_elem_info *uinfo)
3334{
3335 static char *texts[] = { "Single", "Double", "Quad" };
e5b7b1fe 3336 ENUMERATED_CTL_INFO(uinfo, texts);
700d1ef3
AK
3337 return 0;
3338}
3339
3340static int snd_hdspm_get_madi_speedmode(struct snd_kcontrol *kcontrol,
3341 struct snd_ctl_elem_value *ucontrol)
3342{
3343 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3344
3345 spin_lock_irq(&hdspm->lock);
3346 ucontrol->value.enumerated.item[0] = hdspm_madi_speedmode(hdspm);
3347 spin_unlock_irq(&hdspm->lock);
3348 return 0;
3349}
3350
3351static int snd_hdspm_put_madi_speedmode(struct snd_kcontrol *kcontrol,
3352 struct snd_ctl_elem_value *ucontrol)
3353{
3354 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3355 int change;
3356 int val;
3357
3358 if (!snd_hdspm_use_is_exclusive(hdspm))
3359 return -EBUSY;
3360 val = ucontrol->value.integer.value[0];
3361 if (val < 0)
3362 val = 0;
3363 if (val > 2)
3364 val = 2;
3365 spin_lock_irq(&hdspm->lock);
3366 change = val != hdspm_madi_speedmode(hdspm);
3367 hdspm_set_madi_speedmode(hdspm, val);
3368 spin_unlock_irq(&hdspm->lock);
3369 return change;
3370}
763f356c
TI
3371
3372#define HDSPM_MIXER(xname, xindex) \
f27a64f9
AK
3373{ .iface = SNDRV_CTL_ELEM_IFACE_HWDEP, \
3374 .name = xname, \
3375 .index = xindex, \
3376 .device = 0, \
3377 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | \
3378 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3379 .info = snd_hdspm_info_mixer, \
3380 .get = snd_hdspm_get_mixer, \
3381 .put = snd_hdspm_put_mixer \
763f356c
TI
3382}
3383
98274f07
TI
3384static int snd_hdspm_info_mixer(struct snd_kcontrol *kcontrol,
3385 struct snd_ctl_elem_info *uinfo)
763f356c
TI
3386{
3387 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
3388 uinfo->count = 3;
3389 uinfo->value.integer.min = 0;
3390 uinfo->value.integer.max = 65535;
3391 uinfo->value.integer.step = 1;
3392 return 0;
3393}
3394
98274f07
TI
3395static int snd_hdspm_get_mixer(struct snd_kcontrol *kcontrol,
3396 struct snd_ctl_elem_value *ucontrol)
763f356c 3397{
98274f07 3398 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3399 int source;
3400 int destination;
3401
3402 source = ucontrol->value.integer.value[0];
3403 if (source < 0)
3404 source = 0;
3405 else if (source >= 2 * HDSPM_MAX_CHANNELS)
3406 source = 2 * HDSPM_MAX_CHANNELS - 1;
3407
3408 destination = ucontrol->value.integer.value[1];
3409 if (destination < 0)
3410 destination = 0;
3411 else if (destination >= HDSPM_MAX_CHANNELS)
3412 destination = HDSPM_MAX_CHANNELS - 1;
3413
3414 spin_lock_irq(&hdspm->lock);
3415 if (source >= HDSPM_MAX_CHANNELS)
3416 ucontrol->value.integer.value[2] =
3417 hdspm_read_pb_gain(hdspm, destination,
3418 source - HDSPM_MAX_CHANNELS);
3419 else
3420 ucontrol->value.integer.value[2] =
3421 hdspm_read_in_gain(hdspm, destination, source);
3422
3423 spin_unlock_irq(&hdspm->lock);
3424
3425 return 0;
3426}
3427
98274f07
TI
3428static int snd_hdspm_put_mixer(struct snd_kcontrol *kcontrol,
3429 struct snd_ctl_elem_value *ucontrol)
763f356c 3430{
98274f07 3431 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3432 int change;
3433 int source;
3434 int destination;
3435 int gain;
3436
3437 if (!snd_hdspm_use_is_exclusive(hdspm))
3438 return -EBUSY;
3439
3440 source = ucontrol->value.integer.value[0];
3441 destination = ucontrol->value.integer.value[1];
3442
3443 if (source < 0 || source >= 2 * HDSPM_MAX_CHANNELS)
3444 return -1;
3445 if (destination < 0 || destination >= HDSPM_MAX_CHANNELS)
3446 return -1;
3447
3448 gain = ucontrol->value.integer.value[2];
3449
3450 spin_lock_irq(&hdspm->lock);
3451
3452 if (source >= HDSPM_MAX_CHANNELS)
3453 change = gain != hdspm_read_pb_gain(hdspm, destination,
3454 source -
3455 HDSPM_MAX_CHANNELS);
3456 else
ef5fa1a4
TI
3457 change = gain != hdspm_read_in_gain(hdspm, destination,
3458 source);
763f356c
TI
3459
3460 if (change) {
3461 if (source >= HDSPM_MAX_CHANNELS)
3462 hdspm_write_pb_gain(hdspm, destination,
3463 source - HDSPM_MAX_CHANNELS,
3464 gain);
3465 else
3466 hdspm_write_in_gain(hdspm, destination, source,
3467 gain);
3468 }
3469 spin_unlock_irq(&hdspm->lock);
3470
3471 return change;
3472}
3473
3474/* The simple mixer control(s) provide gain control for the
3475 basic 1:1 mappings of playback streams to output
0dca1793 3476 streams.
763f356c
TI
3477*/
3478
3479#define HDSPM_PLAYBACK_MIXER \
f27a64f9
AK
3480{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3481 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_WRITE | \
3482 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3483 .info = snd_hdspm_info_playback_mixer, \
3484 .get = snd_hdspm_get_playback_mixer, \
3485 .put = snd_hdspm_put_playback_mixer \
763f356c
TI
3486}
3487
98274f07
TI
3488static int snd_hdspm_info_playback_mixer(struct snd_kcontrol *kcontrol,
3489 struct snd_ctl_elem_info *uinfo)
763f356c
TI
3490{
3491 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
3492 uinfo->count = 1;
3493 uinfo->value.integer.min = 0;
0dca1793 3494 uinfo->value.integer.max = 64;
763f356c
TI
3495 uinfo->value.integer.step = 1;
3496 return 0;
3497}
3498
98274f07
TI
3499static int snd_hdspm_get_playback_mixer(struct snd_kcontrol *kcontrol,
3500 struct snd_ctl_elem_value *ucontrol)
763f356c 3501{
98274f07 3502 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 3503 int channel;
763f356c
TI
3504
3505 channel = ucontrol->id.index - 1;
3506
da3cec35
TI
3507 if (snd_BUG_ON(channel < 0 || channel >= HDSPM_MAX_CHANNELS))
3508 return -EINVAL;
763f356c 3509
763f356c
TI
3510 spin_lock_irq(&hdspm->lock);
3511 ucontrol->value.integer.value[0] =
0dca1793 3512 (hdspm_read_pb_gain(hdspm, channel, channel)*64)/UNITY_GAIN;
763f356c
TI
3513 spin_unlock_irq(&hdspm->lock);
3514
763f356c
TI
3515 return 0;
3516}
3517
98274f07
TI
3518static int snd_hdspm_put_playback_mixer(struct snd_kcontrol *kcontrol,
3519 struct snd_ctl_elem_value *ucontrol)
763f356c 3520{
98274f07 3521 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3522 int change;
3523 int channel;
763f356c
TI
3524 int gain;
3525
3526 if (!snd_hdspm_use_is_exclusive(hdspm))
3527 return -EBUSY;
3528
3529 channel = ucontrol->id.index - 1;
3530
da3cec35
TI
3531 if (snd_BUG_ON(channel < 0 || channel >= HDSPM_MAX_CHANNELS))
3532 return -EINVAL;
763f356c 3533
0dca1793 3534 gain = ucontrol->value.integer.value[0]*UNITY_GAIN/64;
763f356c
TI
3535
3536 spin_lock_irq(&hdspm->lock);
3537 change =
0dca1793
AK
3538 gain != hdspm_read_pb_gain(hdspm, channel,
3539 channel);
763f356c 3540 if (change)
0dca1793 3541 hdspm_write_pb_gain(hdspm, channel, channel,
763f356c
TI
3542 gain);
3543 spin_unlock_irq(&hdspm->lock);
3544 return change;
3545}
3546
0dca1793
AK
3547#define HDSPM_SYNC_CHECK(xname, xindex) \
3548{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3549 .name = xname, \
3550 .private_value = xindex, \
3551 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3552 .info = snd_hdspm_info_sync_check, \
3553 .get = snd_hdspm_get_sync_check \
763f356c
TI
3554}
3555
34542213
AK
3556#define HDSPM_TCO_LOCK_CHECK(xname, xindex) \
3557{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3558 .name = xname, \
3559 .private_value = xindex, \
3560 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3561 .info = snd_hdspm_tco_info_lock_check, \
3562 .get = snd_hdspm_get_sync_check \
3563}
3564
3565
0dca1793 3566
98274f07
TI
3567static int snd_hdspm_info_sync_check(struct snd_kcontrol *kcontrol,
3568 struct snd_ctl_elem_info *uinfo)
763f356c 3569{
0dca1793 3570 static char *texts[] = { "No Lock", "Lock", "Sync", "N/A" };
e5b7b1fe 3571 ENUMERATED_CTL_INFO(uinfo, texts);
763f356c
TI
3572 return 0;
3573}
3574
34542213
AK
3575static int snd_hdspm_tco_info_lock_check(struct snd_kcontrol *kcontrol,
3576 struct snd_ctl_elem_info *uinfo)
3577{
3578 static char *texts[] = { "No Lock", "Lock" };
3579 ENUMERATED_CTL_INFO(uinfo, texts);
3580 return 0;
3581}
3582
0dca1793 3583static int hdspm_wc_sync_check(struct hdspm *hdspm)
763f356c 3584{
0dca1793
AK
3585 int status, status2;
3586
3587 switch (hdspm->io_type) {
3588 case AES32:
3589 status = hdspm_read(hdspm, HDSPM_statusRegister);
56bde0f3
AS
3590 if (status & HDSPM_AES32_wcLock) {
3591 if (status & HDSPM_AES32_wcSync)
3592 return 2;
3593 else
3594 return 1;
3595 }
3cee5a60 3596 return 0;
0dca1793
AK
3597 break;
3598
3599 case MADI:
3600 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
3cee5a60
RB
3601 if (status2 & HDSPM_wcLock) {
3602 if (status2 & HDSPM_wcSync)
3603 return 2;
3604 else
3605 return 1;
3606 }
3607 return 0;
0dca1793 3608 break;
763f356c 3609
0dca1793
AK
3610 case RayDAT:
3611 case AIO:
3612 status = hdspm_read(hdspm, HDSPM_statusRegister);
763f356c 3613
0dca1793
AK
3614 if (status & 0x2000000)
3615 return 2;
3616 else if (status & 0x1000000)
3617 return 1;
3618 return 0;
763f356c 3619
0dca1793 3620 break;
763f356c 3621
0dca1793
AK
3622 case MADIface:
3623 break;
3624 }
3625
3626
3627 return 3;
763f356c
TI
3628}
3629
0dca1793
AK
3630
3631static int hdspm_madi_sync_check(struct hdspm *hdspm)
763f356c
TI
3632{
3633 int status = hdspm_read(hdspm, HDSPM_statusRegister);
3634 if (status & HDSPM_madiLock) {
3635 if (status & HDSPM_madiSync)
3636 return 2;
3637 else
3638 return 1;
3639 }
3640 return 0;
3641}
3642
763f356c 3643
0dca1793
AK
3644static int hdspm_s1_sync_check(struct hdspm *hdspm, int idx)
3645{
3646 int status, lock, sync;
763f356c 3647
0dca1793 3648 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
763f356c 3649
0dca1793
AK
3650 lock = (status & (0x1<<idx)) ? 1 : 0;
3651 sync = (status & (0x100<<idx)) ? 1 : 0;
3cee5a60 3652
0dca1793 3653 if (lock && sync)
3cee5a60 3654 return 2;
0dca1793
AK
3655 else if (lock)
3656 return 1;
3cee5a60
RB
3657 return 0;
3658}
3659
0dca1793
AK
3660
3661static int hdspm_sync_in_sync_check(struct hdspm *hdspm)
3662{
3663 int status, lock = 0, sync = 0;
3664
3665 switch (hdspm->io_type) {
3666 case RayDAT:
3667 case AIO:
3668 status = hdspm_read(hdspm, HDSPM_RD_STATUS_3);
3669 lock = (status & 0x400) ? 1 : 0;
3670 sync = (status & 0x800) ? 1 : 0;
3671 break;
3672
3673 case MADI:
2e0452f5
AK
3674 status = hdspm_read(hdspm, HDSPM_statusRegister);
3675 lock = (status & HDSPM_syncInLock) ? 1 : 0;
3676 sync = (status & HDSPM_syncInSync) ? 1 : 0;
3677 break;
3678
0dca1793
AK
3679 case AES32:
3680 status = hdspm_read(hdspm, HDSPM_statusRegister2);
9a215f47
AK
3681 lock = (status & 0x100000) ? 1 : 0;
3682 sync = (status & 0x200000) ? 1 : 0;
0dca1793
AK
3683 break;
3684
3685 case MADIface:
3686 break;
3687 }
3688
3689 if (lock && sync)
3690 return 2;
3691 else if (lock)
3692 return 1;
3693
3694 return 0;
3695}
3696
3697static int hdspm_aes_sync_check(struct hdspm *hdspm, int idx)
3698{
3699 int status2, lock, sync;
3700 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
3701
3702 lock = (status2 & (0x0080 >> idx)) ? 1 : 0;
3703 sync = (status2 & (0x8000 >> idx)) ? 1 : 0;
3704
3705 if (sync)
3706 return 2;
3707 else if (lock)
3708 return 1;
3709 return 0;
3710}
3711
34542213
AK
3712static int hdspm_tco_input_check(struct hdspm *hdspm, u32 mask)
3713{
3714 u32 status;
3715 status = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
3716
3717 return (status & mask) ? 1 : 0;
3718}
3719
0dca1793
AK
3720
3721static int hdspm_tco_sync_check(struct hdspm *hdspm)
3722{
3723 int status;
3724
3725 if (hdspm->tco) {
3726 switch (hdspm->io_type) {
3727 case MADI:
3728 case AES32:
3729 status = hdspm_read(hdspm, HDSPM_statusRegister);
3730 if (status & HDSPM_tcoLock) {
3731 if (status & HDSPM_tcoSync)
3732 return 2;
3733 else
3734 return 1;
3735 }
3736 return 0;
3737
3738 break;
3739
3740 case RayDAT:
3741 case AIO:
3742 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
3743
3744 if (status & 0x8000000)
3745 return 2; /* Sync */
3746 if (status & 0x4000000)
3747 return 1; /* Lock */
3748 return 0; /* No signal */
3749 break;
3750
3751 default:
3752 break;
3753 }
3754 }
3755
3756 return 3; /* N/A */
3757}
3758
3759
3760static int snd_hdspm_get_sync_check(struct snd_kcontrol *kcontrol,
3761 struct snd_ctl_elem_value *ucontrol)
3762{
3763 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3764 int val = -1;
3765
3766 switch (hdspm->io_type) {
3767 case RayDAT:
3768 switch (kcontrol->private_value) {
3769 case 0: /* WC */
3770 val = hdspm_wc_sync_check(hdspm); break;
3771 case 7: /* TCO */
3772 val = hdspm_tco_sync_check(hdspm); break;
3773 case 8: /* SYNC IN */
3774 val = hdspm_sync_in_sync_check(hdspm); break;
3775 default:
d1a3c98d
AK
3776 val = hdspm_s1_sync_check(hdspm,
3777 kcontrol->private_value-1);
0dca1793 3778 }
fba30fd3 3779 break;
0dca1793
AK
3780
3781 case AIO:
3782 switch (kcontrol->private_value) {
3783 case 0: /* WC */
3784 val = hdspm_wc_sync_check(hdspm); break;
3785 case 4: /* TCO */
3786 val = hdspm_tco_sync_check(hdspm); break;
3787 case 5: /* SYNC IN */
3788 val = hdspm_sync_in_sync_check(hdspm); break;
3789 default:
3790 val = hdspm_s1_sync_check(hdspm, ucontrol->id.index-1);
3791 }
fba30fd3 3792 break;
0dca1793
AK
3793
3794 case MADI:
3795 switch (kcontrol->private_value) {
3796 case 0: /* WC */
3797 val = hdspm_wc_sync_check(hdspm); break;
3798 case 1: /* MADI */
3799 val = hdspm_madi_sync_check(hdspm); break;
3800 case 2: /* TCO */
3801 val = hdspm_tco_sync_check(hdspm); break;
3802 case 3: /* SYNC_IN */
3803 val = hdspm_sync_in_sync_check(hdspm); break;
3804 }
fba30fd3 3805 break;
0dca1793
AK
3806
3807 case MADIface:
3808 val = hdspm_madi_sync_check(hdspm); /* MADI */
3809 break;
3810
3811 case AES32:
3812 switch (kcontrol->private_value) {
3813 case 0: /* WC */
3814 val = hdspm_wc_sync_check(hdspm); break;
3815 case 9: /* TCO */
3816 val = hdspm_tco_sync_check(hdspm); break;
3817 case 10 /* SYNC IN */:
3818 val = hdspm_sync_in_sync_check(hdspm); break;
7c4a95b5 3819 default: /* AES1 to AES8 */
0dca1793 3820 val = hdspm_aes_sync_check(hdspm,
7c4a95b5 3821 kcontrol->private_value-1);
0dca1793 3822 }
fba30fd3 3823 break;
0dca1793
AK
3824
3825 }
3826
34542213
AK
3827 if (hdspm->tco) {
3828 switch (kcontrol->private_value) {
3829 case 11:
3830 /* Check TCO for lock state of its current input */
3831 val = hdspm_tco_input_check(hdspm, HDSPM_TCO1_TCO_lock);
3832 break;
3833 case 12:
3834 /* Check TCO for valid time code on LTC input. */
3835 val = hdspm_tco_input_check(hdspm,
3836 HDSPM_TCO1_LTC_Input_valid);
3837 break;
3838 default:
3839 break;
3840 }
3841 }
3842
0dca1793
AK
3843 if (-1 == val)
3844 val = 3;
3845
3846 ucontrol->value.enumerated.item[0] = val;
3847 return 0;
3848}
3849
3850
3851
3852/**
3853 * TCO controls
3854 **/
3855static void hdspm_tco_write(struct hdspm *hdspm)
3856{
3857 unsigned int tc[4] = { 0, 0, 0, 0};
3858
3859 switch (hdspm->tco->input) {
3860 case 0:
3861 tc[2] |= HDSPM_TCO2_set_input_MSB;
3862 break;
3863 case 1:
3864 tc[2] |= HDSPM_TCO2_set_input_LSB;
3865 break;
3866 default:
3867 break;
3868 }
3869
3870 switch (hdspm->tco->framerate) {
3871 case 1:
3872 tc[1] |= HDSPM_TCO1_LTC_Format_LSB;
3873 break;
3874 case 2:
3875 tc[1] |= HDSPM_TCO1_LTC_Format_MSB;
3876 break;
3877 case 3:
3878 tc[1] |= HDSPM_TCO1_LTC_Format_MSB +
3879 HDSPM_TCO1_set_drop_frame_flag;
3880 break;
3881 case 4:
3882 tc[1] |= HDSPM_TCO1_LTC_Format_LSB +
3883 HDSPM_TCO1_LTC_Format_MSB;
3884 break;
3885 case 5:
3886 tc[1] |= HDSPM_TCO1_LTC_Format_LSB +
3887 HDSPM_TCO1_LTC_Format_MSB +
3888 HDSPM_TCO1_set_drop_frame_flag;
3889 break;
3890 default:
3891 break;
3892 }
3893
3894 switch (hdspm->tco->wordclock) {
3895 case 1:
3896 tc[2] |= HDSPM_TCO2_WCK_IO_ratio_LSB;
3897 break;
3898 case 2:
3899 tc[2] |= HDSPM_TCO2_WCK_IO_ratio_MSB;
3900 break;
3901 default:
3902 break;
3903 }
3904
3905 switch (hdspm->tco->samplerate) {
3906 case 1:
3907 tc[2] |= HDSPM_TCO2_set_freq;
3908 break;
3909 case 2:
3910 tc[2] |= HDSPM_TCO2_set_freq_from_app;
3911 break;
3912 default:
3913 break;
3914 }
3915
3916 switch (hdspm->tco->pull) {
3917 case 1:
3918 tc[2] |= HDSPM_TCO2_set_pull_up;
3919 break;
3920 case 2:
3921 tc[2] |= HDSPM_TCO2_set_pull_down;
3922 break;
3923 case 3:
3924 tc[2] |= HDSPM_TCO2_set_pull_up + HDSPM_TCO2_set_01_4;
3925 break;
3926 case 4:
3927 tc[2] |= HDSPM_TCO2_set_pull_down + HDSPM_TCO2_set_01_4;
3928 break;
3929 default:
3930 break;
3931 }
3932
3933 if (1 == hdspm->tco->term) {
3934 tc[2] |= HDSPM_TCO2_set_term_75R;
3935 }
3936
3937 hdspm_write(hdspm, HDSPM_WR_TCO, tc[0]);
3938 hdspm_write(hdspm, HDSPM_WR_TCO+4, tc[1]);
3939 hdspm_write(hdspm, HDSPM_WR_TCO+8, tc[2]);
3940 hdspm_write(hdspm, HDSPM_WR_TCO+12, tc[3]);
3941}
3942
3943
3944#define HDSPM_TCO_SAMPLE_RATE(xname, xindex) \
3945{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3946 .name = xname, \
3947 .index = xindex, \
3948 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
3949 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3950 .info = snd_hdspm_info_tco_sample_rate, \
3951 .get = snd_hdspm_get_tco_sample_rate, \
3952 .put = snd_hdspm_put_tco_sample_rate \
3953}
3954
3955static int snd_hdspm_info_tco_sample_rate(struct snd_kcontrol *kcontrol,
3956 struct snd_ctl_elem_info *uinfo)
3957{
3958 static char *texts[] = { "44.1 kHz", "48 kHz" };
e5b7b1fe 3959 ENUMERATED_CTL_INFO(uinfo, texts);
0dca1793
AK
3960 return 0;
3961}
3962
3963static int snd_hdspm_get_tco_sample_rate(struct snd_kcontrol *kcontrol,
3964 struct snd_ctl_elem_value *ucontrol)
3965{
3966 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3967
3968 ucontrol->value.enumerated.item[0] = hdspm->tco->samplerate;
3969
3970 return 0;
3971}
3972
3973static int snd_hdspm_put_tco_sample_rate(struct snd_kcontrol *kcontrol,
3974 struct snd_ctl_elem_value *ucontrol)
3975{
3976 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3977
3978 if (hdspm->tco->samplerate != ucontrol->value.enumerated.item[0]) {
3979 hdspm->tco->samplerate = ucontrol->value.enumerated.item[0];
3980
3981 hdspm_tco_write(hdspm);
3982
3983 return 1;
3984 }
3985
3986 return 0;
3987}
3988
3989
3990#define HDSPM_TCO_PULL(xname, xindex) \
3991{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3992 .name = xname, \
3993 .index = xindex, \
3994 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
3995 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3996 .info = snd_hdspm_info_tco_pull, \
3997 .get = snd_hdspm_get_tco_pull, \
3998 .put = snd_hdspm_put_tco_pull \
3999}
4000
4001static int snd_hdspm_info_tco_pull(struct snd_kcontrol *kcontrol,
4002 struct snd_ctl_elem_info *uinfo)
4003{
4004 static char *texts[] = { "0", "+ 0.1 %", "- 0.1 %", "+ 4 %", "- 4 %" };
e5b7b1fe 4005 ENUMERATED_CTL_INFO(uinfo, texts);
0dca1793
AK
4006 return 0;
4007}
4008
4009static int snd_hdspm_get_tco_pull(struct snd_kcontrol *kcontrol,
4010 struct snd_ctl_elem_value *ucontrol)
4011{
4012 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4013
4014 ucontrol->value.enumerated.item[0] = hdspm->tco->pull;
4015
4016 return 0;
4017}
4018
4019static int snd_hdspm_put_tco_pull(struct snd_kcontrol *kcontrol,
4020 struct snd_ctl_elem_value *ucontrol)
4021{
4022 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4023
4024 if (hdspm->tco->pull != ucontrol->value.enumerated.item[0]) {
4025 hdspm->tco->pull = ucontrol->value.enumerated.item[0];
4026
4027 hdspm_tco_write(hdspm);
4028
4029 return 1;
4030 }
4031
4032 return 0;
4033}
4034
4035#define HDSPM_TCO_WCK_CONVERSION(xname, xindex) \
4036{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4037 .name = xname, \
4038 .index = xindex, \
4039 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4040 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4041 .info = snd_hdspm_info_tco_wck_conversion, \
4042 .get = snd_hdspm_get_tco_wck_conversion, \
4043 .put = snd_hdspm_put_tco_wck_conversion \
4044}
4045
4046static int snd_hdspm_info_tco_wck_conversion(struct snd_kcontrol *kcontrol,
4047 struct snd_ctl_elem_info *uinfo)
4048{
4049 static char *texts[] = { "1:1", "44.1 -> 48", "48 -> 44.1" };
e5b7b1fe 4050 ENUMERATED_CTL_INFO(uinfo, texts);
0dca1793
AK
4051 return 0;
4052}
4053
4054static int snd_hdspm_get_tco_wck_conversion(struct snd_kcontrol *kcontrol,
4055 struct snd_ctl_elem_value *ucontrol)
4056{
4057 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4058
4059 ucontrol->value.enumerated.item[0] = hdspm->tco->wordclock;
4060
4061 return 0;
4062}
4063
4064static int snd_hdspm_put_tco_wck_conversion(struct snd_kcontrol *kcontrol,
4065 struct snd_ctl_elem_value *ucontrol)
4066{
4067 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4068
4069 if (hdspm->tco->wordclock != ucontrol->value.enumerated.item[0]) {
4070 hdspm->tco->wordclock = ucontrol->value.enumerated.item[0];
4071
4072 hdspm_tco_write(hdspm);
4073
4074 return 1;
4075 }
4076
4077 return 0;
4078}
4079
4080
4081#define HDSPM_TCO_FRAME_RATE(xname, xindex) \
4082{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4083 .name = xname, \
4084 .index = xindex, \
4085 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4086 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4087 .info = snd_hdspm_info_tco_frame_rate, \
4088 .get = snd_hdspm_get_tco_frame_rate, \
4089 .put = snd_hdspm_put_tco_frame_rate \
4090}
4091
4092static int snd_hdspm_info_tco_frame_rate(struct snd_kcontrol *kcontrol,
4093 struct snd_ctl_elem_info *uinfo)
4094{
4095 static char *texts[] = { "24 fps", "25 fps", "29.97fps",
4096 "29.97 dfps", "30 fps", "30 dfps" };
e5b7b1fe 4097 ENUMERATED_CTL_INFO(uinfo, texts);
0dca1793
AK
4098 return 0;
4099}
4100
4101static int snd_hdspm_get_tco_frame_rate(struct snd_kcontrol *kcontrol,
3cee5a60
RB
4102 struct snd_ctl_elem_value *ucontrol)
4103{
3cee5a60
RB
4104 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4105
0dca1793 4106 ucontrol->value.enumerated.item[0] = hdspm->tco->framerate;
3cee5a60 4107
3cee5a60
RB
4108 return 0;
4109}
763f356c 4110
0dca1793
AK
4111static int snd_hdspm_put_tco_frame_rate(struct snd_kcontrol *kcontrol,
4112 struct snd_ctl_elem_value *ucontrol)
4113{
4114 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 4115
0dca1793
AK
4116 if (hdspm->tco->framerate != ucontrol->value.enumerated.item[0]) {
4117 hdspm->tco->framerate = ucontrol->value.enumerated.item[0];
763f356c 4118
0dca1793
AK
4119 hdspm_tco_write(hdspm);
4120
4121 return 1;
4122 }
4123
4124 return 0;
4125}
763f356c 4126
0dca1793
AK
4127
4128#define HDSPM_TCO_SYNC_SOURCE(xname, xindex) \
4129{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4130 .name = xname, \
4131 .index = xindex, \
4132 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4133 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4134 .info = snd_hdspm_info_tco_sync_source, \
4135 .get = snd_hdspm_get_tco_sync_source, \
4136 .put = snd_hdspm_put_tco_sync_source \
4137}
4138
4139static int snd_hdspm_info_tco_sync_source(struct snd_kcontrol *kcontrol,
4140 struct snd_ctl_elem_info *uinfo)
4141{
4142 static char *texts[] = { "LTC", "Video", "WCK" };
e5b7b1fe 4143 ENUMERATED_CTL_INFO(uinfo, texts);
0dca1793
AK
4144 return 0;
4145}
4146
4147static int snd_hdspm_get_tco_sync_source(struct snd_kcontrol *kcontrol,
4148 struct snd_ctl_elem_value *ucontrol)
4149{
4150 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4151
4152 ucontrol->value.enumerated.item[0] = hdspm->tco->input;
4153
4154 return 0;
4155}
4156
4157static int snd_hdspm_put_tco_sync_source(struct snd_kcontrol *kcontrol,
4158 struct snd_ctl_elem_value *ucontrol)
4159{
4160 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4161
4162 if (hdspm->tco->input != ucontrol->value.enumerated.item[0]) {
4163 hdspm->tco->input = ucontrol->value.enumerated.item[0];
4164
4165 hdspm_tco_write(hdspm);
4166
4167 return 1;
4168 }
4169
4170 return 0;
4171}
4172
4173
4174#define HDSPM_TCO_WORD_TERM(xname, xindex) \
4175{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4176 .name = xname, \
4177 .index = xindex, \
4178 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4179 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4180 .info = snd_hdspm_info_tco_word_term, \
4181 .get = snd_hdspm_get_tco_word_term, \
4182 .put = snd_hdspm_put_tco_word_term \
4183}
4184
4185static int snd_hdspm_info_tco_word_term(struct snd_kcontrol *kcontrol,
4186 struct snd_ctl_elem_info *uinfo)
4187{
4188 uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
4189 uinfo->count = 1;
4190 uinfo->value.integer.min = 0;
4191 uinfo->value.integer.max = 1;
4192
4193 return 0;
4194}
4195
4196
4197static int snd_hdspm_get_tco_word_term(struct snd_kcontrol *kcontrol,
4198 struct snd_ctl_elem_value *ucontrol)
4199{
4200 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4201
4202 ucontrol->value.enumerated.item[0] = hdspm->tco->term;
4203
4204 return 0;
4205}
4206
4207
4208static int snd_hdspm_put_tco_word_term(struct snd_kcontrol *kcontrol,
4209 struct snd_ctl_elem_value *ucontrol)
4210{
4211 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4212
4213 if (hdspm->tco->term != ucontrol->value.enumerated.item[0]) {
4214 hdspm->tco->term = ucontrol->value.enumerated.item[0];
4215
4216 hdspm_tco_write(hdspm);
4217
4218 return 1;
4219 }
4220
4221 return 0;
4222}
4223
4224
4225
4226
4227static struct snd_kcontrol_new snd_hdspm_controls_madi[] = {
4228 HDSPM_MIXER("Mixer", 0),
4229 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
763f356c
TI
4230 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4231 HDSPM_PREF_SYNC_REF("Preferred Sync Reference", 0),
4232 HDSPM_AUTOSYNC_REF("AutoSync Reference", 0),
4233 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
b8812c55 4234 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
0dca1793
AK
4235 HDSPM_SYNC_CHECK("WC SyncCheck", 0),
4236 HDSPM_SYNC_CHECK("MADI SyncCheck", 1),
930f4ff0 4237 HDSPM_SYNC_CHECK("TCO SyncCheck", 2),
0dca1793 4238 HDSPM_SYNC_CHECK("SYNC IN SyncCheck", 3),
c9e1668c
AK
4239 HDSPM_TOGGLE_SETTING("Line Out", HDSPM_LineOut),
4240 HDSPM_TOGGLE_SETTING("TX 64 channels mode", HDSPM_TX_64ch),
696be0fb 4241 HDSPM_TOGGLE_SETTING("Disable 96K frames", HDSPM_SMUX),
c9e1668c
AK
4242 HDSPM_TOGGLE_SETTING("Clear Track Marker", HDSPM_clr_tms),
4243 HDSPM_TOGGLE_SETTING("Safe Mode", HDSPM_AutoInp),
700d1ef3
AK
4244 HDSPM_INPUT_SELECT("Input Select", 0),
4245 HDSPM_MADI_SPEEDMODE("MADI Speed Mode", 0)
0dca1793
AK
4246};
4247
4248
4249static struct snd_kcontrol_new snd_hdspm_controls_madiface[] = {
4250 HDSPM_MIXER("Mixer", 0),
4251 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
4252 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4253 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
4254 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
4255 HDSPM_SYNC_CHECK("MADI SyncCheck", 0),
c9e1668c
AK
4256 HDSPM_TOGGLE_SETTING("TX 64 channels mode", HDSPM_TX_64ch),
4257 HDSPM_TOGGLE_SETTING("Clear Track Marker", HDSPM_clr_tms),
4258 HDSPM_TOGGLE_SETTING("Safe Mode", HDSPM_AutoInp),
700d1ef3 4259 HDSPM_MADI_SPEEDMODE("MADI Speed Mode", 0)
763f356c
TI
4260};
4261
0dca1793
AK
4262static struct snd_kcontrol_new snd_hdspm_controls_aio[] = {
4263 HDSPM_MIXER("Mixer", 0),
4264 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
4265 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4266 HDSPM_PREF_SYNC_REF("Preferred Sync Reference", 0),
4267 HDSPM_AUTOSYNC_REF("AutoSync Reference", 0),
4268 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
4269 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
4270 HDSPM_SYNC_CHECK("WC SyncCheck", 0),
4271 HDSPM_SYNC_CHECK("AES SyncCheck", 1),
4272 HDSPM_SYNC_CHECK("SPDIF SyncCheck", 2),
4273 HDSPM_SYNC_CHECK("ADAT SyncCheck", 3),
4274 HDSPM_SYNC_CHECK("TCO SyncCheck", 4),
4275 HDSPM_SYNC_CHECK("SYNC IN SyncCheck", 5),
4276 HDSPM_AUTOSYNC_SAMPLE_RATE("WC Frequency", 0),
4277 HDSPM_AUTOSYNC_SAMPLE_RATE("AES Frequency", 1),
4278 HDSPM_AUTOSYNC_SAMPLE_RATE("SPDIF Frequency", 2),
4279 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT Frequency", 3),
4280 HDSPM_AUTOSYNC_SAMPLE_RATE("TCO Frequency", 4),
4281 HDSPM_AUTOSYNC_SAMPLE_RATE("SYNC IN Frequency", 5)
4282
4283 /*
4284 HDSPM_INPUT_SELECT("Input Select", 0),
4285 HDSPM_SPDIF_OPTICAL("SPDIF Out Optical", 0),
4286 HDSPM_PROFESSIONAL("SPDIF Out Professional", 0);
4287 HDSPM_SPDIF_IN("SPDIF In", 0);
4288 HDSPM_BREAKOUT_CABLE("Breakout Cable", 0);
4289 HDSPM_INPUT_LEVEL("Input Level", 0);
4290 HDSPM_OUTPUT_LEVEL("Output Level", 0);
4291 HDSPM_PHONES("Phones", 0);
4292 */
4293};
3cee5a60 4294
0dca1793
AK
4295static struct snd_kcontrol_new snd_hdspm_controls_raydat[] = {
4296 HDSPM_MIXER("Mixer", 0),
4297 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
4298 HDSPM_SYSTEM_CLOCK_MODE("Clock Mode", 0),
4299 HDSPM_PREF_SYNC_REF("Pref Sync Ref", 0),
4300 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
4301 HDSPM_SYNC_CHECK("WC SyncCheck", 0),
4302 HDSPM_SYNC_CHECK("AES SyncCheck", 1),
4303 HDSPM_SYNC_CHECK("SPDIF SyncCheck", 2),
4304 HDSPM_SYNC_CHECK("ADAT1 SyncCheck", 3),
4305 HDSPM_SYNC_CHECK("ADAT2 SyncCheck", 4),
4306 HDSPM_SYNC_CHECK("ADAT3 SyncCheck", 5),
4307 HDSPM_SYNC_CHECK("ADAT4 SyncCheck", 6),
4308 HDSPM_SYNC_CHECK("TCO SyncCheck", 7),
4309 HDSPM_SYNC_CHECK("SYNC IN SyncCheck", 8),
4310 HDSPM_AUTOSYNC_SAMPLE_RATE("WC Frequency", 0),
4311 HDSPM_AUTOSYNC_SAMPLE_RATE("AES Frequency", 1),
4312 HDSPM_AUTOSYNC_SAMPLE_RATE("SPDIF Frequency", 2),
4313 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT1 Frequency", 3),
4314 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT2 Frequency", 4),
4315 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT3 Frequency", 5),
4316 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT4 Frequency", 6),
4317 HDSPM_AUTOSYNC_SAMPLE_RATE("TCO Frequency", 7),
4318 HDSPM_AUTOSYNC_SAMPLE_RATE("SYNC IN Frequency", 8)
4319};
4320
4321static struct snd_kcontrol_new snd_hdspm_controls_aes32[] = {
3cee5a60 4322 HDSPM_MIXER("Mixer", 0),
0dca1793 4323 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
3cee5a60
RB
4324 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4325 HDSPM_PREF_SYNC_REF("Preferred Sync Reference", 0),
4326 HDSPM_AUTOSYNC_REF("AutoSync Reference", 0),
4327 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
3cee5a60 4328 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
0dca1793
AK
4329 HDSPM_SYNC_CHECK("WC Sync Check", 0),
4330 HDSPM_SYNC_CHECK("AES1 Sync Check", 1),
4331 HDSPM_SYNC_CHECK("AES2 Sync Check", 2),
4332 HDSPM_SYNC_CHECK("AES3 Sync Check", 3),
4333 HDSPM_SYNC_CHECK("AES4 Sync Check", 4),
4334 HDSPM_SYNC_CHECK("AES5 Sync Check", 5),
4335 HDSPM_SYNC_CHECK("AES6 Sync Check", 6),
4336 HDSPM_SYNC_CHECK("AES7 Sync Check", 7),
4337 HDSPM_SYNC_CHECK("AES8 Sync Check", 8),
4338 HDSPM_SYNC_CHECK("TCO Sync Check", 9),
4339 HDSPM_SYNC_CHECK("SYNC IN Sync Check", 10),
4340 HDSPM_AUTOSYNC_SAMPLE_RATE("WC Frequency", 0),
4341 HDSPM_AUTOSYNC_SAMPLE_RATE("AES1 Frequency", 1),
4342 HDSPM_AUTOSYNC_SAMPLE_RATE("AES2 Frequency", 2),
4343 HDSPM_AUTOSYNC_SAMPLE_RATE("AES3 Frequency", 3),
4344 HDSPM_AUTOSYNC_SAMPLE_RATE("AES4 Frequency", 4),
4345 HDSPM_AUTOSYNC_SAMPLE_RATE("AES5 Frequency", 5),
4346 HDSPM_AUTOSYNC_SAMPLE_RATE("AES6 Frequency", 6),
4347 HDSPM_AUTOSYNC_SAMPLE_RATE("AES7 Frequency", 7),
4348 HDSPM_AUTOSYNC_SAMPLE_RATE("AES8 Frequency", 8),
4349 HDSPM_AUTOSYNC_SAMPLE_RATE("TCO Frequency", 9),
4350 HDSPM_AUTOSYNC_SAMPLE_RATE("SYNC IN Frequency", 10),
c9e1668c
AK
4351 HDSPM_TOGGLE_SETTING("Line Out", HDSPM_LineOut),
4352 HDSPM_TOGGLE_SETTING("Emphasis", HDSPM_Emphasis),
4353 HDSPM_TOGGLE_SETTING("Non Audio", HDSPM_Dolby),
4354 HDSPM_TOGGLE_SETTING("Professional", HDSPM_Professional),
4355 HDSPM_TOGGLE_SETTING("Clear Track Marker", HDSPM_clr_tms),
3cee5a60
RB
4356 HDSPM_DS_WIRE("Double Speed Wire Mode", 0),
4357 HDSPM_QS_WIRE("Quad Speed Wire Mode", 0),
4358};
4359
0dca1793
AK
4360
4361
4362/* Control elements for the optional TCO module */
4363static struct snd_kcontrol_new snd_hdspm_controls_tco[] = {
4364 HDSPM_TCO_SAMPLE_RATE("TCO Sample Rate", 0),
4365 HDSPM_TCO_PULL("TCO Pull", 0),
4366 HDSPM_TCO_WCK_CONVERSION("TCO WCK Conversion", 0),
4367 HDSPM_TCO_FRAME_RATE("TCO Frame Rate", 0),
4368 HDSPM_TCO_SYNC_SOURCE("TCO Sync Source", 0),
a817650e
AK
4369 HDSPM_TCO_WORD_TERM("TCO Word Term", 0),
4370 HDSPM_TCO_LOCK_CHECK("TCO Input Check", 11),
4371 HDSPM_TCO_LOCK_CHECK("TCO LTC Valid", 12),
4372 HDSPM_TCO_LTC_FRAMES("TCO Detected Frame Rate", 0),
4373 HDSPM_TCO_VIDEO_INPUT_FORMAT("Video Input Format", 0)
0dca1793
AK
4374};
4375
4376
98274f07 4377static struct snd_kcontrol_new snd_hdspm_playback_mixer = HDSPM_PLAYBACK_MIXER;
763f356c
TI
4378
4379
98274f07 4380static int hdspm_update_simple_mixer_controls(struct hdspm * hdspm)
763f356c
TI
4381{
4382 int i;
4383
0dca1793 4384 for (i = hdspm->ds_out_channels; i < hdspm->ss_out_channels; ++i) {
763f356c
TI
4385 if (hdspm->system_sample_rate > 48000) {
4386 hdspm->playback_mixer_ctls[i]->vd[0].access =
0dca1793
AK
4387 SNDRV_CTL_ELEM_ACCESS_INACTIVE |
4388 SNDRV_CTL_ELEM_ACCESS_READ |
4389 SNDRV_CTL_ELEM_ACCESS_VOLATILE;
763f356c
TI
4390 } else {
4391 hdspm->playback_mixer_ctls[i]->vd[0].access =
0dca1793
AK
4392 SNDRV_CTL_ELEM_ACCESS_READWRITE |
4393 SNDRV_CTL_ELEM_ACCESS_VOLATILE;
763f356c
TI
4394 }
4395 snd_ctl_notify(hdspm->card, SNDRV_CTL_EVENT_MASK_VALUE |
0dca1793
AK
4396 SNDRV_CTL_EVENT_MASK_INFO,
4397 &hdspm->playback_mixer_ctls[i]->id);
763f356c
TI
4398 }
4399
4400 return 0;
4401}
4402
4403
0dca1793
AK
4404static int snd_hdspm_create_controls(struct snd_card *card,
4405 struct hdspm *hdspm)
763f356c
TI
4406{
4407 unsigned int idx, limit;
4408 int err;
98274f07 4409 struct snd_kcontrol *kctl;
0dca1793 4410 struct snd_kcontrol_new *list = NULL;
763f356c 4411
0dca1793
AK
4412 switch (hdspm->io_type) {
4413 case MADI:
4414 list = snd_hdspm_controls_madi;
4415 limit = ARRAY_SIZE(snd_hdspm_controls_madi);
4416 break;
4417 case MADIface:
4418 list = snd_hdspm_controls_madiface;
4419 limit = ARRAY_SIZE(snd_hdspm_controls_madiface);
4420 break;
4421 case AIO:
4422 list = snd_hdspm_controls_aio;
4423 limit = ARRAY_SIZE(snd_hdspm_controls_aio);
4424 break;
4425 case RayDAT:
4426 list = snd_hdspm_controls_raydat;
4427 limit = ARRAY_SIZE(snd_hdspm_controls_raydat);
4428 break;
4429 case AES32:
4430 list = snd_hdspm_controls_aes32;
4431 limit = ARRAY_SIZE(snd_hdspm_controls_aes32);
4432 break;
4433 }
3cee5a60 4434
0dca1793
AK
4435 if (NULL != list) {
4436 for (idx = 0; idx < limit; idx++) {
3cee5a60 4437 err = snd_ctl_add(card,
0dca1793 4438 snd_ctl_new1(&list[idx], hdspm));
3cee5a60
RB
4439 if (err < 0)
4440 return err;
763f356c
TI
4441 }
4442 }
4443
763f356c 4444
0dca1793 4445 /* create simple 1:1 playback mixer controls */
763f356c 4446 snd_hdspm_playback_mixer.name = "Chn";
0dca1793
AK
4447 if (hdspm->system_sample_rate >= 128000) {
4448 limit = hdspm->qs_out_channels;
4449 } else if (hdspm->system_sample_rate >= 64000) {
4450 limit = hdspm->ds_out_channels;
4451 } else {
4452 limit = hdspm->ss_out_channels;
4453 }
763f356c
TI
4454 for (idx = 0; idx < limit; ++idx) {
4455 snd_hdspm_playback_mixer.index = idx + 1;
ef5fa1a4
TI
4456 kctl = snd_ctl_new1(&snd_hdspm_playback_mixer, hdspm);
4457 err = snd_ctl_add(card, kctl);
4458 if (err < 0)
763f356c 4459 return err;
763f356c
TI
4460 hdspm->playback_mixer_ctls[idx] = kctl;
4461 }
4462
0dca1793
AK
4463
4464 if (hdspm->tco) {
4465 /* add tco control elements */
4466 list = snd_hdspm_controls_tco;
4467 limit = ARRAY_SIZE(snd_hdspm_controls_tco);
4468 for (idx = 0; idx < limit; idx++) {
4469 err = snd_ctl_add(card,
4470 snd_ctl_new1(&list[idx], hdspm));
4471 if (err < 0)
4472 return err;
4473 }
4474 }
4475
763f356c
TI
4476 return 0;
4477}
4478
4479/*------------------------------------------------------------
0dca1793 4480 /proc interface
763f356c
TI
4481 ------------------------------------------------------------*/
4482
4483static void
3cee5a60
RB
4484snd_hdspm_proc_read_madi(struct snd_info_entry * entry,
4485 struct snd_info_buffer *buffer)
763f356c 4486{
ef5fa1a4 4487 struct hdspm *hdspm = entry->private_data;
0dca1793
AK
4488 unsigned int status, status2, control, freq;
4489
763f356c
TI
4490 char *pref_sync_ref;
4491 char *autosync_ref;
4492 char *system_clock_mode;
763f356c 4493 char *insel;
763f356c
TI
4494 int x, x2;
4495
0dca1793
AK
4496 /* TCO stuff */
4497 int a, ltc, frames, seconds, minutes, hours;
4498 unsigned int period;
4499 u64 freq_const = 0;
4500 u32 rate;
4501
763f356c
TI
4502 status = hdspm_read(hdspm, HDSPM_statusRegister);
4503 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
0dca1793
AK
4504 control = hdspm->control_register;
4505 freq = hdspm_read(hdspm, HDSPM_timecodeRegister);
763f356c
TI
4506
4507 snd_iprintf(buffer, "%s (Card #%d) Rev.%x Status2first3bits: %x\n",
0dca1793
AK
4508 hdspm->card_name, hdspm->card->number + 1,
4509 hdspm->firmware_rev,
4510 (status2 & HDSPM_version0) |
4511 (status2 & HDSPM_version1) | (status2 &
4512 HDSPM_version2));
4513
4514 snd_iprintf(buffer, "HW Serial: 0x%06x%06x\n",
4515 (hdspm_read(hdspm, HDSPM_midiStatusIn1)>>8) & 0xFFFFFF,
7d53a631 4516 hdspm->serial);
763f356c
TI
4517
4518 snd_iprintf(buffer, "IRQ: %d Registers bus: 0x%lx VM: 0x%lx\n",
0dca1793 4519 hdspm->irq, hdspm->port, (unsigned long)hdspm->iobase);
763f356c
TI
4520
4521 snd_iprintf(buffer, "--- System ---\n");
4522
4523 snd_iprintf(buffer,
0dca1793
AK
4524 "IRQ Pending: Audio=%d, MIDI0=%d, MIDI1=%d, IRQcount=%d\n",
4525 status & HDSPM_audioIRQPending,
4526 (status & HDSPM_midi0IRQPending) ? 1 : 0,
4527 (status & HDSPM_midi1IRQPending) ? 1 : 0,
4528 hdspm->irq_count);
763f356c 4529 snd_iprintf(buffer,
0dca1793
AK
4530 "HW pointer: id = %d, rawptr = %d (%d->%d) "
4531 "estimated= %ld (bytes)\n",
4532 ((status & HDSPM_BufferID) ? 1 : 0),
4533 (status & HDSPM_BufferPositionMask),
4534 (status & HDSPM_BufferPositionMask) %
4535 (2 * (int)hdspm->period_bytes),
4536 ((status & HDSPM_BufferPositionMask) - 64) %
4537 (2 * (int)hdspm->period_bytes),
4538 (long) hdspm_hw_pointer(hdspm) * 4);
763f356c
TI
4539
4540 snd_iprintf(buffer,
0dca1793
AK
4541 "MIDI FIFO: Out1=0x%x, Out2=0x%x, In1=0x%x, In2=0x%x \n",
4542 hdspm_read(hdspm, HDSPM_midiStatusOut0) & 0xFF,
4543 hdspm_read(hdspm, HDSPM_midiStatusOut1) & 0xFF,
4544 hdspm_read(hdspm, HDSPM_midiStatusIn0) & 0xFF,
4545 hdspm_read(hdspm, HDSPM_midiStatusIn1) & 0xFF);
763f356c 4546 snd_iprintf(buffer,
0dca1793
AK
4547 "MIDIoverMADI FIFO: In=0x%x, Out=0x%x \n",
4548 hdspm_read(hdspm, HDSPM_midiStatusIn2) & 0xFF,
4549 hdspm_read(hdspm, HDSPM_midiStatusOut2) & 0xFF);
4550 snd_iprintf(buffer,
4551 "Register: ctrl1=0x%x, ctrl2=0x%x, status1=0x%x, "
4552 "status2=0x%x\n",
4553 hdspm->control_register, hdspm->control2_register,
4554 status, status2);
4555 if (status & HDSPM_tco_detect) {
4556 snd_iprintf(buffer, "TCO module detected.\n");
4557 a = hdspm_read(hdspm, HDSPM_RD_TCO+4);
4558 if (a & HDSPM_TCO1_LTC_Input_valid) {
4559 snd_iprintf(buffer, " LTC valid, ");
4560 switch (a & (HDSPM_TCO1_LTC_Format_LSB |
4561 HDSPM_TCO1_LTC_Format_MSB)) {
4562 case 0:
4563 snd_iprintf(buffer, "24 fps, ");
4564 break;
4565 case HDSPM_TCO1_LTC_Format_LSB:
4566 snd_iprintf(buffer, "25 fps, ");
4567 break;
4568 case HDSPM_TCO1_LTC_Format_MSB:
4569 snd_iprintf(buffer, "29.97 fps, ");
4570 break;
4571 default:
4572 snd_iprintf(buffer, "30 fps, ");
4573 break;
4574 }
4575 if (a & HDSPM_TCO1_set_drop_frame_flag) {
4576 snd_iprintf(buffer, "drop frame\n");
4577 } else {
4578 snd_iprintf(buffer, "full frame\n");
4579 }
4580 } else {
4581 snd_iprintf(buffer, " no LTC\n");
4582 }
4583 if (a & HDSPM_TCO1_Video_Input_Format_NTSC) {
4584 snd_iprintf(buffer, " Video: NTSC\n");
4585 } else if (a & HDSPM_TCO1_Video_Input_Format_PAL) {
4586 snd_iprintf(buffer, " Video: PAL\n");
4587 } else {
4588 snd_iprintf(buffer, " No video\n");
4589 }
4590 if (a & HDSPM_TCO1_TCO_lock) {
4591 snd_iprintf(buffer, " Sync: lock\n");
4592 } else {
4593 snd_iprintf(buffer, " Sync: no lock\n");
4594 }
4595
4596 switch (hdspm->io_type) {
4597 case MADI:
4598 case AES32:
4599 freq_const = 110069313433624ULL;
4600 break;
4601 case RayDAT:
4602 case AIO:
4603 freq_const = 104857600000000ULL;
4604 break;
4605 case MADIface:
4606 break; /* no TCO possible */
4607 }
4608
4609 period = hdspm_read(hdspm, HDSPM_RD_PLL_FREQ);
4610 snd_iprintf(buffer, " period: %u\n", period);
4611
4612
4613 /* rate = freq_const/period; */
4614 rate = div_u64(freq_const, period);
4615
4616 if (control & HDSPM_QuadSpeed) {
4617 rate *= 4;
4618 } else if (control & HDSPM_DoubleSpeed) {
4619 rate *= 2;
4620 }
4621
4622 snd_iprintf(buffer, " Frequency: %u Hz\n",
4623 (unsigned int) rate);
4624
4625 ltc = hdspm_read(hdspm, HDSPM_RD_TCO);
4626 frames = ltc & 0xF;
4627 ltc >>= 4;
4628 frames += (ltc & 0x3) * 10;
4629 ltc >>= 4;
4630 seconds = ltc & 0xF;
4631 ltc >>= 4;
4632 seconds += (ltc & 0x7) * 10;
4633 ltc >>= 4;
4634 minutes = ltc & 0xF;
4635 ltc >>= 4;
4636 minutes += (ltc & 0x7) * 10;
4637 ltc >>= 4;
4638 hours = ltc & 0xF;
4639 ltc >>= 4;
4640 hours += (ltc & 0x3) * 10;
4641 snd_iprintf(buffer,
4642 " LTC In: %02d:%02d:%02d:%02d\n",
4643 hours, minutes, seconds, frames);
4644
4645 } else {
4646 snd_iprintf(buffer, "No TCO module detected.\n");
4647 }
763f356c
TI
4648
4649 snd_iprintf(buffer, "--- Settings ---\n");
4650
7cb155ff 4651 x = hdspm_get_latency(hdspm);
763f356c
TI
4652
4653 snd_iprintf(buffer,
0dca1793
AK
4654 "Size (Latency): %d samples (2 periods of %lu bytes)\n",
4655 x, (unsigned long) hdspm->period_bytes);
763f356c 4656
0dca1793
AK
4657 snd_iprintf(buffer, "Line out: %s\n",
4658 (hdspm->control_register & HDSPM_LineOut) ? "on " : "off");
763f356c
TI
4659
4660 switch (hdspm->control_register & HDSPM_InputMask) {
4661 case HDSPM_InputOptical:
4662 insel = "Optical";
4663 break;
4664 case HDSPM_InputCoaxial:
4665 insel = "Coaxial";
4666 break;
4667 default:
ec8f53fb 4668 insel = "Unknown";
763f356c 4669 }
763f356c
TI
4670
4671 snd_iprintf(buffer,
0dca1793
AK
4672 "ClearTrackMarker = %s, Transmit in %s Channel Mode, "
4673 "Auto Input %s\n",
4674 (hdspm->control_register & HDSPM_clr_tms) ? "on" : "off",
4675 (hdspm->control_register & HDSPM_TX_64ch) ? "64" : "56",
4676 (hdspm->control_register & HDSPM_AutoInp) ? "on" : "off");
4677
763f356c 4678
3cee5a60 4679 if (!(hdspm->control_register & HDSPM_ClockModeMaster))
0dca1793 4680 system_clock_mode = "AutoSync";
3cee5a60 4681 else
763f356c 4682 system_clock_mode = "Master";
0dca1793 4683 snd_iprintf(buffer, "AutoSync Reference: %s\n", system_clock_mode);
763f356c
TI
4684
4685 switch (hdspm_pref_sync_ref(hdspm)) {
4686 case HDSPM_SYNC_FROM_WORD:
4687 pref_sync_ref = "Word Clock";
4688 break;
4689 case HDSPM_SYNC_FROM_MADI:
4690 pref_sync_ref = "MADI Sync";
4691 break;
0dca1793
AK
4692 case HDSPM_SYNC_FROM_TCO:
4693 pref_sync_ref = "TCO";
4694 break;
4695 case HDSPM_SYNC_FROM_SYNC_IN:
4696 pref_sync_ref = "Sync In";
4697 break;
763f356c
TI
4698 default:
4699 pref_sync_ref = "XXXX Clock";
4700 break;
4701 }
4702 snd_iprintf(buffer, "Preferred Sync Reference: %s\n",
0dca1793 4703 pref_sync_ref);
763f356c
TI
4704
4705 snd_iprintf(buffer, "System Clock Frequency: %d\n",
0dca1793 4706 hdspm->system_sample_rate);
763f356c
TI
4707
4708
4709 snd_iprintf(buffer, "--- Status:\n");
4710
4711 x = status & HDSPM_madiSync;
4712 x2 = status2 & HDSPM_wcSync;
4713
4714 snd_iprintf(buffer, "Inputs MADI=%s, WordClock=%s\n",
0dca1793
AK
4715 (status & HDSPM_madiLock) ? (x ? "Sync" : "Lock") :
4716 "NoLock",
4717 (status2 & HDSPM_wcLock) ? (x2 ? "Sync" : "Lock") :
4718 "NoLock");
763f356c
TI
4719
4720 switch (hdspm_autosync_ref(hdspm)) {
0dca1793
AK
4721 case HDSPM_AUTOSYNC_FROM_SYNC_IN:
4722 autosync_ref = "Sync In";
4723 break;
4724 case HDSPM_AUTOSYNC_FROM_TCO:
4725 autosync_ref = "TCO";
4726 break;
763f356c
TI
4727 case HDSPM_AUTOSYNC_FROM_WORD:
4728 autosync_ref = "Word Clock";
4729 break;
4730 case HDSPM_AUTOSYNC_FROM_MADI:
4731 autosync_ref = "MADI Sync";
4732 break;
4733 case HDSPM_AUTOSYNC_FROM_NONE:
4734 autosync_ref = "Input not valid";
4735 break;
4736 default:
4737 autosync_ref = "---";
4738 break;
4739 }
4740 snd_iprintf(buffer,
0dca1793
AK
4741 "AutoSync: Reference= %s, Freq=%d (MADI = %d, Word = %d)\n",
4742 autosync_ref, hdspm_external_sample_rate(hdspm),
4743 (status & HDSPM_madiFreqMask) >> 22,
4744 (status2 & HDSPM_wcFreqMask) >> 5);
763f356c
TI
4745
4746 snd_iprintf(buffer, "Input: %s, Mode=%s\n",
0dca1793
AK
4747 (status & HDSPM_AB_int) ? "Coax" : "Optical",
4748 (status & HDSPM_RX_64ch) ? "64 channels" :
4749 "56 channels");
763f356c
TI
4750
4751 snd_iprintf(buffer, "\n");
4752}
4753
3cee5a60
RB
4754static void
4755snd_hdspm_proc_read_aes32(struct snd_info_entry * entry,
4756 struct snd_info_buffer *buffer)
4757{
ef5fa1a4 4758 struct hdspm *hdspm = entry->private_data;
3cee5a60
RB
4759 unsigned int status;
4760 unsigned int status2;
4761 unsigned int timecode;
56bde0f3 4762 unsigned int wcLock, wcSync;
3cee5a60
RB
4763 int pref_syncref;
4764 char *autosync_ref;
3cee5a60
RB
4765 int x;
4766
4767 status = hdspm_read(hdspm, HDSPM_statusRegister);
4768 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
4769 timecode = hdspm_read(hdspm, HDSPM_timecodeRegister);
4770
4771 snd_iprintf(buffer, "%s (Card #%d) Rev.%x\n",
4772 hdspm->card_name, hdspm->card->number + 1,
4773 hdspm->firmware_rev);
4774
4775 snd_iprintf(buffer, "IRQ: %d Registers bus: 0x%lx VM: 0x%lx\n",
4776 hdspm->irq, hdspm->port, (unsigned long)hdspm->iobase);
4777
4778 snd_iprintf(buffer, "--- System ---\n");
4779
4780 snd_iprintf(buffer,
4781 "IRQ Pending: Audio=%d, MIDI0=%d, MIDI1=%d, IRQcount=%d\n",
4782 status & HDSPM_audioIRQPending,
4783 (status & HDSPM_midi0IRQPending) ? 1 : 0,
4784 (status & HDSPM_midi1IRQPending) ? 1 : 0,
4785 hdspm->irq_count);
4786 snd_iprintf(buffer,
ef5fa1a4
TI
4787 "HW pointer: id = %d, rawptr = %d (%d->%d) "
4788 "estimated= %ld (bytes)\n",
3cee5a60
RB
4789 ((status & HDSPM_BufferID) ? 1 : 0),
4790 (status & HDSPM_BufferPositionMask),
ef5fa1a4
TI
4791 (status & HDSPM_BufferPositionMask) %
4792 (2 * (int)hdspm->period_bytes),
4793 ((status & HDSPM_BufferPositionMask) - 64) %
4794 (2 * (int)hdspm->period_bytes),
3cee5a60
RB
4795 (long) hdspm_hw_pointer(hdspm) * 4);
4796
4797 snd_iprintf(buffer,
4798 "MIDI FIFO: Out1=0x%x, Out2=0x%x, In1=0x%x, In2=0x%x \n",
4799 hdspm_read(hdspm, HDSPM_midiStatusOut0) & 0xFF,
4800 hdspm_read(hdspm, HDSPM_midiStatusOut1) & 0xFF,
4801 hdspm_read(hdspm, HDSPM_midiStatusIn0) & 0xFF,
4802 hdspm_read(hdspm, HDSPM_midiStatusIn1) & 0xFF);
4803 snd_iprintf(buffer,
0dca1793
AK
4804 "MIDIoverMADI FIFO: In=0x%x, Out=0x%x \n",
4805 hdspm_read(hdspm, HDSPM_midiStatusIn2) & 0xFF,
4806 hdspm_read(hdspm, HDSPM_midiStatusOut2) & 0xFF);
4807 snd_iprintf(buffer,
4808 "Register: ctrl1=0x%x, ctrl2=0x%x, status1=0x%x, "
4809 "status2=0x%x\n",
4810 hdspm->control_register, hdspm->control2_register,
4811 status, status2);
3cee5a60
RB
4812
4813 snd_iprintf(buffer, "--- Settings ---\n");
4814
7cb155ff 4815 x = hdspm_get_latency(hdspm);
3cee5a60
RB
4816
4817 snd_iprintf(buffer,
4818 "Size (Latency): %d samples (2 periods of %lu bytes)\n",
4819 x, (unsigned long) hdspm->period_bytes);
4820
0dca1793 4821 snd_iprintf(buffer, "Line out: %s\n",
3cee5a60 4822 (hdspm->
0dca1793 4823 control_register & HDSPM_LineOut) ? "on " : "off");
3cee5a60
RB
4824
4825 snd_iprintf(buffer,
4826 "ClearTrackMarker %s, Emphasis %s, Dolby %s\n",
4827 (hdspm->
4828 control_register & HDSPM_clr_tms) ? "on" : "off",
4829 (hdspm->
4830 control_register & HDSPM_Emphasis) ? "on" : "off",
4831 (hdspm->
4832 control_register & HDSPM_Dolby) ? "on" : "off");
4833
3cee5a60
RB
4834
4835 pref_syncref = hdspm_pref_sync_ref(hdspm);
4836 if (pref_syncref == 0)
4837 snd_iprintf(buffer, "Preferred Sync Reference: Word Clock\n");
4838 else
4839 snd_iprintf(buffer, "Preferred Sync Reference: AES%d\n",
4840 pref_syncref);
4841
4842 snd_iprintf(buffer, "System Clock Frequency: %d\n",
4843 hdspm->system_sample_rate);
4844
4845 snd_iprintf(buffer, "Double speed: %s\n",
4846 hdspm->control_register & HDSPM_DS_DoubleWire?
4847 "Double wire" : "Single wire");
4848 snd_iprintf(buffer, "Quad speed: %s\n",
4849 hdspm->control_register & HDSPM_QS_DoubleWire?
4850 "Double wire" :
4851 hdspm->control_register & HDSPM_QS_QuadWire?
4852 "Quad wire" : "Single wire");
4853
4854 snd_iprintf(buffer, "--- Status:\n");
4855
56bde0f3
AS
4856 wcLock = status & HDSPM_AES32_wcLock;
4857 wcSync = wcLock && (status & HDSPM_AES32_wcSync);
4858
3cee5a60 4859 snd_iprintf(buffer, "Word: %s Frequency: %d\n",
56bde0f3 4860 (wcLock) ? (wcSync ? "Sync " : "Lock ") : "No Lock",
ef5fa1a4 4861 HDSPM_bit2freq((status >> HDSPM_AES32_wcFreq_bit) & 0xF));
3cee5a60
RB
4862
4863 for (x = 0; x < 8; x++) {
4864 snd_iprintf(buffer, "AES%d: %s Frequency: %d\n",
ef5fa1a4
TI
4865 x+1,
4866 (status2 & (HDSPM_LockAES >> x)) ?
0dca1793 4867 "Sync " : "No Lock",
ef5fa1a4 4868 HDSPM_bit2freq((timecode >> (4*x)) & 0xF));
3cee5a60
RB
4869 }
4870
4871 switch (hdspm_autosync_ref(hdspm)) {
0dca1793
AK
4872 case HDSPM_AES32_AUTOSYNC_FROM_NONE:
4873 autosync_ref = "None"; break;
4874 case HDSPM_AES32_AUTOSYNC_FROM_WORD:
4875 autosync_ref = "Word Clock"; break;
4876 case HDSPM_AES32_AUTOSYNC_FROM_AES1:
4877 autosync_ref = "AES1"; break;
4878 case HDSPM_AES32_AUTOSYNC_FROM_AES2:
4879 autosync_ref = "AES2"; break;
4880 case HDSPM_AES32_AUTOSYNC_FROM_AES3:
4881 autosync_ref = "AES3"; break;
4882 case HDSPM_AES32_AUTOSYNC_FROM_AES4:
4883 autosync_ref = "AES4"; break;
4884 case HDSPM_AES32_AUTOSYNC_FROM_AES5:
4885 autosync_ref = "AES5"; break;
4886 case HDSPM_AES32_AUTOSYNC_FROM_AES6:
4887 autosync_ref = "AES6"; break;
4888 case HDSPM_AES32_AUTOSYNC_FROM_AES7:
4889 autosync_ref = "AES7"; break;
4890 case HDSPM_AES32_AUTOSYNC_FROM_AES8:
4891 autosync_ref = "AES8"; break;
4892 default:
4893 autosync_ref = "---"; break;
3cee5a60
RB
4894 }
4895 snd_iprintf(buffer, "AutoSync ref = %s\n", autosync_ref);
4896
4897 snd_iprintf(buffer, "\n");
4898}
4899
0dca1793
AK
4900static void
4901snd_hdspm_proc_read_raydat(struct snd_info_entry *entry,
4902 struct snd_info_buffer *buffer)
4903{
4904 struct hdspm *hdspm = entry->private_data;
4905 unsigned int status1, status2, status3, control, i;
4906 unsigned int lock, sync;
4907
4908 status1 = hdspm_read(hdspm, HDSPM_RD_STATUS_1); /* s1 */
4909 status2 = hdspm_read(hdspm, HDSPM_RD_STATUS_2); /* freq */
4910 status3 = hdspm_read(hdspm, HDSPM_RD_STATUS_3); /* s2 */
4911
4912 control = hdspm->control_register;
4913
4914 snd_iprintf(buffer, "STATUS1: 0x%08x\n", status1);
4915 snd_iprintf(buffer, "STATUS2: 0x%08x\n", status2);
4916 snd_iprintf(buffer, "STATUS3: 0x%08x\n", status3);
4917
4918
4919 snd_iprintf(buffer, "\n*** CLOCK MODE\n\n");
4920
4921 snd_iprintf(buffer, "Clock mode : %s\n",
4922 (hdspm_system_clock_mode(hdspm) == 0) ? "master" : "slave");
4923 snd_iprintf(buffer, "System frequency: %d Hz\n",
4924 hdspm_get_system_sample_rate(hdspm));
4925
4926 snd_iprintf(buffer, "\n*** INPUT STATUS\n\n");
4927
4928 lock = 0x1;
4929 sync = 0x100;
4930
4931 for (i = 0; i < 8; i++) {
4932 snd_iprintf(buffer, "s1_input %d: Lock %d, Sync %d, Freq %s\n",
4933 i,
4934 (status1 & lock) ? 1 : 0,
4935 (status1 & sync) ? 1 : 0,
4936 texts_freq[(status2 >> (i * 4)) & 0xF]);
4937
4938 lock = lock<<1;
4939 sync = sync<<1;
4940 }
4941
4942 snd_iprintf(buffer, "WC input: Lock %d, Sync %d, Freq %s\n",
4943 (status1 & 0x1000000) ? 1 : 0,
4944 (status1 & 0x2000000) ? 1 : 0,
4945 texts_freq[(status1 >> 16) & 0xF]);
4946
4947 snd_iprintf(buffer, "TCO input: Lock %d, Sync %d, Freq %s\n",
4948 (status1 & 0x4000000) ? 1 : 0,
4949 (status1 & 0x8000000) ? 1 : 0,
4950 texts_freq[(status1 >> 20) & 0xF]);
4951
4952 snd_iprintf(buffer, "SYNC IN: Lock %d, Sync %d, Freq %s\n",
4953 (status3 & 0x400) ? 1 : 0,
4954 (status3 & 0x800) ? 1 : 0,
4955 texts_freq[(status2 >> 12) & 0xF]);
4956
4957}
4958
3cee5a60
RB
4959#ifdef CONFIG_SND_DEBUG
4960static void
0dca1793 4961snd_hdspm_proc_read_debug(struct snd_info_entry *entry,
3cee5a60
RB
4962 struct snd_info_buffer *buffer)
4963{
ef5fa1a4 4964 struct hdspm *hdspm = entry->private_data;
3cee5a60
RB
4965
4966 int j,i;
4967
ef5fa1a4 4968 for (i = 0; i < 256 /* 1024*64 */; i += j) {
3cee5a60
RB
4969 snd_iprintf(buffer, "0x%08X: ", i);
4970 for (j = 0; j < 16; j += 4)
4971 snd_iprintf(buffer, "%08X ", hdspm_read(hdspm, i + j));
4972 snd_iprintf(buffer, "\n");
4973 }
4974}
4975#endif
4976
4977
0dca1793
AK
4978static void snd_hdspm_proc_ports_in(struct snd_info_entry *entry,
4979 struct snd_info_buffer *buffer)
4980{
4981 struct hdspm *hdspm = entry->private_data;
4982 int i;
4983
4984 snd_iprintf(buffer, "# generated by hdspm\n");
4985
4986 for (i = 0; i < hdspm->max_channels_in; i++) {
4987 snd_iprintf(buffer, "%d=%s\n", i+1, hdspm->port_names_in[i]);
4988 }
4989}
4990
4991static void snd_hdspm_proc_ports_out(struct snd_info_entry *entry,
4992 struct snd_info_buffer *buffer)
4993{
4994 struct hdspm *hdspm = entry->private_data;
4995 int i;
4996
4997 snd_iprintf(buffer, "# generated by hdspm\n");
4998
4999 for (i = 0; i < hdspm->max_channels_out; i++) {
5000 snd_iprintf(buffer, "%d=%s\n", i+1, hdspm->port_names_out[i]);
5001 }
5002}
5003
3cee5a60 5004
e23e7a14 5005static void snd_hdspm_proc_init(struct hdspm *hdspm)
763f356c 5006{
98274f07 5007 struct snd_info_entry *entry;
763f356c 5008
0dca1793
AK
5009 if (!snd_card_proc_new(hdspm->card, "hdspm", &entry)) {
5010 switch (hdspm->io_type) {
5011 case AES32:
5012 snd_info_set_text_ops(entry, hdspm,
5013 snd_hdspm_proc_read_aes32);
5014 break;
5015 case MADI:
5016 snd_info_set_text_ops(entry, hdspm,
5017 snd_hdspm_proc_read_madi);
5018 break;
5019 case MADIface:
5020 /* snd_info_set_text_ops(entry, hdspm,
5021 snd_hdspm_proc_read_madiface); */
5022 break;
5023 case RayDAT:
5024 snd_info_set_text_ops(entry, hdspm,
5025 snd_hdspm_proc_read_raydat);
5026 break;
5027 case AIO:
5028 break;
5029 }
5030 }
5031
5032 if (!snd_card_proc_new(hdspm->card, "ports.in", &entry)) {
5033 snd_info_set_text_ops(entry, hdspm, snd_hdspm_proc_ports_in);
5034 }
5035
5036 if (!snd_card_proc_new(hdspm->card, "ports.out", &entry)) {
5037 snd_info_set_text_ops(entry, hdspm, snd_hdspm_proc_ports_out);
5038 }
5039
3cee5a60
RB
5040#ifdef CONFIG_SND_DEBUG
5041 /* debug file to read all hdspm registers */
5042 if (!snd_card_proc_new(hdspm->card, "debug", &entry))
5043 snd_info_set_text_ops(entry, hdspm,
5044 snd_hdspm_proc_read_debug);
5045#endif
763f356c
TI
5046}
5047
5048/*------------------------------------------------------------
0dca1793 5049 hdspm intitialize
763f356c
TI
5050 ------------------------------------------------------------*/
5051
98274f07 5052static int snd_hdspm_set_defaults(struct hdspm * hdspm)
763f356c 5053{
763f356c 5054 /* ASSUMPTION: hdspm->lock is either held, or there is no need to
561de31a 5055 hold it (e.g. during module initialization).
0dca1793 5056 */
763f356c
TI
5057
5058 /* set defaults: */
5059
0dca1793
AK
5060 hdspm->settings_register = 0;
5061
5062 switch (hdspm->io_type) {
5063 case MADI:
5064 case MADIface:
5065 hdspm->control_register =
5066 0x2 + 0x8 + 0x10 + 0x80 + 0x400 + 0x4000 + 0x1000000;
5067 break;
5068
5069 case RayDAT:
5070 case AIO:
5071 hdspm->settings_register = 0x1 + 0x1000;
5072 /* Magic values are: LAT_0, LAT_2, Master, freq1, tx64ch, inp_0,
5073 * line_out */
5074 hdspm->control_register =
5075 0x2 + 0x8 + 0x10 + 0x80 + 0x400 + 0x4000 + 0x1000000;
5076 break;
5077
5078 case AES32:
ef5fa1a4
TI
5079 hdspm->control_register =
5080 HDSPM_ClockModeMaster | /* Master Cloack Mode on */
0dca1793 5081 hdspm_encode_latency(7) | /* latency max=8192samples */
3cee5a60
RB
5082 HDSPM_SyncRef0 | /* AES1 is syncclock */
5083 HDSPM_LineOut | /* Analog output in */
5084 HDSPM_Professional; /* Professional mode */
0dca1793
AK
5085 break;
5086 }
763f356c
TI
5087
5088 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
5089
0dca1793 5090 if (AES32 == hdspm->io_type) {
ffb2c3c0 5091 /* No control2 register for AES32 */
763f356c 5092#ifdef SNDRV_BIG_ENDIAN
ffb2c3c0 5093 hdspm->control2_register = HDSPM_BIGENDIAN_MODE;
763f356c 5094#else
ffb2c3c0 5095 hdspm->control2_register = 0;
763f356c
TI
5096#endif
5097
ffb2c3c0
RB
5098 hdspm_write(hdspm, HDSPM_control2Reg, hdspm->control2_register);
5099 }
763f356c
TI
5100 hdspm_compute_period_size(hdspm);
5101
5102 /* silence everything */
5103
5104 all_in_all_mixer(hdspm, 0 * UNITY_GAIN);
5105
0dca1793
AK
5106 if (hdspm->io_type == AIO || hdspm->io_type == RayDAT) {
5107 hdspm_write(hdspm, HDSPM_WR_SETTINGS, hdspm->settings_register);
763f356c
TI
5108 }
5109
5110 /* set a default rate so that the channel map is set up. */
0dca1793 5111 hdspm_set_rate(hdspm, 48000, 1);
763f356c
TI
5112
5113 return 0;
5114}
5115
5116
5117/*------------------------------------------------------------
0dca1793 5118 interrupt
763f356c
TI
5119 ------------------------------------------------------------*/
5120
7d12e780 5121static irqreturn_t snd_hdspm_interrupt(int irq, void *dev_id)
763f356c 5122{
98274f07 5123 struct hdspm *hdspm = (struct hdspm *) dev_id;
763f356c 5124 unsigned int status;
0dca1793
AK
5125 int i, audio, midi, schedule = 0;
5126 /* cycles_t now; */
763f356c
TI
5127
5128 status = hdspm_read(hdspm, HDSPM_statusRegister);
5129
5130 audio = status & HDSPM_audioIRQPending;
0dca1793
AK
5131 midi = status & (HDSPM_midi0IRQPending | HDSPM_midi1IRQPending |
5132 HDSPM_midi2IRQPending | HDSPM_midi3IRQPending);
5133
5134 /* now = get_cycles(); */
5135 /**
5136 * LAT_2..LAT_0 period counter (win) counter (mac)
5137 * 6 4096 ~256053425 ~514672358
5138 * 5 2048 ~128024983 ~257373821
5139 * 4 1024 ~64023706 ~128718089
5140 * 3 512 ~32005945 ~64385999
5141 * 2 256 ~16003039 ~32260176
5142 * 1 128 ~7998738 ~16194507
5143 * 0 64 ~3998231 ~8191558
5144 **/
5145 /*
5146 snd_printk(KERN_INFO "snd_hdspm_interrupt %llu @ %llx\n",
5147 now-hdspm->last_interrupt, status & 0xFFC0);
5148 hdspm->last_interrupt = now;
5149 */
763f356c 5150
0dca1793 5151 if (!audio && !midi)
763f356c
TI
5152 return IRQ_NONE;
5153
5154 hdspm_write(hdspm, HDSPM_interruptConfirmation, 0);
5155 hdspm->irq_count++;
5156
763f356c
TI
5157
5158 if (audio) {
763f356c 5159 if (hdspm->capture_substream)
ef5fa1a4 5160 snd_pcm_period_elapsed(hdspm->capture_substream);
763f356c
TI
5161
5162 if (hdspm->playback_substream)
ef5fa1a4 5163 snd_pcm_period_elapsed(hdspm->playback_substream);
763f356c
TI
5164 }
5165
0dca1793
AK
5166 if (midi) {
5167 i = 0;
5168 while (i < hdspm->midiPorts) {
5169 if ((hdspm_read(hdspm,
5170 hdspm->midi[i].statusIn) & 0xff) &&
5171 (status & hdspm->midi[i].irq)) {
5172 /* we disable interrupts for this input until
5173 * processing is done
5174 */
5175 hdspm->control_register &= ~hdspm->midi[i].ie;
5176 hdspm_write(hdspm, HDSPM_controlRegister,
5177 hdspm->control_register);
5178 hdspm->midi[i].pending = 1;
5179 schedule = 1;
5180 }
5181
5182 i++;
5183 }
5184
5185 if (schedule)
5186 tasklet_hi_schedule(&hdspm->midi_tasklet);
763f356c 5187 }
0dca1793 5188
763f356c
TI
5189 return IRQ_HANDLED;
5190}
5191
5192/*------------------------------------------------------------
0dca1793 5193 pcm interface
763f356c
TI
5194 ------------------------------------------------------------*/
5195
5196
0dca1793
AK
5197static snd_pcm_uframes_t snd_hdspm_hw_pointer(struct snd_pcm_substream
5198 *substream)
763f356c 5199{
98274f07 5200 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c
TI
5201 return hdspm_hw_pointer(hdspm);
5202}
5203
763f356c 5204
98274f07 5205static int snd_hdspm_reset(struct snd_pcm_substream *substream)
763f356c 5206{
98274f07
TI
5207 struct snd_pcm_runtime *runtime = substream->runtime;
5208 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5209 struct snd_pcm_substream *other;
763f356c
TI
5210
5211 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
5212 other = hdspm->capture_substream;
5213 else
5214 other = hdspm->playback_substream;
5215
5216 if (hdspm->running)
5217 runtime->status->hw_ptr = hdspm_hw_pointer(hdspm);
5218 else
5219 runtime->status->hw_ptr = 0;
5220 if (other) {
98274f07
TI
5221 struct snd_pcm_substream *s;
5222 struct snd_pcm_runtime *oruntime = other->runtime;
ef991b95 5223 snd_pcm_group_for_each_entry(s, substream) {
763f356c
TI
5224 if (s == other) {
5225 oruntime->status->hw_ptr =
0dca1793 5226 runtime->status->hw_ptr;
763f356c
TI
5227 break;
5228 }
5229 }
5230 }
5231 return 0;
5232}
5233
98274f07
TI
5234static int snd_hdspm_hw_params(struct snd_pcm_substream *substream,
5235 struct snd_pcm_hw_params *params)
763f356c 5236{
98274f07 5237 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c
TI
5238 int err;
5239 int i;
5240 pid_t this_pid;
5241 pid_t other_pid;
763f356c
TI
5242
5243 spin_lock_irq(&hdspm->lock);
5244
5245 if (substream->pstr->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5246 this_pid = hdspm->playback_pid;
5247 other_pid = hdspm->capture_pid;
5248 } else {
5249 this_pid = hdspm->capture_pid;
5250 other_pid = hdspm->playback_pid;
5251 }
5252
ef5fa1a4 5253 if (other_pid > 0 && this_pid != other_pid) {
763f356c
TI
5254
5255 /* The other stream is open, and not by the same
5256 task as this one. Make sure that the parameters
5257 that matter are the same.
0dca1793 5258 */
763f356c
TI
5259
5260 if (params_rate(params) != hdspm->system_sample_rate) {
5261 spin_unlock_irq(&hdspm->lock);
5262 _snd_pcm_hw_param_setempty(params,
0dca1793 5263 SNDRV_PCM_HW_PARAM_RATE);
763f356c
TI
5264 return -EBUSY;
5265 }
5266
5267 if (params_period_size(params) != hdspm->period_bytes / 4) {
5268 spin_unlock_irq(&hdspm->lock);
5269 _snd_pcm_hw_param_setempty(params,
0dca1793 5270 SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
763f356c
TI
5271 return -EBUSY;
5272 }
5273
5274 }
5275 /* We're fine. */
5276 spin_unlock_irq(&hdspm->lock);
5277
5278 /* how to make sure that the rate matches an externally-set one ? */
5279
5280 spin_lock_irq(&hdspm->lock);
ef5fa1a4
TI
5281 err = hdspm_set_rate(hdspm, params_rate(params), 0);
5282 if (err < 0) {
0dca1793 5283 snd_printk(KERN_INFO "err on hdspm_set_rate: %d\n", err);
763f356c
TI
5284 spin_unlock_irq(&hdspm->lock);
5285 _snd_pcm_hw_param_setempty(params,
0dca1793 5286 SNDRV_PCM_HW_PARAM_RATE);
763f356c
TI
5287 return err;
5288 }
5289 spin_unlock_irq(&hdspm->lock);
5290
ef5fa1a4 5291 err = hdspm_set_interrupt_interval(hdspm,
0dca1793 5292 params_period_size(params));
ef5fa1a4 5293 if (err < 0) {
0dca1793 5294 snd_printk(KERN_INFO "err on hdspm_set_interrupt_interval: %d\n", err);
763f356c 5295 _snd_pcm_hw_param_setempty(params,
0dca1793 5296 SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
763f356c
TI
5297 return err;
5298 }
5299
ef5fa1a4
TI
5300 /* Memory allocation, takashi's method, dont know if we should
5301 * spinlock
5302 */
763f356c 5303 /* malloc all buffer even if not enabled to get sure */
ffb2c3c0
RB
5304 /* Update for MADI rev 204: we need to allocate for all channels,
5305 * otherwise it doesn't work at 96kHz */
0dca1793 5306
763f356c 5307 err =
0dca1793
AK
5308 snd_pcm_lib_malloc_pages(substream, HDSPM_DMA_AREA_BYTES);
5309 if (err < 0) {
5310 snd_printk(KERN_INFO "err on snd_pcm_lib_malloc_pages: %d\n", err);
763f356c 5311 return err;
0dca1793 5312 }
763f356c 5313
763f356c
TI
5314 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5315
77a23f26 5316 hdspm_set_sgbuf(hdspm, substream, HDSPM_pageAddressBufferOut,
763f356c
TI
5317 params_channels(params));
5318
5319 for (i = 0; i < params_channels(params); ++i)
5320 snd_hdspm_enable_out(hdspm, i, 1);
5321
5322 hdspm->playback_buffer =
0dca1793 5323 (unsigned char *) substream->runtime->dma_area;
54bf5dd9 5324 snd_printdd("Allocated sample buffer for playback at %p\n",
3cee5a60 5325 hdspm->playback_buffer);
763f356c 5326 } else {
77a23f26 5327 hdspm_set_sgbuf(hdspm, substream, HDSPM_pageAddressBufferIn,
763f356c
TI
5328 params_channels(params));
5329
5330 for (i = 0; i < params_channels(params); ++i)
5331 snd_hdspm_enable_in(hdspm, i, 1);
5332
5333 hdspm->capture_buffer =
0dca1793 5334 (unsigned char *) substream->runtime->dma_area;
54bf5dd9 5335 snd_printdd("Allocated sample buffer for capture at %p\n",
3cee5a60 5336 hdspm->capture_buffer);
763f356c 5337 }
0dca1793 5338
3cee5a60
RB
5339 /*
5340 snd_printdd("Allocated sample buffer for %s at 0x%08X\n",
5341 substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
5342 "playback" : "capture",
77a23f26 5343 snd_pcm_sgbuf_get_addr(substream, 0));
0dca1793 5344 */
ffb2c3c0 5345 /*
0dca1793
AK
5346 snd_printdd("set_hwparams: %s %d Hz, %d channels, bs = %d\n",
5347 substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
5348 "playback" : "capture",
5349 params_rate(params), params_channels(params),
5350 params_buffer_size(params));
5351 */
5352
5353
5354 /* Switch to native float format if requested */
5355 if (SNDRV_PCM_FORMAT_FLOAT_LE == params_format(params)) {
5356 if (!(hdspm->control_register & HDSPe_FLOAT_FORMAT))
5357 snd_printk(KERN_INFO "hdspm: Switching to native 32bit LE float format.\n");
5358
5359 hdspm->control_register |= HDSPe_FLOAT_FORMAT;
5360 } else if (SNDRV_PCM_FORMAT_S32_LE == params_format(params)) {
5361 if (hdspm->control_register & HDSPe_FLOAT_FORMAT)
5362 snd_printk(KERN_INFO "hdspm: Switching to native 32bit LE integer format.\n");
5363
5364 hdspm->control_register &= ~HDSPe_FLOAT_FORMAT;
5365 }
5366 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
5367
763f356c
TI
5368 return 0;
5369}
5370
98274f07 5371static int snd_hdspm_hw_free(struct snd_pcm_substream *substream)
763f356c
TI
5372{
5373 int i;
98274f07 5374 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c
TI
5375
5376 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5377
0dca1793 5378 /* params_channels(params) should be enough,
763f356c 5379 but to get sure in case of error */
0dca1793 5380 for (i = 0; i < hdspm->max_channels_out; ++i)
763f356c
TI
5381 snd_hdspm_enable_out(hdspm, i, 0);
5382
5383 hdspm->playback_buffer = NULL;
5384 } else {
0dca1793 5385 for (i = 0; i < hdspm->max_channels_in; ++i)
763f356c
TI
5386 snd_hdspm_enable_in(hdspm, i, 0);
5387
5388 hdspm->capture_buffer = NULL;
5389
5390 }
5391
5392 snd_pcm_lib_free_pages(substream);
5393
5394 return 0;
5395}
5396
0dca1793 5397
98274f07 5398static int snd_hdspm_channel_info(struct snd_pcm_substream *substream,
0dca1793 5399 struct snd_pcm_channel_info *info)
763f356c 5400{
98274f07 5401 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c 5402
0dca1793
AK
5403 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5404 if (snd_BUG_ON(info->channel >= hdspm->max_channels_out)) {
5405 snd_printk(KERN_INFO "snd_hdspm_channel_info: output channel out of range (%d)\n", info->channel);
5406 return -EINVAL;
5407 }
763f356c 5408
0dca1793
AK
5409 if (hdspm->channel_map_out[info->channel] < 0) {
5410 snd_printk(KERN_INFO "snd_hdspm_channel_info: output channel %d mapped out\n", info->channel);
5411 return -EINVAL;
5412 }
5413
5414 info->offset = hdspm->channel_map_out[info->channel] *
5415 HDSPM_CHANNEL_BUFFER_BYTES;
5416 } else {
5417 if (snd_BUG_ON(info->channel >= hdspm->max_channels_in)) {
5418 snd_printk(KERN_INFO "snd_hdspm_channel_info: input channel out of range (%d)\n", info->channel);
5419 return -EINVAL;
5420 }
5421
5422 if (hdspm->channel_map_in[info->channel] < 0) {
5423 snd_printk(KERN_INFO "snd_hdspm_channel_info: input channel %d mapped out\n", info->channel);
5424 return -EINVAL;
5425 }
5426
5427 info->offset = hdspm->channel_map_in[info->channel] *
5428 HDSPM_CHANNEL_BUFFER_BYTES;
5429 }
763f356c 5430
763f356c
TI
5431 info->first = 0;
5432 info->step = 32;
5433 return 0;
5434}
5435
0dca1793 5436
98274f07 5437static int snd_hdspm_ioctl(struct snd_pcm_substream *substream,
0dca1793 5438 unsigned int cmd, void *arg)
763f356c
TI
5439{
5440 switch (cmd) {
5441 case SNDRV_PCM_IOCTL1_RESET:
ef5fa1a4 5442 return snd_hdspm_reset(substream);
763f356c
TI
5443
5444 case SNDRV_PCM_IOCTL1_CHANNEL_INFO:
0dca1793
AK
5445 {
5446 struct snd_pcm_channel_info *info = arg;
5447 return snd_hdspm_channel_info(substream, info);
5448 }
763f356c
TI
5449 default:
5450 break;
5451 }
5452
5453 return snd_pcm_lib_ioctl(substream, cmd, arg);
5454}
5455
98274f07 5456static int snd_hdspm_trigger(struct snd_pcm_substream *substream, int cmd)
763f356c 5457{
98274f07
TI
5458 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5459 struct snd_pcm_substream *other;
763f356c
TI
5460 int running;
5461
5462 spin_lock(&hdspm->lock);
5463 running = hdspm->running;
5464 switch (cmd) {
5465 case SNDRV_PCM_TRIGGER_START:
5466 running |= 1 << substream->stream;
5467 break;
5468 case SNDRV_PCM_TRIGGER_STOP:
5469 running &= ~(1 << substream->stream);
5470 break;
5471 default:
5472 snd_BUG();
5473 spin_unlock(&hdspm->lock);
5474 return -EINVAL;
5475 }
5476 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
5477 other = hdspm->capture_substream;
5478 else
5479 other = hdspm->playback_substream;
5480
5481 if (other) {
98274f07 5482 struct snd_pcm_substream *s;
ef991b95 5483 snd_pcm_group_for_each_entry(s, substream) {
763f356c
TI
5484 if (s == other) {
5485 snd_pcm_trigger_done(s, substream);
5486 if (cmd == SNDRV_PCM_TRIGGER_START)
5487 running |= 1 << s->stream;
5488 else
5489 running &= ~(1 << s->stream);
5490 goto _ok;
5491 }
5492 }
5493 if (cmd == SNDRV_PCM_TRIGGER_START) {
5494 if (!(running & (1 << SNDRV_PCM_STREAM_PLAYBACK))
0dca1793
AK
5495 && substream->stream ==
5496 SNDRV_PCM_STREAM_CAPTURE)
763f356c
TI
5497 hdspm_silence_playback(hdspm);
5498 } else {
5499 if (running &&
0dca1793 5500 substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
763f356c
TI
5501 hdspm_silence_playback(hdspm);
5502 }
5503 } else {
5504 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
5505 hdspm_silence_playback(hdspm);
5506 }
0dca1793 5507_ok:
763f356c
TI
5508 snd_pcm_trigger_done(substream, substream);
5509 if (!hdspm->running && running)
5510 hdspm_start_audio(hdspm);
5511 else if (hdspm->running && !running)
5512 hdspm_stop_audio(hdspm);
5513 hdspm->running = running;
5514 spin_unlock(&hdspm->lock);
5515
5516 return 0;
5517}
5518
98274f07 5519static int snd_hdspm_prepare(struct snd_pcm_substream *substream)
763f356c
TI
5520{
5521 return 0;
5522}
5523
98274f07 5524static struct snd_pcm_hardware snd_hdspm_playback_subinfo = {
763f356c
TI
5525 .info = (SNDRV_PCM_INFO_MMAP |
5526 SNDRV_PCM_INFO_MMAP_VALID |
5527 SNDRV_PCM_INFO_NONINTERLEAVED |
5528 SNDRV_PCM_INFO_SYNC_START | SNDRV_PCM_INFO_DOUBLE),
5529 .formats = SNDRV_PCM_FMTBIT_S32_LE,
5530 .rates = (SNDRV_PCM_RATE_32000 |
5531 SNDRV_PCM_RATE_44100 |
5532 SNDRV_PCM_RATE_48000 |
5533 SNDRV_PCM_RATE_64000 |
3cee5a60
RB
5534 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 |
5535 SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_192000 ),
763f356c 5536 .rate_min = 32000,
3cee5a60 5537 .rate_max = 192000,
763f356c
TI
5538 .channels_min = 1,
5539 .channels_max = HDSPM_MAX_CHANNELS,
5540 .buffer_bytes_max =
5541 HDSPM_CHANNEL_BUFFER_BYTES * HDSPM_MAX_CHANNELS,
1b6fa108 5542 .period_bytes_min = (32 * 4),
52e6fb48 5543 .period_bytes_max = (8192 * 4) * HDSPM_MAX_CHANNELS,
763f356c 5544 .periods_min = 2,
0dca1793 5545 .periods_max = 512,
763f356c
TI
5546 .fifo_size = 0
5547};
5548
98274f07 5549static struct snd_pcm_hardware snd_hdspm_capture_subinfo = {
763f356c
TI
5550 .info = (SNDRV_PCM_INFO_MMAP |
5551 SNDRV_PCM_INFO_MMAP_VALID |
5552 SNDRV_PCM_INFO_NONINTERLEAVED |
5553 SNDRV_PCM_INFO_SYNC_START),
5554 .formats = SNDRV_PCM_FMTBIT_S32_LE,
5555 .rates = (SNDRV_PCM_RATE_32000 |
5556 SNDRV_PCM_RATE_44100 |
5557 SNDRV_PCM_RATE_48000 |
5558 SNDRV_PCM_RATE_64000 |
3cee5a60
RB
5559 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 |
5560 SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_192000),
763f356c 5561 .rate_min = 32000,
3cee5a60 5562 .rate_max = 192000,
763f356c
TI
5563 .channels_min = 1,
5564 .channels_max = HDSPM_MAX_CHANNELS,
5565 .buffer_bytes_max =
5566 HDSPM_CHANNEL_BUFFER_BYTES * HDSPM_MAX_CHANNELS,
1b6fa108 5567 .period_bytes_min = (32 * 4),
52e6fb48 5568 .period_bytes_max = (8192 * 4) * HDSPM_MAX_CHANNELS,
763f356c 5569 .periods_min = 2,
0dca1793 5570 .periods_max = 512,
763f356c
TI
5571 .fifo_size = 0
5572};
5573
0dca1793
AK
5574static int snd_hdspm_hw_rule_in_channels_rate(struct snd_pcm_hw_params *params,
5575 struct snd_pcm_hw_rule *rule)
5576{
5577 struct hdspm *hdspm = rule->private;
5578 struct snd_interval *c =
5579 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
5580 struct snd_interval *r =
5581 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5582
5583 if (r->min > 96000 && r->max <= 192000) {
5584 struct snd_interval t = {
5585 .min = hdspm->qs_in_channels,
5586 .max = hdspm->qs_in_channels,
5587 .integer = 1,
5588 };
5589 return snd_interval_refine(c, &t);
5590 } else if (r->min > 48000 && r->max <= 96000) {
5591 struct snd_interval t = {
5592 .min = hdspm->ds_in_channels,
5593 .max = hdspm->ds_in_channels,
5594 .integer = 1,
5595 };
5596 return snd_interval_refine(c, &t);
5597 } else if (r->max < 64000) {
5598 struct snd_interval t = {
5599 .min = hdspm->ss_in_channels,
5600 .max = hdspm->ss_in_channels,
5601 .integer = 1,
5602 };
5603 return snd_interval_refine(c, &t);
5604 }
5605
5606 return 0;
5607}
763f356c 5608
0dca1793 5609static int snd_hdspm_hw_rule_out_channels_rate(struct snd_pcm_hw_params *params,
98274f07 5610 struct snd_pcm_hw_rule * rule)
763f356c 5611{
98274f07
TI
5612 struct hdspm *hdspm = rule->private;
5613 struct snd_interval *c =
763f356c 5614 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
98274f07 5615 struct snd_interval *r =
763f356c
TI
5616 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5617
0dca1793
AK
5618 if (r->min > 96000 && r->max <= 192000) {
5619 struct snd_interval t = {
5620 .min = hdspm->qs_out_channels,
5621 .max = hdspm->qs_out_channels,
5622 .integer = 1,
5623 };
5624 return snd_interval_refine(c, &t);
5625 } else if (r->min > 48000 && r->max <= 96000) {
98274f07 5626 struct snd_interval t = {
0dca1793
AK
5627 .min = hdspm->ds_out_channels,
5628 .max = hdspm->ds_out_channels,
763f356c
TI
5629 .integer = 1,
5630 };
5631 return snd_interval_refine(c, &t);
5632 } else if (r->max < 64000) {
98274f07 5633 struct snd_interval t = {
0dca1793
AK
5634 .min = hdspm->ss_out_channels,
5635 .max = hdspm->ss_out_channels,
763f356c
TI
5636 .integer = 1,
5637 };
5638 return snd_interval_refine(c, &t);
0dca1793 5639 } else {
763f356c
TI
5640 }
5641 return 0;
5642}
5643
0dca1793 5644static int snd_hdspm_hw_rule_rate_in_channels(struct snd_pcm_hw_params *params,
98274f07 5645 struct snd_pcm_hw_rule * rule)
763f356c 5646{
98274f07
TI
5647 struct hdspm *hdspm = rule->private;
5648 struct snd_interval *c =
763f356c 5649 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
98274f07 5650 struct snd_interval *r =
763f356c
TI
5651 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5652
0dca1793 5653 if (c->min >= hdspm->ss_in_channels) {
98274f07 5654 struct snd_interval t = {
763f356c
TI
5655 .min = 32000,
5656 .max = 48000,
5657 .integer = 1,
5658 };
5659 return snd_interval_refine(r, &t);
0dca1793
AK
5660 } else if (c->max <= hdspm->qs_in_channels) {
5661 struct snd_interval t = {
5662 .min = 128000,
5663 .max = 192000,
5664 .integer = 1,
5665 };
5666 return snd_interval_refine(r, &t);
5667 } else if (c->max <= hdspm->ds_in_channels) {
98274f07 5668 struct snd_interval t = {
763f356c
TI
5669 .min = 64000,
5670 .max = 96000,
5671 .integer = 1,
5672 };
0dca1793
AK
5673 return snd_interval_refine(r, &t);
5674 }
5675
5676 return 0;
5677}
5678static int snd_hdspm_hw_rule_rate_out_channels(struct snd_pcm_hw_params *params,
5679 struct snd_pcm_hw_rule *rule)
5680{
5681 struct hdspm *hdspm = rule->private;
5682 struct snd_interval *c =
5683 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
5684 struct snd_interval *r =
5685 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
763f356c 5686
0dca1793
AK
5687 if (c->min >= hdspm->ss_out_channels) {
5688 struct snd_interval t = {
5689 .min = 32000,
5690 .max = 48000,
5691 .integer = 1,
5692 };
5693 return snd_interval_refine(r, &t);
5694 } else if (c->max <= hdspm->qs_out_channels) {
5695 struct snd_interval t = {
5696 .min = 128000,
5697 .max = 192000,
5698 .integer = 1,
5699 };
5700 return snd_interval_refine(r, &t);
5701 } else if (c->max <= hdspm->ds_out_channels) {
5702 struct snd_interval t = {
5703 .min = 64000,
5704 .max = 96000,
5705 .integer = 1,
5706 };
763f356c
TI
5707 return snd_interval_refine(r, &t);
5708 }
0dca1793 5709
763f356c
TI
5710 return 0;
5711}
5712
0dca1793 5713static int snd_hdspm_hw_rule_in_channels(struct snd_pcm_hw_params *params,
ffb2c3c0
RB
5714 struct snd_pcm_hw_rule *rule)
5715{
5716 unsigned int list[3];
5717 struct hdspm *hdspm = rule->private;
5718 struct snd_interval *c = hw_param_interval(params,
5719 SNDRV_PCM_HW_PARAM_CHANNELS);
0dca1793
AK
5720
5721 list[0] = hdspm->qs_in_channels;
5722 list[1] = hdspm->ds_in_channels;
5723 list[2] = hdspm->ss_in_channels;
5724 return snd_interval_list(c, 3, list, 0);
5725}
5726
5727static int snd_hdspm_hw_rule_out_channels(struct snd_pcm_hw_params *params,
5728 struct snd_pcm_hw_rule *rule)
5729{
5730 unsigned int list[3];
5731 struct hdspm *hdspm = rule->private;
5732 struct snd_interval *c = hw_param_interval(params,
5733 SNDRV_PCM_HW_PARAM_CHANNELS);
5734
5735 list[0] = hdspm->qs_out_channels;
5736 list[1] = hdspm->ds_out_channels;
5737 list[2] = hdspm->ss_out_channels;
5738 return snd_interval_list(c, 3, list, 0);
ffb2c3c0
RB
5739}
5740
5741
ef5fa1a4
TI
5742static unsigned int hdspm_aes32_sample_rates[] = {
5743 32000, 44100, 48000, 64000, 88200, 96000, 128000, 176400, 192000
5744};
ffb2c3c0 5745
ef5fa1a4
TI
5746static struct snd_pcm_hw_constraint_list
5747hdspm_hw_constraints_aes32_sample_rates = {
ffb2c3c0
RB
5748 .count = ARRAY_SIZE(hdspm_aes32_sample_rates),
5749 .list = hdspm_aes32_sample_rates,
5750 .mask = 0
5751};
5752
98274f07 5753static int snd_hdspm_playback_open(struct snd_pcm_substream *substream)
763f356c 5754{
98274f07
TI
5755 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5756 struct snd_pcm_runtime *runtime = substream->runtime;
763f356c 5757
763f356c
TI
5758 spin_lock_irq(&hdspm->lock);
5759
5760 snd_pcm_set_sync(substream);
5761
0dca1793 5762
763f356c
TI
5763 runtime->hw = snd_hdspm_playback_subinfo;
5764
5765 if (hdspm->capture_substream == NULL)
5766 hdspm_stop_audio(hdspm);
5767
5768 hdspm->playback_pid = current->pid;
5769 hdspm->playback_substream = substream;
5770
5771 spin_unlock_irq(&hdspm->lock);
5772
5773 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
d877681d 5774 snd_pcm_hw_constraint_pow2(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
763f356c 5775
0dca1793
AK
5776 switch (hdspm->io_type) {
5777 case AIO:
5778 case RayDAT:
d877681d
TI
5779 snd_pcm_hw_constraint_minmax(runtime,
5780 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
5781 32, 4096);
5782 /* RayDAT & AIO have a fixed buffer of 16384 samples per channel */
5783 snd_pcm_hw_constraint_minmax(runtime,
5784 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
5785 16384, 16384);
0dca1793
AK
5786 break;
5787
5788 default:
d877681d
TI
5789 snd_pcm_hw_constraint_minmax(runtime,
5790 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
5791 64, 8192);
5792 break;
0dca1793 5793 }
763f356c 5794
0dca1793 5795 if (AES32 == hdspm->io_type) {
3fa9e3d2 5796 runtime->hw.rates |= SNDRV_PCM_RATE_KNOT;
ffb2c3c0
RB
5797 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
5798 &hdspm_hw_constraints_aes32_sample_rates);
5799 } else {
ffb2c3c0 5800 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
0dca1793
AK
5801 snd_hdspm_hw_rule_rate_out_channels, hdspm,
5802 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
ffb2c3c0 5803 }
88fabbfc
AK
5804
5805 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
5806 snd_hdspm_hw_rule_out_channels, hdspm,
5807 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
5808
5809 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
5810 snd_hdspm_hw_rule_out_channels_rate, hdspm,
5811 SNDRV_PCM_HW_PARAM_RATE, -1);
5812
763f356c
TI
5813 return 0;
5814}
5815
98274f07 5816static int snd_hdspm_playback_release(struct snd_pcm_substream *substream)
763f356c 5817{
98274f07 5818 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c
TI
5819
5820 spin_lock_irq(&hdspm->lock);
5821
5822 hdspm->playback_pid = -1;
5823 hdspm->playback_substream = NULL;
5824
5825 spin_unlock_irq(&hdspm->lock);
5826
5827 return 0;
5828}
5829
5830
98274f07 5831static int snd_hdspm_capture_open(struct snd_pcm_substream *substream)
763f356c 5832{
98274f07
TI
5833 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5834 struct snd_pcm_runtime *runtime = substream->runtime;
763f356c
TI
5835
5836 spin_lock_irq(&hdspm->lock);
5837 snd_pcm_set_sync(substream);
5838 runtime->hw = snd_hdspm_capture_subinfo;
5839
5840 if (hdspm->playback_substream == NULL)
5841 hdspm_stop_audio(hdspm);
5842
5843 hdspm->capture_pid = current->pid;
5844 hdspm->capture_substream = substream;
5845
5846 spin_unlock_irq(&hdspm->lock);
5847
5848 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
d877681d
TI
5849 snd_pcm_hw_constraint_pow2(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
5850
0dca1793
AK
5851 switch (hdspm->io_type) {
5852 case AIO:
5853 case RayDAT:
d877681d
TI
5854 snd_pcm_hw_constraint_minmax(runtime,
5855 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
5856 32, 4096);
5857 snd_pcm_hw_constraint_minmax(runtime,
5858 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
5859 16384, 16384);
5860 break;
0dca1793
AK
5861
5862 default:
d877681d
TI
5863 snd_pcm_hw_constraint_minmax(runtime,
5864 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
5865 64, 8192);
5866 break;
0dca1793
AK
5867 }
5868
5869 if (AES32 == hdspm->io_type) {
3fa9e3d2 5870 runtime->hw.rates |= SNDRV_PCM_RATE_KNOT;
ffb2c3c0
RB
5871 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
5872 &hdspm_hw_constraints_aes32_sample_rates);
5873 } else {
ffb2c3c0 5874 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
88fabbfc
AK
5875 snd_hdspm_hw_rule_rate_in_channels, hdspm,
5876 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
ffb2c3c0 5877 }
88fabbfc
AK
5878
5879 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
5880 snd_hdspm_hw_rule_in_channels, hdspm,
5881 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
5882
5883 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
5884 snd_hdspm_hw_rule_in_channels_rate, hdspm,
5885 SNDRV_PCM_HW_PARAM_RATE, -1);
5886
763f356c
TI
5887 return 0;
5888}
5889
98274f07 5890static int snd_hdspm_capture_release(struct snd_pcm_substream *substream)
763f356c 5891{
98274f07 5892 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c
TI
5893
5894 spin_lock_irq(&hdspm->lock);
5895
5896 hdspm->capture_pid = -1;
5897 hdspm->capture_substream = NULL;
5898
5899 spin_unlock_irq(&hdspm->lock);
5900 return 0;
5901}
5902
0dca1793
AK
5903static int snd_hdspm_hwdep_dummy_op(struct snd_hwdep *hw, struct file *file)
5904{
5905 /* we have nothing to initialize but the call is required */
5906 return 0;
5907}
5908
5909static inline int copy_u32_le(void __user *dest, void __iomem *src)
5910{
5911 u32 val = readl(src);
5912 return copy_to_user(dest, &val, 4);
5913}
5914
5915static int snd_hdspm_hwdep_ioctl(struct snd_hwdep *hw, struct file *file,
2ca595ab 5916 unsigned int cmd, unsigned long arg)
763f356c 5917{
0dca1793 5918 void __user *argp = (void __user *)arg;
ef5fa1a4 5919 struct hdspm *hdspm = hw->private_data;
98274f07 5920 struct hdspm_mixer_ioctl mixer;
0dca1793
AK
5921 struct hdspm_config info;
5922 struct hdspm_status status;
98274f07 5923 struct hdspm_version hdspm_version;
730a5865 5924 struct hdspm_peak_rms *levels;
0dca1793
AK
5925 struct hdspm_ltc ltc;
5926 unsigned int statusregister;
5927 long unsigned int s;
5928 int i = 0;
763f356c
TI
5929
5930 switch (cmd) {
5931
763f356c 5932 case SNDRV_HDSPM_IOCTL_GET_PEAK_RMS:
730a5865 5933 levels = &hdspm->peak_rms;
0dca1793 5934 for (i = 0; i < HDSPM_MAX_CHANNELS; i++) {
730a5865 5935 levels->input_peaks[i] =
0dca1793
AK
5936 readl(hdspm->iobase +
5937 HDSPM_MADI_INPUT_PEAK + i*4);
730a5865 5938 levels->playback_peaks[i] =
0dca1793
AK
5939 readl(hdspm->iobase +
5940 HDSPM_MADI_PLAYBACK_PEAK + i*4);
730a5865 5941 levels->output_peaks[i] =
0dca1793
AK
5942 readl(hdspm->iobase +
5943 HDSPM_MADI_OUTPUT_PEAK + i*4);
5944
730a5865 5945 levels->input_rms[i] =
0dca1793
AK
5946 ((uint64_t) readl(hdspm->iobase +
5947 HDSPM_MADI_INPUT_RMS_H + i*4) << 32) |
5948 (uint64_t) readl(hdspm->iobase +
5949 HDSPM_MADI_INPUT_RMS_L + i*4);
730a5865 5950 levels->playback_rms[i] =
0dca1793
AK
5951 ((uint64_t)readl(hdspm->iobase +
5952 HDSPM_MADI_PLAYBACK_RMS_H+i*4) << 32) |
5953 (uint64_t)readl(hdspm->iobase +
5954 HDSPM_MADI_PLAYBACK_RMS_L + i*4);
730a5865 5955 levels->output_rms[i] =
0dca1793
AK
5956 ((uint64_t)readl(hdspm->iobase +
5957 HDSPM_MADI_OUTPUT_RMS_H + i*4) << 32) |
5958 (uint64_t)readl(hdspm->iobase +
5959 HDSPM_MADI_OUTPUT_RMS_L + i*4);
5960 }
5961
5962 if (hdspm->system_sample_rate > 96000) {
730a5865 5963 levels->speed = qs;
0dca1793 5964 } else if (hdspm->system_sample_rate > 48000) {
730a5865 5965 levels->speed = ds;
0dca1793 5966 } else {
730a5865 5967 levels->speed = ss;
0dca1793 5968 }
730a5865 5969 levels->status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
0dca1793 5970
730a5865 5971 s = copy_to_user(argp, levels, sizeof(struct hdspm_peak_rms));
0dca1793
AK
5972 if (0 != s) {
5973 /* snd_printk(KERN_ERR "copy_to_user(.., .., %lu): %lu
5974 [Levels]\n", sizeof(struct hdspm_peak_rms), s);
5975 */
763f356c 5976 return -EFAULT;
0dca1793
AK
5977 }
5978 break;
5979
5980 case SNDRV_HDSPM_IOCTL_GET_LTC:
5981 ltc.ltc = hdspm_read(hdspm, HDSPM_RD_TCO);
5982 i = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
5983 if (i & HDSPM_TCO1_LTC_Input_valid) {
5984 switch (i & (HDSPM_TCO1_LTC_Format_LSB |
5985 HDSPM_TCO1_LTC_Format_MSB)) {
5986 case 0:
5987 ltc.format = fps_24;
5988 break;
5989 case HDSPM_TCO1_LTC_Format_LSB:
5990 ltc.format = fps_25;
5991 break;
5992 case HDSPM_TCO1_LTC_Format_MSB:
5993 ltc.format = fps_2997;
5994 break;
5995 default:
5996 ltc.format = 30;
5997 break;
5998 }
5999 if (i & HDSPM_TCO1_set_drop_frame_flag) {
6000 ltc.frame = drop_frame;
6001 } else {
6002 ltc.frame = full_frame;
6003 }
6004 } else {
6005 ltc.format = format_invalid;
6006 ltc.frame = frame_invalid;
6007 }
6008 if (i & HDSPM_TCO1_Video_Input_Format_NTSC) {
6009 ltc.input_format = ntsc;
6010 } else if (i & HDSPM_TCO1_Video_Input_Format_PAL) {
6011 ltc.input_format = pal;
6012 } else {
6013 ltc.input_format = no_video;
6014 }
6015
6016 s = copy_to_user(argp, &ltc, sizeof(struct hdspm_ltc));
6017 if (0 != s) {
6018 /*
6019 snd_printk(KERN_ERR "copy_to_user(.., .., %lu): %lu [LTC]\n", sizeof(struct hdspm_ltc), s); */
763f356c 6020 return -EFAULT;
0dca1793 6021 }
763f356c
TI
6022
6023 break;
763f356c 6024
0dca1793 6025 case SNDRV_HDSPM_IOCTL_GET_CONFIG:
763f356c 6026
4ab69a2b 6027 memset(&info, 0, sizeof(info));
763f356c 6028 spin_lock_irq(&hdspm->lock);
ef5fa1a4
TI
6029 info.pref_sync_ref = hdspm_pref_sync_ref(hdspm);
6030 info.wordclock_sync_check = hdspm_wc_sync_check(hdspm);
763f356c
TI
6031
6032 info.system_sample_rate = hdspm->system_sample_rate;
6033 info.autosync_sample_rate =
0dca1793 6034 hdspm_external_sample_rate(hdspm);
ef5fa1a4
TI
6035 info.system_clock_mode = hdspm_system_clock_mode(hdspm);
6036 info.clock_source = hdspm_clock_source(hdspm);
6037 info.autosync_ref = hdspm_autosync_ref(hdspm);
c9e1668c 6038 info.line_out = hdspm_toggle_setting(hdspm, HDSPM_LineOut);
763f356c
TI
6039 info.passthru = 0;
6040 spin_unlock_irq(&hdspm->lock);
2ca595ab 6041 if (copy_to_user(argp, &info, sizeof(info)))
763f356c
TI
6042 return -EFAULT;
6043 break;
6044
0dca1793 6045 case SNDRV_HDSPM_IOCTL_GET_STATUS:
643d6bbb
DC
6046 memset(&status, 0, sizeof(status));
6047
0dca1793
AK
6048 status.card_type = hdspm->io_type;
6049
6050 status.autosync_source = hdspm_autosync_ref(hdspm);
6051
6052 status.card_clock = 110069313433624ULL;
6053 status.master_period = hdspm_read(hdspm, HDSPM_RD_PLL_FREQ);
6054
6055 switch (hdspm->io_type) {
6056 case MADI:
6057 case MADIface:
6058 status.card_specific.madi.sync_wc =
6059 hdspm_wc_sync_check(hdspm);
6060 status.card_specific.madi.sync_madi =
6061 hdspm_madi_sync_check(hdspm);
6062 status.card_specific.madi.sync_tco =
6063 hdspm_tco_sync_check(hdspm);
6064 status.card_specific.madi.sync_in =
6065 hdspm_sync_in_sync_check(hdspm);
6066
6067 statusregister =
6068 hdspm_read(hdspm, HDSPM_statusRegister);
6069 status.card_specific.madi.madi_input =
6070 (statusregister & HDSPM_AB_int) ? 1 : 0;
6071 status.card_specific.madi.channel_format =
9e6ff520 6072 (statusregister & HDSPM_RX_64ch) ? 1 : 0;
0dca1793
AK
6073 /* TODO: Mac driver sets it when f_s>48kHz */
6074 status.card_specific.madi.frame_format = 0;
6075
6076 default:
6077 break;
6078 }
6079
2ca595ab 6080 if (copy_to_user(argp, &status, sizeof(status)))
0dca1793
AK
6081 return -EFAULT;
6082
6083
6084 break;
6085
763f356c 6086 case SNDRV_HDSPM_IOCTL_GET_VERSION:
643d6bbb
DC
6087 memset(&hdspm_version, 0, sizeof(hdspm_version));
6088
0dca1793
AK
6089 hdspm_version.card_type = hdspm->io_type;
6090 strncpy(hdspm_version.cardname, hdspm->card_name,
6091 sizeof(hdspm_version.cardname));
7d53a631 6092 hdspm_version.serial = hdspm->serial;
763f356c 6093 hdspm_version.firmware_rev = hdspm->firmware_rev;
0dca1793
AK
6094 hdspm_version.addons = 0;
6095 if (hdspm->tco)
6096 hdspm_version.addons |= HDSPM_ADDON_TCO;
6097
2ca595ab 6098 if (copy_to_user(argp, &hdspm_version,
0dca1793 6099 sizeof(hdspm_version)))
763f356c
TI
6100 return -EFAULT;
6101 break;
6102
6103 case SNDRV_HDSPM_IOCTL_GET_MIXER:
2ca595ab 6104 if (copy_from_user(&mixer, argp, sizeof(mixer)))
763f356c 6105 return -EFAULT;
ef5fa1a4 6106 if (copy_to_user((void __user *)mixer.mixer, hdspm->mixer,
0dca1793 6107 sizeof(struct hdspm_mixer)))
763f356c
TI
6108 return -EFAULT;
6109 break;
6110
6111 default:
6112 return -EINVAL;
6113 }
6114 return 0;
6115}
6116
98274f07 6117static struct snd_pcm_ops snd_hdspm_playback_ops = {
763f356c
TI
6118 .open = snd_hdspm_playback_open,
6119 .close = snd_hdspm_playback_release,
6120 .ioctl = snd_hdspm_ioctl,
6121 .hw_params = snd_hdspm_hw_params,
6122 .hw_free = snd_hdspm_hw_free,
6123 .prepare = snd_hdspm_prepare,
6124 .trigger = snd_hdspm_trigger,
6125 .pointer = snd_hdspm_hw_pointer,
763f356c
TI
6126 .page = snd_pcm_sgbuf_ops_page,
6127};
6128
98274f07 6129static struct snd_pcm_ops snd_hdspm_capture_ops = {
763f356c
TI
6130 .open = snd_hdspm_capture_open,
6131 .close = snd_hdspm_capture_release,
6132 .ioctl = snd_hdspm_ioctl,
6133 .hw_params = snd_hdspm_hw_params,
6134 .hw_free = snd_hdspm_hw_free,
6135 .prepare = snd_hdspm_prepare,
6136 .trigger = snd_hdspm_trigger,
6137 .pointer = snd_hdspm_hw_pointer,
763f356c
TI
6138 .page = snd_pcm_sgbuf_ops_page,
6139};
6140
e23e7a14
BP
6141static int snd_hdspm_create_hwdep(struct snd_card *card,
6142 struct hdspm *hdspm)
763f356c 6143{
98274f07 6144 struct snd_hwdep *hw;
763f356c
TI
6145 int err;
6146
ef5fa1a4
TI
6147 err = snd_hwdep_new(card, "HDSPM hwdep", 0, &hw);
6148 if (err < 0)
763f356c
TI
6149 return err;
6150
6151 hdspm->hwdep = hw;
6152 hw->private_data = hdspm;
6153 strcpy(hw->name, "HDSPM hwdep interface");
6154
0dca1793 6155 hw->ops.open = snd_hdspm_hwdep_dummy_op;
763f356c 6156 hw->ops.ioctl = snd_hdspm_hwdep_ioctl;
8de5d6f1 6157 hw->ops.ioctl_compat = snd_hdspm_hwdep_ioctl;
0dca1793 6158 hw->ops.release = snd_hdspm_hwdep_dummy_op;
763f356c
TI
6159
6160 return 0;
6161}
6162
6163
6164/*------------------------------------------------------------
0dca1793 6165 memory interface
763f356c 6166 ------------------------------------------------------------*/
e23e7a14 6167static int snd_hdspm_preallocate_memory(struct hdspm *hdspm)
763f356c
TI
6168{
6169 int err;
98274f07 6170 struct snd_pcm *pcm;
763f356c
TI
6171 size_t wanted;
6172
6173 pcm = hdspm->pcm;
6174
3cee5a60 6175 wanted = HDSPM_DMA_AREA_BYTES;
763f356c 6176
ef5fa1a4 6177 err =
763f356c 6178 snd_pcm_lib_preallocate_pages_for_all(pcm,
0dca1793 6179 SNDRV_DMA_TYPE_DEV_SG,
763f356c
TI
6180 snd_dma_pci_data(hdspm->pci),
6181 wanted,
ef5fa1a4
TI
6182 wanted);
6183 if (err < 0) {
e2eba3e7 6184 snd_printdd("Could not preallocate %zd Bytes\n", wanted);
763f356c
TI
6185
6186 return err;
6187 } else
e2eba3e7 6188 snd_printdd(" Preallocated %zd Bytes\n", wanted);
763f356c
TI
6189
6190 return 0;
6191}
6192
0dca1793
AK
6193
6194static void hdspm_set_sgbuf(struct hdspm *hdspm,
77a23f26 6195 struct snd_pcm_substream *substream,
763f356c
TI
6196 unsigned int reg, int channels)
6197{
6198 int i;
0dca1793
AK
6199
6200 /* continuous memory segment */
763f356c
TI
6201 for (i = 0; i < (channels * 16); i++)
6202 hdspm_write(hdspm, reg + 4 * i,
0dca1793 6203 snd_pcm_sgbuf_get_addr(substream, 4096 * i));
763f356c
TI
6204}
6205
0dca1793 6206
763f356c 6207/* ------------- ALSA Devices ---------------------------- */
e23e7a14
BP
6208static int snd_hdspm_create_pcm(struct snd_card *card,
6209 struct hdspm *hdspm)
763f356c 6210{
98274f07 6211 struct snd_pcm *pcm;
763f356c
TI
6212 int err;
6213
ef5fa1a4
TI
6214 err = snd_pcm_new(card, hdspm->card_name, 0, 1, 1, &pcm);
6215 if (err < 0)
763f356c
TI
6216 return err;
6217
6218 hdspm->pcm = pcm;
6219 pcm->private_data = hdspm;
6220 strcpy(pcm->name, hdspm->card_name);
6221
6222 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK,
6223 &snd_hdspm_playback_ops);
6224 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
6225 &snd_hdspm_capture_ops);
6226
6227 pcm->info_flags = SNDRV_PCM_INFO_JOINT_DUPLEX;
6228
ef5fa1a4
TI
6229 err = snd_hdspm_preallocate_memory(hdspm);
6230 if (err < 0)
763f356c
TI
6231 return err;
6232
6233 return 0;
6234}
6235
98274f07 6236static inline void snd_hdspm_initialize_midi_flush(struct hdspm * hdspm)
763f356c 6237{
7c7102b7
AK
6238 int i;
6239
6240 for (i = 0; i < hdspm->midiPorts; i++)
6241 snd_hdspm_flush_midi_input(hdspm, i);
763f356c
TI
6242}
6243
e23e7a14
BP
6244static int snd_hdspm_create_alsa_devices(struct snd_card *card,
6245 struct hdspm *hdspm)
763f356c 6246{
0dca1793 6247 int err, i;
763f356c
TI
6248
6249 snd_printdd("Create card...\n");
ef5fa1a4
TI
6250 err = snd_hdspm_create_pcm(card, hdspm);
6251 if (err < 0)
763f356c
TI
6252 return err;
6253
0dca1793
AK
6254 i = 0;
6255 while (i < hdspm->midiPorts) {
6256 err = snd_hdspm_create_midi(card, hdspm, i);
6257 if (err < 0) {
6258 return err;
6259 }
6260 i++;
6261 }
763f356c 6262
ef5fa1a4
TI
6263 err = snd_hdspm_create_controls(card, hdspm);
6264 if (err < 0)
763f356c
TI
6265 return err;
6266
ef5fa1a4
TI
6267 err = snd_hdspm_create_hwdep(card, hdspm);
6268 if (err < 0)
763f356c
TI
6269 return err;
6270
6271 snd_printdd("proc init...\n");
6272 snd_hdspm_proc_init(hdspm);
6273
6274 hdspm->system_sample_rate = -1;
6275 hdspm->last_external_sample_rate = -1;
6276 hdspm->last_internal_sample_rate = -1;
6277 hdspm->playback_pid = -1;
6278 hdspm->capture_pid = -1;
6279 hdspm->capture_substream = NULL;
6280 hdspm->playback_substream = NULL;
6281
6282 snd_printdd("Set defaults...\n");
ef5fa1a4
TI
6283 err = snd_hdspm_set_defaults(hdspm);
6284 if (err < 0)
763f356c
TI
6285 return err;
6286
6287 snd_printdd("Update mixer controls...\n");
6288 hdspm_update_simple_mixer_controls(hdspm);
6289
6290 snd_printdd("Initializeing complete ???\n");
6291
ef5fa1a4
TI
6292 err = snd_card_register(card);
6293 if (err < 0) {
763f356c
TI
6294 snd_printk(KERN_ERR "HDSPM: error registering card\n");
6295 return err;
6296 }
6297
6298 snd_printdd("... yes now\n");
6299
6300 return 0;
6301}
6302
e23e7a14
BP
6303static int snd_hdspm_create(struct snd_card *card,
6304 struct hdspm *hdspm)
6305{
0dca1793 6306
763f356c
TI
6307 struct pci_dev *pci = hdspm->pci;
6308 int err;
763f356c
TI
6309 unsigned long io_extent;
6310
6311 hdspm->irq = -1;
763f356c
TI
6312 hdspm->card = card;
6313
6314 spin_lock_init(&hdspm->lock);
6315
763f356c 6316 pci_read_config_word(hdspm->pci,
0dca1793 6317 PCI_CLASS_REVISION, &hdspm->firmware_rev);
3cee5a60 6318
763f356c 6319 strcpy(card->mixername, "Xilinx FPGA");
0dca1793
AK
6320 strcpy(card->driver, "HDSPM");
6321
6322 switch (hdspm->firmware_rev) {
0dca1793
AK
6323 case HDSPM_RAYDAT_REV:
6324 hdspm->io_type = RayDAT;
6325 hdspm->card_name = "RME RayDAT";
6326 hdspm->midiPorts = 2;
6327 break;
6328 case HDSPM_AIO_REV:
6329 hdspm->io_type = AIO;
6330 hdspm->card_name = "RME AIO";
6331 hdspm->midiPorts = 1;
6332 break;
6333 case HDSPM_MADIFACE_REV:
6334 hdspm->io_type = MADIface;
6335 hdspm->card_name = "RME MADIface";
6336 hdspm->midiPorts = 1;
6337 break;
5027f347 6338 default:
c09403dc
AK
6339 if ((hdspm->firmware_rev == 0xf0) ||
6340 ((hdspm->firmware_rev >= 0xe6) &&
6341 (hdspm->firmware_rev <= 0xea))) {
6342 hdspm->io_type = AES32;
6343 hdspm->card_name = "RME AES32";
6344 hdspm->midiPorts = 2;
05c7cc9c 6345 } else if ((hdspm->firmware_rev == 0xd2) ||
c09403dc
AK
6346 ((hdspm->firmware_rev >= 0xc8) &&
6347 (hdspm->firmware_rev <= 0xcf))) {
6348 hdspm->io_type = MADI;
6349 hdspm->card_name = "RME MADI";
6350 hdspm->midiPorts = 3;
6351 } else {
6352 snd_printk(KERN_ERR
6353 "HDSPM: unknown firmware revision %x\n",
5027f347 6354 hdspm->firmware_rev);
c09403dc
AK
6355 return -ENODEV;
6356 }
3cee5a60 6357 }
763f356c 6358
ef5fa1a4
TI
6359 err = pci_enable_device(pci);
6360 if (err < 0)
763f356c
TI
6361 return err;
6362
6363 pci_set_master(hdspm->pci);
6364
ef5fa1a4
TI
6365 err = pci_request_regions(pci, "hdspm");
6366 if (err < 0)
763f356c
TI
6367 return err;
6368
6369 hdspm->port = pci_resource_start(pci, 0);
6370 io_extent = pci_resource_len(pci, 0);
6371
6372 snd_printdd("grabbed memory region 0x%lx-0x%lx\n",
0dca1793 6373 hdspm->port, hdspm->port + io_extent - 1);
763f356c 6374
ef5fa1a4
TI
6375 hdspm->iobase = ioremap_nocache(hdspm->port, io_extent);
6376 if (!hdspm->iobase) {
6377 snd_printk(KERN_ERR "HDSPM: "
0dca1793
AK
6378 "unable to remap region 0x%lx-0x%lx\n",
6379 hdspm->port, hdspm->port + io_extent - 1);
763f356c
TI
6380 return -EBUSY;
6381 }
6382 snd_printdd("remapped region (0x%lx) 0x%lx-0x%lx\n",
0dca1793
AK
6383 (unsigned long)hdspm->iobase, hdspm->port,
6384 hdspm->port + io_extent - 1);
763f356c
TI
6385
6386 if (request_irq(pci->irq, snd_hdspm_interrupt,
934c2b6d 6387 IRQF_SHARED, KBUILD_MODNAME, hdspm)) {
763f356c
TI
6388 snd_printk(KERN_ERR "HDSPM: unable to use IRQ %d\n", pci->irq);
6389 return -EBUSY;
6390 }
6391
6392 snd_printdd("use IRQ %d\n", pci->irq);
6393
6394 hdspm->irq = pci->irq;
763f356c 6395
e2eba3e7 6396 snd_printdd("kmalloc Mixer memory of %zd Bytes\n",
0dca1793 6397 sizeof(struct hdspm_mixer));
ef5fa1a4
TI
6398 hdspm->mixer = kzalloc(sizeof(struct hdspm_mixer), GFP_KERNEL);
6399 if (!hdspm->mixer) {
6400 snd_printk(KERN_ERR "HDSPM: "
0dca1793
AK
6401 "unable to kmalloc Mixer memory of %d Bytes\n",
6402 (int)sizeof(struct hdspm_mixer));
b17cbdd8 6403 return -ENOMEM;
763f356c
TI
6404 }
6405
0dca1793
AK
6406 hdspm->port_names_in = NULL;
6407 hdspm->port_names_out = NULL;
6408
6409 switch (hdspm->io_type) {
6410 case AES32:
d2d10a21
AK
6411 hdspm->ss_in_channels = hdspm->ss_out_channels = AES32_CHANNELS;
6412 hdspm->ds_in_channels = hdspm->ds_out_channels = AES32_CHANNELS;
6413 hdspm->qs_in_channels = hdspm->qs_out_channels = AES32_CHANNELS;
432d2500
AK
6414
6415 hdspm->channel_map_in_ss = hdspm->channel_map_out_ss =
6416 channel_map_aes32;
6417 hdspm->channel_map_in_ds = hdspm->channel_map_out_ds =
6418 channel_map_aes32;
6419 hdspm->channel_map_in_qs = hdspm->channel_map_out_qs =
6420 channel_map_aes32;
6421 hdspm->port_names_in_ss = hdspm->port_names_out_ss =
6422 texts_ports_aes32;
6423 hdspm->port_names_in_ds = hdspm->port_names_out_ds =
6424 texts_ports_aes32;
6425 hdspm->port_names_in_qs = hdspm->port_names_out_qs =
6426 texts_ports_aes32;
6427
d2d10a21
AK
6428 hdspm->max_channels_out = hdspm->max_channels_in =
6429 AES32_CHANNELS;
432d2500
AK
6430 hdspm->port_names_in = hdspm->port_names_out =
6431 texts_ports_aes32;
6432 hdspm->channel_map_in = hdspm->channel_map_out =
6433 channel_map_aes32;
6434
0dca1793
AK
6435 break;
6436
6437 case MADI:
6438 case MADIface:
6439 hdspm->ss_in_channels = hdspm->ss_out_channels =
6440 MADI_SS_CHANNELS;
6441 hdspm->ds_in_channels = hdspm->ds_out_channels =
6442 MADI_DS_CHANNELS;
6443 hdspm->qs_in_channels = hdspm->qs_out_channels =
6444 MADI_QS_CHANNELS;
6445
6446 hdspm->channel_map_in_ss = hdspm->channel_map_out_ss =
6447 channel_map_unity_ss;
01e96078 6448 hdspm->channel_map_in_ds = hdspm->channel_map_out_ds =
0dca1793 6449 channel_map_unity_ss;
01e96078 6450 hdspm->channel_map_in_qs = hdspm->channel_map_out_qs =
0dca1793
AK
6451 channel_map_unity_ss;
6452
6453 hdspm->port_names_in_ss = hdspm->port_names_out_ss =
6454 texts_ports_madi;
6455 hdspm->port_names_in_ds = hdspm->port_names_out_ds =
6456 texts_ports_madi;
6457 hdspm->port_names_in_qs = hdspm->port_names_out_qs =
6458 texts_ports_madi;
6459 break;
6460
6461 case AIO:
6462 if (0 == (hdspm_read(hdspm, HDSPM_statusRegister2) & HDSPM_s2_AEBI_D)) {
6463 snd_printk(KERN_INFO "HDSPM: AEB input board found, but not supported\n");
6464 }
6465
6466 hdspm->ss_in_channels = AIO_IN_SS_CHANNELS;
6467 hdspm->ds_in_channels = AIO_IN_DS_CHANNELS;
6468 hdspm->qs_in_channels = AIO_IN_QS_CHANNELS;
6469 hdspm->ss_out_channels = AIO_OUT_SS_CHANNELS;
6470 hdspm->ds_out_channels = AIO_OUT_DS_CHANNELS;
6471 hdspm->qs_out_channels = AIO_OUT_QS_CHANNELS;
6472
6473 hdspm->channel_map_out_ss = channel_map_aio_out_ss;
6474 hdspm->channel_map_out_ds = channel_map_aio_out_ds;
6475 hdspm->channel_map_out_qs = channel_map_aio_out_qs;
6476
6477 hdspm->channel_map_in_ss = channel_map_aio_in_ss;
6478 hdspm->channel_map_in_ds = channel_map_aio_in_ds;
6479 hdspm->channel_map_in_qs = channel_map_aio_in_qs;
6480
6481 hdspm->port_names_in_ss = texts_ports_aio_in_ss;
6482 hdspm->port_names_out_ss = texts_ports_aio_out_ss;
6483 hdspm->port_names_in_ds = texts_ports_aio_in_ds;
6484 hdspm->port_names_out_ds = texts_ports_aio_out_ds;
6485 hdspm->port_names_in_qs = texts_ports_aio_in_qs;
6486 hdspm->port_names_out_qs = texts_ports_aio_out_qs;
6487
6488 break;
6489
6490 case RayDAT:
6491 hdspm->ss_in_channels = hdspm->ss_out_channels =
6492 RAYDAT_SS_CHANNELS;
6493 hdspm->ds_in_channels = hdspm->ds_out_channels =
6494 RAYDAT_DS_CHANNELS;
6495 hdspm->qs_in_channels = hdspm->qs_out_channels =
6496 RAYDAT_QS_CHANNELS;
6497
6498 hdspm->max_channels_in = RAYDAT_SS_CHANNELS;
6499 hdspm->max_channels_out = RAYDAT_SS_CHANNELS;
6500
6501 hdspm->channel_map_in_ss = hdspm->channel_map_out_ss =
6502 channel_map_raydat_ss;
6503 hdspm->channel_map_in_ds = hdspm->channel_map_out_ds =
6504 channel_map_raydat_ds;
6505 hdspm->channel_map_in_qs = hdspm->channel_map_out_qs =
6506 channel_map_raydat_qs;
6507 hdspm->channel_map_in = hdspm->channel_map_out =
6508 channel_map_raydat_ss;
6509
6510 hdspm->port_names_in_ss = hdspm->port_names_out_ss =
6511 texts_ports_raydat_ss;
6512 hdspm->port_names_in_ds = hdspm->port_names_out_ds =
6513 texts_ports_raydat_ds;
6514 hdspm->port_names_in_qs = hdspm->port_names_out_qs =
6515 texts_ports_raydat_qs;
6516
6517
6518 break;
6519
6520 }
6521
6522 /* TCO detection */
6523 switch (hdspm->io_type) {
6524 case AIO:
6525 case RayDAT:
6526 if (hdspm_read(hdspm, HDSPM_statusRegister2) &
6527 HDSPM_s2_tco_detect) {
6528 hdspm->midiPorts++;
6529 hdspm->tco = kzalloc(sizeof(struct hdspm_tco),
6530 GFP_KERNEL);
6531 if (NULL != hdspm->tco) {
6532 hdspm_tco_write(hdspm);
6533 }
6534 snd_printk(KERN_INFO "HDSPM: AIO/RayDAT TCO module found\n");
6535 } else {
6536 hdspm->tco = NULL;
6537 }
6538 break;
6539
6540 case MADI:
6541 if (hdspm_read(hdspm, HDSPM_statusRegister) & HDSPM_tco_detect) {
6542 hdspm->midiPorts++;
6543 hdspm->tco = kzalloc(sizeof(struct hdspm_tco),
6544 GFP_KERNEL);
6545 if (NULL != hdspm->tco) {
6546 hdspm_tco_write(hdspm);
6547 }
6548 snd_printk(KERN_INFO "HDSPM: MADI TCO module found\n");
6549 } else {
6550 hdspm->tco = NULL;
6551 }
6552 break;
6553
6554 default:
6555 hdspm->tco = NULL;
6556 }
6557
6558 /* texts */
6559 switch (hdspm->io_type) {
6560 case AES32:
6561 if (hdspm->tco) {
6562 hdspm->texts_autosync = texts_autosync_aes_tco;
6563 hdspm->texts_autosync_items = 10;
6564 } else {
6565 hdspm->texts_autosync = texts_autosync_aes;
6566 hdspm->texts_autosync_items = 9;
6567 }
6568 break;
6569
6570 case MADI:
6571 if (hdspm->tco) {
6572 hdspm->texts_autosync = texts_autosync_madi_tco;
6573 hdspm->texts_autosync_items = 4;
6574 } else {
6575 hdspm->texts_autosync = texts_autosync_madi;
6576 hdspm->texts_autosync_items = 3;
6577 }
6578 break;
6579
6580 case MADIface:
6581
6582 break;
6583
6584 case RayDAT:
6585 if (hdspm->tco) {
6586 hdspm->texts_autosync = texts_autosync_raydat_tco;
6587 hdspm->texts_autosync_items = 9;
6588 } else {
6589 hdspm->texts_autosync = texts_autosync_raydat;
6590 hdspm->texts_autosync_items = 8;
6591 }
6592 break;
6593
6594 case AIO:
6595 if (hdspm->tco) {
6596 hdspm->texts_autosync = texts_autosync_aio_tco;
6597 hdspm->texts_autosync_items = 6;
6598 } else {
6599 hdspm->texts_autosync = texts_autosync_aio;
6600 hdspm->texts_autosync_items = 5;
6601 }
6602 break;
6603
6604 }
6605
6606 tasklet_init(&hdspm->midi_tasklet,
6607 hdspm_midi_tasklet, (unsigned long) hdspm);
763f356c 6608
f7de8ba3
AK
6609
6610 if (hdspm->io_type != MADIface) {
6611 hdspm->serial = (hdspm_read(hdspm,
6612 HDSPM_midiStatusIn0)>>8) & 0xFFFFFF;
6613 /* id contains either a user-provided value or the default
6614 * NULL. If it's the default, we're safe to
6615 * fill card->id with the serial number.
6616 *
6617 * If the serial number is 0xFFFFFF, then we're dealing with
6618 * an old PCI revision that comes without a sane number. In
6619 * this case, we don't set card->id to avoid collisions
6620 * when running with multiple cards.
6621 */
6622 if (NULL == id[hdspm->dev] && hdspm->serial != 0xFFFFFF) {
6623 sprintf(card->id, "HDSPMx%06x", hdspm->serial);
6624 snd_card_set_id(card, card->id);
6625 }
6626 }
6627
763f356c 6628 snd_printdd("create alsa devices.\n");
ef5fa1a4
TI
6629 err = snd_hdspm_create_alsa_devices(card, hdspm);
6630 if (err < 0)
763f356c
TI
6631 return err;
6632
6633 snd_hdspm_initialize_midi_flush(hdspm);
6634
6635 return 0;
6636}
6637
0dca1793 6638
98274f07 6639static int snd_hdspm_free(struct hdspm * hdspm)
763f356c
TI
6640{
6641
6642 if (hdspm->port) {
6643
6644 /* stop th audio, and cancel all interrupts */
6645 hdspm->control_register &=
ef5fa1a4 6646 ~(HDSPM_Start | HDSPM_AudioInterruptEnable |
0dca1793
AK
6647 HDSPM_Midi0InterruptEnable | HDSPM_Midi1InterruptEnable |
6648 HDSPM_Midi2InterruptEnable | HDSPM_Midi3InterruptEnable);
763f356c
TI
6649 hdspm_write(hdspm, HDSPM_controlRegister,
6650 hdspm->control_register);
6651 }
6652
6653 if (hdspm->irq >= 0)
6654 free_irq(hdspm->irq, (void *) hdspm);
6655
fc58422a 6656 kfree(hdspm->mixer);
763f356c
TI
6657
6658 if (hdspm->iobase)
6659 iounmap(hdspm->iobase);
6660
763f356c
TI
6661 if (hdspm->port)
6662 pci_release_regions(hdspm->pci);
6663
6664 pci_disable_device(hdspm->pci);
6665 return 0;
6666}
6667
0dca1793 6668
98274f07 6669static void snd_hdspm_card_free(struct snd_card *card)
763f356c 6670{
ef5fa1a4 6671 struct hdspm *hdspm = card->private_data;
763f356c
TI
6672
6673 if (hdspm)
6674 snd_hdspm_free(hdspm);
6675}
6676
0dca1793 6677
e23e7a14
BP
6678static int snd_hdspm_probe(struct pci_dev *pci,
6679 const struct pci_device_id *pci_id)
763f356c
TI
6680{
6681 static int dev;
98274f07
TI
6682 struct hdspm *hdspm;
6683 struct snd_card *card;
763f356c
TI
6684 int err;
6685
6686 if (dev >= SNDRV_CARDS)
6687 return -ENODEV;
6688 if (!enable[dev]) {
6689 dev++;
6690 return -ENOENT;
6691 }
6692
e58de7ba 6693 err = snd_card_create(index[dev], id[dev],
0dca1793 6694 THIS_MODULE, sizeof(struct hdspm), &card);
e58de7ba
TI
6695 if (err < 0)
6696 return err;
763f356c 6697
ef5fa1a4 6698 hdspm = card->private_data;
763f356c
TI
6699 card->private_free = snd_hdspm_card_free;
6700 hdspm->dev = dev;
6701 hdspm->pci = pci;
6702
c187c041
TI
6703 snd_card_set_dev(card, &pci->dev);
6704
0dca1793 6705 err = snd_hdspm_create(card, hdspm);
ef5fa1a4 6706 if (err < 0) {
763f356c
TI
6707 snd_card_free(card);
6708 return err;
6709 }
6710
0dca1793
AK
6711 if (hdspm->io_type != MADIface) {
6712 sprintf(card->shortname, "%s_%x",
6713 hdspm->card_name,
7d53a631 6714 hdspm->serial);
0dca1793
AK
6715 sprintf(card->longname, "%s S/N 0x%x at 0x%lx, irq %d",
6716 hdspm->card_name,
7d53a631 6717 hdspm->serial,
0dca1793
AK
6718 hdspm->port, hdspm->irq);
6719 } else {
6720 sprintf(card->shortname, "%s", hdspm->card_name);
6721 sprintf(card->longname, "%s at 0x%lx, irq %d",
6722 hdspm->card_name, hdspm->port, hdspm->irq);
6723 }
763f356c 6724
ef5fa1a4
TI
6725 err = snd_card_register(card);
6726 if (err < 0) {
763f356c
TI
6727 snd_card_free(card);
6728 return err;
6729 }
6730
6731 pci_set_drvdata(pci, card);
6732
6733 dev++;
6734 return 0;
6735}
6736
e23e7a14 6737static void snd_hdspm_remove(struct pci_dev *pci)
763f356c
TI
6738{
6739 snd_card_free(pci_get_drvdata(pci));
6740 pci_set_drvdata(pci, NULL);
6741}
6742
e9f66d9b 6743static struct pci_driver hdspm_driver = {
3733e424 6744 .name = KBUILD_MODNAME,
763f356c
TI
6745 .id_table = snd_hdspm_ids,
6746 .probe = snd_hdspm_probe,
e23e7a14 6747 .remove = snd_hdspm_remove,
763f356c
TI
6748};
6749
e9f66d9b 6750module_pci_driver(hdspm_driver);