iommu/amd: Add amd_iommu_domain_direct_map function
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / iommu / amd_iommu_init.c
CommitLineData
f6e2e6b6 1/*
5d0d7156 2 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
f6e2e6b6
JR
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
f6e2e6b6 22#include <linux/list.h>
5a0e3ad6 23#include <linux/slab.h>
f3c6ea1b 24#include <linux/syscore_ops.h>
a80dc3e0
JR
25#include <linux/interrupt.h>
26#include <linux/msi.h>
403f81d8 27#include <linux/amd-iommu.h>
400a28a0 28#include <linux/export.h>
f6e2e6b6 29#include <asm/pci-direct.h>
46a7fa27 30#include <asm/iommu.h>
1d9b16d1 31#include <asm/gart.h>
ea1b0d39 32#include <asm/x86_init.h>
22e6daf4 33#include <asm/iommu_table.h>
403f81d8
JR
34
35#include "amd_iommu_proto.h"
36#include "amd_iommu_types.h"
37
f6e2e6b6
JR
38/*
39 * definitions for the ACPI scanning code
40 */
f6e2e6b6 41#define IVRS_HEADER_LENGTH 48
f6e2e6b6
JR
42
43#define ACPI_IVHD_TYPE 0x10
44#define ACPI_IVMD_TYPE_ALL 0x20
45#define ACPI_IVMD_TYPE 0x21
46#define ACPI_IVMD_TYPE_RANGE 0x22
47
48#define IVHD_DEV_ALL 0x01
49#define IVHD_DEV_SELECT 0x02
50#define IVHD_DEV_SELECT_RANGE_START 0x03
51#define IVHD_DEV_RANGE_END 0x04
52#define IVHD_DEV_ALIAS 0x42
53#define IVHD_DEV_ALIAS_RANGE 0x43
54#define IVHD_DEV_EXT_SELECT 0x46
55#define IVHD_DEV_EXT_SELECT_RANGE 0x47
56
6da7342f
JR
57#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
58#define IVHD_FLAG_PASSPW_EN_MASK 0x02
59#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
60#define IVHD_FLAG_ISOC_EN_MASK 0x08
f6e2e6b6
JR
61
62#define IVMD_FLAG_EXCL_RANGE 0x08
63#define IVMD_FLAG_UNITY_MAP 0x01
64
65#define ACPI_DEVFLAG_INITPASS 0x01
66#define ACPI_DEVFLAG_EXTINT 0x02
67#define ACPI_DEVFLAG_NMI 0x04
68#define ACPI_DEVFLAG_SYSMGT1 0x10
69#define ACPI_DEVFLAG_SYSMGT2 0x20
70#define ACPI_DEVFLAG_LINT0 0x40
71#define ACPI_DEVFLAG_LINT1 0x80
72#define ACPI_DEVFLAG_ATSDIS 0x10000000
73
b65233a9
JR
74/*
75 * ACPI table definitions
76 *
77 * These data structures are laid over the table to parse the important values
78 * out of it.
79 */
80
81/*
82 * structure describing one IOMMU in the ACPI table. Typically followed by one
83 * or more ivhd_entrys.
84 */
f6e2e6b6
JR
85struct ivhd_header {
86 u8 type;
87 u8 flags;
88 u16 length;
89 u16 devid;
90 u16 cap_ptr;
91 u64 mmio_phys;
92 u16 pci_seg;
93 u16 info;
94 u32 reserved;
95} __attribute__((packed));
96
b65233a9
JR
97/*
98 * A device entry describing which devices a specific IOMMU translates and
99 * which requestor ids they use.
100 */
f6e2e6b6
JR
101struct ivhd_entry {
102 u8 type;
103 u16 devid;
104 u8 flags;
105 u32 ext;
106} __attribute__((packed));
107
b65233a9
JR
108/*
109 * An AMD IOMMU memory definition structure. It defines things like exclusion
110 * ranges for devices and regions that should be unity mapped.
111 */
f6e2e6b6
JR
112struct ivmd_header {
113 u8 type;
114 u8 flags;
115 u16 length;
116 u16 devid;
117 u16 aux;
118 u64 resv;
119 u64 range_start;
120 u64 range_length;
121} __attribute__((packed));
122
fefda117
JR
123bool amd_iommu_dump;
124
c1cbebee 125static int __initdata amd_iommu_detected;
a5235725 126static bool __initdata amd_iommu_disabled;
c1cbebee 127
b65233a9
JR
128u16 amd_iommu_last_bdf; /* largest PCI device id we have
129 to handle */
2e22847f 130LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
b65233a9 131 we find in ACPI */
afa9fdc2 132bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
928abd25 133
2e22847f 134LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
b65233a9 135 system */
928abd25 136
bb52777e
JR
137/* Array to assign indices to IOMMUs*/
138struct amd_iommu *amd_iommus[MAX_IOMMUS];
139int amd_iommus_present;
140
318afd41
JR
141/* IOMMUs have a non-present cache? */
142bool amd_iommu_np_cache __read_mostly;
60f723b4 143bool amd_iommu_iotlb_sup __read_mostly = true;
318afd41 144
62f71abb
JR
145u32 amd_iommu_max_pasids __read_mostly = ~0;
146
400a28a0
JR
147bool amd_iommu_v2_present __read_mostly;
148
5abcdba4
JR
149bool amd_iommu_force_isolation __read_mostly;
150
0f764806 151/*
3551a708 152 * The ACPI table parsing functions set this variable on an error
0f764806 153 */
3551a708 154static int __initdata amd_iommu_init_err;
0f764806 155
aeb26f55
JR
156/*
157 * List of protection domains - used during resume
158 */
159LIST_HEAD(amd_iommu_pd_list);
160spinlock_t amd_iommu_pd_lock;
161
b65233a9
JR
162/*
163 * Pointer to the device table which is shared by all AMD IOMMUs
164 * it is indexed by the PCI device id or the HT unit id and contains
165 * information about the domain the device belongs to as well as the
166 * page table root pointer.
167 */
928abd25 168struct dev_table_entry *amd_iommu_dev_table;
b65233a9
JR
169
170/*
171 * The alias table is a driver specific data structure which contains the
172 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
173 * More than one device can share the same requestor id.
174 */
928abd25 175u16 *amd_iommu_alias_table;
b65233a9
JR
176
177/*
178 * The rlookup table is used to find the IOMMU which is responsible
179 * for a specific device. It is also indexed by the PCI device id.
180 */
928abd25 181struct amd_iommu **amd_iommu_rlookup_table;
b65233a9 182
b65233a9
JR
183/*
184 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
185 * to know which ones are already in use.
186 */
928abd25
JR
187unsigned long *amd_iommu_pd_alloc_bitmap;
188
b65233a9
JR
189static u32 dev_table_size; /* size of the device table */
190static u32 alias_table_size; /* size of the alias table */
191static u32 rlookup_table_size; /* size if the rlookup table */
3e8064ba 192
7d0c5cc5
JR
193/*
194 * This function flushes all internal caches of
195 * the IOMMU used by this driver.
196 */
197extern void iommu_flush_all_caches(struct amd_iommu *iommu);
198
208ec8c9
JR
199static inline void update_last_devid(u16 devid)
200{
201 if (devid > amd_iommu_last_bdf)
202 amd_iommu_last_bdf = devid;
203}
204
c571484e
JR
205static inline unsigned long tbl_size(int entry_size)
206{
207 unsigned shift = PAGE_SHIFT +
421f909c 208 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
c571484e
JR
209
210 return 1UL << shift;
211}
212
5bcd757f
MG
213/* Access to l1 and l2 indexed register spaces */
214
215static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address)
216{
217 u32 val;
218
219 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
220 pci_read_config_dword(iommu->dev, 0xfc, &val);
221 return val;
222}
223
224static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val)
225{
226 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31));
227 pci_write_config_dword(iommu->dev, 0xfc, val);
228 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
229}
230
231static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address)
232{
233 u32 val;
234
235 pci_write_config_dword(iommu->dev, 0xf0, address);
236 pci_read_config_dword(iommu->dev, 0xf4, &val);
237 return val;
238}
239
240static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val)
241{
242 pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8));
243 pci_write_config_dword(iommu->dev, 0xf4, val);
244}
245
b65233a9
JR
246/****************************************************************************
247 *
248 * AMD IOMMU MMIO register space handling functions
249 *
250 * These functions are used to program the IOMMU device registers in
251 * MMIO space required for that driver.
252 *
253 ****************************************************************************/
3e8064ba 254
b65233a9
JR
255/*
256 * This function set the exclusion range in the IOMMU. DMA accesses to the
257 * exclusion range are passed through untranslated
258 */
05f92db9 259static void iommu_set_exclusion_range(struct amd_iommu *iommu)
b2026aa2
JR
260{
261 u64 start = iommu->exclusion_start & PAGE_MASK;
262 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
263 u64 entry;
264
265 if (!iommu->exclusion_start)
266 return;
267
268 entry = start | MMIO_EXCL_ENABLE_MASK;
269 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
270 &entry, sizeof(entry));
271
272 entry = limit;
273 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
274 &entry, sizeof(entry));
275}
276
b65233a9 277/* Programs the physical address of the device table into the IOMMU hardware */
b2026aa2
JR
278static void __init iommu_set_device_table(struct amd_iommu *iommu)
279{
f609891f 280 u64 entry;
b2026aa2
JR
281
282 BUG_ON(iommu->mmio_base == NULL);
283
284 entry = virt_to_phys(amd_iommu_dev_table);
285 entry |= (dev_table_size >> 12) - 1;
286 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
287 &entry, sizeof(entry));
288}
289
b65233a9 290/* Generic functions to enable/disable certain features of the IOMMU. */
05f92db9 291static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
b2026aa2
JR
292{
293 u32 ctrl;
294
295 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
296 ctrl |= (1 << bit);
297 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
298}
299
ca020711 300static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
b2026aa2
JR
301{
302 u32 ctrl;
303
199d0d50 304 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
b2026aa2
JR
305 ctrl &= ~(1 << bit);
306 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
307}
308
b65233a9 309/* Function to enable the hardware */
05f92db9 310static void iommu_enable(struct amd_iommu *iommu)
b2026aa2 311{
d99ddec3
JR
312 static const char * const feat_str[] = {
313 "PreF", "PPR", "X2APIC", "NX", "GT", "[5]",
314 "IA", "GA", "HE", "PC", NULL
315 };
316 int i;
317
318 printk(KERN_INFO "AMD-Vi: Enabling IOMMU at %s cap 0x%hx",
a4e267c8 319 dev_name(&iommu->dev->dev), iommu->cap_ptr);
b2026aa2 320
d99ddec3
JR
321 if (iommu->cap & (1 << IOMMU_CAP_EFR)) {
322 printk(KERN_CONT " extended features: ");
323 for (i = 0; feat_str[i]; ++i)
324 if (iommu_feature(iommu, (1ULL << i)))
325 printk(KERN_CONT " %s", feat_str[i]);
326 }
327 printk(KERN_CONT "\n");
328
b2026aa2 329 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
b2026aa2
JR
330}
331
92ac4320 332static void iommu_disable(struct amd_iommu *iommu)
126c52be 333{
a8c485bb
CW
334 /* Disable command buffer */
335 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
336
337 /* Disable event logging and event interrupts */
338 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
339 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
340
341 /* Disable IOMMU hardware itself */
92ac4320 342 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
126c52be
JR
343}
344
b65233a9
JR
345/*
346 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
347 * the system has one.
348 */
6c56747b
JR
349static u8 * __init iommu_map_mmio_space(u64 address)
350{
351 u8 *ret;
352
e82752d8
JR
353 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu")) {
354 pr_err("AMD-Vi: Can not reserve memory region %llx for mmio\n",
355 address);
356 pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n");
6c56747b 357 return NULL;
e82752d8 358 }
6c56747b
JR
359
360 ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
361 if (ret != NULL)
362 return ret;
363
364 release_mem_region(address, MMIO_REGION_LENGTH);
365
366 return NULL;
367}
368
369static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
370{
371 if (iommu->mmio_base)
372 iounmap(iommu->mmio_base);
373 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
374}
375
b65233a9
JR
376/****************************************************************************
377 *
378 * The functions below belong to the first pass of AMD IOMMU ACPI table
379 * parsing. In this pass we try to find out the highest device id this
380 * code has to handle. Upon this information the size of the shared data
381 * structures is determined later.
382 *
383 ****************************************************************************/
384
b514e555
JR
385/*
386 * This function calculates the length of a given IVHD entry
387 */
388static inline int ivhd_entry_length(u8 *ivhd)
389{
390 return 0x04 << (*ivhd >> 6);
391}
392
b65233a9
JR
393/*
394 * This function reads the last device id the IOMMU has to handle from the PCI
395 * capability header for this IOMMU
396 */
3e8064ba
JR
397static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
398{
399 u32 cap;
400
401 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
d591b0a3 402 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
3e8064ba
JR
403
404 return 0;
405}
406
b65233a9
JR
407/*
408 * After reading the highest device id from the IOMMU PCI capability header
409 * this function looks if there is a higher device id defined in the ACPI table
410 */
3e8064ba
JR
411static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
412{
413 u8 *p = (void *)h, *end = (void *)h;
414 struct ivhd_entry *dev;
415
416 p += sizeof(*h);
417 end += h->length;
418
419 find_last_devid_on_pci(PCI_BUS(h->devid),
420 PCI_SLOT(h->devid),
421 PCI_FUNC(h->devid),
422 h->cap_ptr);
423
424 while (p < end) {
425 dev = (struct ivhd_entry *)p;
426 switch (dev->type) {
427 case IVHD_DEV_SELECT:
428 case IVHD_DEV_RANGE_END:
429 case IVHD_DEV_ALIAS:
430 case IVHD_DEV_EXT_SELECT:
b65233a9 431 /* all the above subfield types refer to device ids */
208ec8c9 432 update_last_devid(dev->devid);
3e8064ba
JR
433 break;
434 default:
435 break;
436 }
b514e555 437 p += ivhd_entry_length(p);
3e8064ba
JR
438 }
439
440 WARN_ON(p != end);
441
442 return 0;
443}
444
b65233a9
JR
445/*
446 * Iterate over all IVHD entries in the ACPI table and find the highest device
447 * id which we need to handle. This is the first of three functions which parse
448 * the ACPI table. So we check the checksum here.
449 */
3e8064ba
JR
450static int __init find_last_devid_acpi(struct acpi_table_header *table)
451{
452 int i;
453 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
454 struct ivhd_header *h;
455
456 /*
457 * Validate checksum here so we don't need to do it when
458 * we actually parse the table
459 */
460 for (i = 0; i < table->length; ++i)
461 checksum += p[i];
3551a708 462 if (checksum != 0) {
3e8064ba 463 /* ACPI table corrupt */
3551a708
JR
464 amd_iommu_init_err = -ENODEV;
465 return 0;
466 }
3e8064ba
JR
467
468 p += IVRS_HEADER_LENGTH;
469
470 end += table->length;
471 while (p < end) {
472 h = (struct ivhd_header *)p;
473 switch (h->type) {
474 case ACPI_IVHD_TYPE:
475 find_last_devid_from_ivhd(h);
476 break;
477 default:
478 break;
479 }
480 p += h->length;
481 }
482 WARN_ON(p != end);
483
484 return 0;
485}
486
b65233a9
JR
487/****************************************************************************
488 *
489 * The following functions belong the the code path which parses the ACPI table
490 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
491 * data structures, initialize the device/alias/rlookup table and also
492 * basically initialize the hardware.
493 *
494 ****************************************************************************/
495
496/*
497 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
498 * write commands to that buffer later and the IOMMU will execute them
499 * asynchronously
500 */
b36ca91e
JR
501static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
502{
d0312b21 503 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
b36ca91e 504 get_order(CMD_BUFFER_SIZE));
b36ca91e
JR
505
506 if (cmd_buf == NULL)
507 return NULL;
508
549c90dc 509 iommu->cmd_buf_size = CMD_BUFFER_SIZE | CMD_BUFFER_UNINITIALIZED;
b36ca91e 510
58492e12
JR
511 return cmd_buf;
512}
513
93f1cc67
JR
514/*
515 * This function resets the command buffer if the IOMMU stopped fetching
516 * commands from it.
517 */
518void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
519{
520 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
521
522 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
523 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
524
525 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
526}
527
58492e12
JR
528/*
529 * This function writes the command buffer address to the hardware and
530 * enables it.
531 */
532static void iommu_enable_command_buffer(struct amd_iommu *iommu)
533{
534 u64 entry;
535
536 BUG_ON(iommu->cmd_buf == NULL);
537
538 entry = (u64)virt_to_phys(iommu->cmd_buf);
b36ca91e 539 entry |= MMIO_CMD_SIZE_512;
58492e12 540
b36ca91e 541 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
58492e12 542 &entry, sizeof(entry));
b36ca91e 543
93f1cc67 544 amd_iommu_reset_cmd_buffer(iommu);
549c90dc 545 iommu->cmd_buf_size &= ~(CMD_BUFFER_UNINITIALIZED);
b36ca91e
JR
546}
547
548static void __init free_command_buffer(struct amd_iommu *iommu)
549{
23c1713f 550 free_pages((unsigned long)iommu->cmd_buf,
549c90dc 551 get_order(iommu->cmd_buf_size & ~(CMD_BUFFER_UNINITIALIZED)));
b36ca91e
JR
552}
553
335503e5
JR
554/* allocates the memory where the IOMMU will log its events to */
555static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
556{
335503e5
JR
557 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
558 get_order(EVT_BUFFER_SIZE));
559
560 if (iommu->evt_buf == NULL)
561 return NULL;
562
1bc6f838
JR
563 iommu->evt_buf_size = EVT_BUFFER_SIZE;
564
58492e12
JR
565 return iommu->evt_buf;
566}
567
568static void iommu_enable_event_buffer(struct amd_iommu *iommu)
569{
570 u64 entry;
571
572 BUG_ON(iommu->evt_buf == NULL);
573
335503e5 574 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
58492e12 575
335503e5
JR
576 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
577 &entry, sizeof(entry));
578
09067207
JR
579 /* set head and tail to zero manually */
580 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
581 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
582
58492e12 583 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
335503e5
JR
584}
585
586static void __init free_event_buffer(struct amd_iommu *iommu)
587{
588 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
589}
590
1a29ac01
JR
591/* allocates the memory where the IOMMU will log its events to */
592static u8 * __init alloc_ppr_log(struct amd_iommu *iommu)
593{
594 iommu->ppr_log = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
595 get_order(PPR_LOG_SIZE));
596
597 if (iommu->ppr_log == NULL)
598 return NULL;
599
600 return iommu->ppr_log;
601}
602
603static void iommu_enable_ppr_log(struct amd_iommu *iommu)
604{
605 u64 entry;
606
607 if (iommu->ppr_log == NULL)
608 return;
609
610 entry = (u64)virt_to_phys(iommu->ppr_log) | PPR_LOG_SIZE_512;
611
612 memcpy_toio(iommu->mmio_base + MMIO_PPR_LOG_OFFSET,
613 &entry, sizeof(entry));
614
615 /* set head and tail to zero manually */
616 writel(0x00, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
617 writel(0x00, iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
618
619 iommu_feature_enable(iommu, CONTROL_PPFLOG_EN);
620 iommu_feature_enable(iommu, CONTROL_PPR_EN);
621}
622
623static void __init free_ppr_log(struct amd_iommu *iommu)
624{
625 if (iommu->ppr_log == NULL)
626 return;
627
628 free_pages((unsigned long)iommu->ppr_log, get_order(PPR_LOG_SIZE));
629}
630
cbc33a90
JR
631static void iommu_enable_gt(struct amd_iommu *iommu)
632{
633 if (!iommu_feature(iommu, FEATURE_GT))
634 return;
635
636 iommu_feature_enable(iommu, CONTROL_GT_EN);
637}
638
b65233a9 639/* sets a specific bit in the device table entry. */
3566b778
JR
640static void set_dev_entry_bit(u16 devid, u8 bit)
641{
ee6c2868
JR
642 int i = (bit >> 6) & 0x03;
643 int _bit = bit & 0x3f;
3566b778 644
ee6c2868 645 amd_iommu_dev_table[devid].data[i] |= (1UL << _bit);
3566b778
JR
646}
647
c5cca146
JR
648static int get_dev_entry_bit(u16 devid, u8 bit)
649{
ee6c2868
JR
650 int i = (bit >> 6) & 0x03;
651 int _bit = bit & 0x3f;
c5cca146 652
ee6c2868 653 return (amd_iommu_dev_table[devid].data[i] & (1UL << _bit)) >> _bit;
c5cca146
JR
654}
655
656
657void amd_iommu_apply_erratum_63(u16 devid)
658{
659 int sysmgt;
660
661 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
662 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
663
664 if (sysmgt == 0x01)
665 set_dev_entry_bit(devid, DEV_ENTRY_IW);
666}
667
5ff4789d
JR
668/* Writes the specific IOMMU for a device into the rlookup table */
669static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
670{
671 amd_iommu_rlookup_table[devid] = iommu;
672}
673
b65233a9
JR
674/*
675 * This function takes the device specific flags read from the ACPI
676 * table and sets up the device table entry with that information
677 */
5ff4789d
JR
678static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
679 u16 devid, u32 flags, u32 ext_flags)
3566b778
JR
680{
681 if (flags & ACPI_DEVFLAG_INITPASS)
682 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
683 if (flags & ACPI_DEVFLAG_EXTINT)
684 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
685 if (flags & ACPI_DEVFLAG_NMI)
686 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
687 if (flags & ACPI_DEVFLAG_SYSMGT1)
688 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
689 if (flags & ACPI_DEVFLAG_SYSMGT2)
690 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
691 if (flags & ACPI_DEVFLAG_LINT0)
692 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
693 if (flags & ACPI_DEVFLAG_LINT1)
694 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
3566b778 695
c5cca146
JR
696 amd_iommu_apply_erratum_63(devid);
697
5ff4789d 698 set_iommu_for_device(iommu, devid);
3566b778
JR
699}
700
b65233a9
JR
701/*
702 * Reads the device exclusion range from ACPI and initialize IOMMU with
703 * it
704 */
3566b778
JR
705static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
706{
707 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
708
709 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
710 return;
711
712 if (iommu) {
b65233a9
JR
713 /*
714 * We only can configure exclusion ranges per IOMMU, not
715 * per device. But we can enable the exclusion range per
716 * device. This is done here
717 */
3566b778
JR
718 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
719 iommu->exclusion_start = m->range_start;
720 iommu->exclusion_length = m->range_length;
721 }
722}
723
b65233a9
JR
724/*
725 * This function reads some important data from the IOMMU PCI space and
726 * initializes the driver data structure with it. It reads the hardware
727 * capabilities and the first/last device entries
728 */
5d0c8e49
JR
729static void __init init_iommu_from_pci(struct amd_iommu *iommu)
730{
5d0c8e49 731 int cap_ptr = iommu->cap_ptr;
d99ddec3 732 u32 range, misc, low, high;
5bcd757f 733 int i, j;
5d0c8e49 734
3eaf28a1
JR
735 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
736 &iommu->cap);
737 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
738 &range);
a80dc3e0
JR
739 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
740 &misc);
5d0c8e49 741
d591b0a3
JR
742 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
743 MMIO_GET_FD(range));
744 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
745 MMIO_GET_LD(range));
a80dc3e0 746 iommu->evt_msi_num = MMIO_MSI_NUM(misc);
4c894f47 747
60f723b4
JR
748 if (!(iommu->cap & (1 << IOMMU_CAP_IOTLB)))
749 amd_iommu_iotlb_sup = false;
750
d99ddec3
JR
751 /* read extended feature bits */
752 low = readl(iommu->mmio_base + MMIO_EXT_FEATURES);
753 high = readl(iommu->mmio_base + MMIO_EXT_FEATURES + 4);
754
755 iommu->features = ((u64)high << 32) | low;
756
62f71abb
JR
757 if (iommu_feature(iommu, FEATURE_GT)) {
758 u32 pasids;
759 u64 shift;
760
761 shift = iommu->features & FEATURE_PASID_MASK;
762 shift >>= FEATURE_PASID_SHIFT;
763 pasids = (1 << shift);
764
765 amd_iommu_max_pasids = min(amd_iommu_max_pasids, pasids);
766 }
767
400a28a0
JR
768 if (iommu_feature(iommu, FEATURE_GT) &&
769 iommu_feature(iommu, FEATURE_PPR)) {
770 iommu->is_iommu_v2 = true;
771 amd_iommu_v2_present = true;
772 }
773
5bcd757f
MG
774 if (!is_rd890_iommu(iommu->dev))
775 return;
776
777 /*
778 * Some rd890 systems may not be fully reconfigured by the BIOS, so
779 * it's necessary for us to store this information so it can be
780 * reprogrammed on resume
781 */
782
783 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4,
784 &iommu->stored_addr_lo);
785 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8,
786 &iommu->stored_addr_hi);
787
788 /* Low bit locks writes to configuration space */
789 iommu->stored_addr_lo &= ~1;
790
791 for (i = 0; i < 6; i++)
792 for (j = 0; j < 0x12; j++)
793 iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j);
794
795 for (i = 0; i < 0x83; i++)
796 iommu->stored_l2[i] = iommu_read_l2(iommu, i);
5d0c8e49
JR
797}
798
b65233a9
JR
799/*
800 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
801 * initializes the hardware and our data structures with it.
802 */
5d0c8e49
JR
803static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
804 struct ivhd_header *h)
805{
806 u8 *p = (u8 *)h;
807 u8 *end = p, flags = 0;
0de66d5b
JR
808 u16 devid = 0, devid_start = 0, devid_to = 0;
809 u32 dev_i, ext_flags = 0;
58a3bee5 810 bool alias = false;
5d0c8e49
JR
811 struct ivhd_entry *e;
812
813 /*
e9bf5197 814 * First save the recommended feature enable bits from ACPI
5d0c8e49 815 */
e9bf5197 816 iommu->acpi_flags = h->flags;
5d0c8e49
JR
817
818 /*
819 * Done. Now parse the device entries
820 */
821 p += sizeof(struct ivhd_header);
822 end += h->length;
823
42a698f4 824
5d0c8e49
JR
825 while (p < end) {
826 e = (struct ivhd_entry *)p;
827 switch (e->type) {
828 case IVHD_DEV_ALL:
42a698f4
JR
829
830 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
831 " last device %02x:%02x.%x flags: %02x\n",
832 PCI_BUS(iommu->first_device),
833 PCI_SLOT(iommu->first_device),
834 PCI_FUNC(iommu->first_device),
835 PCI_BUS(iommu->last_device),
836 PCI_SLOT(iommu->last_device),
837 PCI_FUNC(iommu->last_device),
838 e->flags);
839
5d0c8e49
JR
840 for (dev_i = iommu->first_device;
841 dev_i <= iommu->last_device; ++dev_i)
5ff4789d
JR
842 set_dev_entry_from_acpi(iommu, dev_i,
843 e->flags, 0);
5d0c8e49
JR
844 break;
845 case IVHD_DEV_SELECT:
42a698f4
JR
846
847 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
848 "flags: %02x\n",
849 PCI_BUS(e->devid),
850 PCI_SLOT(e->devid),
851 PCI_FUNC(e->devid),
852 e->flags);
853
5d0c8e49 854 devid = e->devid;
5ff4789d 855 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
5d0c8e49
JR
856 break;
857 case IVHD_DEV_SELECT_RANGE_START:
42a698f4
JR
858
859 DUMP_printk(" DEV_SELECT_RANGE_START\t "
860 "devid: %02x:%02x.%x flags: %02x\n",
861 PCI_BUS(e->devid),
862 PCI_SLOT(e->devid),
863 PCI_FUNC(e->devid),
864 e->flags);
865
5d0c8e49
JR
866 devid_start = e->devid;
867 flags = e->flags;
868 ext_flags = 0;
58a3bee5 869 alias = false;
5d0c8e49
JR
870 break;
871 case IVHD_DEV_ALIAS:
42a698f4
JR
872
873 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
874 "flags: %02x devid_to: %02x:%02x.%x\n",
875 PCI_BUS(e->devid),
876 PCI_SLOT(e->devid),
877 PCI_FUNC(e->devid),
878 e->flags,
879 PCI_BUS(e->ext >> 8),
880 PCI_SLOT(e->ext >> 8),
881 PCI_FUNC(e->ext >> 8));
882
5d0c8e49
JR
883 devid = e->devid;
884 devid_to = e->ext >> 8;
7a6a3a08 885 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
7455aab1 886 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
5d0c8e49
JR
887 amd_iommu_alias_table[devid] = devid_to;
888 break;
889 case IVHD_DEV_ALIAS_RANGE:
42a698f4
JR
890
891 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
892 "devid: %02x:%02x.%x flags: %02x "
893 "devid_to: %02x:%02x.%x\n",
894 PCI_BUS(e->devid),
895 PCI_SLOT(e->devid),
896 PCI_FUNC(e->devid),
897 e->flags,
898 PCI_BUS(e->ext >> 8),
899 PCI_SLOT(e->ext >> 8),
900 PCI_FUNC(e->ext >> 8));
901
5d0c8e49
JR
902 devid_start = e->devid;
903 flags = e->flags;
904 devid_to = e->ext >> 8;
905 ext_flags = 0;
58a3bee5 906 alias = true;
5d0c8e49
JR
907 break;
908 case IVHD_DEV_EXT_SELECT:
42a698f4
JR
909
910 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
911 "flags: %02x ext: %08x\n",
912 PCI_BUS(e->devid),
913 PCI_SLOT(e->devid),
914 PCI_FUNC(e->devid),
915 e->flags, e->ext);
916
5d0c8e49 917 devid = e->devid;
5ff4789d
JR
918 set_dev_entry_from_acpi(iommu, devid, e->flags,
919 e->ext);
5d0c8e49
JR
920 break;
921 case IVHD_DEV_EXT_SELECT_RANGE:
42a698f4
JR
922
923 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
924 "%02x:%02x.%x flags: %02x ext: %08x\n",
925 PCI_BUS(e->devid),
926 PCI_SLOT(e->devid),
927 PCI_FUNC(e->devid),
928 e->flags, e->ext);
929
5d0c8e49
JR
930 devid_start = e->devid;
931 flags = e->flags;
932 ext_flags = e->ext;
58a3bee5 933 alias = false;
5d0c8e49
JR
934 break;
935 case IVHD_DEV_RANGE_END:
42a698f4
JR
936
937 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
938 PCI_BUS(e->devid),
939 PCI_SLOT(e->devid),
940 PCI_FUNC(e->devid));
941
5d0c8e49
JR
942 devid = e->devid;
943 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
7a6a3a08 944 if (alias) {
5d0c8e49 945 amd_iommu_alias_table[dev_i] = devid_to;
7a6a3a08
JR
946 set_dev_entry_from_acpi(iommu,
947 devid_to, flags, ext_flags);
948 }
949 set_dev_entry_from_acpi(iommu, dev_i,
950 flags, ext_flags);
5d0c8e49
JR
951 }
952 break;
953 default:
954 break;
955 }
956
b514e555 957 p += ivhd_entry_length(p);
5d0c8e49
JR
958 }
959}
960
b65233a9 961/* Initializes the device->iommu mapping for the driver */
5d0c8e49
JR
962static int __init init_iommu_devices(struct amd_iommu *iommu)
963{
0de66d5b 964 u32 i;
5d0c8e49
JR
965
966 for (i = iommu->first_device; i <= iommu->last_device; ++i)
967 set_iommu_for_device(iommu, i);
968
969 return 0;
970}
971
e47d402d
JR
972static void __init free_iommu_one(struct amd_iommu *iommu)
973{
974 free_command_buffer(iommu);
335503e5 975 free_event_buffer(iommu);
1a29ac01 976 free_ppr_log(iommu);
e47d402d
JR
977 iommu_unmap_mmio_space(iommu);
978}
979
980static void __init free_iommu_all(void)
981{
982 struct amd_iommu *iommu, *next;
983
3bd22172 984 for_each_iommu_safe(iommu, next) {
e47d402d
JR
985 list_del(&iommu->list);
986 free_iommu_one(iommu);
987 kfree(iommu);
988 }
989}
990
b65233a9
JR
991/*
992 * This function clues the initialization function for one IOMMU
993 * together and also allocates the command buffer and programs the
994 * hardware. It does NOT enable the IOMMU. This is done afterwards.
995 */
e47d402d
JR
996static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
997{
998 spin_lock_init(&iommu->lock);
bb52777e
JR
999
1000 /* Add IOMMU to internal data structures */
e47d402d 1001 list_add_tail(&iommu->list, &amd_iommu_list);
bb52777e
JR
1002 iommu->index = amd_iommus_present++;
1003
1004 if (unlikely(iommu->index >= MAX_IOMMUS)) {
1005 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
1006 return -ENOSYS;
1007 }
1008
1009 /* Index is fine - add IOMMU to the array */
1010 amd_iommus[iommu->index] = iommu;
e47d402d
JR
1011
1012 /*
1013 * Copy data from ACPI table entry to the iommu struct
1014 */
3eaf28a1
JR
1015 iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
1016 if (!iommu->dev)
1017 return 1;
1018
e47d402d 1019 iommu->cap_ptr = h->cap_ptr;
ee893c24 1020 iommu->pci_seg = h->pci_seg;
e47d402d
JR
1021 iommu->mmio_phys = h->mmio_phys;
1022 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
1023 if (!iommu->mmio_base)
1024 return -ENOMEM;
1025
e47d402d
JR
1026 iommu->cmd_buf = alloc_command_buffer(iommu);
1027 if (!iommu->cmd_buf)
1028 return -ENOMEM;
1029
335503e5
JR
1030 iommu->evt_buf = alloc_event_buffer(iommu);
1031 if (!iommu->evt_buf)
1032 return -ENOMEM;
1033
a80dc3e0
JR
1034 iommu->int_enabled = false;
1035
e47d402d
JR
1036 init_iommu_from_pci(iommu);
1037 init_iommu_from_acpi(iommu, h);
1038 init_iommu_devices(iommu);
1039
1a29ac01
JR
1040 if (iommu_feature(iommu, FEATURE_PPR)) {
1041 iommu->ppr_log = alloc_ppr_log(iommu);
1042 if (!iommu->ppr_log)
1043 return -ENOMEM;
1044 }
1045
318afd41
JR
1046 if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE))
1047 amd_iommu_np_cache = true;
1048
8a66712b 1049 return pci_enable_device(iommu->dev);
e47d402d
JR
1050}
1051
b65233a9
JR
1052/*
1053 * Iterates over all IOMMU entries in the ACPI table, allocates the
1054 * IOMMU structure and initializes it with init_iommu_one()
1055 */
e47d402d
JR
1056static int __init init_iommu_all(struct acpi_table_header *table)
1057{
1058 u8 *p = (u8 *)table, *end = (u8 *)table;
1059 struct ivhd_header *h;
1060 struct amd_iommu *iommu;
1061 int ret;
1062
e47d402d
JR
1063 end += table->length;
1064 p += IVRS_HEADER_LENGTH;
1065
1066 while (p < end) {
1067 h = (struct ivhd_header *)p;
1068 switch (*p) {
1069 case ACPI_IVHD_TYPE:
9c72041f 1070
ae908c22 1071 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
9c72041f
JR
1072 "seg: %d flags: %01x info %04x\n",
1073 PCI_BUS(h->devid), PCI_SLOT(h->devid),
1074 PCI_FUNC(h->devid), h->cap_ptr,
1075 h->pci_seg, h->flags, h->info);
1076 DUMP_printk(" mmio-addr: %016llx\n",
1077 h->mmio_phys);
1078
e47d402d 1079 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
3551a708
JR
1080 if (iommu == NULL) {
1081 amd_iommu_init_err = -ENOMEM;
1082 return 0;
1083 }
1084
e47d402d 1085 ret = init_iommu_one(iommu, h);
3551a708
JR
1086 if (ret) {
1087 amd_iommu_init_err = ret;
1088 return 0;
1089 }
e47d402d
JR
1090 break;
1091 default:
1092 break;
1093 }
1094 p += h->length;
1095
1096 }
1097 WARN_ON(p != end);
1098
1099 return 0;
1100}
1101
a80dc3e0
JR
1102/****************************************************************************
1103 *
1104 * The following functions initialize the MSI interrupts for all IOMMUs
1105 * in the system. Its a bit challenging because there could be multiple
1106 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
1107 * pci_dev.
1108 *
1109 ****************************************************************************/
1110
9f800de3 1111static int iommu_setup_msi(struct amd_iommu *iommu)
a80dc3e0
JR
1112{
1113 int r;
a80dc3e0
JR
1114
1115 if (pci_enable_msi(iommu->dev))
1116 return 1;
1117
72fe00f0
JR
1118 r = request_threaded_irq(iommu->dev->irq,
1119 amd_iommu_int_handler,
1120 amd_iommu_int_thread,
1121 0, "AMD-Vi",
1122 iommu->dev);
a80dc3e0
JR
1123
1124 if (r) {
1125 pci_disable_msi(iommu->dev);
1126 return 1;
1127 }
1128
fab6afa3 1129 iommu->int_enabled = true;
58492e12
JR
1130 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
1131
1a29ac01
JR
1132 if (iommu->ppr_log != NULL)
1133 iommu_feature_enable(iommu, CONTROL_PPFINT_EN);
1134
a80dc3e0
JR
1135 return 0;
1136}
1137
05f92db9 1138static int iommu_init_msi(struct amd_iommu *iommu)
a80dc3e0
JR
1139{
1140 if (iommu->int_enabled)
1141 return 0;
1142
d91cecdd 1143 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
a80dc3e0
JR
1144 return iommu_setup_msi(iommu);
1145
1146 return 1;
1147}
1148
b65233a9
JR
1149/****************************************************************************
1150 *
1151 * The next functions belong to the third pass of parsing the ACPI
1152 * table. In this last pass the memory mapping requirements are
1153 * gathered (like exclusion and unity mapping reanges).
1154 *
1155 ****************************************************************************/
1156
be2a022c
JR
1157static void __init free_unity_maps(void)
1158{
1159 struct unity_map_entry *entry, *next;
1160
1161 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
1162 list_del(&entry->list);
1163 kfree(entry);
1164 }
1165}
1166
b65233a9 1167/* called when we find an exclusion range definition in ACPI */
be2a022c
JR
1168static int __init init_exclusion_range(struct ivmd_header *m)
1169{
1170 int i;
1171
1172 switch (m->type) {
1173 case ACPI_IVMD_TYPE:
1174 set_device_exclusion_range(m->devid, m);
1175 break;
1176 case ACPI_IVMD_TYPE_ALL:
3a61ec38 1177 for (i = 0; i <= amd_iommu_last_bdf; ++i)
be2a022c
JR
1178 set_device_exclusion_range(i, m);
1179 break;
1180 case ACPI_IVMD_TYPE_RANGE:
1181 for (i = m->devid; i <= m->aux; ++i)
1182 set_device_exclusion_range(i, m);
1183 break;
1184 default:
1185 break;
1186 }
1187
1188 return 0;
1189}
1190
b65233a9 1191/* called for unity map ACPI definition */
be2a022c
JR
1192static int __init init_unity_map_range(struct ivmd_header *m)
1193{
1194 struct unity_map_entry *e = 0;
02acc43a 1195 char *s;
be2a022c
JR
1196
1197 e = kzalloc(sizeof(*e), GFP_KERNEL);
1198 if (e == NULL)
1199 return -ENOMEM;
1200
1201 switch (m->type) {
1202 default:
0bc252f4
JR
1203 kfree(e);
1204 return 0;
be2a022c 1205 case ACPI_IVMD_TYPE:
02acc43a 1206 s = "IVMD_TYPEi\t\t\t";
be2a022c
JR
1207 e->devid_start = e->devid_end = m->devid;
1208 break;
1209 case ACPI_IVMD_TYPE_ALL:
02acc43a 1210 s = "IVMD_TYPE_ALL\t\t";
be2a022c
JR
1211 e->devid_start = 0;
1212 e->devid_end = amd_iommu_last_bdf;
1213 break;
1214 case ACPI_IVMD_TYPE_RANGE:
02acc43a 1215 s = "IVMD_TYPE_RANGE\t\t";
be2a022c
JR
1216 e->devid_start = m->devid;
1217 e->devid_end = m->aux;
1218 break;
1219 }
1220 e->address_start = PAGE_ALIGN(m->range_start);
1221 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1222 e->prot = m->flags >> 1;
1223
02acc43a
JR
1224 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1225 " range_start: %016llx range_end: %016llx flags: %x\n", s,
1226 PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
1227 PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
1228 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1229 e->address_start, e->address_end, m->flags);
1230
be2a022c
JR
1231 list_add_tail(&e->list, &amd_iommu_unity_map);
1232
1233 return 0;
1234}
1235
b65233a9 1236/* iterates over all memory definitions we find in the ACPI table */
be2a022c
JR
1237static int __init init_memory_definitions(struct acpi_table_header *table)
1238{
1239 u8 *p = (u8 *)table, *end = (u8 *)table;
1240 struct ivmd_header *m;
1241
be2a022c
JR
1242 end += table->length;
1243 p += IVRS_HEADER_LENGTH;
1244
1245 while (p < end) {
1246 m = (struct ivmd_header *)p;
1247 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1248 init_exclusion_range(m);
1249 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1250 init_unity_map_range(m);
1251
1252 p += m->length;
1253 }
1254
1255 return 0;
1256}
1257
9f5f5fb3
JR
1258/*
1259 * Init the device table to not allow DMA access for devices and
1260 * suppress all page faults
1261 */
1262static void init_device_table(void)
1263{
0de66d5b 1264 u32 devid;
9f5f5fb3
JR
1265
1266 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1267 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1268 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
9f5f5fb3
JR
1269 }
1270}
1271
e9bf5197
JR
1272static void iommu_init_flags(struct amd_iommu *iommu)
1273{
1274 iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ?
1275 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
1276 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
1277
1278 iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ?
1279 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
1280 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
1281
1282 iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
1283 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
1284 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
1285
1286 iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ?
1287 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
1288 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
1289
1290 /*
1291 * make IOMMU memory accesses cache coherent
1292 */
1293 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
1294}
1295
5bcd757f 1296static void iommu_apply_resume_quirks(struct amd_iommu *iommu)
4c894f47 1297{
5bcd757f
MG
1298 int i, j;
1299 u32 ioc_feature_control;
1300 struct pci_dev *pdev = NULL;
1301
1302 /* RD890 BIOSes may not have completely reconfigured the iommu */
1303 if (!is_rd890_iommu(iommu->dev))
1304 return;
1305
1306 /*
1307 * First, we need to ensure that the iommu is enabled. This is
1308 * controlled by a register in the northbridge
1309 */
1310 pdev = pci_get_bus_and_slot(iommu->dev->bus->number, PCI_DEVFN(0, 0));
1311
1312 if (!pdev)
1313 return;
1314
1315 /* Select Northbridge indirect register 0x75 and enable writing */
1316 pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7));
1317 pci_read_config_dword(pdev, 0x64, &ioc_feature_control);
1318
1319 /* Enable the iommu */
1320 if (!(ioc_feature_control & 0x1))
1321 pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1);
1322
1323 pci_dev_put(pdev);
1324
1325 /* Restore the iommu BAR */
1326 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1327 iommu->stored_addr_lo);
1328 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8,
1329 iommu->stored_addr_hi);
1330
1331 /* Restore the l1 indirect regs for each of the 6 l1s */
1332 for (i = 0; i < 6; i++)
1333 for (j = 0; j < 0x12; j++)
1334 iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]);
1335
1336 /* Restore the l2 indirect regs */
1337 for (i = 0; i < 0x83; i++)
1338 iommu_write_l2(iommu, i, iommu->stored_l2[i]);
1339
1340 /* Lock PCI setup registers */
1341 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1342 iommu->stored_addr_lo | 1);
4c894f47
JR
1343}
1344
b65233a9
JR
1345/*
1346 * This function finally enables all IOMMUs found in the system after
1347 * they have been initialized
1348 */
05f92db9 1349static void enable_iommus(void)
8736197b
JR
1350{
1351 struct amd_iommu *iommu;
1352
3bd22172 1353 for_each_iommu(iommu) {
a8c485bb 1354 iommu_disable(iommu);
e9bf5197 1355 iommu_init_flags(iommu);
58492e12
JR
1356 iommu_set_device_table(iommu);
1357 iommu_enable_command_buffer(iommu);
1358 iommu_enable_event_buffer(iommu);
1a29ac01 1359 iommu_enable_ppr_log(iommu);
cbc33a90 1360 iommu_enable_gt(iommu);
8736197b 1361 iommu_set_exclusion_range(iommu);
a80dc3e0 1362 iommu_init_msi(iommu);
8736197b 1363 iommu_enable(iommu);
7d0c5cc5 1364 iommu_flush_all_caches(iommu);
8736197b
JR
1365 }
1366}
1367
92ac4320
JR
1368static void disable_iommus(void)
1369{
1370 struct amd_iommu *iommu;
1371
1372 for_each_iommu(iommu)
1373 iommu_disable(iommu);
1374}
1375
7441e9cb
JR
1376/*
1377 * Suspend/Resume support
1378 * disable suspend until real resume implemented
1379 */
1380
f3c6ea1b 1381static void amd_iommu_resume(void)
7441e9cb 1382{
5bcd757f
MG
1383 struct amd_iommu *iommu;
1384
1385 for_each_iommu(iommu)
1386 iommu_apply_resume_quirks(iommu);
1387
736501ee
JR
1388 /* re-load the hardware */
1389 enable_iommus();
1390
1391 /*
1392 * we have to flush after the IOMMUs are enabled because a
1393 * disabled IOMMU will never execute the commands we send
1394 */
7d0c5cc5
JR
1395 for_each_iommu(iommu)
1396 iommu_flush_all_caches(iommu);
7441e9cb
JR
1397}
1398
f3c6ea1b 1399static int amd_iommu_suspend(void)
7441e9cb 1400{
736501ee
JR
1401 /* disable IOMMUs to go out of the way for BIOS */
1402 disable_iommus();
1403
1404 return 0;
7441e9cb
JR
1405}
1406
f3c6ea1b 1407static struct syscore_ops amd_iommu_syscore_ops = {
7441e9cb
JR
1408 .suspend = amd_iommu_suspend,
1409 .resume = amd_iommu_resume,
1410};
1411
b65233a9
JR
1412/*
1413 * This is the core init function for AMD IOMMU hardware in the system.
1414 * This function is called from the generic x86 DMA layer initialization
1415 * code.
1416 *
1417 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1418 * three times:
1419 *
1420 * 1 pass) Find the highest PCI device id the driver has to handle.
1421 * Upon this information the size of the data structures is
1422 * determined that needs to be allocated.
1423 *
1424 * 2 pass) Initialize the data structures just allocated with the
1425 * information in the ACPI table about available AMD IOMMUs
1426 * in the system. It also maps the PCI devices in the
1427 * system to specific IOMMUs
1428 *
1429 * 3 pass) After the basic data structures are allocated and
1430 * initialized we update them with information about memory
1431 * remapping requirements parsed out of the ACPI table in
1432 * this last pass.
1433 *
1434 * After that the hardware is initialized and ready to go. In the last
1435 * step we do some Linux specific things like registering the driver in
1436 * the dma_ops interface and initializing the suspend/resume support
1437 * functions. Finally it prints some information about AMD IOMMUs and
1438 * the driver state and enables the hardware.
1439 */
ea1b0d39 1440static int __init amd_iommu_init(void)
fe74c9cf
JR
1441{
1442 int i, ret = 0;
1443
fe74c9cf
JR
1444 /*
1445 * First parse ACPI tables to find the largest Bus/Dev/Func
1446 * we need to handle. Upon this information the shared data
1447 * structures for the IOMMUs in the system will be allocated
1448 */
1449 if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
1450 return -ENODEV;
1451
3551a708
JR
1452 ret = amd_iommu_init_err;
1453 if (ret)
1454 goto out;
1455
c571484e
JR
1456 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1457 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1458 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
fe74c9cf
JR
1459
1460 ret = -ENOMEM;
1461
1462 /* Device table - directly used by all IOMMUs */
5dc8bff0 1463 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1464 get_order(dev_table_size));
1465 if (amd_iommu_dev_table == NULL)
1466 goto out;
1467
1468 /*
1469 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1470 * IOMMU see for that device
1471 */
1472 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1473 get_order(alias_table_size));
1474 if (amd_iommu_alias_table == NULL)
1475 goto free;
1476
1477 /* IOMMU rlookup table - find the IOMMU for a specific device */
83fd5cc6
JR
1478 amd_iommu_rlookup_table = (void *)__get_free_pages(
1479 GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1480 get_order(rlookup_table_size));
1481 if (amd_iommu_rlookup_table == NULL)
1482 goto free;
1483
5dc8bff0
JR
1484 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1485 GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1486 get_order(MAX_DOMAIN_ID/8));
1487 if (amd_iommu_pd_alloc_bitmap == NULL)
1488 goto free;
1489
9f5f5fb3
JR
1490 /* init the device table */
1491 init_device_table();
1492
fe74c9cf 1493 /*
5dc8bff0 1494 * let all alias entries point to itself
fe74c9cf 1495 */
3a61ec38 1496 for (i = 0; i <= amd_iommu_last_bdf; ++i)
fe74c9cf
JR
1497 amd_iommu_alias_table[i] = i;
1498
fe74c9cf
JR
1499 /*
1500 * never allocate domain 0 because its used as the non-allocated and
1501 * error value placeholder
1502 */
1503 amd_iommu_pd_alloc_bitmap[0] = 1;
1504
aeb26f55
JR
1505 spin_lock_init(&amd_iommu_pd_lock);
1506
fe74c9cf
JR
1507 /*
1508 * now the data structures are allocated and basically initialized
1509 * start the real acpi table scan
1510 */
1511 ret = -ENODEV;
1512 if (acpi_table_parse("IVRS", init_iommu_all) != 0)
1513 goto free;
1514
3551a708
JR
1515 if (amd_iommu_init_err) {
1516 ret = amd_iommu_init_err;
0f764806 1517 goto free;
3551a708 1518 }
0f764806 1519
fe74c9cf
JR
1520 if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
1521 goto free;
1522
3551a708
JR
1523 if (amd_iommu_init_err) {
1524 ret = amd_iommu_init_err;
1525 goto free;
1526 }
1527
b7cc9554
JR
1528 ret = amd_iommu_init_devices();
1529 if (ret)
1530 goto free;
1531
75f66533
CW
1532 enable_iommus();
1533
4751a951
JR
1534 if (iommu_pass_through)
1535 ret = amd_iommu_init_passthrough();
1536 else
1537 ret = amd_iommu_init_dma_ops();
f5325094 1538
7441e9cb 1539 if (ret)
e82752d8 1540 goto free_disable;
7441e9cb 1541
f5325094
JR
1542 amd_iommu_init_api();
1543
8638c491
JR
1544 amd_iommu_init_notifier();
1545
f3c6ea1b
RW
1546 register_syscore_ops(&amd_iommu_syscore_ops);
1547
4751a951
JR
1548 if (iommu_pass_through)
1549 goto out;
1550
afa9fdc2 1551 if (amd_iommu_unmap_flush)
4c6f40d4 1552 printk(KERN_INFO "AMD-Vi: IO/TLB flush on unmap enabled\n");
1c655773 1553 else
4c6f40d4 1554 printk(KERN_INFO "AMD-Vi: Lazy IO/TLB flushing enabled\n");
1c655773 1555
338bac52 1556 x86_platform.iommu_shutdown = disable_iommus;
fe74c9cf
JR
1557out:
1558 return ret;
1559
e82752d8 1560free_disable:
75f66533 1561 disable_iommus();
b7cc9554 1562
e82752d8 1563free:
b7cc9554
JR
1564 amd_iommu_uninit_devices();
1565
d58befd3
JR
1566 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1567 get_order(MAX_DOMAIN_ID/8));
fe74c9cf 1568
9a836de0
JR
1569 free_pages((unsigned long)amd_iommu_rlookup_table,
1570 get_order(rlookup_table_size));
fe74c9cf 1571
9a836de0
JR
1572 free_pages((unsigned long)amd_iommu_alias_table,
1573 get_order(alias_table_size));
fe74c9cf 1574
9a836de0
JR
1575 free_pages((unsigned long)amd_iommu_dev_table,
1576 get_order(dev_table_size));
fe74c9cf
JR
1577
1578 free_iommu_all();
1579
1580 free_unity_maps();
1581
d7f07769
JR
1582#ifdef CONFIG_GART_IOMMU
1583 /*
1584 * We failed to initialize the AMD IOMMU - try fallback to GART
1585 * if possible.
1586 */
1587 gart_iommu_init();
1588
1589#endif
1590
fe74c9cf
JR
1591 goto out;
1592}
1593
b65233a9
JR
1594/****************************************************************************
1595 *
1596 * Early detect code. This code runs at IOMMU detection time in the DMA
1597 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1598 * IOMMUs
1599 *
1600 ****************************************************************************/
ae7877de
JR
1601static int __init early_amd_iommu_detect(struct acpi_table_header *table)
1602{
1603 return 0;
1604}
1605
480125ba 1606int __init amd_iommu_detect(void)
ae7877de 1607{
75f1cdf1 1608 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
480125ba 1609 return -ENODEV;
ae7877de 1610
a5235725 1611 if (amd_iommu_disabled)
480125ba 1612 return -ENODEV;
a5235725 1613
ae7877de
JR
1614 if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
1615 iommu_detected = 1;
c1cbebee 1616 amd_iommu_detected = 1;
ea1b0d39 1617 x86_init.iommu.iommu_init = amd_iommu_init;
11bd04f6 1618
5d990b62
CW
1619 /* Make sure ACS will be enabled */
1620 pci_request_acs();
480125ba 1621 return 1;
ae7877de 1622 }
480125ba 1623 return -ENODEV;
ae7877de
JR
1624}
1625
b65233a9
JR
1626/****************************************************************************
1627 *
1628 * Parsing functions for the AMD IOMMU specific kernel command line
1629 * options.
1630 *
1631 ****************************************************************************/
1632
fefda117
JR
1633static int __init parse_amd_iommu_dump(char *str)
1634{
1635 amd_iommu_dump = true;
1636
1637 return 1;
1638}
1639
918ad6c5
JR
1640static int __init parse_amd_iommu_options(char *str)
1641{
1642 for (; *str; ++str) {
695b5676 1643 if (strncmp(str, "fullflush", 9) == 0)
afa9fdc2 1644 amd_iommu_unmap_flush = true;
a5235725
JR
1645 if (strncmp(str, "off", 3) == 0)
1646 amd_iommu_disabled = true;
5abcdba4
JR
1647 if (strncmp(str, "force_isolation", 15) == 0)
1648 amd_iommu_force_isolation = true;
918ad6c5
JR
1649 }
1650
1651 return 1;
1652}
1653
fefda117 1654__setup("amd_iommu_dump", parse_amd_iommu_dump);
918ad6c5 1655__setup("amd_iommu=", parse_amd_iommu_options);
22e6daf4
KRW
1656
1657IOMMU_INIT_FINISH(amd_iommu_detect,
1658 gart_iommu_hole_init,
1659 0,
1660 0);
400a28a0
JR
1661
1662bool amd_iommu_v2_supported(void)
1663{
1664 return amd_iommu_v2_present;
1665}
1666EXPORT_SYMBOL(amd_iommu_v2_supported);