x86, apic: remove genapic.h
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / x86 / kernel / apic.c
CommitLineData
1da177e4
LT
1/*
2 * Local APIC handling, local APIC timers
3 *
8f47e163 4 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
1da177e4
LT
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
1da177e4 17#include <linux/kernel_stat.h>
d1de36f5 18#include <linux/mc146818rtc.h>
70a20025 19#include <linux/acpi_pmtmr.h>
d1de36f5
IM
20#include <linux/clockchips.h>
21#include <linux/interrupt.h>
22#include <linux/bootmem.h>
23#include <linux/ftrace.h>
24#include <linux/ioport.h>
e83a5fdc 25#include <linux/module.h>
d1de36f5
IM
26#include <linux/sysdev.h>
27#include <linux/delay.h>
28#include <linux/timex.h>
6e1cb38a 29#include <linux/dmar.h>
d1de36f5
IM
30#include <linux/init.h>
31#include <linux/cpu.h>
32#include <linux/dmi.h>
e423e33e 33#include <linux/nmi.h>
d1de36f5
IM
34#include <linux/smp.h>
35#include <linux/mm.h>
1da177e4 36
773763df 37#include <asm/arch_hooks.h>
1da177e4 38#include <asm/pgalloc.h>
7b6aa335 39#include <asm/apic.h>
d1de36f5
IM
40#include <asm/atomic.h>
41#include <asm/mpspec.h>
773763df 42#include <asm/i8253.h>
d1de36f5 43#include <asm/i8259.h>
73dea47f 44#include <asm/proto.h>
2c8c0e6b 45#include <asm/apic.h>
d1de36f5
IM
46#include <asm/desc.h>
47#include <asm/hpet.h>
48#include <asm/idle.h>
49#include <asm/mtrr.h>
2bc13797 50#include <asm/smp.h>
1da177e4 51
ec70de8b 52unsigned int num_processors;
fdbecd9f 53
ec70de8b 54unsigned disabled_cpus __cpuinitdata;
fdbecd9f 55
ec70de8b
BG
56/* Processor that is doing the boot up */
57unsigned int boot_cpu_physical_apicid = -1U;
5af5573e 58
80e5609c 59/*
fdbecd9f
IM
60 * The highest APIC ID seen during enumeration.
61 *
62 * This determines the messaging protocol we can use: if all APIC IDs
63 * are in the 0 ... 7 range, then we can use logical addressing which
64 * has some performance advantages (better broadcasting).
65 *
66 * If there's an APIC ID above 8, we use physical addressing.
80e5609c 67 */
ec70de8b
BG
68unsigned int max_physical_apicid;
69
fdbecd9f
IM
70/*
71 * Bitmask of physically existing CPUs:
72 */
ec70de8b
BG
73physid_mask_t phys_cpu_present_map;
74
75/*
76 * Map cpu index to physical APIC ID
77 */
78DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
79DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
80EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
81EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
80e5609c 82
b3c51170
YL
83#ifdef CONFIG_X86_32
84/*
85 * Knob to control our willingness to enable the local APIC.
86 *
87 * +1=force-enable
88 */
89static int force_enable_local_apic;
90/*
91 * APIC command line parameters
92 */
93static int __init parse_lapic(char *arg)
94{
95 force_enable_local_apic = 1;
96 return 0;
97}
98early_param("lapic", parse_lapic);
f28c0ae2
YL
99/* Local APIC was disabled by the BIOS and enabled by the kernel */
100static int enabled_via_apicbase;
101
b3c51170
YL
102#endif
103
104#ifdef CONFIG_X86_64
bc1d99c1 105static int apic_calibrate_pmtmr __initdata;
b3c51170
YL
106static __init int setup_apicpmtimer(char *s)
107{
108 apic_calibrate_pmtmr = 1;
109 notsc_setup(NULL);
110 return 0;
111}
112__setup("apicpmtimer", setup_apicpmtimer);
113#endif
114
06cd9a7d 115#ifdef CONFIG_X86_X2APIC
89027d35 116int x2apic;
6e1cb38a 117/* x2apic enabled before OS handover */
b6b301aa
JS
118static int x2apic_preenabled;
119static int disable_x2apic;
49899eac
YL
120static __init int setup_nox2apic(char *str)
121{
122 disable_x2apic = 1;
123 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
124 return 0;
125}
126early_param("nox2apic", setup_nox2apic);
127#endif
1da177e4 128
b3c51170
YL
129unsigned long mp_lapic_addr;
130int disable_apic;
131/* Disable local APIC timer from the kernel commandline or via dmi quirk */
132static int disable_apic_timer __cpuinitdata;
e83a5fdc 133/* Local APIC timer works in C2 */
2e7c2838
LT
134int local_apic_timer_c2_ok;
135EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
136
efa2559f
YL
137int first_system_vector = 0xfe;
138
e83a5fdc
HS
139/*
140 * Debug level, exported for io_apic.c
141 */
baa13188 142unsigned int apic_verbosity;
e83a5fdc 143
89c38c28
CG
144int pic_mode;
145
bab4b27c
AS
146/* Have we found an MP table */
147int smp_found_config;
148
39928722
AD
149static struct resource lapic_resource = {
150 .name = "Local APIC",
151 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
152};
153
d03030e9
TG
154static unsigned int calibration_result;
155
ba7eda4c
TG
156static int lapic_next_event(unsigned long delta,
157 struct clock_event_device *evt);
158static void lapic_timer_setup(enum clock_event_mode mode,
159 struct clock_event_device *evt);
9628937d 160static void lapic_timer_broadcast(const struct cpumask *mask);
0e078e2f 161static void apic_pm_activate(void);
ba7eda4c 162
274cfe59
CG
163/*
164 * The local apic timer can be used for any function which is CPU local.
165 */
ba7eda4c
TG
166static struct clock_event_device lapic_clockevent = {
167 .name = "lapic",
168 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
169 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
170 .shift = 32,
171 .set_mode = lapic_timer_setup,
172 .set_next_event = lapic_next_event,
173 .broadcast = lapic_timer_broadcast,
174 .rating = 100,
175 .irq = -1,
176};
177static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
178
d3432896
AK
179static unsigned long apic_phys;
180
0e078e2f
TG
181/*
182 * Get the LAPIC version
183 */
184static inline int lapic_get_version(void)
ba7eda4c 185{
0e078e2f 186 return GET_APIC_VERSION(apic_read(APIC_LVR));
ba7eda4c
TG
187}
188
0e078e2f 189/*
9c803869 190 * Check, if the APIC is integrated or a separate chip
0e078e2f
TG
191 */
192static inline int lapic_is_integrated(void)
ba7eda4c 193{
9c803869 194#ifdef CONFIG_X86_64
0e078e2f 195 return 1;
9c803869
CG
196#else
197 return APIC_INTEGRATED(lapic_get_version());
198#endif
ba7eda4c
TG
199}
200
201/*
0e078e2f 202 * Check, whether this is a modern or a first generation APIC
ba7eda4c 203 */
0e078e2f 204static int modern_apic(void)
ba7eda4c 205{
0e078e2f
TG
206 /* AMD systems use old APIC versions, so check the CPU */
207 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
208 boot_cpu_data.x86 >= 0xf)
209 return 1;
210 return lapic_get_version() >= 0x14;
ba7eda4c
TG
211}
212
c1eeb2de 213void native_apic_wait_icr_idle(void)
8339e9fb
FLV
214{
215 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
216 cpu_relax();
217}
218
c1eeb2de 219u32 native_safe_apic_wait_icr_idle(void)
8339e9fb 220{
3c6bb07a 221 u32 send_status;
8339e9fb
FLV
222 int timeout;
223
224 timeout = 0;
225 do {
226 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
227 if (!send_status)
228 break;
229 udelay(100);
230 } while (timeout++ < 1000);
231
232 return send_status;
233}
234
c1eeb2de 235void native_apic_icr_write(u32 low, u32 id)
1b374e4d 236{
ed4e5ec1 237 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
1b374e4d
SS
238 apic_write(APIC_ICR, low);
239}
240
c1eeb2de 241u64 native_apic_icr_read(void)
1b374e4d
SS
242{
243 u32 icr1, icr2;
244
245 icr2 = apic_read(APIC_ICR2);
246 icr1 = apic_read(APIC_ICR);
247
cf9768d7 248 return icr1 | ((u64)icr2 << 32);
1b374e4d
SS
249}
250
0e078e2f
TG
251/**
252 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
253 */
e9427101 254void __cpuinit enable_NMI_through_LVT0(void)
1da177e4 255{
11a8e778 256 unsigned int v;
6935d1f9
TG
257
258 /* unmask and set to NMI */
259 v = APIC_DM_NMI;
d4c63ec0
CG
260
261 /* Level triggered for 82489DX (32bit mode) */
262 if (!lapic_is_integrated())
263 v |= APIC_LVT_LEVEL_TRIGGER;
264
11a8e778 265 apic_write(APIC_LVT0, v);
1da177e4
LT
266}
267
7c37e48b
CG
268#ifdef CONFIG_X86_32
269/**
270 * get_physical_broadcast - Get number of physical broadcast IDs
271 */
272int get_physical_broadcast(void)
273{
274 return modern_apic() ? 0xff : 0xf;
275}
276#endif
277
0e078e2f
TG
278/**
279 * lapic_get_maxlvt - get the maximum number of local vector table entries
280 */
37e650c7 281int lapic_get_maxlvt(void)
1da177e4 282{
36a028de 283 unsigned int v;
1da177e4
LT
284
285 v = apic_read(APIC_LVR);
36a028de
CG
286 /*
287 * - we always have APIC integrated on 64bit mode
288 * - 82489DXs do not report # of LVT entries
289 */
290 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
1da177e4
LT
291}
292
274cfe59
CG
293/*
294 * Local APIC timer
295 */
296
c40aaec6 297/* Clock divisor */
c40aaec6 298#define APIC_DIVISOR 16
f07f4f90 299
0e078e2f
TG
300/*
301 * This function sets up the local APIC timer, with a timeout of
302 * 'clocks' APIC bus clock. During calibration we actually call
303 * this function twice on the boot CPU, once with a bogus timeout
304 * value, second time for real. The other (noncalibrating) CPUs
305 * call this function only once, with the real, calibrated value.
306 *
307 * We do reads before writes even if unnecessary, to get around the
308 * P5 APIC double write bug.
309 */
0e078e2f 310static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
1da177e4 311{
0e078e2f 312 unsigned int lvtt_value, tmp_value;
1da177e4 313
0e078e2f
TG
314 lvtt_value = LOCAL_TIMER_VECTOR;
315 if (!oneshot)
316 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
f07f4f90
CG
317 if (!lapic_is_integrated())
318 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
319
0e078e2f
TG
320 if (!irqen)
321 lvtt_value |= APIC_LVT_MASKED;
1da177e4 322
0e078e2f 323 apic_write(APIC_LVTT, lvtt_value);
1da177e4
LT
324
325 /*
0e078e2f 326 * Divide PICLK by 16
1da177e4 327 */
0e078e2f 328 tmp_value = apic_read(APIC_TDCR);
c40aaec6
CG
329 apic_write(APIC_TDCR,
330 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
331 APIC_TDR_DIV_16);
0e078e2f
TG
332
333 if (!oneshot)
f07f4f90 334 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
1da177e4
LT
335}
336
0e078e2f 337/*
7b83dae7
RR
338 * Setup extended LVT, AMD specific (K8, family 10h)
339 *
340 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
341 * MCE interrupts are supported. Thus MCE offset must be set to 0.
286f5718
RR
342 *
343 * If mask=1, the LVT entry does not generate interrupts while mask=0
344 * enables the vector. See also the BKDGs.
0e078e2f 345 */
7b83dae7
RR
346
347#define APIC_EILVT_LVTOFF_MCE 0
348#define APIC_EILVT_LVTOFF_IBS 1
349
350static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
1da177e4 351{
7b83dae7 352 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
0e078e2f 353 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
a8fcf1a2 354
0e078e2f 355 apic_write(reg, v);
1da177e4
LT
356}
357
7b83dae7
RR
358u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
359{
360 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
361 return APIC_EILVT_LVTOFF_MCE;
362}
363
364u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
365{
366 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
367 return APIC_EILVT_LVTOFF_IBS;
368}
6aa360e6 369EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
7b83dae7 370
0e078e2f
TG
371/*
372 * Program the next event, relative to now
373 */
374static int lapic_next_event(unsigned long delta,
375 struct clock_event_device *evt)
1da177e4 376{
0e078e2f
TG
377 apic_write(APIC_TMICT, delta);
378 return 0;
1da177e4
LT
379}
380
0e078e2f
TG
381/*
382 * Setup the lapic timer in periodic or oneshot mode
383 */
384static void lapic_timer_setup(enum clock_event_mode mode,
385 struct clock_event_device *evt)
9b7711f0
HS
386{
387 unsigned long flags;
0e078e2f 388 unsigned int v;
9b7711f0 389
0e078e2f
TG
390 /* Lapic used as dummy for broadcast ? */
391 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
9b7711f0
HS
392 return;
393
394 local_irq_save(flags);
395
0e078e2f
TG
396 switch (mode) {
397 case CLOCK_EVT_MODE_PERIODIC:
398 case CLOCK_EVT_MODE_ONESHOT:
399 __setup_APIC_LVTT(calibration_result,
400 mode != CLOCK_EVT_MODE_PERIODIC, 1);
401 break;
402 case CLOCK_EVT_MODE_UNUSED:
403 case CLOCK_EVT_MODE_SHUTDOWN:
404 v = apic_read(APIC_LVTT);
405 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
406 apic_write(APIC_LVTT, v);
a98f8fd2 407 apic_write(APIC_TMICT, 0xffffffff);
0e078e2f
TG
408 break;
409 case CLOCK_EVT_MODE_RESUME:
410 /* Nothing to do here */
411 break;
412 }
9b7711f0
HS
413
414 local_irq_restore(flags);
415}
416
1da177e4 417/*
0e078e2f 418 * Local APIC timer broadcast function
1da177e4 419 */
9628937d 420static void lapic_timer_broadcast(const struct cpumask *mask)
1da177e4 421{
0e078e2f 422#ifdef CONFIG_SMP
dac5f412 423 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
0e078e2f
TG
424#endif
425}
1da177e4 426
0e078e2f
TG
427/*
428 * Setup the local APIC timer for this CPU. Copy the initilized values
429 * of the boot CPU and register the clock event in the framework.
430 */
db4b5525 431static void __cpuinit setup_APIC_timer(void)
0e078e2f
TG
432{
433 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
1da177e4 434
0e078e2f 435 memcpy(levt, &lapic_clockevent, sizeof(*levt));
320ab2b0 436 levt->cpumask = cpumask_of(smp_processor_id());
1da177e4 437
0e078e2f
TG
438 clockevents_register_device(levt);
439}
1da177e4 440
2f04fa88
YL
441/*
442 * In this functions we calibrate APIC bus clocks to the external timer.
443 *
444 * We want to do the calibration only once since we want to have local timer
445 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
446 * frequency.
447 *
448 * This was previously done by reading the PIT/HPET and waiting for a wrap
449 * around to find out, that a tick has elapsed. I have a box, where the PIT
450 * readout is broken, so it never gets out of the wait loop again. This was
451 * also reported by others.
452 *
453 * Monitoring the jiffies value is inaccurate and the clockevents
454 * infrastructure allows us to do a simple substitution of the interrupt
455 * handler.
456 *
457 * The calibration routine also uses the pm_timer when possible, as the PIT
458 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
459 * back to normal later in the boot process).
460 */
461
462#define LAPIC_CAL_LOOPS (HZ/10)
463
464static __initdata int lapic_cal_loops = -1;
465static __initdata long lapic_cal_t1, lapic_cal_t2;
466static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
467static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
468static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
469
470/*
471 * Temporary interrupt handler.
472 */
473static void __init lapic_cal_handler(struct clock_event_device *dev)
474{
475 unsigned long long tsc = 0;
476 long tapic = apic_read(APIC_TMCCT);
477 unsigned long pm = acpi_pm_read_early();
478
479 if (cpu_has_tsc)
480 rdtscll(tsc);
481
482 switch (lapic_cal_loops++) {
483 case 0:
484 lapic_cal_t1 = tapic;
485 lapic_cal_tsc1 = tsc;
486 lapic_cal_pm1 = pm;
487 lapic_cal_j1 = jiffies;
488 break;
489
490 case LAPIC_CAL_LOOPS:
491 lapic_cal_t2 = tapic;
492 lapic_cal_tsc2 = tsc;
493 if (pm < lapic_cal_pm1)
494 pm += ACPI_PM_OVRRUN;
495 lapic_cal_pm2 = pm;
496 lapic_cal_j2 = jiffies;
497 break;
498 }
499}
500
754ef0cd
YI
501static int __init
502calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
b189892d
CG
503{
504 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
505 const long pm_thresh = pm_100ms / 100;
506 unsigned long mult;
507 u64 res;
508
509#ifndef CONFIG_X86_PM_TIMER
510 return -1;
511#endif
512
39ba5d43 513 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
b189892d
CG
514
515 /* Check, if the PM timer is available */
516 if (!deltapm)
517 return -1;
518
519 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
520
521 if (deltapm > (pm_100ms - pm_thresh) &&
522 deltapm < (pm_100ms + pm_thresh)) {
39ba5d43 523 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
754ef0cd
YI
524 return 0;
525 }
526
527 res = (((u64)deltapm) * mult) >> 22;
528 do_div(res, 1000000);
529 pr_warning("APIC calibration not consistent "
39ba5d43 530 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
754ef0cd
YI
531
532 /* Correct the lapic counter value */
533 res = (((u64)(*delta)) * pm_100ms);
534 do_div(res, deltapm);
535 pr_info("APIC delta adjusted to PM-Timer: "
536 "%lu (%ld)\n", (unsigned long)res, *delta);
537 *delta = (long)res;
538
539 /* Correct the tsc counter value */
540 if (cpu_has_tsc) {
541 res = (((u64)(*deltatsc)) * pm_100ms);
b189892d 542 do_div(res, deltapm);
754ef0cd
YI
543 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
544 "PM-Timer: %lu (%ld) \n",
545 (unsigned long)res, *deltatsc);
546 *deltatsc = (long)res;
b189892d
CG
547 }
548
549 return 0;
550}
551
2f04fa88
YL
552static int __init calibrate_APIC_clock(void)
553{
554 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
2f04fa88
YL
555 void (*real_handler)(struct clock_event_device *dev);
556 unsigned long deltaj;
754ef0cd 557 long delta, deltatsc;
2f04fa88
YL
558 int pm_referenced = 0;
559
560 local_irq_disable();
561
562 /* Replace the global interrupt handler */
563 real_handler = global_clock_event->event_handler;
564 global_clock_event->event_handler = lapic_cal_handler;
565
566 /*
81608f3c 567 * Setup the APIC counter to maximum. There is no way the lapic
2f04fa88
YL
568 * can underflow in the 100ms detection time frame
569 */
81608f3c 570 __setup_APIC_LVTT(0xffffffff, 0, 0);
2f04fa88
YL
571
572 /* Let the interrupts run */
573 local_irq_enable();
574
575 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
576 cpu_relax();
577
578 local_irq_disable();
579
580 /* Restore the real event handler */
581 global_clock_event->event_handler = real_handler;
582
583 /* Build delta t1-t2 as apic timer counts down */
584 delta = lapic_cal_t1 - lapic_cal_t2;
585 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
586
754ef0cd
YI
587 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
588
b189892d
CG
589 /* we trust the PM based calibration if possible */
590 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
754ef0cd 591 &delta, &deltatsc);
2f04fa88
YL
592
593 /* Calculate the scaled math multiplication factor */
594 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
595 lapic_clockevent.shift);
596 lapic_clockevent.max_delta_ns =
597 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
598 lapic_clockevent.min_delta_ns =
599 clockevent_delta2ns(0xF, &lapic_clockevent);
600
601 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
602
603 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
604 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
605 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
606 calibration_result);
607
608 if (cpu_has_tsc) {
2f04fa88
YL
609 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
610 "%ld.%04ld MHz.\n",
754ef0cd
YI
611 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
612 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
2f04fa88
YL
613 }
614
615 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
616 "%u.%04u MHz.\n",
617 calibration_result / (1000000 / HZ),
618 calibration_result % (1000000 / HZ));
619
620 /*
621 * Do a sanity check on the APIC calibration result
622 */
623 if (calibration_result < (1000000 / HZ)) {
624 local_irq_enable();
ba21ebb6 625 pr_warning("APIC frequency too slow, disabling apic timer\n");
2f04fa88
YL
626 return -1;
627 }
628
629 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
630
b189892d
CG
631 /*
632 * PM timer calibration failed or not turned on
633 * so lets try APIC timer based calibration
634 */
2f04fa88
YL
635 if (!pm_referenced) {
636 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
637
638 /*
639 * Setup the apic timer manually
640 */
641 levt->event_handler = lapic_cal_handler;
642 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
643 lapic_cal_loops = -1;
644
645 /* Let the interrupts run */
646 local_irq_enable();
647
648 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
649 cpu_relax();
650
2f04fa88
YL
651 /* Stop the lapic timer */
652 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
653
2f04fa88
YL
654 /* Jiffies delta */
655 deltaj = lapic_cal_j2 - lapic_cal_j1;
656 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
657
658 /* Check, if the jiffies result is consistent */
659 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
660 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
661 else
662 levt->features |= CLOCK_EVT_FEAT_DUMMY;
663 } else
664 local_irq_enable();
665
666 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
e423e33e 667 pr_warning("APIC timer disabled due to verification failure\n");
2f04fa88
YL
668 return -1;
669 }
670
671 return 0;
672}
673
e83a5fdc
HS
674/*
675 * Setup the boot APIC
676 *
677 * Calibrate and verify the result.
678 */
0e078e2f
TG
679void __init setup_boot_APIC_clock(void)
680{
681 /*
274cfe59
CG
682 * The local apic timer can be disabled via the kernel
683 * commandline or from the CPU detection code. Register the lapic
684 * timer as a dummy clock event source on SMP systems, so the
685 * broadcast mechanism is used. On UP systems simply ignore it.
0e078e2f
TG
686 */
687 if (disable_apic_timer) {
ba21ebb6 688 pr_info("Disabling APIC timer\n");
0e078e2f 689 /* No broadcast on UP ! */
9d09951d
TG
690 if (num_possible_cpus() > 1) {
691 lapic_clockevent.mult = 1;
0e078e2f 692 setup_APIC_timer();
9d09951d 693 }
0e078e2f
TG
694 return;
695 }
696
274cfe59
CG
697 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
698 "calibrating APIC timer ...\n");
699
89b3b1f4 700 if (calibrate_APIC_clock()) {
c2b84b30
TG
701 /* No broadcast on UP ! */
702 if (num_possible_cpus() > 1)
703 setup_APIC_timer();
704 return;
705 }
706
0e078e2f
TG
707 /*
708 * If nmi_watchdog is set to IO_APIC, we need the
709 * PIT/HPET going. Otherwise register lapic as a dummy
710 * device.
711 */
712 if (nmi_watchdog != NMI_IO_APIC)
713 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
714 else
ba21ebb6 715 pr_warning("APIC timer registered as dummy,"
116f570e 716 " due to nmi_watchdog=%d!\n", nmi_watchdog);
0e078e2f 717
274cfe59 718 /* Setup the lapic or request the broadcast */
0e078e2f
TG
719 setup_APIC_timer();
720}
721
0e078e2f
TG
722void __cpuinit setup_secondary_APIC_clock(void)
723{
0e078e2f
TG
724 setup_APIC_timer();
725}
726
727/*
728 * The guts of the apic timer interrupt
729 */
730static void local_apic_timer_interrupt(void)
731{
732 int cpu = smp_processor_id();
733 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
734
735 /*
736 * Normally we should not be here till LAPIC has been initialized but
737 * in some cases like kdump, its possible that there is a pending LAPIC
738 * timer interrupt from previous kernel's context and is delivered in
739 * new kernel the moment interrupts are enabled.
740 *
741 * Interrupts are enabled early and LAPIC is setup much later, hence
742 * its possible that when we get here evt->event_handler is NULL.
743 * Check for event_handler being NULL and discard the interrupt as
744 * spurious.
745 */
746 if (!evt->event_handler) {
ba21ebb6 747 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
0e078e2f
TG
748 /* Switch it off */
749 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
750 return;
751 }
752
753 /*
754 * the NMI deadlock-detector uses this.
755 */
915b0d01 756 inc_irq_stat(apic_timer_irqs);
0e078e2f
TG
757
758 evt->event_handler(evt);
759}
760
761/*
762 * Local APIC timer interrupt. This is the most natural way for doing
763 * local interrupts, but local timer interrupts can be emulated by
764 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
765 *
766 * [ if a single-CPU system runs an SMP kernel then we call the local
767 * interrupt as well. Thus we cannot inline the local irq ... ]
768 */
bcbc4f20 769void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
0e078e2f
TG
770{
771 struct pt_regs *old_regs = set_irq_regs(regs);
772
773 /*
774 * NOTE! We'd better ACK the irq immediately,
775 * because timer handling can be slow.
776 */
777 ack_APIC_irq();
778 /*
779 * update_process_times() expects us to have done irq_enter().
780 * Besides, if we don't timer interrupts ignore the global
781 * interrupt lock, which is the WrongThing (tm) to do.
782 */
783 exit_idle();
784 irq_enter();
785 local_apic_timer_interrupt();
786 irq_exit();
274cfe59 787
0e078e2f
TG
788 set_irq_regs(old_regs);
789}
790
791int setup_profiling_timer(unsigned int multiplier)
792{
793 return -EINVAL;
794}
795
0e078e2f
TG
796/*
797 * Local APIC start and shutdown
798 */
799
800/**
801 * clear_local_APIC - shutdown the local APIC
802 *
803 * This is called, when a CPU is disabled and before rebooting, so the state of
804 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
805 * leftovers during boot.
806 */
807void clear_local_APIC(void)
808{
2584a82d 809 int maxlvt;
0e078e2f
TG
810 u32 v;
811
d3432896
AK
812 /* APIC hasn't been mapped yet */
813 if (!apic_phys)
814 return;
815
816 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
817 /*
818 * Masking an LVT entry can trigger a local APIC error
819 * if the vector is zero. Mask LVTERR first to prevent this.
820 */
821 if (maxlvt >= 3) {
822 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
823 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
824 }
825 /*
826 * Careful: we have to set masks only first to deassert
827 * any level-triggered sources.
828 */
829 v = apic_read(APIC_LVTT);
830 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
831 v = apic_read(APIC_LVT0);
832 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
833 v = apic_read(APIC_LVT1);
834 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
835 if (maxlvt >= 4) {
836 v = apic_read(APIC_LVTPC);
837 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
838 }
839
6764014b
CG
840 /* lets not touch this if we didn't frob it */
841#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
842 if (maxlvt >= 5) {
843 v = apic_read(APIC_LVTTHMR);
844 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
845 }
846#endif
0e078e2f
TG
847 /*
848 * Clean APIC state for other OSs:
849 */
850 apic_write(APIC_LVTT, APIC_LVT_MASKED);
851 apic_write(APIC_LVT0, APIC_LVT_MASKED);
852 apic_write(APIC_LVT1, APIC_LVT_MASKED);
853 if (maxlvt >= 3)
854 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
855 if (maxlvt >= 4)
856 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
6764014b
CG
857
858 /* Integrated APIC (!82489DX) ? */
859 if (lapic_is_integrated()) {
860 if (maxlvt > 3)
861 /* Clear ESR due to Pentium errata 3AP and 11AP */
862 apic_write(APIC_ESR, 0);
863 apic_read(APIC_ESR);
864 }
0e078e2f
TG
865}
866
867/**
868 * disable_local_APIC - clear and disable the local APIC
869 */
870void disable_local_APIC(void)
871{
872 unsigned int value;
873
4a13ad0b
JB
874 /* APIC hasn't been mapped yet */
875 if (!apic_phys)
876 return;
877
0e078e2f
TG
878 clear_local_APIC();
879
880 /*
881 * Disable APIC (implies clearing of registers
882 * for 82489DX!).
883 */
884 value = apic_read(APIC_SPIV);
885 value &= ~APIC_SPIV_APIC_ENABLED;
886 apic_write(APIC_SPIV, value);
990b183e
CG
887
888#ifdef CONFIG_X86_32
889 /*
890 * When LAPIC was disabled by the BIOS and enabled by the kernel,
891 * restore the disabled state.
892 */
893 if (enabled_via_apicbase) {
894 unsigned int l, h;
895
896 rdmsr(MSR_IA32_APICBASE, l, h);
897 l &= ~MSR_IA32_APICBASE_ENABLE;
898 wrmsr(MSR_IA32_APICBASE, l, h);
899 }
900#endif
0e078e2f
TG
901}
902
fe4024dc
CG
903/*
904 * If Linux enabled the LAPIC against the BIOS default disable it down before
905 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
906 * not power-off. Additionally clear all LVT entries before disable_local_APIC
907 * for the case where Linux didn't enable the LAPIC.
908 */
0e078e2f
TG
909void lapic_shutdown(void)
910{
911 unsigned long flags;
912
913 if (!cpu_has_apic)
914 return;
915
916 local_irq_save(flags);
917
fe4024dc
CG
918#ifdef CONFIG_X86_32
919 if (!enabled_via_apicbase)
920 clear_local_APIC();
921 else
922#endif
923 disable_local_APIC();
924
0e078e2f
TG
925
926 local_irq_restore(flags);
927}
928
929/*
930 * This is to verify that we're looking at a real local APIC.
931 * Check these against your board if the CPUs aren't getting
932 * started for no apparent reason.
933 */
934int __init verify_local_APIC(void)
935{
936 unsigned int reg0, reg1;
937
938 /*
939 * The version register is read-only in a real APIC.
940 */
941 reg0 = apic_read(APIC_LVR);
942 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
943 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
944 reg1 = apic_read(APIC_LVR);
945 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
946
947 /*
948 * The two version reads above should print the same
949 * numbers. If the second one is different, then we
950 * poke at a non-APIC.
951 */
952 if (reg1 != reg0)
953 return 0;
954
955 /*
956 * Check if the version looks reasonably.
957 */
958 reg1 = GET_APIC_VERSION(reg0);
959 if (reg1 == 0x00 || reg1 == 0xff)
960 return 0;
961 reg1 = lapic_get_maxlvt();
962 if (reg1 < 0x02 || reg1 == 0xff)
963 return 0;
964
965 /*
966 * The ID register is read/write in a real APIC.
967 */
2d7a66d0 968 reg0 = apic_read(APIC_ID);
0e078e2f 969 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
5b812727 970 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
2d7a66d0 971 reg1 = apic_read(APIC_ID);
0e078e2f
TG
972 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
973 apic_write(APIC_ID, reg0);
5b812727 974 if (reg1 != (reg0 ^ apic->apic_id_mask))
0e078e2f
TG
975 return 0;
976
977 /*
1da177e4
LT
978 * The next two are just to see if we have sane values.
979 * They're only really relevant if we're in Virtual Wire
980 * compatibility mode, but most boxes are anymore.
981 */
982 reg0 = apic_read(APIC_LVT0);
0e078e2f 983 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
1da177e4
LT
984 reg1 = apic_read(APIC_LVT1);
985 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
986
987 return 1;
988}
989
0e078e2f
TG
990/**
991 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
992 */
1da177e4
LT
993void __init sync_Arb_IDs(void)
994{
296cb951
CG
995 /*
996 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
997 * needed on AMD.
998 */
999 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1da177e4
LT
1000 return;
1001
1002 /*
1003 * Wait for idle.
1004 */
1005 apic_wait_icr_idle();
1006
1007 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
6f6da97f
CG
1008 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1009 APIC_INT_LEVELTRIG | APIC_DM_INIT);
1da177e4
LT
1010}
1011
1da177e4
LT
1012/*
1013 * An initial setup of the virtual wire mode.
1014 */
1015void __init init_bsp_APIC(void)
1016{
11a8e778 1017 unsigned int value;
1da177e4
LT
1018
1019 /*
1020 * Don't do the setup now if we have a SMP BIOS as the
1021 * through-I/O-APIC virtual wire mode might be active.
1022 */
1023 if (smp_found_config || !cpu_has_apic)
1024 return;
1025
1da177e4
LT
1026 /*
1027 * Do not trust the local APIC being empty at bootup.
1028 */
1029 clear_local_APIC();
1030
1031 /*
1032 * Enable APIC.
1033 */
1034 value = apic_read(APIC_SPIV);
1035 value &= ~APIC_VECTOR_MASK;
1036 value |= APIC_SPIV_APIC_ENABLED;
638c0411
CG
1037
1038#ifdef CONFIG_X86_32
1039 /* This bit is reserved on P4/Xeon and should be cleared */
1040 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1041 (boot_cpu_data.x86 == 15))
1042 value &= ~APIC_SPIV_FOCUS_DISABLED;
1043 else
1044#endif
1045 value |= APIC_SPIV_FOCUS_DISABLED;
1da177e4 1046 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1047 apic_write(APIC_SPIV, value);
1da177e4
LT
1048
1049 /*
1050 * Set up the virtual wire mode.
1051 */
11a8e778 1052 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1da177e4 1053 value = APIC_DM_NMI;
638c0411
CG
1054 if (!lapic_is_integrated()) /* 82489DX */
1055 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1056 apic_write(APIC_LVT1, value);
1da177e4
LT
1057}
1058
c43da2f5
CG
1059static void __cpuinit lapic_setup_esr(void)
1060{
9df08f10
CG
1061 unsigned int oldvalue, value, maxlvt;
1062
1063 if (!lapic_is_integrated()) {
ba21ebb6 1064 pr_info("No ESR for 82489DX.\n");
9df08f10
CG
1065 return;
1066 }
c43da2f5 1067
08125d3e 1068 if (apic->disable_esr) {
c43da2f5 1069 /*
9df08f10
CG
1070 * Something untraceable is creating bad interrupts on
1071 * secondary quads ... for the moment, just leave the
1072 * ESR disabled - we can't do anything useful with the
1073 * errors anyway - mbligh
c43da2f5 1074 */
ba21ebb6 1075 pr_info("Leaving ESR disabled.\n");
9df08f10 1076 return;
c43da2f5 1077 }
9df08f10
CG
1078
1079 maxlvt = lapic_get_maxlvt();
1080 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1081 apic_write(APIC_ESR, 0);
1082 oldvalue = apic_read(APIC_ESR);
1083
1084 /* enables sending errors */
1085 value = ERROR_APIC_VECTOR;
1086 apic_write(APIC_LVTERR, value);
1087
1088 /*
1089 * spec says clear errors after enabling vector.
1090 */
1091 if (maxlvt > 3)
1092 apic_write(APIC_ESR, 0);
1093 value = apic_read(APIC_ESR);
1094 if (value != oldvalue)
1095 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1096 "vector: 0x%08x after: 0x%08x\n",
1097 oldvalue, value);
c43da2f5
CG
1098}
1099
1100
0e078e2f
TG
1101/**
1102 * setup_local_APIC - setup the local APIC
1103 */
1104void __cpuinit setup_local_APIC(void)
1da177e4 1105{
739f33b3 1106 unsigned int value;
da7ed9f9 1107 int i, j;
1da177e4 1108
f1182638 1109 if (disable_apic) {
65a4e574 1110 arch_disable_smp_support();
f1182638
JB
1111 return;
1112 }
1113
89c38c28
CG
1114#ifdef CONFIG_X86_32
1115 /* Pound the ESR really hard over the head with a big hammer - mbligh */
08125d3e 1116 if (lapic_is_integrated() && apic->disable_esr) {
89c38c28
CG
1117 apic_write(APIC_ESR, 0);
1118 apic_write(APIC_ESR, 0);
1119 apic_write(APIC_ESR, 0);
1120 apic_write(APIC_ESR, 0);
1121 }
1122#endif
1123
ac23d4ee 1124 preempt_disable();
1da177e4 1125
1da177e4
LT
1126 /*
1127 * Double-check whether this APIC is really registered.
1128 * This is meaningless in clustered apic mode, so we skip it.
1129 */
7ed248da 1130 if (!apic->apic_id_registered())
1da177e4
LT
1131 BUG();
1132
1133 /*
1134 * Intel recommends to set DFR, LDR and TPR before enabling
1135 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1136 * document number 292116). So here it goes...
1137 */
a5c43296 1138 apic->init_apic_ldr();
1da177e4
LT
1139
1140 /*
1141 * Set Task Priority to 'accept all'. We never change this
1142 * later on.
1143 */
1144 value = apic_read(APIC_TASKPRI);
1145 value &= ~APIC_TPRI_MASK;
11a8e778 1146 apic_write(APIC_TASKPRI, value);
1da177e4 1147
da7ed9f9
VG
1148 /*
1149 * After a crash, we no longer service the interrupts and a pending
1150 * interrupt from previous kernel might still have ISR bit set.
1151 *
1152 * Most probably by now CPU has serviced that pending interrupt and
1153 * it might not have done the ack_APIC_irq() because it thought,
1154 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1155 * does not clear the ISR bit and cpu thinks it has already serivced
1156 * the interrupt. Hence a vector might get locked. It was noticed
1157 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1158 */
1159 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1160 value = apic_read(APIC_ISR + i*0x10);
1161 for (j = 31; j >= 0; j--) {
1162 if (value & (1<<j))
1163 ack_APIC_irq();
1164 }
1165 }
1166
1da177e4
LT
1167 /*
1168 * Now that we are all set up, enable the APIC
1169 */
1170 value = apic_read(APIC_SPIV);
1171 value &= ~APIC_VECTOR_MASK;
1172 /*
1173 * Enable APIC
1174 */
1175 value |= APIC_SPIV_APIC_ENABLED;
1176
89c38c28
CG
1177#ifdef CONFIG_X86_32
1178 /*
1179 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1180 * certain networking cards. If high frequency interrupts are
1181 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1182 * entry is masked/unmasked at a high rate as well then sooner or
1183 * later IOAPIC line gets 'stuck', no more interrupts are received
1184 * from the device. If focus CPU is disabled then the hang goes
1185 * away, oh well :-(
1186 *
1187 * [ This bug can be reproduced easily with a level-triggered
1188 * PCI Ne2000 networking cards and PII/PIII processors, dual
1189 * BX chipset. ]
1190 */
1191 /*
1192 * Actually disabling the focus CPU check just makes the hang less
1193 * frequent as it makes the interrupt distributon model be more
1194 * like LRU than MRU (the short-term load is more even across CPUs).
1195 * See also the comment in end_level_ioapic_irq(). --macro
1196 */
1197
1198 /*
1199 * - enable focus processor (bit==0)
1200 * - 64bit mode always use processor focus
1201 * so no need to set it
1202 */
1203 value &= ~APIC_SPIV_FOCUS_DISABLED;
1204#endif
3f14c746 1205
1da177e4
LT
1206 /*
1207 * Set spurious IRQ vector
1208 */
1209 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1210 apic_write(APIC_SPIV, value);
1da177e4
LT
1211
1212 /*
1213 * Set up LVT0, LVT1:
1214 *
1215 * set up through-local-APIC on the BP's LINT0. This is not
1216 * strictly necessary in pure symmetric-IO mode, but sometimes
1217 * we delegate interrupts to the 8259A.
1218 */
1219 /*
1220 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1221 */
1222 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
89c38c28 1223 if (!smp_processor_id() && (pic_mode || !value)) {
1da177e4 1224 value = APIC_DM_EXTINT;
bc1d99c1 1225 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
89c38c28 1226 smp_processor_id());
1da177e4
LT
1227 } else {
1228 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
bc1d99c1 1229 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
89c38c28 1230 smp_processor_id());
1da177e4 1231 }
11a8e778 1232 apic_write(APIC_LVT0, value);
1da177e4
LT
1233
1234 /*
1235 * only the BP should see the LINT1 NMI signal, obviously.
1236 */
1237 if (!smp_processor_id())
1238 value = APIC_DM_NMI;
1239 else
1240 value = APIC_DM_NMI | APIC_LVT_MASKED;
89c38c28
CG
1241 if (!lapic_is_integrated()) /* 82489DX */
1242 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1243 apic_write(APIC_LVT1, value);
89c38c28 1244
ac23d4ee 1245 preempt_enable();
739f33b3 1246}
1da177e4 1247
739f33b3
AK
1248void __cpuinit end_local_APIC_setup(void)
1249{
1250 lapic_setup_esr();
fa6b95fc
CG
1251
1252#ifdef CONFIG_X86_32
1b4ee4e4
CG
1253 {
1254 unsigned int value;
1255 /* Disable the local apic timer */
1256 value = apic_read(APIC_LVTT);
1257 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1258 apic_write(APIC_LVTT, value);
1259 }
fa6b95fc
CG
1260#endif
1261
f2802e7f 1262 setup_apic_nmi_watchdog(NULL);
0e078e2f 1263 apic_pm_activate();
1da177e4 1264}
1da177e4 1265
06cd9a7d 1266#ifdef CONFIG_X86_X2APIC
6e1cb38a
SS
1267void check_x2apic(void)
1268{
1269 int msr, msr2;
1270
06cd9a7d
YL
1271 if (!cpu_has_x2apic)
1272 return;
1273
6e1cb38a
SS
1274 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1275
1276 if (msr & X2APIC_ENABLE) {
ba21ebb6 1277 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
6e1cb38a 1278 x2apic_preenabled = x2apic = 1;
6e1cb38a
SS
1279 }
1280}
1281
1282void enable_x2apic(void)
1283{
1284 int msr, msr2;
1285
06cd9a7d
YL
1286 if (!x2apic)
1287 return;
1288
6e1cb38a
SS
1289 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1290 if (!(msr & X2APIC_ENABLE)) {
ba21ebb6 1291 pr_info("Enabling x2apic\n");
6e1cb38a
SS
1292 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1293 }
1294}
1295
2236d252 1296void __init enable_IR_x2apic(void)
6e1cb38a
SS
1297{
1298#ifdef CONFIG_INTR_REMAP
1299 int ret;
1300 unsigned long flags;
1301
1302 if (!cpu_has_x2apic)
1303 return;
1304
1305 if (!x2apic_preenabled && disable_x2apic) {
ba21ebb6
CG
1306 pr_info("Skipped enabling x2apic and Interrupt-remapping "
1307 "because of nox2apic\n");
6e1cb38a
SS
1308 return;
1309 }
1310
1311 if (x2apic_preenabled && disable_x2apic)
1312 panic("Bios already enabled x2apic, can't enforce nox2apic");
1313
1314 if (!x2apic_preenabled && skip_ioapic_setup) {
ba21ebb6
CG
1315 pr_info("Skipped enabling x2apic and Interrupt-remapping "
1316 "because of skipping io-apic setup\n");
6e1cb38a
SS
1317 return;
1318 }
1319
1320 ret = dmar_table_init();
1321 if (ret) {
ba21ebb6 1322 pr_info("dmar_table_init() failed with %d:\n", ret);
6e1cb38a
SS
1323
1324 if (x2apic_preenabled)
1325 panic("x2apic enabled by bios. But IR enabling failed");
1326 else
ba21ebb6 1327 pr_info("Not enabling x2apic,Intr-remapping\n");
6e1cb38a
SS
1328 return;
1329 }
1330
1331 local_irq_save(flags);
1332 mask_8259A();
5ffa4eb2
CG
1333
1334 ret = save_mask_IO_APIC_setup();
1335 if (ret) {
ba21ebb6 1336 pr_info("Saving IO-APIC state failed: %d\n", ret);
5ffa4eb2
CG
1337 goto end;
1338 }
6e1cb38a
SS
1339
1340 ret = enable_intr_remapping(1);
1341
1342 if (ret && x2apic_preenabled) {
1343 local_irq_restore(flags);
1344 panic("x2apic enabled by bios. But IR enabling failed");
1345 }
1346
1347 if (ret)
5ffa4eb2 1348 goto end_restore;
6e1cb38a
SS
1349
1350 if (!x2apic) {
1351 x2apic = 1;
6e1cb38a
SS
1352 enable_x2apic();
1353 }
5ffa4eb2
CG
1354
1355end_restore:
6e1cb38a
SS
1356 if (ret)
1357 /*
1358 * IR enabling failed
1359 */
1360 restore_IO_APIC_setup();
1361 else
1362 reinit_intr_remapped_IO_APIC(x2apic_preenabled);
1363
5ffa4eb2 1364end:
6e1cb38a
SS
1365 unmask_8259A();
1366 local_irq_restore(flags);
1367
1368 if (!ret) {
1369 if (!x2apic_preenabled)
ba21ebb6 1370 pr_info("Enabled x2apic and interrupt-remapping\n");
6e1cb38a 1371 else
ba21ebb6 1372 pr_info("Enabled Interrupt-remapping\n");
6e1cb38a 1373 } else
ba21ebb6 1374 pr_err("Failed to enable Interrupt-remapping and x2apic\n");
6e1cb38a
SS
1375#else
1376 if (!cpu_has_x2apic)
1377 return;
1378
1379 if (x2apic_preenabled)
1380 panic("x2apic enabled prior OS handover,"
1381 " enable CONFIG_INTR_REMAP");
1382
ba21ebb6
CG
1383 pr_info("Enable CONFIG_INTR_REMAP for enabling intr-remapping "
1384 " and x2apic\n");
6e1cb38a
SS
1385#endif
1386
1387 return;
1388}
06cd9a7d 1389#endif /* CONFIG_X86_X2APIC */
6e1cb38a 1390
be7a656f 1391#ifdef CONFIG_X86_64
1da177e4
LT
1392/*
1393 * Detect and enable local APICs on non-SMP boards.
1394 * Original code written by Keir Fraser.
1395 * On AMD64 we trust the BIOS - if it says no APIC it is likely
6935d1f9 1396 * not correctly set up (usually the APIC timer won't work etc.)
1da177e4 1397 */
0e078e2f 1398static int __init detect_init_APIC(void)
1da177e4
LT
1399{
1400 if (!cpu_has_apic) {
ba21ebb6 1401 pr_info("No local APIC present\n");
1da177e4
LT
1402 return -1;
1403 }
1404
1405 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
c70dcb74 1406 boot_cpu_physical_apicid = 0;
1da177e4
LT
1407 return 0;
1408}
be7a656f
YL
1409#else
1410/*
1411 * Detect and initialize APIC
1412 */
1413static int __init detect_init_APIC(void)
1414{
1415 u32 h, l, features;
1416
1417 /* Disabled by kernel option? */
1418 if (disable_apic)
1419 return -1;
1420
1421 switch (boot_cpu_data.x86_vendor) {
1422 case X86_VENDOR_AMD:
1423 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
85877061 1424 (boot_cpu_data.x86 >= 15))
be7a656f
YL
1425 break;
1426 goto no_apic;
1427 case X86_VENDOR_INTEL:
1428 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1429 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1430 break;
1431 goto no_apic;
1432 default:
1433 goto no_apic;
1434 }
1435
1436 if (!cpu_has_apic) {
1437 /*
1438 * Over-ride BIOS and try to enable the local APIC only if
1439 * "lapic" specified.
1440 */
1441 if (!force_enable_local_apic) {
ba21ebb6
CG
1442 pr_info("Local APIC disabled by BIOS -- "
1443 "you can enable it with \"lapic\"\n");
be7a656f
YL
1444 return -1;
1445 }
1446 /*
1447 * Some BIOSes disable the local APIC in the APIC_BASE
1448 * MSR. This can only be done in software for Intel P6 or later
1449 * and AMD K7 (Model > 1) or later.
1450 */
1451 rdmsr(MSR_IA32_APICBASE, l, h);
1452 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
ba21ebb6 1453 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
be7a656f
YL
1454 l &= ~MSR_IA32_APICBASE_BASE;
1455 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1456 wrmsr(MSR_IA32_APICBASE, l, h);
1457 enabled_via_apicbase = 1;
1458 }
1459 }
1460 /*
1461 * The APIC feature bit should now be enabled
1462 * in `cpuid'
1463 */
1464 features = cpuid_edx(1);
1465 if (!(features & (1 << X86_FEATURE_APIC))) {
ba21ebb6 1466 pr_warning("Could not enable APIC!\n");
be7a656f
YL
1467 return -1;
1468 }
1469 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1470 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1471
1472 /* The BIOS may have set up the APIC at some other address */
1473 rdmsr(MSR_IA32_APICBASE, l, h);
1474 if (l & MSR_IA32_APICBASE_ENABLE)
1475 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1476
ba21ebb6 1477 pr_info("Found and enabled local APIC!\n");
be7a656f
YL
1478
1479 apic_pm_activate();
1480
1481 return 0;
1482
1483no_apic:
ba21ebb6 1484 pr_info("No local APIC present or hardware disabled\n");
be7a656f
YL
1485 return -1;
1486}
1487#endif
1da177e4 1488
f28c0ae2 1489#ifdef CONFIG_X86_64
8643f9d0
YL
1490void __init early_init_lapic_mapping(void)
1491{
431ee79d 1492 unsigned long phys_addr;
8643f9d0
YL
1493
1494 /*
1495 * If no local APIC can be found then go out
1496 * : it means there is no mpatable and MADT
1497 */
1498 if (!smp_found_config)
1499 return;
1500
431ee79d 1501 phys_addr = mp_lapic_addr;
8643f9d0 1502
431ee79d 1503 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
8643f9d0 1504 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
431ee79d 1505 APIC_BASE, phys_addr);
8643f9d0
YL
1506
1507 /*
1508 * Fetch the APIC ID of the BSP in case we have a
1509 * default configuration (or the MP table is broken).
1510 */
4c9961d5 1511 boot_cpu_physical_apicid = read_apic_id();
8643f9d0 1512}
f28c0ae2 1513#endif
8643f9d0 1514
0e078e2f
TG
1515/**
1516 * init_apic_mappings - initialize APIC mappings
1517 */
1da177e4
LT
1518void __init init_apic_mappings(void)
1519{
06cd9a7d 1520#ifdef CONFIG_X86_X2APIC
6e1cb38a 1521 if (x2apic) {
4c9961d5 1522 boot_cpu_physical_apicid = read_apic_id();
6e1cb38a
SS
1523 return;
1524 }
49899eac 1525#endif
6e1cb38a 1526
1da177e4
LT
1527 /*
1528 * If no local APIC can be found then set up a fake all
1529 * zeroes page to simulate the local APIC and another
1530 * one for the IO-APIC.
1531 */
1532 if (!smp_found_config && detect_init_APIC()) {
1533 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1534 apic_phys = __pa(apic_phys);
1535 } else
1536 apic_phys = mp_lapic_addr;
1537
1538 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
79c09698 1539 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
7ffeeb1e 1540 APIC_BASE, apic_phys);
1da177e4
LT
1541
1542 /*
1543 * Fetch the APIC ID of the BSP in case we have a
1544 * default configuration (or the MP table is broken).
1545 */
f28c0ae2
YL
1546 if (boot_cpu_physical_apicid == -1U)
1547 boot_cpu_physical_apicid = read_apic_id();
1da177e4
LT
1548}
1549
1550/*
0e078e2f
TG
1551 * This initializes the IO-APIC and APIC hardware if this is
1552 * a UP kernel.
1da177e4 1553 */
1b313f4a
CG
1554int apic_version[MAX_APICS];
1555
0e078e2f 1556int __init APIC_init_uniprocessor(void)
1da177e4 1557{
0e078e2f 1558 if (disable_apic) {
ba21ebb6 1559 pr_info("Apic disabled\n");
0e078e2f
TG
1560 return -1;
1561 }
f1182638 1562#ifdef CONFIG_X86_64
0e078e2f
TG
1563 if (!cpu_has_apic) {
1564 disable_apic = 1;
ba21ebb6 1565 pr_info("Apic disabled by BIOS\n");
0e078e2f
TG
1566 return -1;
1567 }
fa2bd35a
YL
1568#else
1569 if (!smp_found_config && !cpu_has_apic)
1570 return -1;
1571
1572 /*
1573 * Complain if the BIOS pretends there is one.
1574 */
1575 if (!cpu_has_apic &&
1576 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
ba21ebb6
CG
1577 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1578 boot_cpu_physical_apicid);
fa2bd35a
YL
1579 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1580 return -1;
1581 }
1582#endif
1583
6e1cb38a 1584 enable_IR_x2apic();
fa2bd35a 1585#ifdef CONFIG_X86_64
72ce0165 1586 default_setup_apic_routing();
fa2bd35a 1587#endif
6e1cb38a 1588
0e078e2f 1589 verify_local_APIC();
b5841765
GC
1590 connect_bsp_APIC();
1591
fa2bd35a 1592#ifdef CONFIG_X86_64
c70dcb74 1593 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
fa2bd35a
YL
1594#else
1595 /*
1596 * Hack: In case of kdump, after a crash, kernel might be booting
1597 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1598 * might be zero if read from MP tables. Get it from LAPIC.
1599 */
1600# ifdef CONFIG_CRASH_DUMP
1601 boot_cpu_physical_apicid = read_apic_id();
1602# endif
1603#endif
1604 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
0e078e2f 1605 setup_local_APIC();
1da177e4 1606
88d0f550 1607#ifdef CONFIG_X86_IO_APIC
739f33b3
AK
1608 /*
1609 * Now enable IO-APICs, actually call clear_IO_APIC
98c061b6 1610 * We need clear_IO_APIC before enabling error vector
739f33b3
AK
1611 */
1612 if (!skip_ioapic_setup && nr_ioapics)
1613 enable_IO_APIC();
fa2bd35a 1614#endif
739f33b3
AK
1615
1616 end_local_APIC_setup();
1617
fa2bd35a 1618#ifdef CONFIG_X86_IO_APIC
0e078e2f
TG
1619 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1620 setup_IO_APIC();
98c061b6 1621 else {
0e078e2f 1622 nr_ioapics = 0;
98c061b6
YL
1623 localise_nmi_watchdog();
1624 }
1625#else
1626 localise_nmi_watchdog();
fa2bd35a
YL
1627#endif
1628
98c061b6 1629 setup_boot_clock();
fa2bd35a 1630#ifdef CONFIG_X86_64
0e078e2f 1631 check_nmi_watchdog();
fa2bd35a
YL
1632#endif
1633
0e078e2f 1634 return 0;
1da177e4
LT
1635}
1636
1637/*
0e078e2f 1638 * Local APIC interrupts
1da177e4
LT
1639 */
1640
0e078e2f
TG
1641/*
1642 * This interrupt should _never_ happen with our APIC/SMP architecture
1643 */
dc1528dd 1644void smp_spurious_interrupt(struct pt_regs *regs)
1da177e4 1645{
dc1528dd
YL
1646 u32 v;
1647
0e078e2f
TG
1648 exit_idle();
1649 irq_enter();
1da177e4 1650 /*
0e078e2f
TG
1651 * Check if this really is a spurious interrupt and ACK it
1652 * if it is a vectored one. Just in case...
1653 * Spurious interrupts should not be ACKed.
1da177e4 1654 */
0e078e2f
TG
1655 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1656 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1657 ack_APIC_irq();
c4d58cbd 1658
915b0d01
HS
1659 inc_irq_stat(irq_spurious_count);
1660
dc1528dd 1661 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
ba21ebb6
CG
1662 pr_info("spurious APIC interrupt on CPU#%d, "
1663 "should never happen.\n", smp_processor_id());
0e078e2f
TG
1664 irq_exit();
1665}
1da177e4 1666
0e078e2f
TG
1667/*
1668 * This interrupt should never happen with our APIC/SMP architecture
1669 */
dc1528dd 1670void smp_error_interrupt(struct pt_regs *regs)
0e078e2f 1671{
dc1528dd 1672 u32 v, v1;
1da177e4 1673
0e078e2f
TG
1674 exit_idle();
1675 irq_enter();
1676 /* First tickle the hardware, only then report what went on. -- REW */
1677 v = apic_read(APIC_ESR);
1678 apic_write(APIC_ESR, 0);
1679 v1 = apic_read(APIC_ESR);
1680 ack_APIC_irq();
1681 atomic_inc(&irq_err_count);
ba7eda4c 1682
ba21ebb6
CG
1683 /*
1684 * Here is what the APIC error bits mean:
1685 * 0: Send CS error
1686 * 1: Receive CS error
1687 * 2: Send accept error
1688 * 3: Receive accept error
1689 * 4: Reserved
1690 * 5: Send illegal vector
1691 * 6: Received illegal vector
1692 * 7: Illegal register address
1693 */
1694 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
0e078e2f
TG
1695 smp_processor_id(), v , v1);
1696 irq_exit();
1da177e4
LT
1697}
1698
b5841765 1699/**
36c9d674
CG
1700 * connect_bsp_APIC - attach the APIC to the interrupt system
1701 */
b5841765
GC
1702void __init connect_bsp_APIC(void)
1703{
36c9d674
CG
1704#ifdef CONFIG_X86_32
1705 if (pic_mode) {
1706 /*
1707 * Do not trust the local APIC being empty at bootup.
1708 */
1709 clear_local_APIC();
1710 /*
1711 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1712 * local APIC to INT and NMI lines.
1713 */
1714 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1715 "enabling APIC mode.\n");
1716 outb(0x70, 0x22);
1717 outb(0x01, 0x23);
1718 }
1719#endif
49040333
IM
1720 if (apic->enable_apic_mode)
1721 apic->enable_apic_mode();
b5841765
GC
1722}
1723
274cfe59
CG
1724/**
1725 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1726 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1727 *
1728 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1729 * APIC is disabled.
1730 */
0e078e2f 1731void disconnect_bsp_APIC(int virt_wire_setup)
1da177e4 1732{
1b4ee4e4
CG
1733 unsigned int value;
1734
c177b0bc
CG
1735#ifdef CONFIG_X86_32
1736 if (pic_mode) {
1737 /*
1738 * Put the board back into PIC mode (has an effect only on
1739 * certain older boards). Note that APIC interrupts, including
1740 * IPIs, won't work beyond this point! The only exception are
1741 * INIT IPIs.
1742 */
1743 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1744 "entering PIC mode.\n");
1745 outb(0x70, 0x22);
1746 outb(0x00, 0x23);
1747 return;
1748 }
1749#endif
1750
0e078e2f 1751 /* Go back to Virtual Wire compatibility mode */
1da177e4 1752
0e078e2f
TG
1753 /* For the spurious interrupt use vector F, and enable it */
1754 value = apic_read(APIC_SPIV);
1755 value &= ~APIC_VECTOR_MASK;
1756 value |= APIC_SPIV_APIC_ENABLED;
1757 value |= 0xf;
1758 apic_write(APIC_SPIV, value);
b8ce3359 1759
0e078e2f
TG
1760 if (!virt_wire_setup) {
1761 /*
1762 * For LVT0 make it edge triggered, active high,
1763 * external and enabled
1764 */
1765 value = apic_read(APIC_LVT0);
1766 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1767 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1768 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1769 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1770 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1771 apic_write(APIC_LVT0, value);
1772 } else {
1773 /* Disable LVT0 */
1774 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1775 }
b8ce3359 1776
c177b0bc
CG
1777 /*
1778 * For LVT1 make it edge triggered, active high,
1779 * nmi and enabled
1780 */
0e078e2f
TG
1781 value = apic_read(APIC_LVT1);
1782 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1783 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1784 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1785 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1786 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1787 apic_write(APIC_LVT1, value);
1da177e4
LT
1788}
1789
be8a5685
AS
1790void __cpuinit generic_processor_info(int apicid, int version)
1791{
1792 int cpu;
be8a5685 1793
1b313f4a
CG
1794 /*
1795 * Validate version
1796 */
1797 if (version == 0x0) {
ba21ebb6 1798 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
3b11ce7f
MT
1799 "fixing up to 0x10. (tell your hw vendor)\n",
1800 version);
1b313f4a 1801 version = 0x10;
be8a5685 1802 }
1b313f4a 1803 apic_version[apicid] = version;
be8a5685 1804
3b11ce7f
MT
1805 if (num_processors >= nr_cpu_ids) {
1806 int max = nr_cpu_ids;
1807 int thiscpu = max + disabled_cpus;
1808
1809 pr_warning(
1810 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1811 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1812
1813 disabled_cpus++;
be8a5685
AS
1814 return;
1815 }
1816
1817 num_processors++;
3b11ce7f 1818 cpu = cpumask_next_zero(-1, cpu_present_mask);
be8a5685 1819
b2b815d8
MT
1820 if (version != apic_version[boot_cpu_physical_apicid])
1821 WARN_ONCE(1,
1822 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1823 apic_version[boot_cpu_physical_apicid], cpu, version);
1824
be8a5685
AS
1825 physid_set(apicid, phys_cpu_present_map);
1826 if (apicid == boot_cpu_physical_apicid) {
1827 /*
1828 * x86_bios_cpu_apicid is required to have processors listed
1829 * in same order as logical cpu numbers. Hence the first
1830 * entry is BSP, and so on.
1831 */
1832 cpu = 0;
1833 }
e0da3364
YL
1834 if (apicid > max_physical_apicid)
1835 max_physical_apicid = apicid;
1836
1b313f4a
CG
1837#ifdef CONFIG_X86_32
1838 /*
1839 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1840 * but we need to work other dependencies like SMP_SUSPEND etc
1841 * before this can be done without some confusion.
1842 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1843 * - Ashok Raj <ashok.raj@intel.com>
1844 */
1845 if (max_physical_apicid >= 8) {
1846 switch (boot_cpu_data.x86_vendor) {
1847 case X86_VENDOR_INTEL:
1848 if (!APIC_XAPIC(version)) {
1849 def_to_bigsmp = 0;
1850 break;
1851 }
1852 /* If P4 and above fall through */
1853 case X86_VENDOR_AMD:
1854 def_to_bigsmp = 1;
1855 }
1856 }
1857#endif
1858
3e5095d1 1859#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
f10fcd47
TH
1860 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1861 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1b313f4a 1862#endif
be8a5685 1863
1de88cd4
MT
1864 set_cpu_possible(cpu, true);
1865 set_cpu_present(cpu, true);
be8a5685
AS
1866}
1867
0c81c746
SS
1868int hard_smp_processor_id(void)
1869{
1870 return read_apic_id();
1871}
1dcdd3d1
IM
1872
1873void default_init_apic_ldr(void)
1874{
1875 unsigned long val;
1876
1877 apic_write(APIC_DFR, APIC_DFR_VALUE);
1878 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1879 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1880 apic_write(APIC_LDR, val);
1881}
1882
1883#ifdef CONFIG_X86_32
1884int default_apicid_to_node(int logical_apicid)
1885{
1886#ifdef CONFIG_SMP
1887 return apicid_2_node[hard_smp_processor_id()];
1888#else
1889 return 0;
1890#endif
1891}
3491998d 1892#endif
0c81c746 1893
89039b37 1894/*
0e078e2f 1895 * Power management
89039b37 1896 */
0e078e2f
TG
1897#ifdef CONFIG_PM
1898
1899static struct {
274cfe59
CG
1900 /*
1901 * 'active' is true if the local APIC was enabled by us and
1902 * not the BIOS; this signifies that we are also responsible
1903 * for disabling it before entering apm/acpi suspend
1904 */
0e078e2f
TG
1905 int active;
1906 /* r/w apic fields */
1907 unsigned int apic_id;
1908 unsigned int apic_taskpri;
1909 unsigned int apic_ldr;
1910 unsigned int apic_dfr;
1911 unsigned int apic_spiv;
1912 unsigned int apic_lvtt;
1913 unsigned int apic_lvtpc;
1914 unsigned int apic_lvt0;
1915 unsigned int apic_lvt1;
1916 unsigned int apic_lvterr;
1917 unsigned int apic_tmict;
1918 unsigned int apic_tdcr;
1919 unsigned int apic_thmr;
1920} apic_pm_state;
1921
1922static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1923{
1924 unsigned long flags;
1925 int maxlvt;
89039b37 1926
0e078e2f
TG
1927 if (!apic_pm_state.active)
1928 return 0;
89039b37 1929
0e078e2f 1930 maxlvt = lapic_get_maxlvt();
89039b37 1931
2d7a66d0 1932 apic_pm_state.apic_id = apic_read(APIC_ID);
0e078e2f
TG
1933 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1934 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1935 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1936 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1937 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
1938 if (maxlvt >= 4)
1939 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
1940 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1941 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1942 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1943 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1944 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
24968cfd 1945#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
0e078e2f
TG
1946 if (maxlvt >= 5)
1947 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1948#endif
24968cfd 1949
0e078e2f
TG
1950 local_irq_save(flags);
1951 disable_local_APIC();
1952 local_irq_restore(flags);
1953 return 0;
1da177e4
LT
1954}
1955
0e078e2f 1956static int lapic_resume(struct sys_device *dev)
1da177e4 1957{
0e078e2f
TG
1958 unsigned int l, h;
1959 unsigned long flags;
1960 int maxlvt;
1da177e4 1961
0e078e2f
TG
1962 if (!apic_pm_state.active)
1963 return 0;
89b831ef 1964
0e078e2f 1965 maxlvt = lapic_get_maxlvt();
1da177e4 1966
0e078e2f 1967 local_irq_save(flags);
92206c90 1968
06cd9a7d 1969#ifdef CONFIG_X86_X2APIC
92206c90
CG
1970 if (x2apic)
1971 enable_x2apic();
1972 else
1973#endif
d5e629a6 1974 {
92206c90
CG
1975 /*
1976 * Make sure the APICBASE points to the right address
1977 *
1978 * FIXME! This will be wrong if we ever support suspend on
1979 * SMP! We'll need to do this as part of the CPU restore!
1980 */
6e1cb38a
SS
1981 rdmsr(MSR_IA32_APICBASE, l, h);
1982 l &= ~MSR_IA32_APICBASE_BASE;
1983 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
1984 wrmsr(MSR_IA32_APICBASE, l, h);
d5e629a6 1985 }
6e1cb38a 1986
0e078e2f
TG
1987 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1988 apic_write(APIC_ID, apic_pm_state.apic_id);
1989 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1990 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
1991 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
1992 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
1993 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
1994 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
92206c90 1995#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
0e078e2f
TG
1996 if (maxlvt >= 5)
1997 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
1998#endif
1999 if (maxlvt >= 4)
2000 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
2001 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2002 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2003 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2004 apic_write(APIC_ESR, 0);
2005 apic_read(APIC_ESR);
2006 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2007 apic_write(APIC_ESR, 0);
2008 apic_read(APIC_ESR);
92206c90 2009
0e078e2f 2010 local_irq_restore(flags);
92206c90 2011
0e078e2f
TG
2012 return 0;
2013}
b8ce3359 2014
274cfe59
CG
2015/*
2016 * This device has no shutdown method - fully functioning local APICs
2017 * are needed on every CPU up until machine_halt/restart/poweroff.
2018 */
2019
0e078e2f
TG
2020static struct sysdev_class lapic_sysclass = {
2021 .name = "lapic",
2022 .resume = lapic_resume,
2023 .suspend = lapic_suspend,
2024};
b8ce3359 2025
0e078e2f 2026static struct sys_device device_lapic = {
e83a5fdc
HS
2027 .id = 0,
2028 .cls = &lapic_sysclass,
0e078e2f 2029};
b8ce3359 2030
0e078e2f
TG
2031static void __cpuinit apic_pm_activate(void)
2032{
2033 apic_pm_state.active = 1;
1da177e4
LT
2034}
2035
0e078e2f 2036static int __init init_lapic_sysfs(void)
1da177e4 2037{
0e078e2f 2038 int error;
e83a5fdc 2039
0e078e2f
TG
2040 if (!cpu_has_apic)
2041 return 0;
2042 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
e83a5fdc 2043
0e078e2f
TG
2044 error = sysdev_class_register(&lapic_sysclass);
2045 if (!error)
2046 error = sysdev_register(&device_lapic);
2047 return error;
1da177e4 2048}
0e078e2f
TG
2049device_initcall(init_lapic_sysfs);
2050
2051#else /* CONFIG_PM */
2052
2053static void apic_pm_activate(void) { }
2054
2055#endif /* CONFIG_PM */
1da177e4 2056
f28c0ae2 2057#ifdef CONFIG_X86_64
1da177e4 2058/*
f8bf3c65 2059 * apic_is_clustered_box() -- Check if we can expect good TSC
1da177e4
LT
2060 *
2061 * Thus far, the major user of this is IBM's Summit2 series:
2062 *
637029c6 2063 * Clustered boxes may have unsynced TSC problems if they are
1da177e4
LT
2064 * multi-chassis. Use available data to take a good guess.
2065 * If in doubt, go HPET.
2066 */
f8bf3c65 2067__cpuinit int apic_is_clustered_box(void)
1da177e4
LT
2068{
2069 int i, clusters, zeros;
2070 unsigned id;
322850af 2071 u16 *bios_cpu_apicid;
1da177e4
LT
2072 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2073
322850af
YL
2074 /*
2075 * there is not this kind of box with AMD CPU yet.
2076 * Some AMD box with quadcore cpu and 8 sockets apicid
2077 * will be [4, 0x23] or [8, 0x27] could be thought to
f8fffa45 2078 * vsmp box still need checking...
322850af 2079 */
1cb68487 2080 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
322850af
YL
2081 return 0;
2082
23ca4bba 2083 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
376ec33f 2084 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
1da177e4 2085
168ef543 2086 for (i = 0; i < nr_cpu_ids; i++) {
e8c10ef9 2087 /* are we being called early in kernel startup? */
693e3c56
MT
2088 if (bios_cpu_apicid) {
2089 id = bios_cpu_apicid[i];
e423e33e 2090 } else if (i < nr_cpu_ids) {
e8c10ef9 2091 if (cpu_present(i))
2092 id = per_cpu(x86_bios_cpu_apicid, i);
2093 else
2094 continue;
e423e33e 2095 } else
e8c10ef9 2096 break;
2097
1da177e4
LT
2098 if (id != BAD_APICID)
2099 __set_bit(APIC_CLUSTERID(id), clustermap);
2100 }
2101
2102 /* Problem: Partially populated chassis may not have CPUs in some of
2103 * the APIC clusters they have been allocated. Only present CPUs have
602a54a8 2104 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2105 * Since clusters are allocated sequentially, count zeros only if
2106 * they are bounded by ones.
1da177e4
LT
2107 */
2108 clusters = 0;
2109 zeros = 0;
2110 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2111 if (test_bit(i, clustermap)) {
2112 clusters += 1 + zeros;
2113 zeros = 0;
2114 } else
2115 ++zeros;
2116 }
2117
1cb68487
RT
2118 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2119 * not guaranteed to be synced between boards
2120 */
2121 if (is_vsmp_box() && clusters > 1)
2122 return 1;
2123
1da177e4 2124 /*
f8bf3c65 2125 * If clusters > 2, then should be multi-chassis.
1da177e4
LT
2126 * May have to revisit this when multi-core + hyperthreaded CPUs come
2127 * out, but AFAIK this will work even for them.
2128 */
2129 return (clusters > 2);
2130}
f28c0ae2 2131#endif
1da177e4
LT
2132
2133/*
0e078e2f 2134 * APIC command line parameters
1da177e4 2135 */
789fa735 2136static int __init setup_disableapic(char *arg)
6935d1f9 2137{
1da177e4 2138 disable_apic = 1;
9175fc06 2139 setup_clear_cpu_cap(X86_FEATURE_APIC);
2c8c0e6b
AK
2140 return 0;
2141}
2142early_param("disableapic", setup_disableapic);
1da177e4 2143
2c8c0e6b 2144/* same as disableapic, for compatibility */
789fa735 2145static int __init setup_nolapic(char *arg)
6935d1f9 2146{
789fa735 2147 return setup_disableapic(arg);
6935d1f9 2148}
2c8c0e6b 2149early_param("nolapic", setup_nolapic);
1da177e4 2150
2e7c2838
LT
2151static int __init parse_lapic_timer_c2_ok(char *arg)
2152{
2153 local_apic_timer_c2_ok = 1;
2154 return 0;
2155}
2156early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2157
36fef094 2158static int __init parse_disable_apic_timer(char *arg)
6935d1f9 2159{
1da177e4 2160 disable_apic_timer = 1;
36fef094 2161 return 0;
6935d1f9 2162}
36fef094
CG
2163early_param("noapictimer", parse_disable_apic_timer);
2164
2165static int __init parse_nolapic_timer(char *arg)
2166{
2167 disable_apic_timer = 1;
2168 return 0;
6935d1f9 2169}
36fef094 2170early_param("nolapic_timer", parse_nolapic_timer);
73dea47f 2171
79af9bec
CG
2172static int __init apic_set_verbosity(char *arg)
2173{
2174 if (!arg) {
2175#ifdef CONFIG_X86_64
2176 skip_ioapic_setup = 0;
79af9bec
CG
2177 return 0;
2178#endif
2179 return -EINVAL;
2180 }
2181
2182 if (strcmp("debug", arg) == 0)
2183 apic_verbosity = APIC_DEBUG;
2184 else if (strcmp("verbose", arg) == 0)
2185 apic_verbosity = APIC_VERBOSE;
2186 else {
ba21ebb6 2187 pr_warning("APIC Verbosity level %s not recognised"
79af9bec
CG
2188 " use apic=verbose or apic=debug\n", arg);
2189 return -EINVAL;
2190 }
2191
2192 return 0;
2193}
2194early_param("apic", apic_set_verbosity);
2195
1e934dda
YL
2196static int __init lapic_insert_resource(void)
2197{
2198 if (!apic_phys)
2199 return -1;
2200
2201 /* Put local APIC into the resource map. */
2202 lapic_resource.start = apic_phys;
2203 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2204 insert_resource(&iomem_resource, &lapic_resource);
2205
2206 return 0;
2207}
2208
2209/*
2210 * need call insert after e820_reserve_resources()
2211 * that is using request_resource
2212 */
2213late_initcall(lapic_insert_resource);