ARM: S3C64XX: Add clkdev support
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
e17c6d56 4 select HAVE_AOUT
24056f52 5 select HAVE_DMA_API_DEBUG
2064c946 6 select HAVE_IDE
2778f620 7 select HAVE_MEMBLOCK
12b824fb 8 select RTC_LIB
75e7153a 9 select SYS_SUPPORTS_APM_EMULATION
a41297a0 10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 11 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
5cbad0eb 12 select HAVE_ARCH_KGDB
ed7c84d5 13 select HAVE_KPROBES if (!XIP_KERNEL && !THUMB2_KERNEL)
9edddaa2 14 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 15 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
16 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
17 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 18 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
1fe53268 19 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
20 select HAVE_KERNEL_GZIP
21 select HAVE_KERNEL_LZO
6e8699f7 22 select HAVE_KERNEL_LZMA
e360adbe 23 select HAVE_IRQ_WORK
7ada189f
JI
24 select HAVE_PERF_EVENTS
25 select PERF_USE_VMALLOC
e513f8bf 26 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 27 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 28 select HAVE_C_RECORDMCOUNT
e2a93ecc
LB
29 select HAVE_GENERIC_HARDIRQS
30 select HAVE_SPARSE_IRQ
25a5662a 31 select GENERIC_IRQ_SHOW
1da177e4
LT
32 help
33 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 34 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 35 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 36 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
37 Europe. There is an ARM Linux project with a web page at
38 <http://www.arm.linux.org.uk/>.
39
1a189b97
RK
40config HAVE_PWM
41 bool
42
0b05da72
HUK
43config MIGHT_HAVE_PCI
44 bool
45
75e7153a
RB
46config SYS_SUPPORTS_APM_EMULATION
47 bool
48
112f38a4
RK
49config HAVE_SCHED_CLOCK
50 bool
51
0a938b97
DB
52config GENERIC_GPIO
53 bool
0a938b97 54
5cfc8ee0
JS
55config ARCH_USES_GETTIMEOFFSET
56 bool
57 default n
746140c7 58
0567a0c0
KH
59config GENERIC_CLOCKEVENTS
60 bool
0567a0c0 61
a8655e83
CM
62config GENERIC_CLOCKEVENTS_BROADCAST
63 bool
64 depends on GENERIC_CLOCKEVENTS
5388a6b2 65 default y if SMP
a8655e83 66
bf9dd360
RH
67config KTIME_SCALAR
68 bool
69 default y
70
bc581770
LW
71config HAVE_TCM
72 bool
73 select GENERIC_ALLOCATOR
74
e119bfff
RK
75config HAVE_PROC_CPU
76 bool
77
5ea81769
AV
78config NO_IOPORT
79 bool
5ea81769 80
1da177e4
LT
81config EISA
82 bool
83 ---help---
84 The Extended Industry Standard Architecture (EISA) bus was
85 developed as an open alternative to the IBM MicroChannel bus.
86
87 The EISA bus provided some of the features of the IBM MicroChannel
88 bus while maintaining backward compatibility with cards made for
89 the older ISA bus. The EISA bus saw limited use between 1988 and
90 1995 when it was made obsolete by the PCI bus.
91
92 Say Y here if you are building a kernel for an EISA-based machine.
93
94 Otherwise, say N.
95
96config SBUS
97 bool
98
99config MCA
100 bool
101 help
102 MicroChannel Architecture is found in some IBM PS/2 machines and
103 laptops. It is a bus system similar to PCI or ISA. See
104 <file:Documentation/mca.txt> (and especially the web page given
105 there) before attempting to build an MCA bus kernel.
106
f16fb1ec
RK
107config STACKTRACE_SUPPORT
108 bool
109 default y
110
f76e9154
NP
111config HAVE_LATENCYTOP_SUPPORT
112 bool
113 depends on !SMP
114 default y
115
f16fb1ec
RK
116config LOCKDEP_SUPPORT
117 bool
118 default y
119
7ad1bcb2
RK
120config TRACE_IRQFLAGS_SUPPORT
121 bool
122 default y
123
4a2581a0
TG
124config HARDIRQS_SW_RESEND
125 bool
126 default y
127
128config GENERIC_IRQ_PROBE
129 bool
130 default y
131
95c354fe
NP
132config GENERIC_LOCKBREAK
133 bool
134 default y
135 depends on SMP && PREEMPT
136
1da177e4
LT
137config RWSEM_GENERIC_SPINLOCK
138 bool
139 default y
140
141config RWSEM_XCHGADD_ALGORITHM
142 bool
143
f0d1b0b3
DH
144config ARCH_HAS_ILOG2_U32
145 bool
f0d1b0b3
DH
146
147config ARCH_HAS_ILOG2_U64
148 bool
f0d1b0b3 149
89c52ed4
BD
150config ARCH_HAS_CPUFREQ
151 bool
152 help
153 Internal node to signify that the ARCH has CPUFREQ support
154 and that the relevant menu configurations are displayed for
155 it.
156
c7b0aff4
KH
157config ARCH_HAS_CPU_IDLE_WAIT
158 def_bool y
159
b89c3b16
AM
160config GENERIC_HWEIGHT
161 bool
162 default y
163
1da177e4
LT
164config GENERIC_CALIBRATE_DELAY
165 bool
166 default y
167
a08b6b79
AV
168config ARCH_MAY_HAVE_PC_FDC
169 bool
170
5ac6da66
CL
171config ZONE_DMA
172 bool
5ac6da66 173
ccd7ab7f
FT
174config NEED_DMA_MAP_STATE
175 def_bool y
176
1da177e4
LT
177config GENERIC_ISA_DMA
178 bool
179
1da177e4
LT
180config FIQ
181 bool
182
034d2f5a
AV
183config ARCH_MTD_XIP
184 bool
185
c760fc19
HC
186config VECTORS_BASE
187 hex
6afd6fae 188 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
189 default DRAM_BASE if REMAP_VECTORS_TO_RAM
190 default 0x00000000
191 help
192 The base address of exception vectors.
193
dc21af99
RK
194config ARM_PATCH_PHYS_VIRT
195 bool "Patch physical to virtual translations at runtime (EXPERIMENTAL)"
196 depends on EXPERIMENTAL
b511d75d 197 depends on !XIP_KERNEL && MMU
dc21af99
RK
198 depends on !ARCH_REALVIEW || !SPARSEMEM
199 help
111e9a5c
RK
200 Patch phys-to-virt and virt-to-phys translation functions at
201 boot and module load time according to the position of the
202 kernel in system memory.
dc21af99 203
111e9a5c
RK
204 This can only be used with non-XIP MMU kernels where the base
205 of physical memory is at a 16MB boundary, or theoretically 64K
206 for the MSM machine class.
dc21af99 207
cada3c08
RK
208config ARM_PATCH_PHYS_VIRT_16BIT
209 def_bool y
210 depends on ARM_PATCH_PHYS_VIRT && ARCH_MSM
111e9a5c
RK
211 help
212 This option extends the physical to virtual translation patching
213 to allow physical memory down to a theoretical minimum of 64K
214 boundaries.
cada3c08 215
1da177e4
LT
216source "init/Kconfig"
217
dc52ddc0
MH
218source "kernel/Kconfig.freezer"
219
1da177e4
LT
220menu "System Type"
221
3c427975
HC
222config MMU
223 bool "MMU-based Paged Memory Management Support"
224 default y
225 help
226 Select if you want MMU-based virtualised addressing space
227 support by paged memory management. If unsure, say 'Y'.
228
ccf50e23
RK
229#
230# The "ARM system type" choice list is ordered alphabetically by option
231# text. Please add new entries in the option alphabetic order.
232#
1da177e4
LT
233choice
234 prompt "ARM system type"
6a0e2430 235 default ARCH_VERSATILE
1da177e4 236
4af6fee1
DS
237config ARCH_INTEGRATOR
238 bool "ARM Ltd. Integrator family"
239 select ARM_AMBA
89c52ed4 240 select ARCH_HAS_CPUFREQ
6d803ba7 241 select CLKDEV_LOOKUP
c5a0adb5 242 select ICST
13edd86d 243 select GENERIC_CLOCKEVENTS
f4b8b319 244 select PLAT_VERSATILE
c41b16f8 245 select PLAT_VERSATILE_FPGA_IRQ
4af6fee1
DS
246 help
247 Support for ARM's Integrator platform.
248
249config ARCH_REALVIEW
250 bool "ARM Ltd. RealView family"
251 select ARM_AMBA
6d803ba7 252 select CLKDEV_LOOKUP
c5a0adb5 253 select ICST
ae30ceac 254 select GENERIC_CLOCKEVENTS
eb7fffa3 255 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 256 select PLAT_VERSATILE
3cb5ee49 257 select PLAT_VERSATILE_CLCD
e3887714 258 select ARM_TIMER_SP804
b56ba8aa 259 select GPIO_PL061 if GPIOLIB
4af6fee1
DS
260 help
261 This enables support for ARM Ltd RealView boards.
262
263config ARCH_VERSATILE
264 bool "ARM Ltd. Versatile family"
265 select ARM_AMBA
266 select ARM_VIC
6d803ba7 267 select CLKDEV_LOOKUP
c5a0adb5 268 select ICST
89df1272 269 select GENERIC_CLOCKEVENTS
bbeddc43 270 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 271 select PLAT_VERSATILE
3414ba8c 272 select PLAT_VERSATILE_CLCD
c41b16f8 273 select PLAT_VERSATILE_FPGA_IRQ
e3887714 274 select ARM_TIMER_SP804
4af6fee1
DS
275 help
276 This enables support for ARM Ltd Versatile board.
277
ceade897
RK
278config ARCH_VEXPRESS
279 bool "ARM Ltd. Versatile Express family"
280 select ARCH_WANT_OPTIONAL_GPIOLIB
281 select ARM_AMBA
282 select ARM_TIMER_SP804
6d803ba7 283 select CLKDEV_LOOKUP
ceade897 284 select GENERIC_CLOCKEVENTS
ceade897 285 select HAVE_CLK
95c34f83 286 select HAVE_PATA_PLATFORM
ceade897
RK
287 select ICST
288 select PLAT_VERSATILE
0fb44b91 289 select PLAT_VERSATILE_CLCD
ceade897
RK
290 help
291 This enables support for the ARM Ltd Versatile Express boards.
292
8fc5ffa0
AV
293config ARCH_AT91
294 bool "Atmel AT91"
f373e8c0 295 select ARCH_REQUIRE_GPIOLIB
93686ae8 296 select HAVE_CLK
bd602995 297 select CLKDEV_LOOKUP
3d51f259 298 select ARM_PATCH_PHYS_VIRT if MMU
4af6fee1 299 help
2b3b3516
AV
300 This enables support for systems based on the Atmel AT91RM9200,
301 AT91SAM9 and AT91CAP9 processors.
4af6fee1 302
ccf50e23
RK
303config ARCH_BCMRING
304 bool "Broadcom BCMRING"
305 depends on MMU
306 select CPU_V6
307 select ARM_AMBA
82d63734 308 select ARM_TIMER_SP804
6d803ba7 309 select CLKDEV_LOOKUP
ccf50e23
RK
310 select GENERIC_CLOCKEVENTS
311 select ARCH_WANT_OPTIONAL_GPIOLIB
312 help
313 Support for Broadcom's BCMRing platform.
314
1da177e4 315config ARCH_CLPS711X
4af6fee1 316 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 317 select CPU_ARM720T
5cfc8ee0 318 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
319 help
320 Support for Cirrus Logic 711x/721x based boards.
1da177e4 321
d94f944e
AV
322config ARCH_CNS3XXX
323 bool "Cavium Networks CNS3XXX family"
324 select CPU_V6
d94f944e
AV
325 select GENERIC_CLOCKEVENTS
326 select ARM_GIC
0b05da72 327 select MIGHT_HAVE_PCI
5f32f7a0 328 select PCI_DOMAINS if PCI
d94f944e
AV
329 help
330 Support for Cavium Networks CNS3XXX platform.
331
788c9700
RK
332config ARCH_GEMINI
333 bool "Cortina Systems Gemini"
334 select CPU_FA526
788c9700 335 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 336 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
337 help
338 Support for the Cortina Systems Gemini family SoCs
339
1da177e4
LT
340config ARCH_EBSA110
341 bool "EBSA-110"
c750815e 342 select CPU_SA110
f7e68bbf 343 select ISA
c5eb2a2b 344 select NO_IOPORT
5cfc8ee0 345 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
346 help
347 This is an evaluation board for the StrongARM processor available
f6c8965a 348 from Digital. It has limited hardware on-board, including an
1da177e4
LT
349 Ethernet interface, two PCMCIA sockets, two serial ports and a
350 parallel port.
351
e7736d47
LB
352config ARCH_EP93XX
353 bool "EP93xx-based"
c750815e 354 select CPU_ARM920T
e7736d47
LB
355 select ARM_AMBA
356 select ARM_VIC
6d803ba7 357 select CLKDEV_LOOKUP
7444a72e 358 select ARCH_REQUIRE_GPIOLIB
eb33575c 359 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 360 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
361 help
362 This enables support for the Cirrus EP93xx series of CPUs.
363
1da177e4
LT
364config ARCH_FOOTBRIDGE
365 bool "FootBridge"
c750815e 366 select CPU_SA110
1da177e4 367 select FOOTBRIDGE
4e8d7637 368 select GENERIC_CLOCKEVENTS
f999b8bd
MM
369 help
370 Support for systems based on the DC21285 companion chip
371 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 372
788c9700
RK
373config ARCH_MXC
374 bool "Freescale MXC/iMX-based"
788c9700 375 select GENERIC_CLOCKEVENTS
788c9700 376 select ARCH_REQUIRE_GPIOLIB
6d803ba7 377 select CLKDEV_LOOKUP
234b6ced 378 select CLKSRC_MMIO
c124befc 379 select HAVE_SCHED_CLOCK
788c9700
RK
380 help
381 Support for Freescale MXC/iMX-based family of processors
382
1d3f33d5
SG
383config ARCH_MXS
384 bool "Freescale MXS-based"
385 select GENERIC_CLOCKEVENTS
386 select ARCH_REQUIRE_GPIOLIB
b9214b97 387 select CLKDEV_LOOKUP
5c61ddcf 388 select CLKSRC_MMIO
1d3f33d5
SG
389 help
390 Support for Freescale MXS-based family of processors
391
4af6fee1
DS
392config ARCH_NETX
393 bool "Hilscher NetX based"
234b6ced 394 select CLKSRC_MMIO
c750815e 395 select CPU_ARM926T
4af6fee1 396 select ARM_VIC
2fcfe6b8 397 select GENERIC_CLOCKEVENTS
f999b8bd 398 help
4af6fee1
DS
399 This enables support for systems based on the Hilscher NetX Soc
400
401config ARCH_H720X
402 bool "Hynix HMS720x-based"
c750815e 403 select CPU_ARM720T
4af6fee1 404 select ISA_DMA_API
5cfc8ee0 405 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
406 help
407 This enables support for systems based on the Hynix HMS720x
408
3b938be6
RK
409config ARCH_IOP13XX
410 bool "IOP13xx-based"
411 depends on MMU
c750815e 412 select CPU_XSC3
3b938be6
RK
413 select PLAT_IOP
414 select PCI
415 select ARCH_SUPPORTS_MSI
8d5796d2 416 select VMSPLIT_1G
3b938be6
RK
417 help
418 Support for Intel's IOP13XX (XScale) family of processors.
419
3f7e5815
LB
420config ARCH_IOP32X
421 bool "IOP32x-based"
a4f7e763 422 depends on MMU
c750815e 423 select CPU_XSCALE
7ae1f7ec 424 select PLAT_IOP
f7e68bbf 425 select PCI
bb2b180c 426 select ARCH_REQUIRE_GPIOLIB
f999b8bd 427 help
3f7e5815
LB
428 Support for Intel's 80219 and IOP32X (XScale) family of
429 processors.
430
431config ARCH_IOP33X
432 bool "IOP33x-based"
433 depends on MMU
c750815e 434 select CPU_XSCALE
7ae1f7ec 435 select PLAT_IOP
3f7e5815 436 select PCI
bb2b180c 437 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
438 help
439 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 440
3b938be6
RK
441config ARCH_IXP23XX
442 bool "IXP23XX-based"
a4f7e763 443 depends on MMU
c750815e 444 select CPU_XSC3
3b938be6 445 select PCI
5cfc8ee0 446 select ARCH_USES_GETTIMEOFFSET
f999b8bd 447 help
3b938be6 448 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
449
450config ARCH_IXP2000
451 bool "IXP2400/2800-based"
a4f7e763 452 depends on MMU
c750815e 453 select CPU_XSCALE
f7e68bbf 454 select PCI
5cfc8ee0 455 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
456 help
457 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 458
3b938be6
RK
459config ARCH_IXP4XX
460 bool "IXP4xx-based"
a4f7e763 461 depends on MMU
234b6ced 462 select CLKSRC_MMIO
c750815e 463 select CPU_XSCALE
8858e9af 464 select GENERIC_GPIO
3b938be6 465 select GENERIC_CLOCKEVENTS
5b0d495c 466 select HAVE_SCHED_CLOCK
0b05da72 467 select MIGHT_HAVE_PCI
485bdde7 468 select DMABOUNCE if PCI
c4713074 469 help
3b938be6 470 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 471
edabd38e
SB
472config ARCH_DOVE
473 bool "Marvell Dove"
7b769bb3 474 select CPU_V7
edabd38e 475 select PCI
edabd38e 476 select ARCH_REQUIRE_GPIOLIB
edabd38e
SB
477 select GENERIC_CLOCKEVENTS
478 select PLAT_ORION
479 help
480 Support for the Marvell Dove SoC 88AP510
481
651c74c7
SB
482config ARCH_KIRKWOOD
483 bool "Marvell Kirkwood"
c750815e 484 select CPU_FEROCEON
651c74c7 485 select PCI
a8865655 486 select ARCH_REQUIRE_GPIOLIB
651c74c7
SB
487 select GENERIC_CLOCKEVENTS
488 select PLAT_ORION
489 help
490 Support for the following Marvell Kirkwood series SoCs:
491 88F6180, 88F6192 and 88F6281.
492
777f9beb
LB
493config ARCH_LOKI
494 bool "Marvell Loki (88RC8480)"
c750815e 495 select CPU_FEROCEON
777f9beb
LB
496 select GENERIC_CLOCKEVENTS
497 select PLAT_ORION
498 help
499 Support for the Marvell Loki (88RC8480) SoC.
500
40805949
KW
501config ARCH_LPC32XX
502 bool "NXP LPC32XX"
234b6ced 503 select CLKSRC_MMIO
40805949
KW
504 select CPU_ARM926T
505 select ARCH_REQUIRE_GPIOLIB
506 select HAVE_IDE
507 select ARM_AMBA
508 select USB_ARCH_HAS_OHCI
6d803ba7 509 select CLKDEV_LOOKUP
40805949
KW
510 select GENERIC_TIME
511 select GENERIC_CLOCKEVENTS
512 help
513 Support for the NXP LPC32XX family of processors
514
794d15b2
SS
515config ARCH_MV78XX0
516 bool "Marvell MV78xx0"
c750815e 517 select CPU_FEROCEON
794d15b2 518 select PCI
a8865655 519 select ARCH_REQUIRE_GPIOLIB
794d15b2
SS
520 select GENERIC_CLOCKEVENTS
521 select PLAT_ORION
522 help
523 Support for the following Marvell MV78xx0 series SoCs:
524 MV781x0, MV782x0.
525
9dd0b194 526config ARCH_ORION5X
585cf175
TP
527 bool "Marvell Orion"
528 depends on MMU
c750815e 529 select CPU_FEROCEON
038ee083 530 select PCI
a8865655 531 select ARCH_REQUIRE_GPIOLIB
51cbff1d 532 select GENERIC_CLOCKEVENTS
69b02f6a 533 select PLAT_ORION
585cf175 534 help
9dd0b194 535 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 536 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 537 Orion-2 (5281), Orion-1-90 (6183).
585cf175 538
788c9700 539config ARCH_MMP
2f7e8fae 540 bool "Marvell PXA168/910/MMP2"
788c9700 541 depends on MMU
788c9700 542 select ARCH_REQUIRE_GPIOLIB
6d803ba7 543 select CLKDEV_LOOKUP
788c9700 544 select GENERIC_CLOCKEVENTS
28bb7bc6 545 select HAVE_SCHED_CLOCK
788c9700
RK
546 select TICK_ONESHOT
547 select PLAT_PXA
0bd86961 548 select SPARSE_IRQ
788c9700 549 help
2f7e8fae 550 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
551
552config ARCH_KS8695
553 bool "Micrel/Kendin KS8695"
554 select CPU_ARM922T
98830bc9 555 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 556 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
557 help
558 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
559 System-on-Chip devices.
560
788c9700
RK
561config ARCH_W90X900
562 bool "Nuvoton W90X900 CPU"
563 select CPU_ARM926T
c52d3d68 564 select ARCH_REQUIRE_GPIOLIB
6d803ba7 565 select CLKDEV_LOOKUP
6fa5d5f7 566 select CLKSRC_MMIO
58b5369e 567 select GENERIC_CLOCKEVENTS
788c9700 568 help
a8bc4ead 569 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
570 At present, the w90x900 has been renamed nuc900, regarding
571 the ARM series product line, you can login the following
572 link address to know more.
573
574 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
575 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 576
a62e9030 577config ARCH_NUC93X
578 bool "Nuvoton NUC93X CPU"
579 select CPU_ARM926T
6d803ba7 580 select CLKDEV_LOOKUP
a62e9030 581 help
582 Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
583 low-power and high performance MPEG-4/JPEG multimedia controller chip.
584
c5f80065
EG
585config ARCH_TEGRA
586 bool "NVIDIA Tegra"
4073723a 587 select CLKDEV_LOOKUP
234b6ced 588 select CLKSRC_MMIO
c5f80065
EG
589 select GENERIC_TIME
590 select GENERIC_CLOCKEVENTS
591 select GENERIC_GPIO
592 select HAVE_CLK
e3f4c0ab 593 select HAVE_SCHED_CLOCK
c5f80065 594 select ARCH_HAS_BARRIERS if CACHE_L2X0
7056d423 595 select ARCH_HAS_CPUFREQ
c5f80065
EG
596 help
597 This enables support for NVIDIA Tegra based systems (Tegra APX,
598 Tegra 6xx and Tegra 2 series).
599
4af6fee1
DS
600config ARCH_PNX4008
601 bool "Philips Nexperia PNX4008 Mobile"
c750815e 602 select CPU_ARM926T
6d803ba7 603 select CLKDEV_LOOKUP
5cfc8ee0 604 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
605 help
606 This enables support for Philips PNX4008 mobile platform.
607
1da177e4 608config ARCH_PXA
2c8086a5 609 bool "PXA2xx/PXA3xx-based"
a4f7e763 610 depends on MMU
034d2f5a 611 select ARCH_MTD_XIP
89c52ed4 612 select ARCH_HAS_CPUFREQ
6d803ba7 613 select CLKDEV_LOOKUP
234b6ced 614 select CLKSRC_MMIO
7444a72e 615 select ARCH_REQUIRE_GPIOLIB
981d0f39 616 select GENERIC_CLOCKEVENTS
7ce83018 617 select HAVE_SCHED_CLOCK
a88264c2 618 select TICK_ONESHOT
bd5ce433 619 select PLAT_PXA
6ac6b817 620 select SPARSE_IRQ
f999b8bd 621 help
2c8086a5 622 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 623
788c9700
RK
624config ARCH_MSM
625 bool "Qualcomm MSM"
4b536b8d 626 select HAVE_CLK
49cbe786 627 select GENERIC_CLOCKEVENTS
923a081c 628 select ARCH_REQUIRE_GPIOLIB
bd32344a 629 select CLKDEV_LOOKUP
49cbe786 630 help
4b53eb4f
DW
631 Support for Qualcomm MSM/QSD based systems. This runs on the
632 apps processor of the MSM/QSD and depends on a shared memory
633 interface to the modem processor which runs the baseband
634 stack and controls some vital subsystems
635 (clock and power control, etc).
49cbe786 636
c793c1b0 637config ARCH_SHMOBILE
6d72ad35
PM
638 bool "Renesas SH-Mobile / R-Mobile"
639 select HAVE_CLK
5e93c6b4 640 select CLKDEV_LOOKUP
6d72ad35
PM
641 select GENERIC_CLOCKEVENTS
642 select NO_IOPORT
643 select SPARSE_IRQ
60f1435c 644 select MULTI_IRQ_HANDLER
c793c1b0 645 help
6d72ad35 646 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 647
1da177e4
LT
648config ARCH_RPC
649 bool "RiscPC"
650 select ARCH_ACORN
651 select FIQ
652 select TIMER_ACORN
a08b6b79 653 select ARCH_MAY_HAVE_PC_FDC
341eb781 654 select HAVE_PATA_PLATFORM
065909b9 655 select ISA_DMA_API
5ea81769 656 select NO_IOPORT
07f841b7 657 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 658 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
659 help
660 On the Acorn Risc-PC, Linux can support the internal IDE disk and
661 CD-ROM interface, serial and parallel port, and the floppy drive.
662
663config ARCH_SA1100
664 bool "SA1100-based"
234b6ced 665 select CLKSRC_MMIO
c750815e 666 select CPU_SA1100
f7e68bbf 667 select ISA
05944d74 668 select ARCH_SPARSEMEM_ENABLE
034d2f5a 669 select ARCH_MTD_XIP
89c52ed4 670 select ARCH_HAS_CPUFREQ
1937f5b9 671 select CPU_FREQ
3e238be2 672 select GENERIC_CLOCKEVENTS
9483a578 673 select HAVE_CLK
5094b92f 674 select HAVE_SCHED_CLOCK
3e238be2 675 select TICK_ONESHOT
7444a72e 676 select ARCH_REQUIRE_GPIOLIB
f999b8bd
MM
677 help
678 Support for StrongARM 11x0 based boards.
1da177e4
LT
679
680config ARCH_S3C2410
63b1f51b 681 bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
0a938b97 682 select GENERIC_GPIO
9d56c02a 683 select ARCH_HAS_CPUFREQ
9483a578 684 select HAVE_CLK
e83626f2 685 select CLKDEV_LOOKUP
5cfc8ee0 686 select ARCH_USES_GETTIMEOFFSET
20676c15 687 select HAVE_S3C2410_I2C if I2C
1da177e4
LT
688 help
689 Samsung S3C2410X CPU based systems, such as the Simtec Electronics
690 BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
f6c8965a 691 the Samsung SMDK2410 development board (and derivatives).
1da177e4 692
63b1f51b 693 Note, the S3C2416 and the S3C2450 are so close that they even share
25985edc 694 the same SoC ID code. This means that there is no separate machine
63b1f51b
BD
695 directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
696
a08ab637
BD
697config ARCH_S3C64XX
698 bool "Samsung S3C64XX"
89f1fa08 699 select PLAT_SAMSUNG
89f0ce72 700 select CPU_V6
89f0ce72 701 select ARM_VIC
a08ab637 702 select HAVE_CLK
226e85f4 703 select CLKDEV_LOOKUP
89f0ce72 704 select NO_IOPORT
5cfc8ee0 705 select ARCH_USES_GETTIMEOFFSET
89c52ed4 706 select ARCH_HAS_CPUFREQ
89f0ce72
BD
707 select ARCH_REQUIRE_GPIOLIB
708 select SAMSUNG_CLKSRC
709 select SAMSUNG_IRQ_VIC_TIMER
710 select SAMSUNG_IRQ_UART
711 select S3C_GPIO_TRACK
712 select S3C_GPIO_PULL_UPDOWN
713 select S3C_GPIO_CFG_S3C24XX
714 select S3C_GPIO_CFG_S3C64XX
715 select S3C_DEV_NAND
716 select USB_ARCH_HAS_OHCI
717 select SAMSUNG_GPIOLIB_4BIT
20676c15 718 select HAVE_S3C2410_I2C if I2C
c39d8d55 719 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
720 help
721 Samsung S3C64XX series based systems
722
49b7a491
KK
723config ARCH_S5P64X0
724 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
725 select CPU_V6
726 select GENERIC_GPIO
727 select HAVE_CLK
c39d8d55 728 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2
SK
729 select GENERIC_CLOCKEVENTS
730 select HAVE_SCHED_CLOCK
20676c15 731 select HAVE_S3C2410_I2C if I2C
754961a8 732 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 733 help
49b7a491
KK
734 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
735 SMDK6450.
c4ffccdd 736
acc84707
MS
737config ARCH_S5PC100
738 bool "Samsung S5PC100"
5a7652f2
BM
739 select GENERIC_GPIO
740 select HAVE_CLK
741 select CPU_V7
d6d502fa 742 select ARM_L1_CACHE_SHIFT_6
925c68cd 743 select ARCH_USES_GETTIMEOFFSET
20676c15 744 select HAVE_S3C2410_I2C if I2C
754961a8 745 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 746 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 747 help
acc84707 748 Samsung S5PC100 series based systems
5a7652f2 749
170f4e42
KK
750config ARCH_S5PV210
751 bool "Samsung S5PV210/S5PC110"
752 select CPU_V7
eecb6a84 753 select ARCH_SPARSEMEM_ENABLE
170f4e42
KK
754 select GENERIC_GPIO
755 select HAVE_CLK
756 select ARM_L1_CACHE_SHIFT_6
d8144aea 757 select ARCH_HAS_CPUFREQ
9e65bbf2
SK
758 select GENERIC_CLOCKEVENTS
759 select HAVE_SCHED_CLOCK
20676c15 760 select HAVE_S3C2410_I2C if I2C
754961a8 761 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 762 select HAVE_S3C2410_WATCHDOG if WATCHDOG
170f4e42
KK
763 help
764 Samsung S5PV210/S5PC110 series based systems
765
10606aad
KK
766config ARCH_EXYNOS4
767 bool "Samsung EXYNOS4"
cc0e72b8 768 select CPU_V7
f567fa6f 769 select ARCH_SPARSEMEM_ENABLE
cc0e72b8
CY
770 select GENERIC_GPIO
771 select HAVE_CLK
b333fb16 772 select ARCH_HAS_CPUFREQ
cc0e72b8 773 select GENERIC_CLOCKEVENTS
754961a8 774 select HAVE_S3C_RTC if RTC_CLASS
20676c15 775 select HAVE_S3C2410_I2C if I2C
c39d8d55 776 select HAVE_S3C2410_WATCHDOG if WATCHDOG
cc0e72b8 777 help
10606aad 778 Samsung EXYNOS4 series based systems
cc0e72b8 779
1da177e4
LT
780config ARCH_SHARK
781 bool "Shark"
c750815e 782 select CPU_SA110
f7e68bbf
RK
783 select ISA
784 select ISA_DMA
3bca103a 785 select ZONE_DMA
f7e68bbf 786 select PCI
5cfc8ee0 787 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
788 help
789 Support for the StrongARM based Digital DNARD machine, also known
790 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 791
83ef3338
HK
792config ARCH_TCC_926
793 bool "Telechips TCC ARM926-based systems"
234b6ced 794 select CLKSRC_MMIO
83ef3338
HK
795 select CPU_ARM926T
796 select HAVE_CLK
6d803ba7 797 select CLKDEV_LOOKUP
83ef3338
HK
798 select GENERIC_CLOCKEVENTS
799 help
800 Support for Telechips TCC ARM926-based systems.
801
d98aac75
LW
802config ARCH_U300
803 bool "ST-Ericsson U300 Series"
804 depends on MMU
234b6ced 805 select CLKSRC_MMIO
d98aac75 806 select CPU_ARM926T
5c21b7ca 807 select HAVE_SCHED_CLOCK
bc581770 808 select HAVE_TCM
d98aac75
LW
809 select ARM_AMBA
810 select ARM_VIC
d98aac75 811 select GENERIC_CLOCKEVENTS
6d803ba7 812 select CLKDEV_LOOKUP
d98aac75
LW
813 select GENERIC_GPIO
814 help
815 Support for ST-Ericsson U300 series mobile platforms.
816
ccf50e23
RK
817config ARCH_U8500
818 bool "ST-Ericsson U8500 Series"
819 select CPU_V7
820 select ARM_AMBA
ccf50e23 821 select GENERIC_CLOCKEVENTS
6d803ba7 822 select CLKDEV_LOOKUP
94bdc0e2 823 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 824 select ARCH_HAS_CPUFREQ
ccf50e23
RK
825 help
826 Support for ST-Ericsson's Ux500 architecture
827
828config ARCH_NOMADIK
829 bool "STMicroelectronics Nomadik"
830 select ARM_AMBA
831 select ARM_VIC
832 select CPU_ARM926T
6d803ba7 833 select CLKDEV_LOOKUP
ccf50e23 834 select GENERIC_CLOCKEVENTS
ccf50e23
RK
835 select ARCH_REQUIRE_GPIOLIB
836 help
837 Support for the Nomadik platform by ST-Ericsson
838
7c6337e2
KH
839config ARCH_DAVINCI
840 bool "TI DaVinci"
7c6337e2 841 select GENERIC_CLOCKEVENTS
dce1115b 842 select ARCH_REQUIRE_GPIOLIB
3bca103a 843 select ZONE_DMA
9232fcc9 844 select HAVE_IDE
6d803ba7 845 select CLKDEV_LOOKUP
20e9969b 846 select GENERIC_ALLOCATOR
dc7ad3b3 847 select GENERIC_IRQ_CHIP
ae88e05a 848 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
849 help
850 Support for TI's DaVinci platform.
851
3b938be6
RK
852config ARCH_OMAP
853 bool "TI OMAP"
9483a578 854 select HAVE_CLK
7444a72e 855 select ARCH_REQUIRE_GPIOLIB
89c52ed4 856 select ARCH_HAS_CPUFREQ
06cad098 857 select GENERIC_CLOCKEVENTS
dc548fbb 858 select HAVE_SCHED_CLOCK
9af915da 859 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 860 help
6e457bb0 861 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 862
cee37e50
VK
863config PLAT_SPEAR
864 bool "ST SPEAr"
865 select ARM_AMBA
866 select ARCH_REQUIRE_GPIOLIB
6d803ba7 867 select CLKDEV_LOOKUP
d6e15d78 868 select CLKSRC_MMIO
cee37e50 869 select GENERIC_CLOCKEVENTS
cee37e50
VK
870 select HAVE_CLK
871 help
872 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
873
21f47fbc
AC
874config ARCH_VT8500
875 bool "VIA/WonderMedia 85xx"
876 select CPU_ARM926T
877 select GENERIC_GPIO
878 select ARCH_HAS_CPUFREQ
879 select GENERIC_CLOCKEVENTS
880 select ARCH_REQUIRE_GPIOLIB
881 select HAVE_PWM
882 help
883 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
1da177e4
LT
884endchoice
885
ccf50e23
RK
886#
887# This is sorted alphabetically by mach-* pathname. However, plat-*
888# Kconfigs may be included either alphabetically (according to the
889# plat- suffix) or along side the corresponding mach-* source.
890#
95b8f20f
RK
891source "arch/arm/mach-at91/Kconfig"
892
893source "arch/arm/mach-bcmring/Kconfig"
894
1da177e4
LT
895source "arch/arm/mach-clps711x/Kconfig"
896
d94f944e
AV
897source "arch/arm/mach-cns3xxx/Kconfig"
898
95b8f20f
RK
899source "arch/arm/mach-davinci/Kconfig"
900
901source "arch/arm/mach-dove/Kconfig"
902
e7736d47
LB
903source "arch/arm/mach-ep93xx/Kconfig"
904
1da177e4
LT
905source "arch/arm/mach-footbridge/Kconfig"
906
59d3a193
PZ
907source "arch/arm/mach-gemini/Kconfig"
908
95b8f20f
RK
909source "arch/arm/mach-h720x/Kconfig"
910
1da177e4
LT
911source "arch/arm/mach-integrator/Kconfig"
912
3f7e5815
LB
913source "arch/arm/mach-iop32x/Kconfig"
914
915source "arch/arm/mach-iop33x/Kconfig"
1da177e4 916
285f5fa7
DW
917source "arch/arm/mach-iop13xx/Kconfig"
918
1da177e4
LT
919source "arch/arm/mach-ixp4xx/Kconfig"
920
921source "arch/arm/mach-ixp2000/Kconfig"
922
c4713074
LB
923source "arch/arm/mach-ixp23xx/Kconfig"
924
95b8f20f
RK
925source "arch/arm/mach-kirkwood/Kconfig"
926
927source "arch/arm/mach-ks8695/Kconfig"
928
777f9beb
LB
929source "arch/arm/mach-loki/Kconfig"
930
40805949
KW
931source "arch/arm/mach-lpc32xx/Kconfig"
932
95b8f20f
RK
933source "arch/arm/mach-msm/Kconfig"
934
794d15b2
SS
935source "arch/arm/mach-mv78xx0/Kconfig"
936
95b8f20f 937source "arch/arm/plat-mxc/Kconfig"
1da177e4 938
1d3f33d5
SG
939source "arch/arm/mach-mxs/Kconfig"
940
95b8f20f 941source "arch/arm/mach-netx/Kconfig"
49cbe786 942
95b8f20f
RK
943source "arch/arm/mach-nomadik/Kconfig"
944source "arch/arm/plat-nomadik/Kconfig"
945
186f93ea 946source "arch/arm/mach-nuc93x/Kconfig"
1da177e4 947
d48af15e
TL
948source "arch/arm/plat-omap/Kconfig"
949
950source "arch/arm/mach-omap1/Kconfig"
1da177e4 951
1dbae815
TL
952source "arch/arm/mach-omap2/Kconfig"
953
9dd0b194 954source "arch/arm/mach-orion5x/Kconfig"
585cf175 955
95b8f20f
RK
956source "arch/arm/mach-pxa/Kconfig"
957source "arch/arm/plat-pxa/Kconfig"
585cf175 958
95b8f20f
RK
959source "arch/arm/mach-mmp/Kconfig"
960
961source "arch/arm/mach-realview/Kconfig"
962
963source "arch/arm/mach-sa1100/Kconfig"
edabd38e 964
cf383678 965source "arch/arm/plat-samsung/Kconfig"
a21765a7 966source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 967source "arch/arm/plat-s5p/Kconfig"
a21765a7 968
cee37e50 969source "arch/arm/plat-spear/Kconfig"
a21765a7 970
83ef3338
HK
971source "arch/arm/plat-tcc/Kconfig"
972
a21765a7
BD
973if ARCH_S3C2410
974source "arch/arm/mach-s3c2400/Kconfig"
1da177e4 975source "arch/arm/mach-s3c2410/Kconfig"
a21765a7 976source "arch/arm/mach-s3c2412/Kconfig"
f1290a49 977source "arch/arm/mach-s3c2416/Kconfig"
a21765a7 978source "arch/arm/mach-s3c2440/Kconfig"
e4d06e39 979source "arch/arm/mach-s3c2443/Kconfig"
a21765a7 980endif
1da177e4 981
a08ab637 982if ARCH_S3C64XX
431107ea 983source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
984endif
985
49b7a491 986source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 987
5a7652f2 988source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 989
170f4e42
KK
990source "arch/arm/mach-s5pv210/Kconfig"
991
10606aad 992source "arch/arm/mach-exynos4/Kconfig"
cc0e72b8 993
882d01f9 994source "arch/arm/mach-shmobile/Kconfig"
52c543f9 995
c5f80065
EG
996source "arch/arm/mach-tegra/Kconfig"
997
95b8f20f 998source "arch/arm/mach-u300/Kconfig"
1da177e4 999
95b8f20f 1000source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1001
1002source "arch/arm/mach-versatile/Kconfig"
1003
ceade897 1004source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1005source "arch/arm/plat-versatile/Kconfig"
ceade897 1006
21f47fbc
AC
1007source "arch/arm/mach-vt8500/Kconfig"
1008
7ec80ddf 1009source "arch/arm/mach-w90x900/Kconfig"
1010
1da177e4
LT
1011# Definitions to make life easier
1012config ARCH_ACORN
1013 bool
1014
7ae1f7ec
LB
1015config PLAT_IOP
1016 bool
469d3044 1017 select GENERIC_CLOCKEVENTS
08f26b1e 1018 select HAVE_SCHED_CLOCK
7ae1f7ec 1019
69b02f6a
LB
1020config PLAT_ORION
1021 bool
bfe45e0b 1022 select CLKSRC_MMIO
dc7ad3b3 1023 select GENERIC_IRQ_CHIP
f06a1624 1024 select HAVE_SCHED_CLOCK
69b02f6a 1025
bd5ce433
EM
1026config PLAT_PXA
1027 bool
1028
f4b8b319
RK
1029config PLAT_VERSATILE
1030 bool
1031
e3887714
RK
1032config ARM_TIMER_SP804
1033 bool
bfe45e0b 1034 select CLKSRC_MMIO
e3887714 1035
1da177e4
LT
1036source arch/arm/mm/Kconfig
1037
afe4b25e
LB
1038config IWMMXT
1039 bool "Enable iWMMXt support"
ef6c8445
HZ
1040 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1041 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1042 help
1043 Enable support for iWMMXt context switching at run time if
1044 running on a CPU that supports it.
1045
1da177e4
LT
1046# bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
1047config XSCALE_PMU
1048 bool
1049 depends on CPU_XSCALE && !XSCALE_PMU_TIMER
1050 default y
1051
0f4f0672 1052config CPU_HAS_PMU
e399b1a4 1053 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1054 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1055 default y
1056 bool
1057
52108641 1058config MULTI_IRQ_HANDLER
1059 bool
1060 help
1061 Allow each machine to specify it's own IRQ handler at run time.
1062
3b93e7b0
HC
1063if !MMU
1064source "arch/arm/Kconfig-nommu"
1065endif
1066
9cba3ccc
CM
1067config ARM_ERRATA_411920
1068 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1069 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1070 help
1071 Invalidation of the Instruction Cache operation can
1072 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1073 It does not affect the MPCore. This option enables the ARM Ltd.
1074 recommended workaround.
1075
7ce236fc
CM
1076config ARM_ERRATA_430973
1077 bool "ARM errata: Stale prediction on replaced interworking branch"
1078 depends on CPU_V7
1079 help
1080 This option enables the workaround for the 430973 Cortex-A8
1081 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1082 interworking branch is replaced with another code sequence at the
1083 same virtual address, whether due to self-modifying code or virtual
1084 to physical address re-mapping, Cortex-A8 does not recover from the
1085 stale interworking branch prediction. This results in Cortex-A8
1086 executing the new code sequence in the incorrect ARM or Thumb state.
1087 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1088 and also flushes the branch target cache at every context switch.
1089 Note that setting specific bits in the ACTLR register may not be
1090 available in non-secure mode.
1091
855c551f
CM
1092config ARM_ERRATA_458693
1093 bool "ARM errata: Processor deadlock when a false hazard is created"
1094 depends on CPU_V7
1095 help
1096 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1097 erratum. For very specific sequences of memory operations, it is
1098 possible for a hazard condition intended for a cache line to instead
1099 be incorrectly associated with a different cache line. This false
1100 hazard might then cause a processor deadlock. The workaround enables
1101 the L1 caching of the NEON accesses and disables the PLD instruction
1102 in the ACTLR register. Note that setting specific bits in the ACTLR
1103 register may not be available in non-secure mode.
1104
0516e464
CM
1105config ARM_ERRATA_460075
1106 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1107 depends on CPU_V7
1108 help
1109 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1110 erratum. Any asynchronous access to the L2 cache may encounter a
1111 situation in which recent store transactions to the L2 cache are lost
1112 and overwritten with stale memory contents from external memory. The
1113 workaround disables the write-allocate mode for the L2 cache via the
1114 ACTLR register. Note that setting specific bits in the ACTLR register
1115 may not be available in non-secure mode.
1116
9f05027c
WD
1117config ARM_ERRATA_742230
1118 bool "ARM errata: DMB operation may be faulty"
1119 depends on CPU_V7 && SMP
1120 help
1121 This option enables the workaround for the 742230 Cortex-A9
1122 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1123 between two write operations may not ensure the correct visibility
1124 ordering of the two writes. This workaround sets a specific bit in
1125 the diagnostic register of the Cortex-A9 which causes the DMB
1126 instruction to behave as a DSB, ensuring the correct behaviour of
1127 the two writes.
1128
a672e99b
WD
1129config ARM_ERRATA_742231
1130 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1131 depends on CPU_V7 && SMP
1132 help
1133 This option enables the workaround for the 742231 Cortex-A9
1134 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1135 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1136 accessing some data located in the same cache line, may get corrupted
1137 data due to bad handling of the address hazard when the line gets
1138 replaced from one of the CPUs at the same time as another CPU is
1139 accessing it. This workaround sets specific bits in the diagnostic
1140 register of the Cortex-A9 which reduces the linefill issuing
1141 capabilities of the processor.
1142
9e65582a
SS
1143config PL310_ERRATA_588369
1144 bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1145 depends on CACHE_L2X0
9e65582a
SS
1146 help
1147 The PL310 L2 cache controller implements three types of Clean &
1148 Invalidate maintenance operations: by Physical Address
1149 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1150 They are architecturally defined to behave as the execution of a
1151 clean operation followed immediately by an invalidate operation,
1152 both performing to the same memory location. This functionality
1153 is not correctly implemented in PL310 as clean lines are not
2839e06c 1154 invalidated as a result of these operations.
cdf357f1
WD
1155
1156config ARM_ERRATA_720789
1157 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1158 depends on CPU_V7 && SMP
1159 help
1160 This option enables the workaround for the 720789 Cortex-A9 (prior to
1161 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1162 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1163 As a consequence of this erratum, some TLB entries which should be
1164 invalidated are not, resulting in an incoherency in the system page
1165 tables. The workaround changes the TLB flushing routines to invalidate
1166 entries regardless of the ASID.
475d92fc 1167
1f0090a1
RK
1168config PL310_ERRATA_727915
1169 bool "Background Clean & Invalidate by Way operation can cause data corruption"
1170 depends on CACHE_L2X0
1171 help
1172 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1173 operation (offset 0x7FC). This operation runs in background so that
1174 PL310 can handle normal accesses while it is in progress. Under very
1175 rare circumstances, due to this erratum, write data can be lost when
1176 PL310 treats a cacheable write transaction during a Clean &
1177 Invalidate by Way operation.
1178
475d92fc
WD
1179config ARM_ERRATA_743622
1180 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1181 depends on CPU_V7
1182 help
1183 This option enables the workaround for the 743622 Cortex-A9
1184 (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1185 optimisation in the Cortex-A9 Store Buffer may lead to data
1186 corruption. This workaround sets a specific bit in the diagnostic
1187 register of the Cortex-A9 which disables the Store Buffer
1188 optimisation, preventing the defect from occurring. This has no
1189 visible impact on the overall performance or power consumption of the
1190 processor.
1191
9a27c27c
WD
1192config ARM_ERRATA_751472
1193 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1194 depends on CPU_V7 && SMP
1195 help
1196 This option enables the workaround for the 751472 Cortex-A9 (prior
1197 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1198 completion of a following broadcasted operation if the second
1199 operation is received by a CPU before the ICIALLUIS has completed,
1200 potentially leading to corrupted entries in the cache or TLB.
1201
885028e4
SK
1202config ARM_ERRATA_753970
1203 bool "ARM errata: cache sync operation may be faulty"
1204 depends on CACHE_PL310
1205 help
1206 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1207
1208 Under some condition the effect of cache sync operation on
1209 the store buffer still remains when the operation completes.
1210 This means that the store buffer is always asked to drain and
1211 this prevents it from merging any further writes. The workaround
1212 is to replace the normal offset of cache sync operation (0x730)
1213 by another offset targeting an unmapped PL310 register 0x740.
1214 This has the same effect as the cache sync operation: store buffer
1215 drain and waiting for all buffers empty.
1216
fcbdc5fe
WD
1217config ARM_ERRATA_754322
1218 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1219 depends on CPU_V7
1220 help
1221 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1222 r3p*) erratum. A speculative memory access may cause a page table walk
1223 which starts prior to an ASID switch but completes afterwards. This
1224 can populate the micro-TLB with a stale entry which may be hit with
1225 the new ASID. This workaround places two dsb instructions in the mm
1226 switching code so that no page table walks can cross the ASID switch.
1227
5dab26af
WD
1228config ARM_ERRATA_754327
1229 bool "ARM errata: no automatic Store Buffer drain"
1230 depends on CPU_V7 && SMP
1231 help
1232 This option enables the workaround for the 754327 Cortex-A9 (prior to
1233 r2p0) erratum. The Store Buffer does not have any automatic draining
1234 mechanism and therefore a livelock may occur if an external agent
1235 continuously polls a memory location waiting to observe an update.
1236 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1237 written polling loops from denying visibility of updates to memory.
1238
1da177e4
LT
1239endmenu
1240
1241source "arch/arm/common/Kconfig"
1242
1da177e4
LT
1243menu "Bus support"
1244
1245config ARM_AMBA
1246 bool
1247
1248config ISA
1249 bool
1da177e4
LT
1250 help
1251 Find out whether you have ISA slots on your motherboard. ISA is the
1252 name of a bus system, i.e. the way the CPU talks to the other stuff
1253 inside your box. Other bus systems are PCI, EISA, MicroChannel
1254 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1255 newer boards don't support it. If you have ISA, say Y, otherwise N.
1256
065909b9 1257# Select ISA DMA controller support
1da177e4
LT
1258config ISA_DMA
1259 bool
065909b9 1260 select ISA_DMA_API
1da177e4 1261
065909b9 1262# Select ISA DMA interface
5cae841b
AV
1263config ISA_DMA_API
1264 bool
5cae841b 1265
1da177e4 1266config PCI
0b05da72 1267 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1268 help
1269 Find out whether you have a PCI motherboard. PCI is the name of a
1270 bus system, i.e. the way the CPU talks to the other stuff inside
1271 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1272 VESA. If you have PCI, say Y, otherwise N.
1273
52882173
AV
1274config PCI_DOMAINS
1275 bool
1276 depends on PCI
1277
b080ac8a
MRJ
1278config PCI_NANOENGINE
1279 bool "BSE nanoEngine PCI support"
1280 depends on SA1100_NANOENGINE
1281 help
1282 Enable PCI on the BSE nanoEngine board.
1283
36e23590
MW
1284config PCI_SYSCALL
1285 def_bool PCI
1286
1da177e4
LT
1287# Select the host bridge type
1288config PCI_HOST_VIA82C505
1289 bool
1290 depends on PCI && ARCH_SHARK
1291 default y
1292
a0113a99
MR
1293config PCI_HOST_ITE8152
1294 bool
1295 depends on PCI && MACH_ARMCORE
1296 default y
1297 select DMABOUNCE
1298
1da177e4
LT
1299source "drivers/pci/Kconfig"
1300
1301source "drivers/pcmcia/Kconfig"
1302
1303endmenu
1304
1305menu "Kernel Features"
1306
0567a0c0
KH
1307source "kernel/time/Kconfig"
1308
1da177e4 1309config SMP
bb2d8130 1310 bool "Symmetric Multi-Processing"
fbb4ddac 1311 depends on CPU_V6K || CPU_V7
bc28248e 1312 depends on GENERIC_CLOCKEVENTS
971acb9b 1313 depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
89c3dedf 1314 MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
10606aad 1315 ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
e9d728f5 1316 ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE
f6dd9fa5 1317 select USE_GENERIC_SMP_HELPERS
89c3dedf 1318 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1319 help
1320 This enables support for systems with more than one CPU. If you have
1321 a system with only one CPU, like most personal computers, say N. If
1322 you have a system with more than one CPU, say Y.
1323
1324 If you say N here, the kernel will run on single and multiprocessor
1325 machines, but will use only one CPU of a multiprocessor machine. If
1326 you say Y here, the kernel will run on many, but not all, single
1327 processor machines. On a single processor machine, the kernel will
1328 run faster if you say N here.
1329
03502faa 1330 See also <file:Documentation/i386/IO-APIC.txt>,
1da177e4 1331 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1332 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1333
1334 If you don't know what to do here, say N.
1335
f00ec48f
RK
1336config SMP_ON_UP
1337 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1338 depends on EXPERIMENTAL
4d2692a7 1339 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1340 default y
1341 help
1342 SMP kernels contain instructions which fail on non-SMP processors.
1343 Enabling this option allows the kernel to modify itself to make
1344 these instructions safe. Disabling it allows about 1K of space
1345 savings.
1346
1347 If you don't know what to do here, say Y.
1348
a8cbcd92
RK
1349config HAVE_ARM_SCU
1350 bool
1351 depends on SMP
1352 help
1353 This option enables support for the ARM system coherency unit
1354
f32f4ce2
RK
1355config HAVE_ARM_TWD
1356 bool
1357 depends on SMP
15095bb0 1358 select TICK_ONESHOT
f32f4ce2
RK
1359 help
1360 This options enables support for the ARM timer and watchdog unit
1361
8d5796d2
LB
1362choice
1363 prompt "Memory split"
1364 default VMSPLIT_3G
1365 help
1366 Select the desired split between kernel and user memory.
1367
1368 If you are not absolutely sure what you are doing, leave this
1369 option alone!
1370
1371 config VMSPLIT_3G
1372 bool "3G/1G user/kernel split"
1373 config VMSPLIT_2G
1374 bool "2G/2G user/kernel split"
1375 config VMSPLIT_1G
1376 bool "1G/3G user/kernel split"
1377endchoice
1378
1379config PAGE_OFFSET
1380 hex
1381 default 0x40000000 if VMSPLIT_1G
1382 default 0x80000000 if VMSPLIT_2G
1383 default 0xC0000000
1384
1da177e4
LT
1385config NR_CPUS
1386 int "Maximum number of CPUs (2-32)"
1387 range 2 32
1388 depends on SMP
1389 default "4"
1390
a054a811
RK
1391config HOTPLUG_CPU
1392 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1393 depends on SMP && HOTPLUG && EXPERIMENTAL
1394 help
1395 Say Y here to experiment with turning CPUs off and on. CPUs
1396 can be controlled through /sys/devices/system/cpu.
1397
37ee16ae
RK
1398config LOCAL_TIMERS
1399 bool "Use local timer interrupts"
971acb9b 1400 depends on SMP
37ee16ae 1401 default y
30d8bead 1402 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1403 help
1404 Enable support for local timers on SMP platforms, rather then the
1405 legacy IPI broadcast method. Local timers allows the system
1406 accounting to be spread across the timer interval, preventing a
1407 "thundering herd" at every timer tick.
1408
d45a398f 1409source kernel/Kconfig.preempt
1da177e4 1410
f8065813
RK
1411config HZ
1412 int
49b7a491 1413 default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
a73ddc61 1414 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1415 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1416 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1417 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1418 default 100
1419
16c79651 1420config THUMB2_KERNEL
4a50bfe3 1421 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1422 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1423 select AEABI
1424 select ARM_ASM_UNIFIED
1425 help
1426 By enabling this option, the kernel will be compiled in
1427 Thumb-2 mode. A compiler/assembler that understand the unified
1428 ARM-Thumb syntax is needed.
1429
1430 If unsure, say N.
1431
6f685c5c
DM
1432config THUMB2_AVOID_R_ARM_THM_JUMP11
1433 bool "Work around buggy Thumb-2 short branch relocations in gas"
1434 depends on THUMB2_KERNEL && MODULES
1435 default y
1436 help
1437 Various binutils versions can resolve Thumb-2 branches to
1438 locally-defined, preemptible global symbols as short-range "b.n"
1439 branch instructions.
1440
1441 This is a problem, because there's no guarantee the final
1442 destination of the symbol, or any candidate locations for a
1443 trampoline, are within range of the branch. For this reason, the
1444 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1445 relocation in modules at all, and it makes little sense to add
1446 support.
1447
1448 The symptom is that the kernel fails with an "unsupported
1449 relocation" error when loading some modules.
1450
1451 Until fixed tools are available, passing
1452 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1453 code which hits this problem, at the cost of a bit of extra runtime
1454 stack usage in some cases.
1455
1456 The problem is described in more detail at:
1457 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1458
1459 Only Thumb-2 kernels are affected.
1460
1461 Unless you are sure your tools don't have this problem, say Y.
1462
0becb088
CM
1463config ARM_ASM_UNIFIED
1464 bool
1465
704bdda0
NP
1466config AEABI
1467 bool "Use the ARM EABI to compile the kernel"
1468 help
1469 This option allows for the kernel to be compiled using the latest
1470 ARM ABI (aka EABI). This is only useful if you are using a user
1471 space environment that is also compiled with EABI.
1472
1473 Since there are major incompatibilities between the legacy ABI and
1474 EABI, especially with regard to structure member alignment, this
1475 option also changes the kernel syscall calling convention to
1476 disambiguate both ABIs and allow for backward compatibility support
1477 (selected with CONFIG_OABI_COMPAT).
1478
1479 To use this you need GCC version 4.0.0 or later.
1480
6c90c872 1481config OABI_COMPAT
a73a3ff1 1482 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1483 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1484 default y
1485 help
1486 This option preserves the old syscall interface along with the
1487 new (ARM EABI) one. It also provides a compatibility layer to
1488 intercept syscalls that have structure arguments which layout
1489 in memory differs between the legacy ABI and the new ARM EABI
1490 (only for non "thumb" binaries). This option adds a tiny
1491 overhead to all syscalls and produces a slightly larger kernel.
1492 If you know you'll be using only pure EABI user space then you
1493 can say N here. If this option is not selected and you attempt
1494 to execute a legacy ABI binary then the result will be
1495 UNPREDICTABLE (in fact it can be predicted that it won't work
1496 at all). If in doubt say Y.
1497
eb33575c 1498config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1499 bool
e80d6a24 1500
05944d74
RK
1501config ARCH_SPARSEMEM_ENABLE
1502 bool
1503
07a2f737
RK
1504config ARCH_SPARSEMEM_DEFAULT
1505 def_bool ARCH_SPARSEMEM_ENABLE
1506
05944d74 1507config ARCH_SELECT_MEMORY_MODEL
be370302 1508 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1509
7b7bf499
WD
1510config HAVE_ARCH_PFN_VALID
1511 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1512
053a96ca 1513config HIGHMEM
e8db89a2
RK
1514 bool "High Memory Support"
1515 depends on MMU
053a96ca
NP
1516 help
1517 The address space of ARM processors is only 4 Gigabytes large
1518 and it has to accommodate user address space, kernel address
1519 space as well as some memory mapped IO. That means that, if you
1520 have a large amount of physical memory and/or IO, not all of the
1521 memory can be "permanently mapped" by the kernel. The physical
1522 memory that is not permanently mapped is called "high memory".
1523
1524 Depending on the selected kernel/user memory split, minimum
1525 vmalloc space and actual amount of RAM, you may not need this
1526 option which should result in a slightly faster kernel.
1527
1528 If unsure, say n.
1529
65cec8e3
RK
1530config HIGHPTE
1531 bool "Allocate 2nd-level pagetables from highmem"
1532 depends on HIGHMEM
65cec8e3 1533
1b8873a0
JI
1534config HW_PERF_EVENTS
1535 bool "Enable hardware performance counter support for perf events"
fe166148 1536 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1537 default y
1538 help
1539 Enable hardware performance counter support for perf events. If
1540 disabled, perf events will use software events only.
1541
3f22ab27
DH
1542source "mm/Kconfig"
1543
c1b2d970
MD
1544config FORCE_MAX_ZONEORDER
1545 int "Maximum zone order" if ARCH_SHMOBILE
1546 range 11 64 if ARCH_SHMOBILE
1547 default "9" if SA1111
1548 default "11"
1549 help
1550 The kernel memory allocator divides physically contiguous memory
1551 blocks into "zones", where each zone is a power of two number of
1552 pages. This option selects the largest power of two that the kernel
1553 keeps in the memory allocator. If you need to allocate very large
1554 blocks of physically contiguous memory, then you may need to
1555 increase this value.
1556
1557 This config option is actually maximum order plus one. For example,
1558 a value of 11 means that the largest free memory block is 2^10 pages.
1559
1da177e4
LT
1560config LEDS
1561 bool "Timer and CPU usage LEDs"
e055d5bf 1562 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1563 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1564 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1565 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1566 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1567 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1568 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1569 help
1570 If you say Y here, the LEDs on your machine will be used
1571 to provide useful information about your current system status.
1572
1573 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1574 be able to select which LEDs are active using the options below. If
1575 you are compiling a kernel for the EBSA-110 or the LART however, the
1576 red LED will simply flash regularly to indicate that the system is
1577 still functional. It is safe to say Y here if you have a CATS
1578 system, but the driver will do nothing.
1579
1580config LEDS_TIMER
1581 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1582 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1583 || MACH_OMAP_PERSEUS2
1da177e4 1584 depends on LEDS
0567a0c0 1585 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1586 default y if ARCH_EBSA110
1587 help
1588 If you say Y here, one of the system LEDs (the green one on the
1589 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1590 will flash regularly to indicate that the system is still
1591 operational. This is mainly useful to kernel hackers who are
1592 debugging unstable kernels.
1593
1594 The LART uses the same LED for both Timer LED and CPU usage LED
1595 functions. You may choose to use both, but the Timer LED function
1596 will overrule the CPU usage LED.
1597
1598config LEDS_CPU
1599 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1600 !ARCH_OMAP) \
1601 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1602 || MACH_OMAP_PERSEUS2
1da177e4
LT
1603 depends on LEDS
1604 help
1605 If you say Y here, the red LED will be used to give a good real
1606 time indication of CPU usage, by lighting whenever the idle task
1607 is not currently executing.
1608
1609 The LART uses the same LED for both Timer LED and CPU usage LED
1610 functions. You may choose to use both, but the Timer LED function
1611 will overrule the CPU usage LED.
1612
1613config ALIGNMENT_TRAP
1614 bool
f12d0d7c 1615 depends on CPU_CP15_MMU
1da177e4 1616 default y if !ARCH_EBSA110
e119bfff 1617 select HAVE_PROC_CPU if PROC_FS
1da177e4 1618 help
84eb8d06 1619 ARM processors cannot fetch/store information which is not
1da177e4
LT
1620 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1621 address divisible by 4. On 32-bit ARM processors, these non-aligned
1622 fetch/store instructions will be emulated in software if you say
1623 here, which has a severe performance impact. This is necessary for
1624 correct operation of some network protocols. With an IP-only
1625 configuration it is safe to say N, otherwise say Y.
1626
39ec58f3
LB
1627config UACCESS_WITH_MEMCPY
1628 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1629 depends on MMU && EXPERIMENTAL
1630 default y if CPU_FEROCEON
1631 help
1632 Implement faster copy_to_user and clear_user methods for CPU
1633 cores where a 8-word STM instruction give significantly higher
1634 memory write throughput than a sequence of individual 32bit stores.
1635
1636 A possible side effect is a slight increase in scheduling latency
1637 between threads sharing the same address space if they invoke
1638 such copy operations with large buffers.
1639
1640 However, if the CPU data cache is using a write-allocate mode,
1641 this option is unlikely to provide any performance gain.
1642
70c70d97
NP
1643config SECCOMP
1644 bool
1645 prompt "Enable seccomp to safely compute untrusted bytecode"
1646 ---help---
1647 This kernel feature is useful for number crunching applications
1648 that may need to compute untrusted bytecode during their
1649 execution. By using pipes or other transports made available to
1650 the process as file descriptors supporting the read/write
1651 syscalls, it's possible to isolate those applications in
1652 their own address space using seccomp. Once seccomp is
1653 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1654 and the task is only allowed to execute a few safe syscalls
1655 defined by each seccomp mode.
1656
c743f380
NP
1657config CC_STACKPROTECTOR
1658 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1659 depends on EXPERIMENTAL
c743f380
NP
1660 help
1661 This option turns on the -fstack-protector GCC feature. This
1662 feature puts, at the beginning of functions, a canary value on
1663 the stack just before the return address, and validates
1664 the value just before actually returning. Stack based buffer
1665 overflows (that need to overwrite this return address) now also
1666 overwrite the canary, which gets detected and the attack is then
1667 neutralized via a kernel panic.
1668 This feature requires gcc version 4.2 or above.
1669
73a65b3f
UKK
1670config DEPRECATED_PARAM_STRUCT
1671 bool "Provide old way to pass kernel parameters"
1672 help
1673 This was deprecated in 2001 and announced to live on for 5 years.
1674 Some old boot loaders still use this way.
1675
1da177e4
LT
1676endmenu
1677
1678menu "Boot options"
1679
9eb8f674
GL
1680config USE_OF
1681 bool "Flattened Device Tree support"
1682 select OF
1683 select OF_EARLY_FLATTREE
1684 help
1685 Include support for flattened device tree machine descriptions.
1686
1da177e4
LT
1687# Compressed boot loader in ROM. Yes, we really want to ask about
1688# TEXT and BSS so we preserve their values in the config files.
1689config ZBOOT_ROM_TEXT
1690 hex "Compressed ROM boot loader base address"
1691 default "0"
1692 help
1693 The physical address at which the ROM-able zImage is to be
1694 placed in the target. Platforms which normally make use of
1695 ROM-able zImage formats normally set this to a suitable
1696 value in their defconfig file.
1697
1698 If ZBOOT_ROM is not enabled, this has no effect.
1699
1700config ZBOOT_ROM_BSS
1701 hex "Compressed ROM boot loader BSS address"
1702 default "0"
1703 help
f8c440b2
DF
1704 The base address of an area of read/write memory in the target
1705 for the ROM-able zImage which must be available while the
1706 decompressor is running. It must be large enough to hold the
1707 entire decompressed kernel plus an additional 128 KiB.
1708 Platforms which normally make use of ROM-able zImage formats
1709 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1710
1711 If ZBOOT_ROM is not enabled, this has no effect.
1712
1713config ZBOOT_ROM
1714 bool "Compressed boot loader in ROM/flash"
1715 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1716 help
1717 Say Y here if you intend to execute your compressed kernel image
1718 (zImage) directly from ROM or flash. If unsure, say N.
1719
f45b1149
SH
1720config ZBOOT_ROM_MMCIF
1721 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1722 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1723 help
1724 Say Y here to include experimental MMCIF loading code in the
1725 ROM-able zImage. With this enabled it is possible to write the
1726 the ROM-able zImage kernel image to an MMC card and boot the
1727 kernel straight from the reset vector. At reset the processor
1728 Mask ROM will load the first part of the the ROM-able zImage
1729 which in turn loads the rest the kernel image to RAM using the
1730 MMCIF hardware block.
1731
1da177e4
LT
1732config CMDLINE
1733 string "Default kernel command string"
1734 default ""
1735 help
1736 On some architectures (EBSA110 and CATS), there is currently no way
1737 for the boot loader to pass arguments to the kernel. For these
1738 architectures, you should supply some command-line options at build
1739 time by entering them here. As a minimum, you should specify the
1740 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1741
4394c124
VB
1742choice
1743 prompt "Kernel command line type" if CMDLINE != ""
1744 default CMDLINE_FROM_BOOTLOADER
1745
1746config CMDLINE_FROM_BOOTLOADER
1747 bool "Use bootloader kernel arguments if available"
1748 help
1749 Uses the command-line options passed by the boot loader. If
1750 the boot loader doesn't provide any, the default kernel command
1751 string provided in CMDLINE will be used.
1752
1753config CMDLINE_EXTEND
1754 bool "Extend bootloader kernel arguments"
1755 help
1756 The command-line arguments provided by the boot loader will be
1757 appended to the default kernel command string.
1758
92d2040d
AH
1759config CMDLINE_FORCE
1760 bool "Always use the default kernel command string"
92d2040d
AH
1761 help
1762 Always use the default kernel command string, even if the boot
1763 loader passes other arguments to the kernel.
1764 This is useful if you cannot or don't want to change the
1765 command-line options your boot loader passes to the kernel.
4394c124 1766endchoice
92d2040d 1767
1da177e4
LT
1768config XIP_KERNEL
1769 bool "Kernel Execute-In-Place from ROM"
1770 depends on !ZBOOT_ROM
1771 help
1772 Execute-In-Place allows the kernel to run from non-volatile storage
1773 directly addressable by the CPU, such as NOR flash. This saves RAM
1774 space since the text section of the kernel is not loaded from flash
1775 to RAM. Read-write sections, such as the data section and stack,
1776 are still copied to RAM. The XIP kernel is not compressed since
1777 it has to run directly from flash, so it will take more space to
1778 store it. The flash address used to link the kernel object files,
1779 and for storing it, is configuration dependent. Therefore, if you
1780 say Y here, you must know the proper physical address where to
1781 store the kernel image depending on your own flash memory usage.
1782
1783 Also note that the make target becomes "make xipImage" rather than
1784 "make zImage" or "make Image". The final kernel binary to put in
1785 ROM memory will be arch/arm/boot/xipImage.
1786
1787 If unsure, say N.
1788
1789config XIP_PHYS_ADDR
1790 hex "XIP Kernel Physical Location"
1791 depends on XIP_KERNEL
1792 default "0x00080000"
1793 help
1794 This is the physical address in your flash memory the kernel will
1795 be linked for and stored to. This address is dependent on your
1796 own flash usage.
1797
c587e4a6
RP
1798config KEXEC
1799 bool "Kexec system call (EXPERIMENTAL)"
1800 depends on EXPERIMENTAL
1801 help
1802 kexec is a system call that implements the ability to shutdown your
1803 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1804 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1805 you can start any kernel with it, not just Linux.
1806
1807 It is an ongoing process to be certain the hardware in a machine
1808 is properly shutdown, so do not be surprised if this code does not
1809 initially work for you. It may help to enable device hotplugging
1810 support.
1811
4cd9d6f7
RP
1812config ATAGS_PROC
1813 bool "Export atags in procfs"
b98d7291
UL
1814 depends on KEXEC
1815 default y
4cd9d6f7
RP
1816 help
1817 Should the atags used to boot the kernel be exported in an "atags"
1818 file in procfs. Useful with kexec.
1819
cb5d39b3
MW
1820config CRASH_DUMP
1821 bool "Build kdump crash kernel (EXPERIMENTAL)"
1822 depends on EXPERIMENTAL
1823 help
1824 Generate crash dump after being started by kexec. This should
1825 be normally only set in special crash dump kernels which are
1826 loaded in the main kernel with kexec-tools into a specially
1827 reserved region and then later executed after a crash by
1828 kdump/kexec. The crash dump kernel must be compiled to a
1829 memory address not used by the main kernel
1830
1831 For more details see Documentation/kdump/kdump.txt
1832
e69edc79
EM
1833config AUTO_ZRELADDR
1834 bool "Auto calculation of the decompressed kernel image address"
1835 depends on !ZBOOT_ROM && !ARCH_U300
1836 help
1837 ZRELADDR is the physical address where the decompressed kernel
1838 image will be placed. If AUTO_ZRELADDR is selected, the address
1839 will be determined at run-time by masking the current IP with
1840 0xf8000000. This assumes the zImage being placed in the first 128MB
1841 from start of memory.
1842
1da177e4
LT
1843endmenu
1844
ac9d7efc 1845menu "CPU Power Management"
1da177e4 1846
89c52ed4 1847if ARCH_HAS_CPUFREQ
1da177e4
LT
1848
1849source "drivers/cpufreq/Kconfig"
1850
64f102b6
YS
1851config CPU_FREQ_IMX
1852 tristate "CPUfreq driver for i.MX CPUs"
1853 depends on ARCH_MXC && CPU_FREQ
1854 help
1855 This enables the CPUfreq driver for i.MX CPUs.
1856
1da177e4
LT
1857config CPU_FREQ_SA1100
1858 bool
1da177e4
LT
1859
1860config CPU_FREQ_SA1110
1861 bool
1da177e4
LT
1862
1863config CPU_FREQ_INTEGRATOR
1864 tristate "CPUfreq driver for ARM Integrator CPUs"
1865 depends on ARCH_INTEGRATOR && CPU_FREQ
1866 default y
1867 help
1868 This enables the CPUfreq driver for ARM Integrator CPUs.
1869
1870 For details, take a look at <file:Documentation/cpu-freq>.
1871
1872 If in doubt, say Y.
1873
9e2697ff
RK
1874config CPU_FREQ_PXA
1875 bool
1876 depends on CPU_FREQ && ARCH_PXA && PXA25x
1877 default y
1878 select CPU_FREQ_DEFAULT_GOV_USERSPACE
1879
b3748ddd
MB
1880config CPU_FREQ_S3C64XX
1881 bool "CPUfreq support for Samsung S3C64XX CPUs"
1882 depends on CPU_FREQ && CPU_S3C6410
1883
9d56c02a
BD
1884config CPU_FREQ_S3C
1885 bool
1886 help
1887 Internal configuration node for common cpufreq on Samsung SoC
1888
1889config CPU_FREQ_S3C24XX
4a50bfe3 1890 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
9d56c02a
BD
1891 depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
1892 select CPU_FREQ_S3C
1893 help
1894 This enables the CPUfreq driver for the Samsung S3C24XX family
1895 of CPUs.
1896
1897 For details, take a look at <file:Documentation/cpu-freq>.
1898
1899 If in doubt, say N.
1900
1901config CPU_FREQ_S3C24XX_PLL
4a50bfe3 1902 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
1903 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
1904 help
1905 Compile in support for changing the PLL frequency from the
1906 S3C24XX series CPUfreq driver. The PLL takes time to settle
1907 after a frequency change, so by default it is not enabled.
1908
1909 This also means that the PLL tables for the selected CPU(s) will
1910 be built which may increase the size of the kernel image.
1911
1912config CPU_FREQ_S3C24XX_DEBUG
1913 bool "Debug CPUfreq Samsung driver core"
1914 depends on CPU_FREQ_S3C24XX
1915 help
1916 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
1917
1918config CPU_FREQ_S3C24XX_IODEBUG
1919 bool "Debug CPUfreq Samsung driver IO timing"
1920 depends on CPU_FREQ_S3C24XX
1921 help
1922 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
1923
e6d197a6
BD
1924config CPU_FREQ_S3C24XX_DEBUGFS
1925 bool "Export debugfs for CPUFreq"
1926 depends on CPU_FREQ_S3C24XX && DEBUG_FS
1927 help
1928 Export status information via debugfs.
1929
1da177e4
LT
1930endif
1931
ac9d7efc
RK
1932source "drivers/cpuidle/Kconfig"
1933
1934endmenu
1935
1da177e4
LT
1936menu "Floating point emulation"
1937
1938comment "At least one emulation must be selected"
1939
1940config FPE_NWFPE
1941 bool "NWFPE math emulation"
593c252a 1942 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
1943 ---help---
1944 Say Y to include the NWFPE floating point emulator in the kernel.
1945 This is necessary to run most binaries. Linux does not currently
1946 support floating point hardware so you need to say Y here even if
1947 your machine has an FPA or floating point co-processor podule.
1948
1949 You may say N here if you are going to load the Acorn FPEmulator
1950 early in the bootup.
1951
1952config FPE_NWFPE_XP
1953 bool "Support extended precision"
bedf142b 1954 depends on FPE_NWFPE
1da177e4
LT
1955 help
1956 Say Y to include 80-bit support in the kernel floating-point
1957 emulator. Otherwise, only 32 and 64-bit support is compiled in.
1958 Note that gcc does not generate 80-bit operations by default,
1959 so in most cases this option only enlarges the size of the
1960 floating point emulator without any good reason.
1961
1962 You almost surely want to say N here.
1963
1964config FPE_FASTFPE
1965 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 1966 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
1967 ---help---
1968 Say Y here to include the FAST floating point emulator in the kernel.
1969 This is an experimental much faster emulator which now also has full
1970 precision for the mantissa. It does not support any exceptions.
1971 It is very simple, and approximately 3-6 times faster than NWFPE.
1972
1973 It should be sufficient for most programs. It may be not suitable
1974 for scientific calculations, but you have to check this for yourself.
1975 If you do not feel you need a faster FP emulation you should better
1976 choose NWFPE.
1977
1978config VFP
1979 bool "VFP-format floating point maths"
e399b1a4 1980 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
1981 help
1982 Say Y to include VFP support code in the kernel. This is needed
1983 if your hardware includes a VFP unit.
1984
1985 Please see <file:Documentation/arm/VFP/release-notes.txt> for
1986 release notes and additional status information.
1987
1988 Say N if your target does not have VFP hardware.
1989
25ebee02
CM
1990config VFPv3
1991 bool
1992 depends on VFP
1993 default y if CPU_V7
1994
b5872db4
CM
1995config NEON
1996 bool "Advanced SIMD (NEON) Extension support"
1997 depends on VFPv3 && CPU_V7
1998 help
1999 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2000 Extension.
2001
1da177e4
LT
2002endmenu
2003
2004menu "Userspace binary formats"
2005
2006source "fs/Kconfig.binfmt"
2007
2008config ARTHUR
2009 tristate "RISC OS personality"
704bdda0 2010 depends on !AEABI
1da177e4
LT
2011 help
2012 Say Y here to include the kernel code necessary if you want to run
2013 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2014 experimental; if this sounds frightening, say N and sleep in peace.
2015 You can also say M here to compile this support as a module (which
2016 will be called arthur).
2017
2018endmenu
2019
2020menu "Power management options"
2021
eceab4ac 2022source "kernel/power/Kconfig"
1da177e4 2023
f4cb5700 2024config ARCH_SUSPEND_POSSIBLE
586893eb 2025 depends on !ARCH_S5P64X0 && !ARCH_S5PC100
6a786182
RK
2026 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2027 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
f4cb5700
JB
2028 def_bool y
2029
1da177e4
LT
2030endmenu
2031
d5950b43
SR
2032source "net/Kconfig"
2033
ac25150f 2034source "drivers/Kconfig"
1da177e4
LT
2035
2036source "fs/Kconfig"
2037
1da177e4
LT
2038source "arch/arm/Kconfig.debug"
2039
2040source "security/Kconfig"
2041
2042source "crypto/Kconfig"
2043
2044source "lib/Kconfig"