Commit | Line | Data |
---|---|---|
27084efe LD |
1 | /* |
2 | * Copyright (C) 2005, 2006 IBM Corporation | |
3 | * | |
4 | * Authors: | |
5 | * Leendert van Doorn <leendert@watson.ibm.com> | |
6 | * Kylene Hall <kjhall@us.ibm.com> | |
7 | * | |
8e81cc13 KY |
8 | * Maintained by: <tpmdd-devel@lists.sourceforge.net> |
9 | * | |
27084efe LD |
10 | * Device driver for TCG/TCPA TPM (trusted platform module). |
11 | * Specifications at www.trustedcomputinggroup.org | |
12 | * | |
13 | * This device driver implements the TPM interface as defined in | |
14 | * the TCG TPM Interface Spec version 1.2, revision 1.0. | |
15 | * | |
16 | * This program is free software; you can redistribute it and/or | |
17 | * modify it under the terms of the GNU General Public License as | |
18 | * published by the Free Software Foundation, version 2 of the | |
19 | * License. | |
20 | */ | |
57135568 KJH |
21 | #include <linux/init.h> |
22 | #include <linux/module.h> | |
23 | #include <linux/moduleparam.h> | |
27084efe | 24 | #include <linux/pnp.h> |
5a0e3ad6 | 25 | #include <linux/slab.h> |
27084efe LD |
26 | #include <linux/interrupt.h> |
27 | #include <linux/wait.h> | |
3f0d3d01 | 28 | #include <linux/acpi.h> |
20b87bbf | 29 | #include <linux/freezer.h> |
27084efe LD |
30 | #include "tpm.h" |
31 | ||
27084efe LD |
32 | enum tis_access { |
33 | TPM_ACCESS_VALID = 0x80, | |
34 | TPM_ACCESS_ACTIVE_LOCALITY = 0x20, | |
35 | TPM_ACCESS_REQUEST_PENDING = 0x04, | |
36 | TPM_ACCESS_REQUEST_USE = 0x02, | |
37 | }; | |
38 | ||
39 | enum tis_status { | |
40 | TPM_STS_VALID = 0x80, | |
41 | TPM_STS_COMMAND_READY = 0x40, | |
42 | TPM_STS_GO = 0x20, | |
43 | TPM_STS_DATA_AVAIL = 0x10, | |
44 | TPM_STS_DATA_EXPECT = 0x08, | |
45 | }; | |
46 | ||
47 | enum tis_int_flags { | |
48 | TPM_GLOBAL_INT_ENABLE = 0x80000000, | |
49 | TPM_INTF_BURST_COUNT_STATIC = 0x100, | |
50 | TPM_INTF_CMD_READY_INT = 0x080, | |
51 | TPM_INTF_INT_EDGE_FALLING = 0x040, | |
52 | TPM_INTF_INT_EDGE_RISING = 0x020, | |
53 | TPM_INTF_INT_LEVEL_LOW = 0x010, | |
54 | TPM_INTF_INT_LEVEL_HIGH = 0x008, | |
55 | TPM_INTF_LOCALITY_CHANGE_INT = 0x004, | |
56 | TPM_INTF_STS_VALID_INT = 0x002, | |
57 | TPM_INTF_DATA_AVAIL_INT = 0x001, | |
58 | }; | |
59 | ||
36b20020 | 60 | enum tis_defaults { |
2a7362f5 | 61 | TIS_MEM_BASE = 0xFED40000, |
b09d5300 | 62 | TIS_MEM_LEN = 0x5000, |
cb535425 KJH |
63 | TIS_SHORT_TIMEOUT = 750, /* ms */ |
64 | TIS_LONG_TIMEOUT = 2000, /* 2 sec */ | |
36b20020 KJH |
65 | }; |
66 | ||
27084efe LD |
67 | #define TPM_ACCESS(l) (0x0000 | ((l) << 12)) |
68 | #define TPM_INT_ENABLE(l) (0x0008 | ((l) << 12)) | |
69 | #define TPM_INT_VECTOR(l) (0x000C | ((l) << 12)) | |
70 | #define TPM_INT_STATUS(l) (0x0010 | ((l) << 12)) | |
71 | #define TPM_INTF_CAPS(l) (0x0014 | ((l) << 12)) | |
72 | #define TPM_STS(l) (0x0018 | ((l) << 12)) | |
73 | #define TPM_DATA_FIFO(l) (0x0024 | ((l) << 12)) | |
74 | ||
75 | #define TPM_DID_VID(l) (0x0F00 | ((l) << 12)) | |
76 | #define TPM_RID(l) (0x0F04 | ((l) << 12)) | |
77 | ||
78 | static LIST_HEAD(tis_chips); | |
4e70daaf | 79 | static DEFINE_MUTEX(tis_lock); |
27084efe | 80 | |
1560ffe6 | 81 | #if defined(CONFIG_PNP) && defined(CONFIG_ACPI) |
3f0d3d01 MG |
82 | static int is_itpm(struct pnp_dev *dev) |
83 | { | |
84 | struct acpi_device *acpi = pnp_acpi_device(dev); | |
85 | struct acpi_hardware_id *id; | |
86 | ||
87 | list_for_each_entry(id, &acpi->pnp.ids, list) { | |
88 | if (!strcmp("INTC0102", id->id)) | |
89 | return 1; | |
90 | } | |
91 | ||
92 | return 0; | |
93 | } | |
1560ffe6 RD |
94 | #else |
95 | static inline int is_itpm(struct pnp_dev *dev) | |
96 | { | |
97 | return 0; | |
98 | } | |
3f0d3d01 MG |
99 | #endif |
100 | ||
27084efe LD |
101 | static int check_locality(struct tpm_chip *chip, int l) |
102 | { | |
103 | if ((ioread8(chip->vendor.iobase + TPM_ACCESS(l)) & | |
104 | (TPM_ACCESS_ACTIVE_LOCALITY | TPM_ACCESS_VALID)) == | |
105 | (TPM_ACCESS_ACTIVE_LOCALITY | TPM_ACCESS_VALID)) | |
106 | return chip->vendor.locality = l; | |
107 | ||
108 | return -1; | |
109 | } | |
110 | ||
111 | static void release_locality(struct tpm_chip *chip, int l, int force) | |
112 | { | |
113 | if (force || (ioread8(chip->vendor.iobase + TPM_ACCESS(l)) & | |
114 | (TPM_ACCESS_REQUEST_PENDING | TPM_ACCESS_VALID)) == | |
115 | (TPM_ACCESS_REQUEST_PENDING | TPM_ACCESS_VALID)) | |
116 | iowrite8(TPM_ACCESS_ACTIVE_LOCALITY, | |
117 | chip->vendor.iobase + TPM_ACCESS(l)); | |
118 | } | |
119 | ||
120 | static int request_locality(struct tpm_chip *chip, int l) | |
121 | { | |
20b87bbf | 122 | unsigned long stop, timeout; |
27084efe LD |
123 | long rc; |
124 | ||
125 | if (check_locality(chip, l) >= 0) | |
126 | return l; | |
127 | ||
128 | iowrite8(TPM_ACCESS_REQUEST_USE, | |
129 | chip->vendor.iobase + TPM_ACCESS(l)); | |
130 | ||
20b87bbf SB |
131 | stop = jiffies + chip->vendor.timeout_a; |
132 | ||
27084efe | 133 | if (chip->vendor.irq) { |
20b87bbf SB |
134 | again: |
135 | timeout = stop - jiffies; | |
136 | if ((long)timeout <= 0) | |
137 | return -1; | |
36b20020 | 138 | rc = wait_event_interruptible_timeout(chip->vendor.int_queue, |
27084efe LD |
139 | (check_locality |
140 | (chip, l) >= 0), | |
20b87bbf | 141 | timeout); |
27084efe LD |
142 | if (rc > 0) |
143 | return l; | |
20b87bbf SB |
144 | if (rc == -ERESTARTSYS && freezing(current)) { |
145 | clear_thread_flag(TIF_SIGPENDING); | |
146 | goto again; | |
147 | } | |
27084efe LD |
148 | } else { |
149 | /* wait for burstcount */ | |
27084efe LD |
150 | do { |
151 | if (check_locality(chip, l) >= 0) | |
152 | return l; | |
153 | msleep(TPM_TIMEOUT); | |
154 | } | |
155 | while (time_before(jiffies, stop)); | |
156 | } | |
157 | return -1; | |
158 | } | |
159 | ||
160 | static u8 tpm_tis_status(struct tpm_chip *chip) | |
161 | { | |
162 | return ioread8(chip->vendor.iobase + | |
163 | TPM_STS(chip->vendor.locality)); | |
164 | } | |
165 | ||
166 | static void tpm_tis_ready(struct tpm_chip *chip) | |
167 | { | |
168 | /* this causes the current command to be aborted */ | |
169 | iowrite8(TPM_STS_COMMAND_READY, | |
170 | chip->vendor.iobase + TPM_STS(chip->vendor.locality)); | |
171 | } | |
172 | ||
173 | static int get_burstcount(struct tpm_chip *chip) | |
174 | { | |
175 | unsigned long stop; | |
176 | int burstcnt; | |
177 | ||
178 | /* wait for burstcount */ | |
179 | /* which timeout value, spec has 2 answers (c & d) */ | |
36b20020 | 180 | stop = jiffies + chip->vendor.timeout_d; |
27084efe LD |
181 | do { |
182 | burstcnt = ioread8(chip->vendor.iobase + | |
183 | TPM_STS(chip->vendor.locality) + 1); | |
184 | burstcnt += ioread8(chip->vendor.iobase + | |
185 | TPM_STS(chip->vendor.locality) + | |
186 | 2) << 8; | |
187 | if (burstcnt) | |
188 | return burstcnt; | |
189 | msleep(TPM_TIMEOUT); | |
190 | } while (time_before(jiffies, stop)); | |
191 | return -EBUSY; | |
192 | } | |
193 | ||
cb535425 | 194 | static int recv_data(struct tpm_chip *chip, u8 *buf, size_t count) |
27084efe LD |
195 | { |
196 | int size = 0, burstcnt; | |
197 | while (size < count && | |
fd048866 RA |
198 | wait_for_tpm_stat(chip, |
199 | TPM_STS_DATA_AVAIL | TPM_STS_VALID, | |
200 | chip->vendor.timeout_c, | |
201 | &chip->vendor.read_queue) | |
27084efe LD |
202 | == 0) { |
203 | burstcnt = get_burstcount(chip); | |
204 | for (; burstcnt > 0 && size < count; burstcnt--) | |
205 | buf[size++] = ioread8(chip->vendor.iobase + | |
206 | TPM_DATA_FIFO(chip->vendor. | |
207 | locality)); | |
208 | } | |
209 | return size; | |
210 | } | |
211 | ||
cb535425 | 212 | static int tpm_tis_recv(struct tpm_chip *chip, u8 *buf, size_t count) |
27084efe LD |
213 | { |
214 | int size = 0; | |
215 | int expected, status; | |
216 | ||
217 | if (count < TPM_HEADER_SIZE) { | |
218 | size = -EIO; | |
219 | goto out; | |
220 | } | |
221 | ||
222 | /* read first 10 bytes, including tag, paramsize, and result */ | |
223 | if ((size = | |
224 | recv_data(chip, buf, TPM_HEADER_SIZE)) < TPM_HEADER_SIZE) { | |
225 | dev_err(chip->dev, "Unable to read header\n"); | |
226 | goto out; | |
227 | } | |
228 | ||
229 | expected = be32_to_cpu(*(__be32 *) (buf + 2)); | |
230 | if (expected > count) { | |
231 | size = -EIO; | |
232 | goto out; | |
233 | } | |
234 | ||
235 | if ((size += | |
236 | recv_data(chip, &buf[TPM_HEADER_SIZE], | |
237 | expected - TPM_HEADER_SIZE)) < expected) { | |
238 | dev_err(chip->dev, "Unable to read remainder of result\n"); | |
239 | size = -ETIME; | |
240 | goto out; | |
241 | } | |
242 | ||
fd048866 RA |
243 | wait_for_tpm_stat(chip, TPM_STS_VALID, chip->vendor.timeout_c, |
244 | &chip->vendor.int_queue); | |
27084efe LD |
245 | status = tpm_tis_status(chip); |
246 | if (status & TPM_STS_DATA_AVAIL) { /* retry? */ | |
247 | dev_err(chip->dev, "Error left over data\n"); | |
248 | size = -EIO; | |
249 | goto out; | |
250 | } | |
251 | ||
252 | out: | |
253 | tpm_tis_ready(chip); | |
254 | release_locality(chip, chip->vendor.locality, 0); | |
255 | return size; | |
256 | } | |
257 | ||
90ab5ee9 | 258 | static bool itpm; |
3507d612 RA |
259 | module_param(itpm, bool, 0444); |
260 | MODULE_PARM_DESC(itpm, "Force iTPM workarounds (found on some Lenovo laptops)"); | |
261 | ||
27084efe LD |
262 | /* |
263 | * If interrupts are used (signaled by an irq set in the vendor structure) | |
264 | * tpm.c can skip polling for the data to be available as the interrupt is | |
265 | * waited for here | |
266 | */ | |
9519de3f | 267 | static int tpm_tis_send_data(struct tpm_chip *chip, u8 *buf, size_t len) |
27084efe LD |
268 | { |
269 | int rc, status, burstcnt; | |
270 | size_t count = 0; | |
27084efe LD |
271 | |
272 | if (request_locality(chip, 0) < 0) | |
273 | return -EBUSY; | |
274 | ||
275 | status = tpm_tis_status(chip); | |
276 | if ((status & TPM_STS_COMMAND_READY) == 0) { | |
277 | tpm_tis_ready(chip); | |
fd048866 | 278 | if (wait_for_tpm_stat |
27084efe LD |
279 | (chip, TPM_STS_COMMAND_READY, chip->vendor.timeout_b, |
280 | &chip->vendor.int_queue) < 0) { | |
281 | rc = -ETIME; | |
282 | goto out_err; | |
283 | } | |
284 | } | |
285 | ||
286 | while (count < len - 1) { | |
287 | burstcnt = get_burstcount(chip); | |
288 | for (; burstcnt > 0 && count < len - 1; burstcnt--) { | |
289 | iowrite8(buf[count], chip->vendor.iobase + | |
290 | TPM_DATA_FIFO(chip->vendor.locality)); | |
291 | count++; | |
292 | } | |
293 | ||
fd048866 RA |
294 | wait_for_tpm_stat(chip, TPM_STS_VALID, chip->vendor.timeout_c, |
295 | &chip->vendor.int_queue); | |
27084efe | 296 | status = tpm_tis_status(chip); |
3507d612 | 297 | if (!itpm && (status & TPM_STS_DATA_EXPECT) == 0) { |
27084efe LD |
298 | rc = -EIO; |
299 | goto out_err; | |
300 | } | |
301 | } | |
302 | ||
303 | /* write last byte */ | |
304 | iowrite8(buf[count], | |
9519de3f | 305 | chip->vendor.iobase + TPM_DATA_FIFO(chip->vendor.locality)); |
fd048866 RA |
306 | wait_for_tpm_stat(chip, TPM_STS_VALID, chip->vendor.timeout_c, |
307 | &chip->vendor.int_queue); | |
27084efe LD |
308 | status = tpm_tis_status(chip); |
309 | if ((status & TPM_STS_DATA_EXPECT) != 0) { | |
310 | rc = -EIO; | |
311 | goto out_err; | |
312 | } | |
313 | ||
9519de3f SB |
314 | return 0; |
315 | ||
316 | out_err: | |
317 | tpm_tis_ready(chip); | |
318 | release_locality(chip, chip->vendor.locality, 0); | |
319 | return rc; | |
320 | } | |
321 | ||
322 | /* | |
323 | * If interrupts are used (signaled by an irq set in the vendor structure) | |
324 | * tpm.c can skip polling for the data to be available as the interrupt is | |
325 | * waited for here | |
326 | */ | |
327 | static int tpm_tis_send(struct tpm_chip *chip, u8 *buf, size_t len) | |
328 | { | |
329 | int rc; | |
330 | u32 ordinal; | |
331 | ||
332 | rc = tpm_tis_send_data(chip, buf, len); | |
333 | if (rc < 0) | |
334 | return rc; | |
335 | ||
27084efe LD |
336 | /* go and do it */ |
337 | iowrite8(TPM_STS_GO, | |
338 | chip->vendor.iobase + TPM_STS(chip->vendor.locality)); | |
339 | ||
340 | if (chip->vendor.irq) { | |
341 | ordinal = be32_to_cpu(*((__be32 *) (buf + 6))); | |
fd048866 | 342 | if (wait_for_tpm_stat |
27084efe LD |
343 | (chip, TPM_STS_DATA_AVAIL | TPM_STS_VALID, |
344 | tpm_calc_ordinal_duration(chip, ordinal), | |
345 | &chip->vendor.read_queue) < 0) { | |
346 | rc = -ETIME; | |
347 | goto out_err; | |
348 | } | |
349 | } | |
350 | return len; | |
351 | out_err: | |
352 | tpm_tis_ready(chip); | |
353 | release_locality(chip, chip->vendor.locality, 0); | |
354 | return rc; | |
355 | } | |
356 | ||
9519de3f SB |
357 | /* |
358 | * Early probing for iTPM with STS_DATA_EXPECT flaw. | |
359 | * Try sending command without itpm flag set and if that | |
360 | * fails, repeat with itpm flag set. | |
361 | */ | |
362 | static int probe_itpm(struct tpm_chip *chip) | |
363 | { | |
364 | int rc = 0; | |
365 | u8 cmd_getticks[] = { | |
366 | 0x00, 0xc1, 0x00, 0x00, 0x00, 0x0a, | |
367 | 0x00, 0x00, 0x00, 0xf1 | |
368 | }; | |
369 | size_t len = sizeof(cmd_getticks); | |
968de8e2 | 370 | bool rem_itpm = itpm; |
4e401fb0 SB |
371 | u16 vendor = ioread16(chip->vendor.iobase + TPM_DID_VID(0)); |
372 | ||
373 | /* probe only iTPMS */ | |
374 | if (vendor != TPM_VID_INTEL) | |
375 | return 0; | |
9519de3f SB |
376 | |
377 | itpm = 0; | |
378 | ||
379 | rc = tpm_tis_send_data(chip, cmd_getticks, len); | |
380 | if (rc == 0) | |
381 | goto out; | |
382 | ||
383 | tpm_tis_ready(chip); | |
384 | release_locality(chip, chip->vendor.locality, 0); | |
385 | ||
386 | itpm = 1; | |
387 | ||
388 | rc = tpm_tis_send_data(chip, cmd_getticks, len); | |
389 | if (rc == 0) { | |
390 | dev_info(chip->dev, "Detected an iTPM.\n"); | |
391 | rc = 1; | |
392 | } else | |
393 | rc = -EFAULT; | |
394 | ||
395 | out: | |
396 | itpm = rem_itpm; | |
397 | tpm_tis_ready(chip); | |
398 | release_locality(chip, chip->vendor.locality, 0); | |
399 | ||
400 | return rc; | |
401 | } | |
402 | ||
62322d25 | 403 | static const struct file_operations tis_ops = { |
27084efe LD |
404 | .owner = THIS_MODULE, |
405 | .llseek = no_llseek, | |
406 | .open = tpm_open, | |
407 | .read = tpm_read, | |
408 | .write = tpm_write, | |
409 | .release = tpm_release, | |
410 | }; | |
411 | ||
412 | static DEVICE_ATTR(pubek, S_IRUGO, tpm_show_pubek, NULL); | |
413 | static DEVICE_ATTR(pcrs, S_IRUGO, tpm_show_pcrs, NULL); | |
414 | static DEVICE_ATTR(enabled, S_IRUGO, tpm_show_enabled, NULL); | |
415 | static DEVICE_ATTR(active, S_IRUGO, tpm_show_active, NULL); | |
416 | static DEVICE_ATTR(owned, S_IRUGO, tpm_show_owned, NULL); | |
417 | static DEVICE_ATTR(temp_deactivated, S_IRUGO, tpm_show_temp_deactivated, | |
418 | NULL); | |
419 | static DEVICE_ATTR(caps, S_IRUGO, tpm_show_caps_1_2, NULL); | |
420 | static DEVICE_ATTR(cancel, S_IWUSR | S_IWGRP, NULL, tpm_store_cancel); | |
04ab2293 | 421 | static DEVICE_ATTR(durations, S_IRUGO, tpm_show_durations, NULL); |
62592101 | 422 | static DEVICE_ATTR(timeouts, S_IRUGO, tpm_show_timeouts, NULL); |
27084efe LD |
423 | |
424 | static struct attribute *tis_attrs[] = { | |
425 | &dev_attr_pubek.attr, | |
426 | &dev_attr_pcrs.attr, | |
427 | &dev_attr_enabled.attr, | |
428 | &dev_attr_active.attr, | |
429 | &dev_attr_owned.attr, | |
430 | &dev_attr_temp_deactivated.attr, | |
431 | &dev_attr_caps.attr, | |
04ab2293 | 432 | &dev_attr_cancel.attr, |
62592101 SB |
433 | &dev_attr_durations.attr, |
434 | &dev_attr_timeouts.attr, NULL, | |
27084efe LD |
435 | }; |
436 | ||
437 | static struct attribute_group tis_attr_grp = { | |
438 | .attrs = tis_attrs | |
439 | }; | |
440 | ||
441 | static struct tpm_vendor_specific tpm_tis = { | |
442 | .status = tpm_tis_status, | |
443 | .recv = tpm_tis_recv, | |
444 | .send = tpm_tis_send, | |
445 | .cancel = tpm_tis_ready, | |
446 | .req_complete_mask = TPM_STS_DATA_AVAIL | TPM_STS_VALID, | |
447 | .req_complete_val = TPM_STS_DATA_AVAIL | TPM_STS_VALID, | |
448 | .req_canceled = TPM_STS_COMMAND_READY, | |
449 | .attr_group = &tis_attr_grp, | |
450 | .miscdev = { | |
451 | .fops = &tis_ops,}, | |
452 | }; | |
453 | ||
7d12e780 | 454 | static irqreturn_t tis_int_probe(int irq, void *dev_id) |
27084efe | 455 | { |
06efcad0 | 456 | struct tpm_chip *chip = dev_id; |
27084efe LD |
457 | u32 interrupt; |
458 | ||
459 | interrupt = ioread32(chip->vendor.iobase + | |
460 | TPM_INT_STATUS(chip->vendor.locality)); | |
461 | ||
462 | if (interrupt == 0) | |
463 | return IRQ_NONE; | |
464 | ||
a7b66822 | 465 | chip->vendor.probed_irq = irq; |
27084efe LD |
466 | |
467 | /* Clear interrupts handled with TPM_EOI */ | |
468 | iowrite32(interrupt, | |
469 | chip->vendor.iobase + | |
470 | TPM_INT_STATUS(chip->vendor.locality)); | |
471 | return IRQ_HANDLED; | |
472 | } | |
473 | ||
a6f97b29 | 474 | static irqreturn_t tis_int_handler(int dummy, void *dev_id) |
27084efe | 475 | { |
06efcad0 | 476 | struct tpm_chip *chip = dev_id; |
27084efe LD |
477 | u32 interrupt; |
478 | int i; | |
479 | ||
480 | interrupt = ioread32(chip->vendor.iobase + | |
481 | TPM_INT_STATUS(chip->vendor.locality)); | |
482 | ||
483 | if (interrupt == 0) | |
484 | return IRQ_NONE; | |
485 | ||
486 | if (interrupt & TPM_INTF_DATA_AVAIL_INT) | |
487 | wake_up_interruptible(&chip->vendor.read_queue); | |
488 | if (interrupt & TPM_INTF_LOCALITY_CHANGE_INT) | |
489 | for (i = 0; i < 5; i++) | |
490 | if (check_locality(chip, i) >= 0) | |
491 | break; | |
492 | if (interrupt & | |
493 | (TPM_INTF_LOCALITY_CHANGE_INT | TPM_INTF_STS_VALID_INT | | |
494 | TPM_INTF_CMD_READY_INT)) | |
495 | wake_up_interruptible(&chip->vendor.int_queue); | |
496 | ||
497 | /* Clear interrupts handled with TPM_EOI */ | |
498 | iowrite32(interrupt, | |
499 | chip->vendor.iobase + | |
500 | TPM_INT_STATUS(chip->vendor.locality)); | |
cab091ea | 501 | ioread32(chip->vendor.iobase + TPM_INT_STATUS(chip->vendor.locality)); |
27084efe LD |
502 | return IRQ_HANDLED; |
503 | } | |
504 | ||
90ab5ee9 | 505 | static bool interrupts = 1; |
57135568 KJH |
506 | module_param(interrupts, bool, 0444); |
507 | MODULE_PARM_DESC(interrupts, "Enable interrupts"); | |
508 | ||
c3c36aa9 | 509 | static int tpm_tis_init(struct device *dev, resource_size_t start, |
7917ff9a | 510 | resource_size_t len, unsigned int irq) |
27084efe LD |
511 | { |
512 | u32 vendor, intfcaps, intmask; | |
968de8e2 | 513 | int rc, i, irq_s, irq_e, probe; |
27084efe LD |
514 | struct tpm_chip *chip; |
515 | ||
9e323d3e | 516 | if (!(chip = tpm_register_hardware(dev, &tpm_tis))) |
27084efe LD |
517 | return -ENODEV; |
518 | ||
519 | chip->vendor.iobase = ioremap(start, len); | |
520 | if (!chip->vendor.iobase) { | |
521 | rc = -EIO; | |
522 | goto out_err; | |
523 | } | |
524 | ||
ec579358 JG |
525 | /* Default timeouts */ |
526 | chip->vendor.timeout_a = msecs_to_jiffies(TIS_SHORT_TIMEOUT); | |
527 | chip->vendor.timeout_b = msecs_to_jiffies(TIS_LONG_TIMEOUT); | |
528 | chip->vendor.timeout_c = msecs_to_jiffies(TIS_SHORT_TIMEOUT); | |
529 | chip->vendor.timeout_d = msecs_to_jiffies(TIS_SHORT_TIMEOUT); | |
530 | ||
05a462af MS |
531 | if (request_locality(chip, 0) != 0) { |
532 | rc = -ENODEV; | |
533 | goto out_err; | |
534 | } | |
535 | ||
27084efe | 536 | vendor = ioread32(chip->vendor.iobase + TPM_DID_VID(0)); |
27084efe | 537 | |
9e323d3e | 538 | dev_info(dev, |
27084efe LD |
539 | "1.2 TPM (device-id 0x%X, rev-id %d)\n", |
540 | vendor >> 16, ioread8(chip->vendor.iobase + TPM_RID(0))); | |
541 | ||
9519de3f | 542 | if (!itpm) { |
968de8e2 SB |
543 | probe = probe_itpm(chip); |
544 | if (probe < 0) { | |
9519de3f SB |
545 | rc = -ENODEV; |
546 | goto out_err; | |
547 | } | |
968de8e2 | 548 | itpm = (probe == 0) ? 0 : 1; |
9519de3f SB |
549 | } |
550 | ||
3507d612 RA |
551 | if (itpm) |
552 | dev_info(dev, "Intel iTPM workaround enabled\n"); | |
553 | ||
554 | ||
27084efe LD |
555 | /* Figure out the capabilities */ |
556 | intfcaps = | |
557 | ioread32(chip->vendor.iobase + | |
558 | TPM_INTF_CAPS(chip->vendor.locality)); | |
9e323d3e | 559 | dev_dbg(dev, "TPM interface capabilities (0x%x):\n", |
27084efe LD |
560 | intfcaps); |
561 | if (intfcaps & TPM_INTF_BURST_COUNT_STATIC) | |
9e323d3e | 562 | dev_dbg(dev, "\tBurst Count Static\n"); |
27084efe | 563 | if (intfcaps & TPM_INTF_CMD_READY_INT) |
9e323d3e | 564 | dev_dbg(dev, "\tCommand Ready Int Support\n"); |
27084efe | 565 | if (intfcaps & TPM_INTF_INT_EDGE_FALLING) |
9e323d3e | 566 | dev_dbg(dev, "\tInterrupt Edge Falling\n"); |
27084efe | 567 | if (intfcaps & TPM_INTF_INT_EDGE_RISING) |
9e323d3e | 568 | dev_dbg(dev, "\tInterrupt Edge Rising\n"); |
27084efe | 569 | if (intfcaps & TPM_INTF_INT_LEVEL_LOW) |
9e323d3e | 570 | dev_dbg(dev, "\tInterrupt Level Low\n"); |
27084efe | 571 | if (intfcaps & TPM_INTF_INT_LEVEL_HIGH) |
9e323d3e | 572 | dev_dbg(dev, "\tInterrupt Level High\n"); |
27084efe | 573 | if (intfcaps & TPM_INTF_LOCALITY_CHANGE_INT) |
9e323d3e | 574 | dev_dbg(dev, "\tLocality Change Int Support\n"); |
27084efe | 575 | if (intfcaps & TPM_INTF_STS_VALID_INT) |
9e323d3e | 576 | dev_dbg(dev, "\tSts Valid Int Support\n"); |
27084efe | 577 | if (intfcaps & TPM_INTF_DATA_AVAIL_INT) |
9e323d3e | 578 | dev_dbg(dev, "\tData Avail Int Support\n"); |
27084efe | 579 | |
a7b66822 | 580 | /* get the timeouts before testing for irqs */ |
7f326ed7 SB |
581 | if (tpm_get_timeouts(chip)) { |
582 | dev_err(dev, "Could not get TPM timeouts and durations\n"); | |
583 | rc = -ENODEV; | |
584 | goto out_err; | |
585 | } | |
a7b66822 | 586 | |
68d6e671 SB |
587 | if (tpm_do_selftest(chip)) { |
588 | dev_err(dev, "TPM self test failed\n"); | |
589 | rc = -ENODEV; | |
590 | goto out_err; | |
591 | } | |
592 | ||
27084efe LD |
593 | /* INTERRUPT Setup */ |
594 | init_waitqueue_head(&chip->vendor.read_queue); | |
595 | init_waitqueue_head(&chip->vendor.int_queue); | |
596 | ||
597 | intmask = | |
598 | ioread32(chip->vendor.iobase + | |
599 | TPM_INT_ENABLE(chip->vendor.locality)); | |
600 | ||
601 | intmask |= TPM_INTF_CMD_READY_INT | |
602 | | TPM_INTF_LOCALITY_CHANGE_INT | TPM_INTF_DATA_AVAIL_INT | |
603 | | TPM_INTF_STS_VALID_INT; | |
604 | ||
605 | iowrite32(intmask, | |
606 | chip->vendor.iobase + | |
607 | TPM_INT_ENABLE(chip->vendor.locality)); | |
7917ff9a BH |
608 | if (interrupts) |
609 | chip->vendor.irq = irq; | |
610 | if (interrupts && !chip->vendor.irq) { | |
a7b66822 | 611 | irq_s = |
57135568 KJH |
612 | ioread8(chip->vendor.iobase + |
613 | TPM_INT_VECTOR(chip->vendor.locality)); | |
a7b66822 SB |
614 | if (irq_s) { |
615 | irq_e = irq_s; | |
616 | } else { | |
617 | irq_s = 3; | |
618 | irq_e = 15; | |
619 | } | |
57135568 | 620 | |
a7b66822 | 621 | for (i = irq_s; i <= irq_e && chip->vendor.irq == 0; i++) { |
57135568 | 622 | iowrite8(i, chip->vendor.iobase + |
a7b66822 | 623 | TPM_INT_VECTOR(chip->vendor.locality)); |
57135568 | 624 | if (request_irq |
0f2ed4c6 | 625 | (i, tis_int_probe, IRQF_SHARED, |
57135568 KJH |
626 | chip->vendor.miscdev.name, chip) != 0) { |
627 | dev_info(chip->dev, | |
628 | "Unable to request irq: %d for probe\n", | |
629 | i); | |
630 | continue; | |
631 | } | |
27084efe | 632 | |
57135568 KJH |
633 | /* Clear all existing */ |
634 | iowrite32(ioread32 | |
635 | (chip->vendor.iobase + | |
636 | TPM_INT_STATUS(chip->vendor.locality)), | |
637 | chip->vendor.iobase + | |
638 | TPM_INT_STATUS(chip->vendor.locality)); | |
639 | ||
640 | /* Turn on */ | |
641 | iowrite32(intmask | TPM_GLOBAL_INT_ENABLE, | |
642 | chip->vendor.iobase + | |
643 | TPM_INT_ENABLE(chip->vendor.locality)); | |
644 | ||
a7b66822 SB |
645 | chip->vendor.probed_irq = 0; |
646 | ||
57135568 KJH |
647 | /* Generate Interrupts */ |
648 | tpm_gen_interrupt(chip); | |
649 | ||
a7b66822 SB |
650 | chip->vendor.irq = chip->vendor.probed_irq; |
651 | ||
652 | /* free_irq will call into tis_int_probe; | |
653 | clear all irqs we haven't seen while doing | |
654 | tpm_gen_interrupt */ | |
655 | iowrite32(ioread32 | |
656 | (chip->vendor.iobase + | |
657 | TPM_INT_STATUS(chip->vendor.locality)), | |
658 | chip->vendor.iobase + | |
659 | TPM_INT_STATUS(chip->vendor.locality)); | |
660 | ||
57135568 KJH |
661 | /* Turn off */ |
662 | iowrite32(intmask, | |
663 | chip->vendor.iobase + | |
664 | TPM_INT_ENABLE(chip->vendor.locality)); | |
665 | free_irq(i, chip); | |
27084efe | 666 | } |
27084efe LD |
667 | } |
668 | if (chip->vendor.irq) { | |
669 | iowrite8(chip->vendor.irq, | |
670 | chip->vendor.iobase + | |
671 | TPM_INT_VECTOR(chip->vendor.locality)); | |
672 | if (request_irq | |
0f2ed4c6 | 673 | (chip->vendor.irq, tis_int_handler, IRQF_SHARED, |
27084efe LD |
674 | chip->vendor.miscdev.name, chip) != 0) { |
675 | dev_info(chip->dev, | |
57135568 KJH |
676 | "Unable to request irq: %d for use\n", |
677 | chip->vendor.irq); | |
27084efe LD |
678 | chip->vendor.irq = 0; |
679 | } else { | |
680 | /* Clear all existing */ | |
681 | iowrite32(ioread32 | |
682 | (chip->vendor.iobase + | |
683 | TPM_INT_STATUS(chip->vendor.locality)), | |
684 | chip->vendor.iobase + | |
685 | TPM_INT_STATUS(chip->vendor.locality)); | |
686 | ||
687 | /* Turn on */ | |
688 | iowrite32(intmask | TPM_GLOBAL_INT_ENABLE, | |
689 | chip->vendor.iobase + | |
690 | TPM_INT_ENABLE(chip->vendor.locality)); | |
691 | } | |
692 | } | |
693 | ||
694 | INIT_LIST_HEAD(&chip->vendor.list); | |
4e70daaf | 695 | mutex_lock(&tis_lock); |
27084efe | 696 | list_add(&chip->vendor.list, &tis_chips); |
4e70daaf | 697 | mutex_unlock(&tis_lock); |
27084efe | 698 | |
27084efe LD |
699 | |
700 | return 0; | |
701 | out_err: | |
702 | if (chip->vendor.iobase) | |
703 | iounmap(chip->vendor.iobase); | |
704 | tpm_remove_hardware(chip->dev); | |
705 | return rc; | |
706 | } | |
96854310 SB |
707 | |
708 | static void tpm_tis_reenable_interrupts(struct tpm_chip *chip) | |
709 | { | |
710 | u32 intmask; | |
711 | ||
712 | /* reenable interrupts that device may have lost or | |
713 | BIOS/firmware may have disabled */ | |
714 | iowrite8(chip->vendor.irq, chip->vendor.iobase + | |
715 | TPM_INT_VECTOR(chip->vendor.locality)); | |
716 | ||
717 | intmask = | |
718 | ioread32(chip->vendor.iobase + | |
719 | TPM_INT_ENABLE(chip->vendor.locality)); | |
720 | ||
721 | intmask |= TPM_INTF_CMD_READY_INT | |
722 | | TPM_INTF_LOCALITY_CHANGE_INT | TPM_INTF_DATA_AVAIL_INT | |
723 | | TPM_INTF_STS_VALID_INT | TPM_GLOBAL_INT_ENABLE; | |
724 | ||
725 | iowrite32(intmask, | |
726 | chip->vendor.iobase + TPM_INT_ENABLE(chip->vendor.locality)); | |
727 | } | |
728 | ||
729 | ||
7f2ab000 | 730 | #ifdef CONFIG_PNP |
9e323d3e KJH |
731 | static int __devinit tpm_tis_pnp_init(struct pnp_dev *pnp_dev, |
732 | const struct pnp_device_id *pnp_id) | |
733 | { | |
c3c36aa9 | 734 | resource_size_t start, len; |
7917ff9a BH |
735 | unsigned int irq = 0; |
736 | ||
9e323d3e KJH |
737 | start = pnp_mem_start(pnp_dev, 0); |
738 | len = pnp_mem_len(pnp_dev, 0); | |
739 | ||
7917ff9a BH |
740 | if (pnp_irq_valid(pnp_dev, 0)) |
741 | irq = pnp_irq(pnp_dev, 0); | |
742 | else | |
743 | interrupts = 0; | |
744 | ||
e5cce6c1 OJ |
745 | if (is_itpm(pnp_dev)) |
746 | itpm = 1; | |
747 | ||
7917ff9a | 748 | return tpm_tis_init(&pnp_dev->dev, start, len, irq); |
9e323d3e KJH |
749 | } |
750 | ||
27084efe LD |
751 | static int tpm_tis_pnp_suspend(struct pnp_dev *dev, pm_message_t msg) |
752 | { | |
035e2ce8 | 753 | return tpm_pm_suspend(&dev->dev); |
27084efe LD |
754 | } |
755 | ||
756 | static int tpm_tis_pnp_resume(struct pnp_dev *dev) | |
757 | { | |
59f6fbe4 RA |
758 | struct tpm_chip *chip = pnp_get_drvdata(dev); |
759 | int ret; | |
760 | ||
45baa1d1 SB |
761 | if (chip->vendor.irq) |
762 | tpm_tis_reenable_interrupts(chip); | |
763 | ||
59f6fbe4 RA |
764 | ret = tpm_pm_resume(&dev->dev); |
765 | if (!ret) | |
68d6e671 | 766 | tpm_do_selftest(chip); |
59f6fbe4 RA |
767 | |
768 | return ret; | |
27084efe LD |
769 | } |
770 | ||
771 | static struct pnp_device_id tpm_pnp_tbl[] __devinitdata = { | |
772 | {"PNP0C31", 0}, /* TPM */ | |
93e1b7d4 KJH |
773 | {"ATM1200", 0}, /* Atmel */ |
774 | {"IFX0102", 0}, /* Infineon */ | |
775 | {"BCM0101", 0}, /* Broadcom */ | |
061991ec | 776 | {"BCM0102", 0}, /* Broadcom */ |
93e1b7d4 | 777 | {"NSC1200", 0}, /* National */ |
fb0e7e11 | 778 | {"ICO0102", 0}, /* Intel */ |
93e1b7d4 KJH |
779 | /* Add new here */ |
780 | {"", 0}, /* User Specified */ | |
781 | {"", 0} /* Terminator */ | |
27084efe | 782 | }; |
31bde71c | 783 | MODULE_DEVICE_TABLE(pnp, tpm_pnp_tbl); |
27084efe | 784 | |
253115b7 RA |
785 | static __devexit void tpm_tis_pnp_remove(struct pnp_dev *dev) |
786 | { | |
787 | struct tpm_chip *chip = pnp_get_drvdata(dev); | |
788 | ||
789 | tpm_dev_vendor_release(chip); | |
790 | ||
791 | kfree(chip); | |
792 | } | |
793 | ||
794 | ||
27084efe LD |
795 | static struct pnp_driver tis_pnp_driver = { |
796 | .name = "tpm_tis", | |
797 | .id_table = tpm_pnp_tbl, | |
798 | .probe = tpm_tis_pnp_init, | |
799 | .suspend = tpm_tis_pnp_suspend, | |
800 | .resume = tpm_tis_pnp_resume, | |
253115b7 | 801 | .remove = tpm_tis_pnp_remove, |
27084efe LD |
802 | }; |
803 | ||
93e1b7d4 KJH |
804 | #define TIS_HID_USR_IDX sizeof(tpm_pnp_tbl)/sizeof(struct pnp_device_id) -2 |
805 | module_param_string(hid, tpm_pnp_tbl[TIS_HID_USR_IDX].id, | |
806 | sizeof(tpm_pnp_tbl[TIS_HID_USR_IDX].id), 0444); | |
807 | MODULE_PARM_DESC(hid, "Set additional specific HID for this driver to probe"); | |
7f2ab000 | 808 | #endif |
7a192ec3 | 809 | |
b633f050 | 810 | static int tpm_tis_resume(struct device *dev) |
7a192ec3 | 811 | { |
b633f050 | 812 | struct tpm_chip *chip = dev_get_drvdata(dev); |
45baa1d1 SB |
813 | |
814 | if (chip->vendor.irq) | |
815 | tpm_tis_reenable_interrupts(chip); | |
816 | ||
b633f050 | 817 | return tpm_pm_resume(dev); |
7a192ec3 | 818 | } |
b633f050 RW |
819 | |
820 | static SIMPLE_DEV_PM_OPS(tpm_tis_pm, tpm_pm_suspend, tpm_tis_resume); | |
821 | ||
7a192ec3 ML |
822 | static struct platform_driver tis_drv = { |
823 | .driver = { | |
824 | .name = "tpm_tis", | |
825 | .owner = THIS_MODULE, | |
b633f050 | 826 | .pm = &tpm_tis_pm, |
7a192ec3 | 827 | }, |
9e323d3e KJH |
828 | }; |
829 | ||
830 | static struct platform_device *pdev; | |
831 | ||
90ab5ee9 | 832 | static bool force; |
9e323d3e KJH |
833 | module_param(force, bool, 0444); |
834 | MODULE_PARM_DESC(force, "Force device probe rather than using ACPI entry"); | |
27084efe LD |
835 | static int __init init_tis(void) |
836 | { | |
9e323d3e | 837 | int rc; |
7f2ab000 RA |
838 | #ifdef CONFIG_PNP |
839 | if (!force) | |
840 | return pnp_register_driver(&tis_pnp_driver); | |
841 | #endif | |
9e323d3e | 842 | |
7f2ab000 RA |
843 | rc = platform_driver_register(&tis_drv); |
844 | if (rc < 0) | |
9e323d3e | 845 | return rc; |
7f2ab000 RA |
846 | if (IS_ERR(pdev=platform_device_register_simple("tpm_tis", -1, NULL, 0))) |
847 | return PTR_ERR(pdev); | |
848 | if((rc=tpm_tis_init(&pdev->dev, TIS_MEM_BASE, TIS_MEM_LEN, 0)) != 0) { | |
849 | platform_device_unregister(pdev); | |
850 | platform_driver_unregister(&tis_drv); | |
9e323d3e | 851 | } |
7f2ab000 | 852 | return rc; |
27084efe LD |
853 | } |
854 | ||
855 | static void __exit cleanup_tis(void) | |
856 | { | |
857 | struct tpm_vendor_specific *i, *j; | |
858 | struct tpm_chip *chip; | |
4e70daaf | 859 | mutex_lock(&tis_lock); |
27084efe LD |
860 | list_for_each_entry_safe(i, j, &tis_chips, list) { |
861 | chip = to_tpm_chip(i); | |
253115b7 | 862 | tpm_remove_hardware(chip->dev); |
27084efe LD |
863 | iowrite32(~TPM_GLOBAL_INT_ENABLE & |
864 | ioread32(chip->vendor.iobase + | |
865 | TPM_INT_ENABLE(chip->vendor. | |
866 | locality)), | |
867 | chip->vendor.iobase + | |
868 | TPM_INT_ENABLE(chip->vendor.locality)); | |
869 | release_locality(chip, chip->vendor.locality, 1); | |
870 | if (chip->vendor.irq) | |
871 | free_irq(chip->vendor.irq, chip); | |
872 | iounmap(i->iobase); | |
873 | list_del(&i->list); | |
27084efe | 874 | } |
4e70daaf | 875 | mutex_unlock(&tis_lock); |
7f2ab000 RA |
876 | #ifdef CONFIG_PNP |
877 | if (!force) { | |
9e323d3e | 878 | pnp_unregister_driver(&tis_pnp_driver); |
7f2ab000 RA |
879 | return; |
880 | } | |
881 | #endif | |
882 | platform_device_unregister(pdev); | |
883 | platform_driver_unregister(&tis_drv); | |
27084efe LD |
884 | } |
885 | ||
886 | module_init(init_tis); | |
887 | module_exit(cleanup_tis); | |
888 | MODULE_AUTHOR("Leendert van Doorn (leendert@watson.ibm.com)"); | |
889 | MODULE_DESCRIPTION("TPM Driver"); | |
890 | MODULE_VERSION("2.0"); | |
891 | MODULE_LICENSE("GPL"); |