Linux 3.10.69
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm64 / kernel / smp.c
1 /*
2 * SMP initialisation and IPI support
3 * Based on arch/arm/kernel/smp.c
4 *
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20 #include <linux/delay.h>
21 #include <linux/init.h>
22 #include <linux/spinlock.h>
23 #include <linux/sched.h>
24 #include <linux/interrupt.h>
25 #include <linux/cache.h>
26 #include <linux/profile.h>
27 #include <linux/errno.h>
28 #include <linux/mm.h>
29 #include <linux/err.h>
30 #include <linux/cpu.h>
31 #include <linux/smp.h>
32 #include <linux/seq_file.h>
33 #include <linux/irq.h>
34 #include <linux/percpu.h>
35 #include <linux/clockchips.h>
36 #include <linux/completion.h>
37 #include <linux/of.h>
38
39 #include <asm/atomic.h>
40 #include <asm/cacheflush.h>
41 #include <asm/cputype.h>
42 #include <asm/mmu_context.h>
43 #include <asm/pgtable.h>
44 #include <asm/pgalloc.h>
45 #include <asm/processor.h>
46 #include <asm/smp_plat.h>
47 #include <asm/sections.h>
48 #include <asm/tlbflush.h>
49 #include <asm/ptrace.h>
50
51 /*
52 * as from 2.5, kernels no longer have an init_tasks structure
53 * so we need some other way of telling a new secondary core
54 * where to place its SVC stack
55 */
56 struct secondary_data secondary_data;
57 volatile unsigned long secondary_holding_pen_release = INVALID_HWID;
58
59 enum ipi_msg_type {
60 IPI_RESCHEDULE,
61 IPI_CALL_FUNC,
62 IPI_CALL_FUNC_SINGLE,
63 IPI_CPU_STOP,
64 };
65
66 static DEFINE_RAW_SPINLOCK(boot_lock);
67
68 /*
69 * Write secondary_holding_pen_release in a way that is guaranteed to be
70 * visible to all observers, irrespective of whether they're taking part
71 * in coherency or not. This is necessary for the hotplug code to work
72 * reliably.
73 */
74 static void __cpuinit write_pen_release(u64 val)
75 {
76 void *start = (void *)&secondary_holding_pen_release;
77 unsigned long size = sizeof(secondary_holding_pen_release);
78
79 secondary_holding_pen_release = val;
80 __flush_dcache_area(start, size);
81 }
82
83 /*
84 * Boot a secondary CPU, and assign it the specified idle task.
85 * This also gives us the initial stack to use for this CPU.
86 */
87 static int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
88 {
89 unsigned long timeout;
90
91 /*
92 * Set synchronisation state between this boot processor
93 * and the secondary one
94 */
95 raw_spin_lock(&boot_lock);
96
97 /*
98 * Update the pen release flag.
99 */
100 write_pen_release(cpu_logical_map(cpu));
101
102 /*
103 * Send an event, causing the secondaries to read pen_release.
104 */
105 sev();
106
107 timeout = jiffies + (1 * HZ);
108 while (time_before(jiffies, timeout)) {
109 if (secondary_holding_pen_release == INVALID_HWID)
110 break;
111 udelay(10);
112 }
113
114 /*
115 * Now the secondary core is starting up let it run its
116 * calibrations, then wait for it to finish
117 */
118 raw_spin_unlock(&boot_lock);
119
120 return secondary_holding_pen_release != INVALID_HWID ? -ENOSYS : 0;
121 }
122
123 static DECLARE_COMPLETION(cpu_running);
124
125 int __cpuinit __cpu_up(unsigned int cpu, struct task_struct *idle)
126 {
127 int ret;
128
129 /*
130 * We need to tell the secondary core where to find its stack and the
131 * page tables.
132 */
133 secondary_data.stack = task_stack_page(idle) + THREAD_START_SP;
134 __flush_dcache_area(&secondary_data, sizeof(secondary_data));
135
136 /*
137 * Now bring the CPU into our world.
138 */
139 ret = boot_secondary(cpu, idle);
140 if (ret == 0) {
141 /*
142 * CPU was successfully started, wait for it to come online or
143 * time out.
144 */
145 wait_for_completion_timeout(&cpu_running,
146 msecs_to_jiffies(1000));
147
148 if (!cpu_online(cpu)) {
149 pr_crit("CPU%u: failed to come online\n", cpu);
150 ret = -EIO;
151 }
152 } else {
153 pr_err("CPU%u: failed to boot: %d\n", cpu, ret);
154 }
155
156 secondary_data.stack = NULL;
157
158 return ret;
159 }
160
161 /*
162 * This is the secondary CPU boot entry. We're using this CPUs
163 * idle thread stack, but a set of temporary page tables.
164 */
165 asmlinkage void __cpuinit secondary_start_kernel(void)
166 {
167 struct mm_struct *mm = &init_mm;
168 unsigned int cpu = smp_processor_id();
169
170 printk("CPU%u: Booted secondary processor\n", cpu);
171
172 /*
173 * All kernel threads share the same mm context; grab a
174 * reference and switch to it.
175 */
176 atomic_inc(&mm->mm_count);
177 current->active_mm = mm;
178 cpumask_set_cpu(cpu, mm_cpumask(mm));
179
180 /*
181 * TTBR0 is only used for the identity mapping at this stage. Make it
182 * point to zero page to avoid speculatively fetching new entries.
183 */
184 cpu_set_reserved_ttbr0();
185 flush_tlb_all();
186
187 preempt_disable();
188 trace_hardirqs_off();
189
190 /*
191 * Let the primary processor know we're out of the
192 * pen, then head off into the C entry point
193 */
194 write_pen_release(INVALID_HWID);
195
196 /*
197 * Synchronise with the boot thread.
198 */
199 raw_spin_lock(&boot_lock);
200 raw_spin_unlock(&boot_lock);
201
202 /*
203 * Log the CPU info before it is marked online and might get read.
204 */
205 cpuinfo_store_cpu();
206
207 /*
208 * OK, now it's safe to let the boot CPU continue. Wait for
209 * the CPU migration code to notice that the CPU is online
210 * before we continue.
211 */
212 set_cpu_online(cpu, true);
213 complete(&cpu_running);
214
215 /*
216 * Enable GIC and timers.
217 */
218 notify_cpu_starting(cpu);
219
220 local_irq_enable();
221 local_fiq_enable();
222
223 /*
224 * OK, it's off to the idle thread for us
225 */
226 cpu_startup_entry(CPUHP_ONLINE);
227 }
228
229 void __init smp_cpus_done(unsigned int max_cpus)
230 {
231 unsigned long bogosum = loops_per_jiffy * num_online_cpus();
232
233 pr_info("SMP: Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
234 num_online_cpus(), bogosum / (500000/HZ),
235 (bogosum / (5000/HZ)) % 100);
236 }
237
238 void __init smp_prepare_boot_cpu(void)
239 {
240 }
241
242 static void (*smp_cross_call)(const struct cpumask *, unsigned int);
243
244 static const struct smp_enable_ops *enable_ops[] __initconst = {
245 &smp_spin_table_ops,
246 &smp_psci_ops,
247 NULL,
248 };
249
250 static const struct smp_enable_ops *smp_enable_ops[NR_CPUS];
251
252 static const struct smp_enable_ops * __init smp_get_enable_ops(const char *name)
253 {
254 const struct smp_enable_ops **ops = enable_ops;
255
256 while (*ops) {
257 if (!strcmp(name, (*ops)->name))
258 return *ops;
259
260 ops++;
261 }
262
263 return NULL;
264 }
265
266 /*
267 * Enumerate the possible CPU set from the device tree and build the
268 * cpu logical map array containing MPIDR values related to logical
269 * cpus. Assumes that cpu_logical_map(0) has already been initialized.
270 */
271 void __init smp_init_cpus(void)
272 {
273 const char *enable_method;
274 struct device_node *dn = NULL;
275 int i, cpu = 1;
276 bool bootcpu_valid = false;
277
278 while ((dn = of_find_node_by_type(dn, "cpu"))) {
279 const u32 *cell;
280 u64 hwid;
281
282 /*
283 * A cpu node with missing "reg" property is
284 * considered invalid to build a cpu_logical_map
285 * entry.
286 */
287 cell = of_get_property(dn, "reg", NULL);
288 if (!cell) {
289 pr_err("%s: missing reg property\n", dn->full_name);
290 goto next;
291 }
292 hwid = of_read_number(cell, of_n_addr_cells(dn));
293
294 /*
295 * Non affinity bits must be set to 0 in the DT
296 */
297 if (hwid & ~MPIDR_HWID_BITMASK) {
298 pr_err("%s: invalid reg property\n", dn->full_name);
299 goto next;
300 }
301
302 /*
303 * Duplicate MPIDRs are a recipe for disaster. Scan
304 * all initialized entries and check for
305 * duplicates. If any is found just ignore the cpu.
306 * cpu_logical_map was initialized to INVALID_HWID to
307 * avoid matching valid MPIDR values.
308 */
309 for (i = 1; (i < cpu) && (i < NR_CPUS); i++) {
310 if (cpu_logical_map(i) == hwid) {
311 pr_err("%s: duplicate cpu reg properties in the DT\n",
312 dn->full_name);
313 goto next;
314 }
315 }
316
317 /*
318 * The numbering scheme requires that the boot CPU
319 * must be assigned logical id 0. Record it so that
320 * the logical map built from DT is validated and can
321 * be used.
322 */
323 if (hwid == cpu_logical_map(0)) {
324 if (bootcpu_valid) {
325 pr_err("%s: duplicate boot cpu reg property in DT\n",
326 dn->full_name);
327 goto next;
328 }
329
330 bootcpu_valid = true;
331
332 /*
333 * cpu_logical_map has already been
334 * initialized and the boot cpu doesn't need
335 * the enable-method so continue without
336 * incrementing cpu.
337 */
338 continue;
339 }
340
341 if (cpu >= NR_CPUS)
342 goto next;
343
344 /*
345 * We currently support only the "spin-table" enable-method.
346 */
347 enable_method = of_get_property(dn, "enable-method", NULL);
348 if (!enable_method) {
349 pr_err("%s: missing enable-method property\n",
350 dn->full_name);
351 goto next;
352 }
353
354 smp_enable_ops[cpu] = smp_get_enable_ops(enable_method);
355
356 if (!smp_enable_ops[cpu]) {
357 pr_err("%s: invalid enable-method property: %s\n",
358 dn->full_name, enable_method);
359 goto next;
360 }
361
362 if (smp_enable_ops[cpu]->init_cpu(dn, cpu))
363 goto next;
364
365 pr_debug("cpu logical map 0x%llx\n", hwid);
366 cpu_logical_map(cpu) = hwid;
367 next:
368 cpu++;
369 }
370
371 /* sanity check */
372 if (cpu > NR_CPUS)
373 pr_warning("no. of cores (%d) greater than configured maximum of %d - clipping\n",
374 cpu, NR_CPUS);
375
376 if (!bootcpu_valid) {
377 pr_err("DT missing boot CPU MPIDR, not enabling secondaries\n");
378 return;
379 }
380
381 /*
382 * All the cpus that made it to the cpu_logical_map have been
383 * validated so set them as possible cpus.
384 */
385 for (i = 0; i < NR_CPUS; i++)
386 if (cpu_logical_map(i) != INVALID_HWID)
387 set_cpu_possible(i, true);
388 }
389
390 void __init smp_prepare_cpus(unsigned int max_cpus)
391 {
392 int cpu, err;
393 unsigned int ncores = num_possible_cpus();
394
395 /*
396 * are we trying to boot more cores than exist?
397 */
398 if (max_cpus > ncores)
399 max_cpus = ncores;
400
401 /* Don't bother if we're effectively UP */
402 if (max_cpus <= 1)
403 return;
404
405 /*
406 * Initialise the present map (which describes the set of CPUs
407 * actually populated at the present time) and release the
408 * secondaries from the bootloader.
409 *
410 * Make sure we online at most (max_cpus - 1) additional CPUs.
411 */
412 max_cpus--;
413 for_each_possible_cpu(cpu) {
414 if (max_cpus == 0)
415 break;
416
417 if (cpu == smp_processor_id())
418 continue;
419
420 if (!smp_enable_ops[cpu])
421 continue;
422
423 err = smp_enable_ops[cpu]->prepare_cpu(cpu);
424 if (err)
425 continue;
426
427 set_cpu_present(cpu, true);
428 max_cpus--;
429 }
430 }
431
432
433 void __init set_smp_cross_call(void (*fn)(const struct cpumask *, unsigned int))
434 {
435 smp_cross_call = fn;
436 }
437
438 void arch_send_call_function_ipi_mask(const struct cpumask *mask)
439 {
440 smp_cross_call(mask, IPI_CALL_FUNC);
441 }
442
443 void arch_send_call_function_single_ipi(int cpu)
444 {
445 smp_cross_call(cpumask_of(cpu), IPI_CALL_FUNC_SINGLE);
446 }
447
448 static const char *ipi_types[NR_IPI] = {
449 #define S(x,s) [x - IPI_RESCHEDULE] = s
450 S(IPI_RESCHEDULE, "Rescheduling interrupts"),
451 S(IPI_CALL_FUNC, "Function call interrupts"),
452 S(IPI_CALL_FUNC_SINGLE, "Single function call interrupts"),
453 S(IPI_CPU_STOP, "CPU stop interrupts"),
454 };
455
456 void show_ipi_list(struct seq_file *p, int prec)
457 {
458 unsigned int cpu, i;
459
460 for (i = 0; i < NR_IPI; i++) {
461 seq_printf(p, "%*s%u:%s", prec - 1, "IPI", i + IPI_RESCHEDULE,
462 prec >= 4 ? " " : "");
463 for_each_present_cpu(cpu)
464 seq_printf(p, "%10u ",
465 __get_irq_stat(cpu, ipi_irqs[i]));
466 seq_printf(p, " %s\n", ipi_types[i]);
467 }
468 }
469
470 u64 smp_irq_stat_cpu(unsigned int cpu)
471 {
472 u64 sum = 0;
473 int i;
474
475 for (i = 0; i < NR_IPI; i++)
476 sum += __get_irq_stat(cpu, ipi_irqs[i]);
477
478 return sum;
479 }
480
481 static DEFINE_RAW_SPINLOCK(stop_lock);
482
483 /*
484 * ipi_cpu_stop - handle IPI from smp_send_stop()
485 */
486 static void ipi_cpu_stop(unsigned int cpu)
487 {
488 if (system_state == SYSTEM_BOOTING ||
489 system_state == SYSTEM_RUNNING) {
490 raw_spin_lock(&stop_lock);
491 pr_crit("CPU%u: stopping\n", cpu);
492 dump_stack();
493 raw_spin_unlock(&stop_lock);
494 }
495
496 set_cpu_online(cpu, false);
497
498 local_fiq_disable();
499 local_irq_disable();
500
501 while (1)
502 cpu_relax();
503 }
504
505 /*
506 * Main handler for inter-processor interrupts
507 */
508 void handle_IPI(int ipinr, struct pt_regs *regs)
509 {
510 unsigned int cpu = smp_processor_id();
511 struct pt_regs *old_regs = set_irq_regs(regs);
512
513 if (ipinr >= IPI_RESCHEDULE && ipinr < IPI_RESCHEDULE + NR_IPI)
514 __inc_irq_stat(cpu, ipi_irqs[ipinr - IPI_RESCHEDULE]);
515
516 switch (ipinr) {
517 case IPI_RESCHEDULE:
518 scheduler_ipi();
519 break;
520
521 case IPI_CALL_FUNC:
522 irq_enter();
523 generic_smp_call_function_interrupt();
524 irq_exit();
525 break;
526
527 case IPI_CALL_FUNC_SINGLE:
528 irq_enter();
529 generic_smp_call_function_single_interrupt();
530 irq_exit();
531 break;
532
533 case IPI_CPU_STOP:
534 irq_enter();
535 ipi_cpu_stop(cpu);
536 irq_exit();
537 break;
538
539 default:
540 pr_crit("CPU%u: Unknown IPI message 0x%x\n", cpu, ipinr);
541 break;
542 }
543 set_irq_regs(old_regs);
544 }
545
546 void smp_send_reschedule(int cpu)
547 {
548 smp_cross_call(cpumask_of(cpu), IPI_RESCHEDULE);
549 }
550
551 void smp_send_stop(void)
552 {
553 unsigned long timeout;
554
555 if (num_online_cpus() > 1) {
556 cpumask_t mask;
557
558 cpumask_copy(&mask, cpu_online_mask);
559 cpu_clear(smp_processor_id(), mask);
560
561 smp_cross_call(&mask, IPI_CPU_STOP);
562 }
563
564 /* Wait up to one second for other CPUs to stop */
565 timeout = USEC_PER_SEC;
566 while (num_online_cpus() > 1 && timeout--)
567 udelay(1);
568
569 if (num_online_cpus() > 1)
570 pr_warning("SMP: failed to stop secondary CPUs\n");
571 }
572
573 /*
574 * not supported here
575 */
576 int setup_profiling_timer(unsigned int multiplier)
577 {
578 return -EINVAL;
579 }