ALSA: emu10k1: Fix card shortname string buffer overflow
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / sound / pci / emu10k1 / emu10k1_main.c
CommitLineData
1da177e4 1/*
c1017a4c 2 * Copyright (c) by Jaroslav Kysela <perex@perex.cz>
1da177e4
LT
3 * Creative Labs, Inc.
4 * Routines for control of EMU10K1 chips
5 *
9f4bd5dd 6 * Copyright (c) by James Courtier-Dutton <James@superbug.co.uk>
1da177e4 7 * Added support for Audigy 2 Value.
9f4bd5dd
JCD
8 * Added EMU 1010 support.
9 * General bug fixes and enhancements.
1da177e4
LT
10 *
11 *
12 * BUGS:
13 * --
14 *
15 * TODO:
16 * --
17 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
32 */
33
42f53226
JCD
34#include <linux/sched.h>
35#include <linux/kthread.h>
1da177e4
LT
36#include <linux/delay.h>
37#include <linux/init.h>
da155d5b 38#include <linux/module.h>
1da177e4
LT
39#include <linux/interrupt.h>
40#include <linux/pci.h>
41#include <linux/slab.h>
42#include <linux/vmalloc.h>
62932df8
IM
43#include <linux/mutex.h>
44
1da177e4
LT
45
46#include <sound/core.h>
47#include <sound/emu10k1.h>
9f4bd5dd 48#include <linux/firmware.h>
1da177e4 49#include "p16v.h"
e2b15f8f 50#include "tina2.h"
184c1e2c 51#include "p17v.h"
1da177e4 52
19b99fba 53
7e0af29d
CL
54#define HANA_FILENAME "emu/hana.fw"
55#define DOCK_FILENAME "emu/audio_dock.fw"
3663d845
JCD
56#define EMU1010B_FILENAME "emu/emu1010b.fw"
57#define MICRO_DOCK_FILENAME "emu/micro_dock.fw"
190d2c46 58#define EMU0404_FILENAME "emu/emu0404.fw"
d9e8a552 59#define EMU1010_NOTEBOOK_FILENAME "emu/emu1010_notebook.fw"
7e0af29d
CL
60
61MODULE_FIRMWARE(HANA_FILENAME);
62MODULE_FIRMWARE(DOCK_FILENAME);
3663d845
JCD
63MODULE_FIRMWARE(EMU1010B_FILENAME);
64MODULE_FIRMWARE(MICRO_DOCK_FILENAME);
190d2c46 65MODULE_FIRMWARE(EMU0404_FILENAME);
d9e8a552 66MODULE_FIRMWARE(EMU1010_NOTEBOOK_FILENAME);
7e0af29d
CL
67
68
1da177e4
LT
69/*************************************************************************
70 * EMU10K1 init / done
71 *************************************************************************/
72
67679b1f 73void snd_emu10k1_voice_init(struct snd_emu10k1 *emu, int ch)
1da177e4
LT
74{
75 snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
76 snd_emu10k1_ptr_write(emu, IP, ch, 0);
77 snd_emu10k1_ptr_write(emu, VTFT, ch, 0xffff);
78 snd_emu10k1_ptr_write(emu, CVCF, ch, 0xffff);
79 snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
80 snd_emu10k1_ptr_write(emu, CPF, ch, 0);
81 snd_emu10k1_ptr_write(emu, CCR, ch, 0);
82
83 snd_emu10k1_ptr_write(emu, PSST, ch, 0);
84 snd_emu10k1_ptr_write(emu, DSL, ch, 0x10);
85 snd_emu10k1_ptr_write(emu, CCCA, ch, 0);
86 snd_emu10k1_ptr_write(emu, Z1, ch, 0);
87 snd_emu10k1_ptr_write(emu, Z2, ch, 0);
88 snd_emu10k1_ptr_write(emu, FXRT, ch, 0x32100000);
89
90 snd_emu10k1_ptr_write(emu, ATKHLDM, ch, 0);
91 snd_emu10k1_ptr_write(emu, DCYSUSM, ch, 0);
92 snd_emu10k1_ptr_write(emu, IFATN, ch, 0xffff);
93 snd_emu10k1_ptr_write(emu, PEFE, ch, 0);
94 snd_emu10k1_ptr_write(emu, FMMOD, ch, 0);
95 snd_emu10k1_ptr_write(emu, TREMFRQ, ch, 24); /* 1 Hz */
96 snd_emu10k1_ptr_write(emu, FM2FRQ2, ch, 24); /* 1 Hz */
97 snd_emu10k1_ptr_write(emu, TEMPENV, ch, 0);
98
99 /*** these are last so OFF prevents writing ***/
100 snd_emu10k1_ptr_write(emu, LFOVAL2, ch, 0);
101 snd_emu10k1_ptr_write(emu, LFOVAL1, ch, 0);
102 snd_emu10k1_ptr_write(emu, ATKHLDV, ch, 0);
103 snd_emu10k1_ptr_write(emu, ENVVOL, ch, 0);
104 snd_emu10k1_ptr_write(emu, ENVVAL, ch, 0);
105
106 /* Audigy extra stuffs */
107 if (emu->audigy) {
108 snd_emu10k1_ptr_write(emu, 0x4c, ch, 0); /* ?? */
109 snd_emu10k1_ptr_write(emu, 0x4d, ch, 0); /* ?? */
110 snd_emu10k1_ptr_write(emu, 0x4e, ch, 0); /* ?? */
111 snd_emu10k1_ptr_write(emu, 0x4f, ch, 0); /* ?? */
112 snd_emu10k1_ptr_write(emu, A_FXRT1, ch, 0x03020100);
113 snd_emu10k1_ptr_write(emu, A_FXRT2, ch, 0x3f3f3f3f);
114 snd_emu10k1_ptr_write(emu, A_SENDAMOUNTS, ch, 0);
115 }
116}
117
18f3c59f
JCD
118static unsigned int spi_dac_init[] = {
119 0x00ff,
120 0x02ff,
121 0x0400,
122 0x0520,
123 0x0600,
124 0x08ff,
125 0x0aff,
126 0x0cff,
127 0x0eff,
128 0x10ff,
129 0x1200,
130 0x1400,
131 0x1480,
132 0x1800,
133 0x1aff,
134 0x1cff,
135 0x1e00,
136 0x0530,
137 0x0602,
138 0x0622,
139 0x1400,
140};
184c1e2c
JCD
141
142static unsigned int i2c_adc_init[][2] = {
143 { 0x17, 0x00 }, /* Reset */
144 { 0x07, 0x00 }, /* Timeout */
145 { 0x0b, 0x22 }, /* Interface control */
146 { 0x0c, 0x22 }, /* Master mode control */
147 { 0x0d, 0x08 }, /* Powerdown control */
148 { 0x0e, 0xcf }, /* Attenuation Left 0x01 = -103dB, 0xff = 24dB */
149 { 0x0f, 0xcf }, /* Attenuation Right 0.5dB steps */
150 { 0x10, 0x7b }, /* ALC Control 1 */
151 { 0x11, 0x00 }, /* ALC Control 2 */
152 { 0x12, 0x32 }, /* ALC Control 3 */
153 { 0x13, 0x00 }, /* Noise gate control */
154 { 0x14, 0xa6 }, /* Limiter control */
67679b1f 155 { 0x15, ADC_MUX_2 }, /* ADC Mixer control. Mic for A2ZS Notebook */
184c1e2c 156};
67679b1f 157
09668b44 158static int snd_emu10k1_init(struct snd_emu10k1 *emu, int enable_ir, int resume)
1da177e4 159{
1da177e4 160 unsigned int silent_page;
09668b44 161 int ch;
184c1e2c 162 u32 tmp;
1da177e4
LT
163
164 /* disable audio and lock cache */
67679b1f
VM
165 outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK |
166 HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
1da177e4
LT
167
168 /* reset recording buffers */
169 snd_emu10k1_ptr_write(emu, MICBS, 0, ADCBS_BUFSIZE_NONE);
170 snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
171 snd_emu10k1_ptr_write(emu, FXBS, 0, ADCBS_BUFSIZE_NONE);
172 snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
173 snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
174 snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
175
176 /* disable channel interrupt */
177 outl(0, emu->port + INTE);
178 snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
179 snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
180 snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
181 snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
182
67679b1f 183 if (emu->audigy) {
1da177e4
LT
184 /* set SPDIF bypass mode */
185 snd_emu10k1_ptr_write(emu, SPBYPASS, 0, SPBYPASS_FORMAT);
186 /* enable rear left + rear right AC97 slots */
09668b44
TI
187 snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_REAR_RIGHT |
188 AC97SLOT_REAR_LEFT);
1da177e4
LT
189 }
190
191 /* init envelope engine */
09668b44 192 for (ch = 0; ch < NUM_G; ch++)
1da177e4 193 snd_emu10k1_voice_init(emu, ch);
1da177e4 194
09668b44
TI
195 snd_emu10k1_ptr_write(emu, SPCS0, 0, emu->spdif_bits[0]);
196 snd_emu10k1_ptr_write(emu, SPCS1, 0, emu->spdif_bits[1]);
197 snd_emu10k1_ptr_write(emu, SPCS2, 0, emu->spdif_bits[2]);
1da177e4 198
2b637da5 199 if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
1da177e4 200 /* Hacks for Alice3 to work independent of haP16V driver */
67679b1f 201 /* Setup SRCMulti_I2S SamplingRate */
1da177e4
LT
202 tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
203 tmp &= 0xfffff1ff;
204 tmp |= (0x2<<9);
205 snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
67679b1f 206
1da177e4
LT
207 /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
208 snd_emu10k1_ptr20_write(emu, SRCSel, 0, 0x14);
209 /* Setup SRCMulti Input Audio Enable */
210 /* Use 0xFFFFFFFF to enable P16V sounds. */
211 snd_emu10k1_ptr20_write(emu, SRCMULTI_ENABLE, 0, 0xFFFFFFFF);
212
213 /* Enabled Phased (8-channel) P16V playback */
214 outl(0x0201, emu->port + HCFG2);
215 /* Set playback routing. */
fd9a98ec 216 snd_emu10k1_ptr20_write(emu, CAPTURE_P16V_SOURCE, 0, 0x78e4);
1da177e4 217 }
e0474e53 218 if (emu->card_capabilities->ca0108_chip) { /* audigy2 Value */
1da177e4 219 /* Hacks for Alice3 to work independent of haP16V driver */
09668b44 220 snd_printk(KERN_INFO "Audigy2 value: Special config.\n");
67679b1f 221 /* Setup SRCMulti_I2S SamplingRate */
1da177e4
LT
222 tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
223 tmp &= 0xfffff1ff;
224 tmp |= (0x2<<9);
225 snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
226
227 /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
228 outl(0x600000, emu->port + 0x20);
229 outl(0x14, emu->port + 0x24);
230
231 /* Setup SRCMulti Input Audio Enable */
232 outl(0x7b0000, emu->port + 0x20);
233 outl(0xFF000000, emu->port + 0x24);
234
235 /* Setup SPDIF Out Audio Enable */
236 /* The Audigy 2 Value has a separate SPDIF out,
237 * so no need for a mixer switch
238 */
239 outl(0x7a0000, emu->port + 0x20);
240 outl(0xFF000000, emu->port + 0x24);
241 tmp = inl(emu->port + A_IOCFG) & ~0x8; /* Clear bit 3 */
242 outl(tmp, emu->port + A_IOCFG);
243 }
27fe864e 244 if (emu->card_capabilities->spi_dac) { /* Audigy 2 ZS Notebook with DAC Wolfson WM8768/WM8568 */
18f3c59f
JCD
245 int size, n;
246
247 size = ARRAY_SIZE(spi_dac_init);
9f4bd5dd 248 for (n = 0; n < size; n++)
18f3c59f
JCD
249 snd_emu10k1_spi_write(emu, spi_dac_init[n]);
250
27fe864e 251 snd_emu10k1_ptr20_write(emu, 0x60, 0, 0x10);
ccadc3e3
JCD
252 /* Enable GPIOs
253 * GPIO0: Unknown
254 * GPIO1: Speakers-enabled.
255 * GPIO2: Unknown
256 * GPIO3: Unknown
257 * GPIO4: IEC958 Output on.
258 * GPIO5: Unknown
259 * GPIO6: Unknown
260 * GPIO7: Unknown
261 */
262 outl(0x76, emu->port + A_IOCFG); /* Windows uses 0x3f76 */
27fe864e 263 }
184c1e2c
JCD
264 if (emu->card_capabilities->i2c_adc) { /* Audigy 2 ZS Notebook with ADC Wolfson WM8775 */
265 int size, n;
266
267 snd_emu10k1_ptr20_write(emu, P17V_I2S_SRC_SEL, 0, 0x2020205f);
268 tmp = inl(emu->port + A_IOCFG);
269 outl(tmp | 0x4, emu->port + A_IOCFG); /* Set bit 2 for mic input */
270 tmp = inl(emu->port + A_IOCFG);
271 size = ARRAY_SIZE(i2c_adc_init);
272 for (n = 0; n < size; n++)
273 snd_emu10k1_i2c_write(emu, i2c_adc_init[n][0], i2c_adc_init[n][1]);
67679b1f
VM
274 for (n = 0; n < 4; n++) {
275 emu->i2c_capture_volume[n][0] = 0xcf;
276 emu->i2c_capture_volume[n][1] = 0xcf;
184c1e2c 277 }
184c1e2c
JCD
278 }
279
67679b1f 280
1da177e4
LT
281 snd_emu10k1_ptr_write(emu, PTB, 0, emu->ptb_pages.addr);
282 snd_emu10k1_ptr_write(emu, TCB, 0, 0); /* taken from original driver */
283 snd_emu10k1_ptr_write(emu, TCBS, 0, 4); /* taken from original driver */
284
285 silent_page = (emu->silent_page.addr << 1) | MAP_PTI_MASK;
286 for (ch = 0; ch < NUM_G; ch++) {
287 snd_emu10k1_ptr_write(emu, MAPA, ch, silent_page);
288 snd_emu10k1_ptr_write(emu, MAPB, ch, silent_page);
289 }
290
190d2c46 291 if (emu->card_capabilities->emu_model) {
9f4bd5dd
JCD
292 outl(HCFG_AUTOMUTE_ASYNC |
293 HCFG_EMU32_SLAVE |
294 HCFG_AUDIOENABLE, emu->port + HCFG);
1da177e4
LT
295 /*
296 * Hokay, setup HCFG
297 * Mute Disable Audio = 0
298 * Lock Tank Memory = 1
299 * Lock Sound Memory = 0
300 * Auto Mute = 1
301 */
9f4bd5dd 302 } else if (emu->audigy) {
1da177e4
LT
303 if (emu->revision == 4) /* audigy2 */
304 outl(HCFG_AUDIOENABLE |
305 HCFG_AC3ENABLE_CDSPDIF |
306 HCFG_AC3ENABLE_GPSPDIF |
307 HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
308 else
309 outl(HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
e0474e53
JCD
310 /* FIXME: Remove all these emu->model and replace it with a card recognition parameter,
311 * e.g. card_capabilities->joystick */
1da177e4
LT
312 } else if (emu->model == 0x20 ||
313 emu->model == 0xc400 ||
314 (emu->model == 0x21 && emu->revision < 6))
315 outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE, emu->port + HCFG);
316 else
67679b1f 317 /* With on-chip joystick */
1da177e4
LT
318 outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
319
320 if (enable_ir) { /* enable IR for SB Live */
190d2c46 321 if (emu->card_capabilities->emu_model) {
9f4bd5dd 322 ; /* Disable all access to A_IOCFG for the emu1010 */
184c1e2c
JCD
323 } else if (emu->card_capabilities->i2c_adc) {
324 ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
19b99fba 325 } else if (emu->audigy) {
1da177e4
LT
326 unsigned int reg = inl(emu->port + A_IOCFG);
327 outl(reg | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
328 udelay(500);
329 outl(reg | A_IOCFG_GPOUT1 | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
330 udelay(100);
331 outl(reg, emu->port + A_IOCFG);
332 } else {
333 unsigned int reg = inl(emu->port + HCFG);
334 outl(reg | HCFG_GPOUT2, emu->port + HCFG);
335 udelay(500);
336 outl(reg | HCFG_GPOUT1 | HCFG_GPOUT2, emu->port + HCFG);
337 udelay(100);
338 outl(reg, emu->port + HCFG);
67679b1f 339 }
1da177e4 340 }
67679b1f 341
190d2c46 342 if (emu->card_capabilities->emu_model) {
9f4bd5dd 343 ; /* Disable all access to A_IOCFG for the emu1010 */
184c1e2c
JCD
344 } else if (emu->card_capabilities->i2c_adc) {
345 ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
19b99fba 346 } else if (emu->audigy) { /* enable analog output */
1da177e4
LT
347 unsigned int reg = inl(emu->port + A_IOCFG);
348 outl(reg | A_IOCFG_GPOUT0, emu->port + A_IOCFG);
349 }
350
09668b44
TI
351 return 0;
352}
1da177e4 353
09668b44
TI
354static void snd_emu10k1_audio_enable(struct snd_emu10k1 *emu)
355{
1da177e4
LT
356 /*
357 * Enable the audio bit
358 */
359 outl(inl(emu->port + HCFG) | HCFG_AUDIOENABLE, emu->port + HCFG);
360
361 /* Enable analog/digital outs on audigy */
190d2c46 362 if (emu->card_capabilities->emu_model) {
9f4bd5dd 363 ; /* Disable all access to A_IOCFG for the emu1010 */
184c1e2c
JCD
364 } else if (emu->card_capabilities->i2c_adc) {
365 ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
19b99fba 366 } else if (emu->audigy) {
1da177e4 367 outl(inl(emu->port + A_IOCFG) & ~0x44, emu->port + A_IOCFG);
67679b1f 368
e0474e53 369 if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
1da177e4
LT
370 /* Unmute Analog now. Set GPO6 to 1 for Apollo.
371 * This has to be done after init ALice3 I2SOut beyond 48KHz.
372 * So, sequence is important. */
373 outl(inl(emu->port + A_IOCFG) | 0x0040, emu->port + A_IOCFG);
e0474e53 374 } else if (emu->card_capabilities->ca0108_chip) { /* audigy2 value */
1da177e4
LT
375 /* Unmute Analog now. */
376 outl(inl(emu->port + A_IOCFG) | 0x0060, emu->port + A_IOCFG);
377 } else {
378 /* Disable routing from AC97 line out to Front speakers */
379 outl(inl(emu->port + A_IOCFG) | 0x0080, emu->port + A_IOCFG);
380 }
381 }
67679b1f 382
1da177e4
LT
383#if 0
384 {
385 unsigned int tmp;
386 /* FIXME: the following routine disables LiveDrive-II !! */
67679b1f 387 /* TOSLink detection */
1da177e4
LT
388 emu->tos_link = 0;
389 tmp = inl(emu->port + HCFG);
390 if (tmp & (HCFG_GPINPUT0 | HCFG_GPINPUT1)) {
391 outl(tmp|0x800, emu->port + HCFG);
392 udelay(50);
393 if (tmp != (inl(emu->port + HCFG) & ~0x800)) {
394 emu->tos_link = 1;
395 outl(tmp, emu->port + HCFG);
396 }
397 }
398 }
399#endif
400
401 snd_emu10k1_intr_enable(emu, INTE_PCIERRORENABLE);
1da177e4
LT
402}
403
67679b1f 404int snd_emu10k1_done(struct snd_emu10k1 *emu)
1da177e4
LT
405{
406 int ch;
407
408 outl(0, emu->port + INTE);
409
410 /*
411 * Shutdown the chip
412 */
413 for (ch = 0; ch < NUM_G; ch++)
414 snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
415 for (ch = 0; ch < NUM_G; ch++) {
416 snd_emu10k1_ptr_write(emu, VTFT, ch, 0);
417 snd_emu10k1_ptr_write(emu, CVCF, ch, 0);
418 snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
419 snd_emu10k1_ptr_write(emu, CPF, ch, 0);
420 }
421
422 /* reset recording buffers */
423 snd_emu10k1_ptr_write(emu, MICBS, 0, 0);
424 snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
425 snd_emu10k1_ptr_write(emu, FXBS, 0, 0);
426 snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
427 snd_emu10k1_ptr_write(emu, FXWC, 0, 0);
428 snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
429 snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
430 snd_emu10k1_ptr_write(emu, TCBS, 0, TCBS_BUFFSIZE_16K);
431 snd_emu10k1_ptr_write(emu, TCB, 0, 0);
432 if (emu->audigy)
433 snd_emu10k1_ptr_write(emu, A_DBG, 0, A_DBG_SINGLE_STEP);
434 else
435 snd_emu10k1_ptr_write(emu, DBG, 0, EMU10K1_DBG_SINGLE_STEP);
436
437 /* disable channel interrupt */
438 snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
439 snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
440 snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
441 snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
442
1da177e4
LT
443 /* disable audio and lock cache */
444 outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
445 snd_emu10k1_ptr_write(emu, PTB, 0, 0);
446
1da177e4
LT
447 return 0;
448}
449
450/*************************************************************************
451 * ECARD functional implementation
452 *************************************************************************/
453
454/* In A1 Silicon, these bits are in the HC register */
455#define HOOKN_BIT (1L << 12)
456#define HANDN_BIT (1L << 11)
457#define PULSEN_BIT (1L << 10)
458
459#define EC_GDI1 (1 << 13)
460#define EC_GDI0 (1 << 14)
461
462#define EC_NUM_CONTROL_BITS 20
463
464#define EC_AC3_DATA_SELN 0x0001L
465#define EC_EE_DATA_SEL 0x0002L
466#define EC_EE_CNTRL_SELN 0x0004L
467#define EC_EECLK 0x0008L
468#define EC_EECS 0x0010L
469#define EC_EESDO 0x0020L
470#define EC_TRIM_CSN 0x0040L
471#define EC_TRIM_SCLK 0x0080L
472#define EC_TRIM_SDATA 0x0100L
473#define EC_TRIM_MUTEN 0x0200L
474#define EC_ADCCAL 0x0400L
475#define EC_ADCRSTN 0x0800L
476#define EC_DACCAL 0x1000L
477#define EC_DACMUTEN 0x2000L
478#define EC_LEDN 0x4000L
479
480#define EC_SPDIF0_SEL_SHIFT 15
481#define EC_SPDIF1_SEL_SHIFT 17
482#define EC_SPDIF0_SEL_MASK (0x3L << EC_SPDIF0_SEL_SHIFT)
483#define EC_SPDIF1_SEL_MASK (0x7L << EC_SPDIF1_SEL_SHIFT)
484#define EC_SPDIF0_SELECT(_x) (((_x) << EC_SPDIF0_SEL_SHIFT) & EC_SPDIF0_SEL_MASK)
485#define EC_SPDIF1_SELECT(_x) (((_x) << EC_SPDIF1_SEL_SHIFT) & EC_SPDIF1_SEL_MASK)
486#define EC_CURRENT_PROM_VERSION 0x01 /* Self-explanatory. This should
487 * be incremented any time the EEPROM's
488 * format is changed. */
489
490#define EC_EEPROM_SIZE 0x40 /* ECARD EEPROM has 64 16-bit words */
491
492/* Addresses for special values stored in to EEPROM */
493#define EC_PROM_VERSION_ADDR 0x20 /* Address of the current prom version */
494#define EC_BOARDREV0_ADDR 0x21 /* LSW of board rev */
495#define EC_BOARDREV1_ADDR 0x22 /* MSW of board rev */
496
497#define EC_LAST_PROMFILE_ADDR 0x2f
498
67679b1f 499#define EC_SERIALNUM_ADDR 0x30 /* First word of serial number. The
1da177e4
LT
500 * can be up to 30 characters in length
501 * and is stored as a NULL-terminated
502 * ASCII string. Any unused bytes must be
503 * filled with zeros */
504#define EC_CHECKSUM_ADDR 0x3f /* Location at which checksum is stored */
505
506
67679b1f
VM
507/* Most of this stuff is pretty self-evident. According to the hardware
508 * dudes, we need to leave the ADCCAL bit low in order to avoid a DC
1da177e4
LT
509 * offset problem. Weird.
510 */
511#define EC_RAW_RUN_MODE (EC_DACMUTEN | EC_ADCRSTN | EC_TRIM_MUTEN | \
512 EC_TRIM_CSN)
513
514
515#define EC_DEFAULT_ADC_GAIN 0xC4C4
516#define EC_DEFAULT_SPDIF0_SEL 0x0
517#define EC_DEFAULT_SPDIF1_SEL 0x4
518
519/**************************************************************************
520 * @func Clock bits into the Ecard's control latch. The Ecard uses a
521 * control latch will is loaded bit-serially by toggling the Modem control
522 * lines from function 2 on the E8010. This function hides these details
523 * and presents the illusion that we are actually writing to a distinct
524 * register.
525 */
526
67679b1f 527static void snd_emu10k1_ecard_write(struct snd_emu10k1 *emu, unsigned int value)
1da177e4
LT
528{
529 unsigned short count;
530 unsigned int data;
531 unsigned long hc_port;
532 unsigned int hc_value;
533
534 hc_port = emu->port + HCFG;
535 hc_value = inl(hc_port) & ~(HOOKN_BIT | HANDN_BIT | PULSEN_BIT);
536 outl(hc_value, hc_port);
537
538 for (count = 0; count < EC_NUM_CONTROL_BITS; count++) {
539
540 /* Set up the value */
541 data = ((value & 0x1) ? PULSEN_BIT : 0);
542 value >>= 1;
543
544 outl(hc_value | data, hc_port);
545
546 /* Clock the shift register */
547 outl(hc_value | data | HANDN_BIT, hc_port);
548 outl(hc_value | data, hc_port);
549 }
550
551 /* Latch the bits */
552 outl(hc_value | HOOKN_BIT, hc_port);
553 outl(hc_value, hc_port);
554}
555
556/**************************************************************************
557 * @func Set the gain of the ECARD's CS3310 Trim/gain controller. The
558 * trim value consists of a 16bit value which is composed of two
559 * 8 bit gain/trim values, one for the left channel and one for the
560 * right channel. The following table maps from the Gain/Attenuation
561 * value in decibels into the corresponding bit pattern for a single
562 * channel.
563 */
564
67679b1f 565static void snd_emu10k1_ecard_setadcgain(struct snd_emu10k1 *emu,
1da177e4
LT
566 unsigned short gain)
567{
568 unsigned int bit;
569
570 /* Enable writing to the TRIM registers */
571 snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
572
573 /* Do it again to insure that we meet hold time requirements */
574 snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
575
576 for (bit = (1 << 15); bit; bit >>= 1) {
577 unsigned int value;
67679b1f 578
1da177e4
LT
579 value = emu->ecard_ctrl & ~(EC_TRIM_CSN | EC_TRIM_SDATA);
580
581 if (gain & bit)
582 value |= EC_TRIM_SDATA;
583
584 /* Clock the bit */
585 snd_emu10k1_ecard_write(emu, value);
586 snd_emu10k1_ecard_write(emu, value | EC_TRIM_SCLK);
587 snd_emu10k1_ecard_write(emu, value);
588 }
589
590 snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
591}
592
67679b1f 593static int snd_emu10k1_ecard_init(struct snd_emu10k1 *emu)
1da177e4
LT
594{
595 unsigned int hc_value;
596
597 /* Set up the initial settings */
598 emu->ecard_ctrl = EC_RAW_RUN_MODE |
599 EC_SPDIF0_SELECT(EC_DEFAULT_SPDIF0_SEL) |
600 EC_SPDIF1_SELECT(EC_DEFAULT_SPDIF1_SEL);
601
67679b1f 602 /* Step 0: Set the codec type in the hardware control register
1da177e4
LT
603 * and enable audio output */
604 hc_value = inl(emu->port + HCFG);
605 outl(hc_value | HCFG_AUDIOENABLE | HCFG_CODECFORMAT_I2S, emu->port + HCFG);
606 inl(emu->port + HCFG);
607
608 /* Step 1: Turn off the led and deassert TRIM_CS */
609 snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
610
611 /* Step 2: Calibrate the ADC and DAC */
612 snd_emu10k1_ecard_write(emu, EC_DACCAL | EC_LEDN | EC_TRIM_CSN);
613
614 /* Step 3: Wait for awhile; XXX We can't get away with this
615 * under a real operating system; we'll need to block and wait that
616 * way. */
617 snd_emu10k1_wait(emu, 48000);
618
619 /* Step 4: Switch off the DAC and ADC calibration. Note
620 * That ADC_CAL is actually an inverted signal, so we assert
621 * it here to stop calibration. */
622 snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
623
624 /* Step 4: Switch into run mode */
625 snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
626
627 /* Step 5: Set the analog input gain */
628 snd_emu10k1_ecard_setadcgain(emu, EC_DEFAULT_ADC_GAIN);
629
630 return 0;
631}
632
67679b1f 633static int snd_emu10k1_cardbus_init(struct snd_emu10k1 *emu)
d83c671f
JCD
634{
635 unsigned long special_port;
636 unsigned int value;
637
638 /* Special initialisation routine
639 * before the rest of the IO-Ports become active.
640 */
641 special_port = emu->port + 0x38;
642 value = inl(special_port);
643 outl(0x00d00000, special_port);
644 value = inl(special_port);
645 outl(0x00d00001, special_port);
646 value = inl(special_port);
647 outl(0x00d0005f, special_port);
648 value = inl(special_port);
649 outl(0x00d0007f, special_port);
650 value = inl(special_port);
651 outl(0x0090007f, special_port);
652 value = inl(special_port);
653
e2b15f8f 654 snd_emu10k1_ptr20_write(emu, TINA2_VOLUME, 0, 0xfefefefe); /* Defaults to 0x30303030 */
c94fa4c9
JCD
655 /* Delay to give time for ADC chip to switch on. It needs 113ms */
656 msleep(200);
d83c671f
JCD
657 return 0;
658}
659
e08b34e8
TI
660static int snd_emu1010_load_firmware(struct snd_emu10k1 *emu,
661 const struct firmware *fw_entry)
19b99fba 662{
9f4bd5dd
JCD
663 int n, i;
664 int reg;
665 int value;
190d2c46
JCD
666 unsigned int write_post;
667 unsigned long flags;
9f4bd5dd 668
b209c4df
TI
669 if (!fw_entry)
670 return -EIO;
19b99fba 671
9f4bd5dd
JCD
672 /* The FPGA is a Xilinx Spartan IIE XC2S50E */
673 /* GPIO7 -> FPGA PGMN
674 * GPIO6 -> FPGA CCLK
675 * GPIO5 -> FPGA DIN
676 * FPGA CONFIG OFF -> FPGA PGMN
677 */
190d2c46 678 spin_lock_irqsave(&emu->emu_lock, flags);
9f4bd5dd 679 outl(0x00, emu->port + A_IOCFG); /* Set PGMN low for 1uS. */
190d2c46
JCD
680 write_post = inl(emu->port + A_IOCFG);
681 udelay(100);
9f4bd5dd 682 outl(0x80, emu->port + A_IOCFG); /* Leave bit 7 set during netlist setup. */
190d2c46 683 write_post = inl(emu->port + A_IOCFG);
9f4bd5dd 684 udelay(100); /* Allow FPGA memory to clean */
67679b1f
VM
685 for (n = 0; n < fw_entry->size; n++) {
686 value = fw_entry->data[n];
687 for (i = 0; i < 8; i++) {
9f4bd5dd
JCD
688 reg = 0x80;
689 if (value & 0x1)
690 reg = reg | 0x20;
67679b1f 691 value = value >> 1;
9f4bd5dd 692 outl(reg, emu->port + A_IOCFG);
190d2c46 693 write_post = inl(emu->port + A_IOCFG);
9f4bd5dd 694 outl(reg | 0x40, emu->port + A_IOCFG);
190d2c46 695 write_post = inl(emu->port + A_IOCFG);
9f4bd5dd
JCD
696 }
697 }
698 /* After programming, set GPIO bit 4 high again. */
699 outl(0x10, emu->port + A_IOCFG);
190d2c46
JCD
700 write_post = inl(emu->port + A_IOCFG);
701 spin_unlock_irqrestore(&emu->emu_lock, flags);
19b99fba
JCD
702
703 return 0;
704}
705
bd3d1c20
TI
706static int emu1010_firmware_thread(void *data)
707{
67679b1f 708 struct snd_emu10k1 *emu = data;
730d45f9 709 u32 tmp, tmp2, reg;
42f53226
JCD
710 int err;
711
712 for (;;) {
713 /* Delay to allow Audio Dock to settle */
190d2c46 714 msleep_interruptible(1000);
42f53226
JCD
715 if (kthread_should_stop())
716 break;
2efa1d59 717#ifdef CONFIG_PM_SLEEP
4f86f120
TI
718 if (emu->suspend)
719 continue;
2efa1d59 720#endif
67679b1f
VM
721 snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp); /* IRQ Status */
722 snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg); /* OPTIONS: Which cards are attached to the EMU */
42f53226
JCD
723 if (reg & EMU_HANA_OPTION_DOCK_OFFLINE) {
724 /* Audio Dock attached */
725 /* Return to Audio Dock programming mode */
726 snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware\n");
67679b1f 727 snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, EMU_HANA_FPGA_CONFIG_AUDIODOCK);
e08b34e8
TI
728
729 if (!emu->dock_fw) {
730 const char *filename = NULL;
731 switch (emu->card_capabilities->emu_model) {
732 case EMU_MODEL_EMU1010:
733 filename = DOCK_FILENAME;
734 break;
735 case EMU_MODEL_EMU1010B:
736 filename = MICRO_DOCK_FILENAME;
737 break;
738 case EMU_MODEL_EMU1616:
739 filename = MICRO_DOCK_FILENAME;
740 break;
741 }
742 if (filename) {
743 err = request_firmware(&emu->dock_fw,
744 filename,
745 &emu->pci->dev);
746 if (err)
747 continue;
748 }
749 }
750
751 if (emu->dock_fw) {
752 err = snd_emu1010_load_firmware(emu, emu->dock_fw);
753 if (err)
754 continue;
755 }
42f53226 756
67679b1f
VM
757 snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0);
758 snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &reg);
759 snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_IRQ_STATUS = 0x%x\n", reg);
42f53226 760 /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
67679b1f
VM
761 snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
762 snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_ID = 0x%x\n", reg);
42f53226
JCD
763 if ((reg & 0x1f) != 0x15) {
764 /* FPGA failed to be programmed */
67679b1f 765 snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware file failed, reg = 0x%x\n", reg);
190d2c46 766 continue;
42f53226
JCD
767 }
768 snd_printk(KERN_INFO "emu1010: Audio Dock Firmware loaded\n");
67679b1f
VM
769 snd_emu1010_fpga_read(emu, EMU_DOCK_MAJOR_REV, &tmp);
770 snd_emu1010_fpga_read(emu, EMU_DOCK_MINOR_REV, &tmp2);
730d45f9 771 snd_printk(KERN_INFO "Audio Dock ver: %u.%u\n",
28a97c19 772 tmp, tmp2);
c93d1c25
JCD
773 /* Sync clocking between 1010 and Dock */
774 /* Allow DLL to settle */
775 msleep(10);
776 /* Unmute all. Default is muted after a firmware load */
67679b1f 777 snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, EMU_UNMUTE);
42f53226
JCD
778 }
779 }
190d2c46 780 snd_printk(KERN_INFO "emu1010: firmware thread stopping\n");
42f53226
JCD
781 return 0;
782}
783
13d45709
PH
784/*
785 * EMU-1010 - details found out from this driver, official MS Win drivers,
786 * testing the card:
787 *
788 * Audigy2 (aka Alice2):
789 * ---------------------
790 * * communication over PCI
791 * * conversion of 32-bit data coming over EMU32 links from HANA FPGA
792 * to 2 x 16-bit, using internal DSP instructions
793 * * slave mode, clock supplied by HANA
794 * * linked to HANA using:
795 * 32 x 32-bit serial EMU32 output channels
796 * 16 x EMU32 input channels
797 * (?) x I2S I/O channels (?)
798 *
799 * FPGA (aka HANA):
800 * ---------------
801 * * provides all (?) physical inputs and outputs of the card
802 * (ADC, DAC, SPDIF I/O, ADAT I/O, etc.)
803 * * provides clock signal for the card and Alice2
804 * * two crystals - for 44.1kHz and 48kHz multiples
805 * * provides internal routing of signal sources to signal destinations
806 * * inputs/outputs to Alice2 - see above
807 *
808 * Current status of the driver:
809 * ----------------------------
810 * * only 44.1/48kHz supported (the MS Win driver supports up to 192 kHz)
811 * * PCM device nb. 2:
812 * 16 x 16-bit playback - snd_emu10k1_fx8010_playback_ops
813 * 16 x 32-bit capture - snd_emu10k1_capture_efx_ops
814 */
67679b1f 815static int snd_emu10k1_emu1010_init(struct snd_emu10k1 *emu)
19b99fba
JCD
816{
817 unsigned int i;
730d45f9 818 u32 tmp, tmp2, reg;
9f4bd5dd 819 int err;
9f4bd5dd
JCD
820
821 snd_printk(KERN_INFO "emu1010: Special config.\n");
822 /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
823 * Lock Sound Memory Cache, Lock Tank Memory Cache,
824 * Mute all codecs.
825 */
19b99fba 826 outl(0x0005a00c, emu->port + HCFG);
9f4bd5dd
JCD
827 /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
828 * Lock Tank Memory Cache,
829 * Mute all codecs.
830 */
67679b1f 831 outl(0x0005a004, emu->port + HCFG);
9f4bd5dd
JCD
832 /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
833 * Mute all codecs.
834 */
19b99fba 835 outl(0x0005a000, emu->port + HCFG);
9f4bd5dd
JCD
836 /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
837 * Mute all codecs.
838 */
19b99fba
JCD
839 outl(0x0005a000, emu->port + HCFG);
840
9f4bd5dd 841 /* Disable 48Volt power to Audio Dock */
67679b1f 842 snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0);
9f4bd5dd
JCD
843
844 /* ID, should read & 0x7f = 0x55. (Bit 7 is the IRQ bit) */
67679b1f
VM
845 snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
846 snd_printdd("reg1 = 0x%x\n", reg);
d9e8a552 847 if ((reg & 0x3f) == 0x15) {
9f4bd5dd
JCD
848 /* FPGA netlist already present so clear it */
849 /* Return to programming mode */
850
67679b1f 851 snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0x02);
19b99fba 852 }
67679b1f
VM
853 snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
854 snd_printdd("reg2 = 0x%x\n", reg);
d9e8a552 855 if ((reg & 0x3f) == 0x15) {
9f4bd5dd 856 /* FPGA failed to return to programming mode */
d9e8a552 857 snd_printk(KERN_INFO "emu1010: FPGA failed to return to programming mode\n");
9f4bd5dd 858 return -ENODEV;
19b99fba 859 }
67679b1f 860 snd_printk(KERN_INFO "emu1010: EMU_HANA_ID = 0x%x\n", reg);
b209c4df
TI
861
862 if (!emu->firmware) {
863 const char *filename;
864 switch (emu->card_capabilities->emu_model) {
865 case EMU_MODEL_EMU1010:
866 filename = HANA_FILENAME;
867 break;
868 case EMU_MODEL_EMU1010B:
869 filename = EMU1010B_FILENAME;
870 break;
871 case EMU_MODEL_EMU1616:
872 filename = EMU1010_NOTEBOOK_FILENAME;
873 break;
874 case EMU_MODEL_EMU0404:
875 filename = EMU0404_FILENAME;
876 break;
877 default:
878 return -ENODEV;
879 }
880
881 err = request_firmware(&emu->firmware, filename, &emu->pci->dev);
882 if (err != 0) {
883 snd_printk(KERN_ERR "emu1010: firmware: %s not found. Err = %d\n", filename, err);
884 return err;
885 }
886 snd_printk(KERN_INFO "emu1010: firmware file = %s, size = 0x%zx\n",
887 filename, emu->firmware->size);
b56ddbe5
FZ
888 }
889
e08b34e8 890 err = snd_emu1010_load_firmware(emu, emu->firmware);
b56ddbe5
FZ
891 if (err != 0) {
892 snd_printk(KERN_INFO "emu1010: Loading Firmware failed\n");
893 return err;
19b99fba 894 }
9f4bd5dd
JCD
895
896 /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
67679b1f 897 snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
d9e8a552 898 if ((reg & 0x3f) != 0x15) {
9f4bd5dd 899 /* FPGA failed to be programmed */
67679b1f 900 snd_printk(KERN_INFO "emu1010: Loading Hana Firmware file failed, reg = 0x%x\n", reg);
9f4bd5dd 901 return -ENODEV;
19b99fba 902 }
19b99fba 903
9f4bd5dd 904 snd_printk(KERN_INFO "emu1010: Hana Firmware loaded\n");
67679b1f
VM
905 snd_emu1010_fpga_read(emu, EMU_HANA_MAJOR_REV, &tmp);
906 snd_emu1010_fpga_read(emu, EMU_HANA_MINOR_REV, &tmp2);
730d45f9 907 snd_printk(KERN_INFO "emu1010: Hana version: %u.%u\n", tmp, tmp2);
9f4bd5dd 908 /* Enable 48Volt power to Audio Dock */
67679b1f 909 snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, EMU_HANA_DOCK_PWR_ON);
9f4bd5dd 910
67679b1f
VM
911 snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
912 snd_printk(KERN_INFO "emu1010: Card options = 0x%x\n", reg);
913 snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
914 snd_printk(KERN_INFO "emu1010: Card options = 0x%x\n", reg);
915 snd_emu1010_fpga_read(emu, EMU_HANA_OPTICAL_TYPE, &tmp);
edec7bbb 916 /* Optical -> ADAT I/O */
f93abe51
JCD
917 /* 0 : SPDIF
918 * 1 : ADAT
919 */
920 emu->emu1010.optical_in = 1; /* IN_ADAT */
921 emu->emu1010.optical_out = 1; /* IN_ADAT */
922 tmp = 0;
923 tmp = (emu->emu1010.optical_in ? EMU_HANA_OPTICAL_IN_ADAT : 0) |
924 (emu->emu1010.optical_out ? EMU_HANA_OPTICAL_OUT_ADAT : 0);
67679b1f
VM
925 snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, tmp);
926 snd_emu1010_fpga_read(emu, EMU_HANA_ADC_PADS, &tmp);
9f4bd5dd 927 /* Set no attenuation on Audio Dock pads. */
67679b1f 928 snd_emu1010_fpga_write(emu, EMU_HANA_ADC_PADS, 0x00);
9148cc50 929 emu->emu1010.adc_pads = 0x00;
67679b1f 930 snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp);
9f4bd5dd 931 /* Unmute Audio dock DACs, Headphone source DAC-4. */
67679b1f
VM
932 snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30);
933 snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);
934 snd_emu1010_fpga_read(emu, EMU_HANA_DAC_PADS, &tmp);
9148cc50 935 /* DAC PADs. */
67679b1f 936 snd_emu1010_fpga_write(emu, EMU_HANA_DAC_PADS, 0x0f);
9148cc50 937 emu->emu1010.dac_pads = 0x0f;
67679b1f
VM
938 snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp);
939 snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30);
940 snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp);
9f4bd5dd 941 /* SPDIF Format. Set Consumer mode, 24bit, copy enable */
67679b1f 942 snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10);
9f4bd5dd 943 /* MIDI routing */
67679b1f 944 snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19);
9f4bd5dd 945 /* Unknown. */
67679b1f 946 snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c);
fb9b5a0e 947 /* IRQ Enable: All on */
67679b1f 948 /* snd_emu1010_fpga_write(emu, 0x09, 0x0f ); */
9f4bd5dd 949 /* IRQ Enable: All off */
67679b1f 950 snd_emu1010_fpga_write(emu, EMU_HANA_IRQ_ENABLE, 0x00);
9f4bd5dd 951
67679b1f
VM
952 snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
953 snd_printk(KERN_INFO "emu1010: Card options3 = 0x%x\n", reg);
9f4bd5dd 954 /* Default WCLK set to 48kHz. */
67679b1f 955 snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x00);
9f4bd5dd 956 /* Word Clock source, Internal 48kHz x1 */
67679b1f
VM
957 snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K);
958 /* snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X); */
9f4bd5dd 959 /* Audio Dock LEDs. */
67679b1f 960 snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);
19b99fba 961
9f4bd5dd
JCD
962#if 0
963 /* For 96kHz */
964 snd_emu1010_fpga_link_dst_src_write(emu,
965 EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
966 snd_emu1010_fpga_link_dst_src_write(emu,
967 EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
968 snd_emu1010_fpga_link_dst_src_write(emu,
969 EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT2);
970 snd_emu1010_fpga_link_dst_src_write(emu,
971 EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT2);
972#endif
973#if 0
974 /* For 192kHz */
975 snd_emu1010_fpga_link_dst_src_write(emu,
976 EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
977 snd_emu1010_fpga_link_dst_src_write(emu,
978 EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
979 snd_emu1010_fpga_link_dst_src_write(emu,
980 EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
981 snd_emu1010_fpga_link_dst_src_write(emu,
982 EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_RIGHT2);
983 snd_emu1010_fpga_link_dst_src_write(emu,
984 EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT3);
985 snd_emu1010_fpga_link_dst_src_write(emu,
986 EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT3);
987 snd_emu1010_fpga_link_dst_src_write(emu,
988 EMU_DST_ALICE2_EMU32_6, EMU_SRC_HAMOA_ADC_LEFT4);
989 snd_emu1010_fpga_link_dst_src_write(emu,
990 EMU_DST_ALICE2_EMU32_7, EMU_SRC_HAMOA_ADC_RIGHT4);
991#endif
992#if 1
993 /* For 48kHz */
994 snd_emu1010_fpga_link_dst_src_write(emu,
995 EMU_DST_ALICE2_EMU32_0, EMU_SRC_DOCK_MIC_A1);
996 snd_emu1010_fpga_link_dst_src_write(emu,
997 EMU_DST_ALICE2_EMU32_1, EMU_SRC_DOCK_MIC_B1);
998 snd_emu1010_fpga_link_dst_src_write(emu,
999 EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
1000 snd_emu1010_fpga_link_dst_src_write(emu,
1001 EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_LEFT2);
1002 snd_emu1010_fpga_link_dst_src_write(emu,
1003 EMU_DST_ALICE2_EMU32_4, EMU_SRC_DOCK_ADC1_LEFT1);
1004 snd_emu1010_fpga_link_dst_src_write(emu,
1005 EMU_DST_ALICE2_EMU32_5, EMU_SRC_DOCK_ADC1_RIGHT1);
1006 snd_emu1010_fpga_link_dst_src_write(emu,
1007 EMU_DST_ALICE2_EMU32_6, EMU_SRC_DOCK_ADC2_LEFT1);
1008 snd_emu1010_fpga_link_dst_src_write(emu,
1009 EMU_DST_ALICE2_EMU32_7, EMU_SRC_DOCK_ADC2_RIGHT1);
13d45709
PH
1010 /* Pavel Hofman - setting defaults for 8 more capture channels
1011 * Defaults only, users will set their own values anyways, let's
1012 * just copy/paste.
1013 */
67679b1f 1014
13d45709
PH
1015 snd_emu1010_fpga_link_dst_src_write(emu,
1016 EMU_DST_ALICE2_EMU32_8, EMU_SRC_DOCK_MIC_A1);
1017 snd_emu1010_fpga_link_dst_src_write(emu,
1018 EMU_DST_ALICE2_EMU32_9, EMU_SRC_DOCK_MIC_B1);
1019 snd_emu1010_fpga_link_dst_src_write(emu,
1020 EMU_DST_ALICE2_EMU32_A, EMU_SRC_HAMOA_ADC_LEFT2);
1021 snd_emu1010_fpga_link_dst_src_write(emu,
1022 EMU_DST_ALICE2_EMU32_B, EMU_SRC_HAMOA_ADC_LEFT2);
1023 snd_emu1010_fpga_link_dst_src_write(emu,
1024 EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_ADC1_LEFT1);
1025 snd_emu1010_fpga_link_dst_src_write(emu,
1026 EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_ADC1_RIGHT1);
1027 snd_emu1010_fpga_link_dst_src_write(emu,
1028 EMU_DST_ALICE2_EMU32_E, EMU_SRC_DOCK_ADC2_LEFT1);
1029 snd_emu1010_fpga_link_dst_src_write(emu,
1030 EMU_DST_ALICE2_EMU32_F, EMU_SRC_DOCK_ADC2_RIGHT1);
9f4bd5dd
JCD
1031#endif
1032#if 0
1033 /* Original */
1034 snd_emu1010_fpga_link_dst_src_write(emu,
1035 EMU_DST_ALICE2_EMU32_4, EMU_SRC_HANA_ADAT);
1036 snd_emu1010_fpga_link_dst_src_write(emu,
1037 EMU_DST_ALICE2_EMU32_5, EMU_SRC_HANA_ADAT + 1);
1038 snd_emu1010_fpga_link_dst_src_write(emu,
1039 EMU_DST_ALICE2_EMU32_6, EMU_SRC_HANA_ADAT + 2);
1040 snd_emu1010_fpga_link_dst_src_write(emu,
1041 EMU_DST_ALICE2_EMU32_7, EMU_SRC_HANA_ADAT + 3);
1042 snd_emu1010_fpga_link_dst_src_write(emu,
1043 EMU_DST_ALICE2_EMU32_8, EMU_SRC_HANA_ADAT + 4);
1044 snd_emu1010_fpga_link_dst_src_write(emu,
1045 EMU_DST_ALICE2_EMU32_9, EMU_SRC_HANA_ADAT + 5);
1046 snd_emu1010_fpga_link_dst_src_write(emu,
1047 EMU_DST_ALICE2_EMU32_A, EMU_SRC_HANA_ADAT + 6);
1048 snd_emu1010_fpga_link_dst_src_write(emu,
1049 EMU_DST_ALICE2_EMU32_B, EMU_SRC_HANA_ADAT + 7);
1050 snd_emu1010_fpga_link_dst_src_write(emu,
1051 EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_MIC_A1);
1052 snd_emu1010_fpga_link_dst_src_write(emu,
1053 EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_MIC_B1);
1054 snd_emu1010_fpga_link_dst_src_write(emu,
1055 EMU_DST_ALICE2_EMU32_E, EMU_SRC_HAMOA_ADC_LEFT2);
1056 snd_emu1010_fpga_link_dst_src_write(emu,
1057 EMU_DST_ALICE2_EMU32_F, EMU_SRC_HAMOA_ADC_LEFT2);
1058#endif
67679b1f
VM
1059 for (i = 0; i < 0x20; i++) {
1060 /* AudioDock Elink <- Silence */
1061 snd_emu1010_fpga_link_dst_src_write(emu, 0x0100 + i, EMU_SRC_SILENCE);
9f4bd5dd 1062 }
67679b1f 1063 for (i = 0; i < 4; i++) {
9f4bd5dd 1064 /* Hana SPDIF Out <- Silence */
67679b1f 1065 snd_emu1010_fpga_link_dst_src_write(emu, 0x0200 + i, EMU_SRC_SILENCE);
9f4bd5dd 1066 }
67679b1f 1067 for (i = 0; i < 7; i++) {
9f4bd5dd 1068 /* Hamoa DAC <- Silence */
67679b1f 1069 snd_emu1010_fpga_link_dst_src_write(emu, 0x0300 + i, EMU_SRC_SILENCE);
9f4bd5dd 1070 }
67679b1f 1071 for (i = 0; i < 7; i++) {
9f4bd5dd
JCD
1072 /* Hana ADAT Out <- Silence */
1073 snd_emu1010_fpga_link_dst_src_write(emu, EMU_DST_HANA_ADAT + i, EMU_SRC_SILENCE);
1074 }
1075 snd_emu1010_fpga_link_dst_src_write(emu,
1076 EMU_DST_ALICE_I2S0_LEFT, EMU_SRC_DOCK_ADC1_LEFT1);
1077 snd_emu1010_fpga_link_dst_src_write(emu,
1078 EMU_DST_ALICE_I2S0_RIGHT, EMU_SRC_DOCK_ADC1_RIGHT1);
1079 snd_emu1010_fpga_link_dst_src_write(emu,
1080 EMU_DST_ALICE_I2S1_LEFT, EMU_SRC_DOCK_ADC2_LEFT1);
1081 snd_emu1010_fpga_link_dst_src_write(emu,
1082 EMU_DST_ALICE_I2S1_RIGHT, EMU_SRC_DOCK_ADC2_RIGHT1);
1083 snd_emu1010_fpga_link_dst_src_write(emu,
1084 EMU_DST_ALICE_I2S2_LEFT, EMU_SRC_DOCK_ADC3_LEFT1);
1085 snd_emu1010_fpga_link_dst_src_write(emu,
1086 EMU_DST_ALICE_I2S2_RIGHT, EMU_SRC_DOCK_ADC3_RIGHT1);
67679b1f
VM
1087 snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x01); /* Unmute all */
1088
1089 snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp);
9f4bd5dd 1090
9f4bd5dd
JCD
1091 /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
1092 * Lock Sound Memory Cache, Lock Tank Memory Cache,
1093 * Mute all codecs.
1094 */
67679b1f 1095 outl(0x0000a000, emu->port + HCFG);
9f4bd5dd
JCD
1096 /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
1097 * Lock Sound Memory Cache, Lock Tank Memory Cache,
1098 * Un-Mute all codecs.
1099 */
19b99fba 1100 outl(0x0000a001, emu->port + HCFG);
67679b1f 1101
19b99fba
JCD
1102 /* Initial boot complete. Now patches */
1103
67679b1f
VM
1104 snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp);
1105 snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19); /* MIDI Route */
1106 snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c); /* Unknown */
1107 snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19); /* MIDI Route */
1108 snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c); /* Unknown */
1109 snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp);
1110 snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10); /* SPDIF Format spdif (or 0x11 for aes/ebu) */
9f4bd5dd 1111
42f53226 1112 /* Start Micro/Audio Dock firmware loader thread */
bd3d1c20
TI
1113 if (!emu->emu1010.firmware_thread) {
1114 emu->emu1010.firmware_thread =
1115 kthread_create(emu1010_firmware_thread, emu,
1116 "emu1010_firmware");
1117 wake_up_process(emu->emu1010.firmware_thread);
1118 }
3663d845 1119
9f4bd5dd
JCD
1120#if 0
1121 snd_emu1010_fpga_link_dst_src_write(emu,
1122 EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32B + 2); /* ALICE2 bus 0xa2 */
1123 snd_emu1010_fpga_link_dst_src_write(emu,
1124 EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32B + 3); /* ALICE2 bus 0xa3 */
1125 snd_emu1010_fpga_link_dst_src_write(emu,
1126 EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 2); /* ALICE2 bus 0xb2 */
1127 snd_emu1010_fpga_link_dst_src_write(emu,
1128 EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 3); /* ALICE2 bus 0xb3 */
1129#endif
1130 /* Default outputs */
3839e4f1 1131 if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1616) {
1c02e366
CF
1132 /* 1616(M) cardbus default outputs */
1133 /* ALICE2 bus 0xa0 */
1134 snd_emu1010_fpga_link_dst_src_write(emu,
1135 EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
1136 emu->emu1010.output_source[0] = 17;
1137 snd_emu1010_fpga_link_dst_src_write(emu,
1138 EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
1139 emu->emu1010.output_source[1] = 18;
1140 snd_emu1010_fpga_link_dst_src_write(emu,
1141 EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
1142 emu->emu1010.output_source[2] = 19;
1143 snd_emu1010_fpga_link_dst_src_write(emu,
1144 EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
1145 emu->emu1010.output_source[3] = 20;
1146 snd_emu1010_fpga_link_dst_src_write(emu,
1147 EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
1148 emu->emu1010.output_source[4] = 21;
1149 snd_emu1010_fpga_link_dst_src_write(emu,
1150 EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
1151 emu->emu1010.output_source[5] = 22;
1152 /* ALICE2 bus 0xa0 */
1153 snd_emu1010_fpga_link_dst_src_write(emu,
1154 EMU_DST_MANA_DAC_LEFT, EMU_SRC_ALICE_EMU32A + 0);
1155 emu->emu1010.output_source[16] = 17;
1156 snd_emu1010_fpga_link_dst_src_write(emu,
1157 EMU_DST_MANA_DAC_RIGHT, EMU_SRC_ALICE_EMU32A + 1);
1158 emu->emu1010.output_source[17] = 18;
1159 } else {
1160 /* ALICE2 bus 0xa0 */
1161 snd_emu1010_fpga_link_dst_src_write(emu,
1162 EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
1163 emu->emu1010.output_source[0] = 21;
1164 snd_emu1010_fpga_link_dst_src_write(emu,
1165 EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
1166 emu->emu1010.output_source[1] = 22;
1167 snd_emu1010_fpga_link_dst_src_write(emu,
1168 EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
1169 emu->emu1010.output_source[2] = 23;
1170 snd_emu1010_fpga_link_dst_src_write(emu,
1171 EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
1172 emu->emu1010.output_source[3] = 24;
1173 snd_emu1010_fpga_link_dst_src_write(emu,
1174 EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
1175 emu->emu1010.output_source[4] = 25;
1176 snd_emu1010_fpga_link_dst_src_write(emu,
1177 EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
1178 emu->emu1010.output_source[5] = 26;
1179 snd_emu1010_fpga_link_dst_src_write(emu,
1180 EMU_DST_DOCK_DAC4_LEFT1, EMU_SRC_ALICE_EMU32A + 6);
1181 emu->emu1010.output_source[6] = 27;
1182 snd_emu1010_fpga_link_dst_src_write(emu,
1183 EMU_DST_DOCK_DAC4_RIGHT1, EMU_SRC_ALICE_EMU32A + 7);
1184 emu->emu1010.output_source[7] = 28;
1185 /* ALICE2 bus 0xa0 */
1186 snd_emu1010_fpga_link_dst_src_write(emu,
1187 EMU_DST_DOCK_PHONES_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
1188 emu->emu1010.output_source[8] = 21;
1189 snd_emu1010_fpga_link_dst_src_write(emu,
1190 EMU_DST_DOCK_PHONES_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
1191 emu->emu1010.output_source[9] = 22;
1192 /* ALICE2 bus 0xa0 */
1193 snd_emu1010_fpga_link_dst_src_write(emu,
1194 EMU_DST_DOCK_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
1195 emu->emu1010.output_source[10] = 21;
1196 snd_emu1010_fpga_link_dst_src_write(emu,
1197 EMU_DST_DOCK_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
1198 emu->emu1010.output_source[11] = 22;
1199 /* ALICE2 bus 0xa0 */
1200 snd_emu1010_fpga_link_dst_src_write(emu,
1201 EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
1202 emu->emu1010.output_source[12] = 21;
1203 snd_emu1010_fpga_link_dst_src_write(emu,
1204 EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
1205 emu->emu1010.output_source[13] = 22;
1206 /* ALICE2 bus 0xa0 */
1207 snd_emu1010_fpga_link_dst_src_write(emu,
1208 EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
1209 emu->emu1010.output_source[14] = 21;
1210 snd_emu1010_fpga_link_dst_src_write(emu,
1211 EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
1212 emu->emu1010.output_source[15] = 22;
1213 /* ALICE2 bus 0xa0 */
1214 snd_emu1010_fpga_link_dst_src_write(emu,
1215 EMU_DST_HANA_ADAT, EMU_SRC_ALICE_EMU32A + 0);
1216 emu->emu1010.output_source[16] = 21;
1217 snd_emu1010_fpga_link_dst_src_write(emu,
1218 EMU_DST_HANA_ADAT + 1, EMU_SRC_ALICE_EMU32A + 1);
1219 emu->emu1010.output_source[17] = 22;
1220 snd_emu1010_fpga_link_dst_src_write(emu,
1221 EMU_DST_HANA_ADAT + 2, EMU_SRC_ALICE_EMU32A + 2);
1222 emu->emu1010.output_source[18] = 23;
1223 snd_emu1010_fpga_link_dst_src_write(emu,
1224 EMU_DST_HANA_ADAT + 3, EMU_SRC_ALICE_EMU32A + 3);
1225 emu->emu1010.output_source[19] = 24;
1226 snd_emu1010_fpga_link_dst_src_write(emu,
1227 EMU_DST_HANA_ADAT + 4, EMU_SRC_ALICE_EMU32A + 4);
1228 emu->emu1010.output_source[20] = 25;
1229 snd_emu1010_fpga_link_dst_src_write(emu,
1230 EMU_DST_HANA_ADAT + 5, EMU_SRC_ALICE_EMU32A + 5);
1231 emu->emu1010.output_source[21] = 26;
1232 snd_emu1010_fpga_link_dst_src_write(emu,
1233 EMU_DST_HANA_ADAT + 6, EMU_SRC_ALICE_EMU32A + 6);
1234 emu->emu1010.output_source[22] = 27;
1235 snd_emu1010_fpga_link_dst_src_write(emu,
1236 EMU_DST_HANA_ADAT + 7, EMU_SRC_ALICE_EMU32A + 7);
1237 emu->emu1010.output_source[23] = 28;
1238 }
9f4bd5dd 1239 /* TEMP: Select SPDIF in/out */
67679b1f 1240 /* snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x0); */ /* Output spdif */
9f4bd5dd
JCD
1241
1242 /* TEMP: Select 48kHz SPDIF out */
1243 snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x0); /* Mute all */
1244 snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x0); /* Default fallback clock 48kHz */
1245 /* Word Clock source, Internal 48kHz x1 */
67679b1f
VM
1246 snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K);
1247 /* snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X); */
b0dbdaea 1248 emu->emu1010.internal_clock = 1; /* 48000 */
67679b1f 1249 snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12); /* Set LEDs on Audio Dock */
9f4bd5dd 1250 snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x1); /* Unmute all */
67679b1f
VM
1251 /* snd_emu1010_fpga_write(emu, 0x7, 0x0); */ /* Mute all */
1252 /* snd_emu1010_fpga_write(emu, 0x7, 0x1); */ /* Unmute all */
1253 /* snd_emu1010_fpga_write(emu, 0xe, 0x12); */ /* Set LEDs on Audio Dock */
19b99fba
JCD
1254
1255 return 0;
1256}
1da177e4
LT
1257/*
1258 * Create the EMU10K1 instance
1259 */
1260
c7561cd8 1261#ifdef CONFIG_PM_SLEEP
09668b44
TI
1262static int alloc_pm_buffer(struct snd_emu10k1 *emu);
1263static void free_pm_buffer(struct snd_emu10k1 *emu);
1264#endif
1265
eb4698f3 1266static int snd_emu10k1_free(struct snd_emu10k1 *emu)
1da177e4
LT
1267{
1268 if (emu->port) { /* avoid access to already used hardware */
67679b1f 1269 snd_emu10k1_fx8010_tram_setup(emu, 0);
1da177e4 1270 snd_emu10k1_done(emu);
09668b44 1271 snd_emu10k1_free_efx(emu);
67679b1f 1272 }
3839e4f1 1273 if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1010) {
9f4bd5dd 1274 /* Disable 48Volt power to Audio Dock */
67679b1f 1275 snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0);
9f4bd5dd 1276 }
bd3d1c20 1277 if (emu->emu1010.firmware_thread)
190d2c46 1278 kthread_stop(emu->emu1010.firmware_thread);
b209c4df
TI
1279 if (emu->firmware)
1280 release_firmware(emu->firmware);
e08b34e8
TI
1281 if (emu->dock_fw)
1282 release_firmware(emu->dock_fw);
ebf029da
TI
1283 if (emu->irq >= 0)
1284 free_irq(emu->irq, emu);
1285 /* remove reserved page */
1286 if (emu->reserved_page) {
1287 snd_emu10k1_synth_free(emu,
1288 (struct snd_util_memblk *)emu->reserved_page);
1289 emu->reserved_page = NULL;
1290 }
1da177e4
LT
1291 if (emu->memhdr)
1292 snd_util_memhdr_free(emu->memhdr);
1293 if (emu->silent_page.area)
1294 snd_dma_free_pages(&emu->silent_page);
1295 if (emu->ptb_pages.area)
1296 snd_dma_free_pages(&emu->ptb_pages);
1297 vfree(emu->page_ptr_table);
1298 vfree(emu->page_addr_table);
c7561cd8 1299#ifdef CONFIG_PM_SLEEP
09668b44
TI
1300 free_pm_buffer(emu);
1301#endif
1da177e4
LT
1302 if (emu->port)
1303 pci_release_regions(emu->pci);
67679b1f 1304 if (emu->card_capabilities->ca0151_chip) /* P16V */
1da177e4 1305 snd_p16v_free(emu);
09668b44 1306 pci_disable_device(emu->pci);
1da177e4
LT
1307 kfree(emu);
1308 return 0;
1309}
1310
eb4698f3 1311static int snd_emu10k1_dev_free(struct snd_device *device)
1da177e4 1312{
eb4698f3 1313 struct snd_emu10k1 *emu = device->device_data;
1da177e4
LT
1314 return snd_emu10k1_free(emu);
1315}
1316
eb4698f3 1317static struct snd_emu_chip_details emu_chip_details[] = {
21fdddea
JCD
1318 /* Audigy4 (Not PRO) SB0610 */
1319 /* Tested by James@superbug.co.uk 4th April 2006 */
1320 /* A_IOCFG bits
1321 * Output
1322 * 0: ?
1323 * 1: ?
1324 * 2: ?
1325 * 3: 0 - Digital Out, 1 - Line in
1326 * 4: ?
1327 * 5: ?
1328 * 6: ?
1329 * 7: ?
1330 * Input
1331 * 8: ?
1332 * 9: ?
1333 * A: Green jack sense (Front)
1334 * B: ?
1335 * C: Black jack sense (Rear/Side Right)
1336 * D: Yellow jack sense (Center/LFE/Side Left)
1337 * E: ?
1338 * F: ?
1339 *
1340 * Digital Out/Line in switch using A_IOCFG bit 3 (0x08)
1341 * 0 - Digital Out
1342 * 1 - Line in
1343 */
1344 /* Mic input not tested.
1345 * Analog CD input not tested
1346 * Digital Out not tested.
1347 * Line in working.
1348 * Audio output 5.1 working. Side outputs not working.
1349 */
1350 /* DSP: CA10300-IAT LF
1351 * DAC: Cirrus Logic CS4382-KQZ
1352 * ADC: Philips 1361T
1353 * AC97: Sigmatel STAC9750
1354 * CA0151: None
1355 */
1356 {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10211102,
18c71092 1357 .driver = "Audigy2", .name = "SB Audigy 4 [SB0610]",
21fdddea
JCD
1358 .id = "Audigy2",
1359 .emu10k2_chip = 1,
1360 .ca0108_chip = 1,
1361 .spk71 = 1,
1362 .adc_1361t = 1, /* 24 bit capture instead of 16bit */
1363 .ac97_chip = 1} ,
18c71092
VM
1364 /* Audigy 2 Value AC3 out does not work yet.
1365 * Need to find out how to turn off interpolators.
1366 */
1367 /* Tested by James@superbug.co.uk 3rd July 2005 */
1368 /* DSP: CA0108-IAT
1369 * DAC: CS4382-KQ
1370 * ADC: Philips 1361T
1371 * AC97: STAC9750
1372 * CA0151: None
1373 */
1374 {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10011102,
1375 .driver = "Audigy2", .name = "SB Audigy 2 Value [SB0400]",
1376 .id = "Audigy2",
1377 .emu10k2_chip = 1,
1378 .ca0108_chip = 1,
1379 .spk71 = 1,
1380 .ac97_chip = 1} ,
d83c671f 1381 /* Audigy 2 ZS Notebook Cardbus card.*/
184c1e2c 1382 /* Tested by James@superbug.co.uk 6th November 2006 */
f951fd3c
JCD
1383 /* Audio output 7.1/Headphones working.
1384 * Digital output working. (AC3 not checked, only PCM)
184c1e2c
JCD
1385 * Audio Mic/Line inputs working.
1386 * Digital input not tested.
18c71092 1387 */
21fdddea 1388 /* DSP: Tina2
f951fd3c
JCD
1389 * DAC: Wolfson WM8768/WM8568
1390 * ADC: Wolfson WM8775
1391 * AC97: None
1392 * CA0151: None
1393 */
184c1e2c
JCD
1394 /* Tested by James@superbug.co.uk 4th April 2006 */
1395 /* A_IOCFG bits
1396 * Output
1397 * 0: Not Used
1398 * 1: 0 = Mute all the 7.1 channel out. 1 = unmute.
1399 * 2: Analog input 0 = line in, 1 = mic in
1400 * 3: Not Used
1401 * 4: Digital output 0 = off, 1 = on.
1402 * 5: Not Used
1403 * 6: Not Used
1404 * 7: Not Used
1405 * Input
1406 * All bits 1 (0x3fxx) means nothing plugged in.
1407 * 8-9: 0 = Line in/Mic, 2 = Optical in, 3 = Nothing.
1408 * A-B: 0 = Headphones, 2 = Optical out, 3 = Nothing.
1409 * C-D: 2 = Front/Rear/etc, 3 = nothing.
1410 * E-F: Always 0
1411 *
1412 */
d83c671f 1413 {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x20011102,
0da12e28 1414 .driver = "Audigy2", .name = "Audigy 2 ZS Notebook [SB0530]",
d83c671f
JCD
1415 .id = "Audigy2",
1416 .emu10k2_chip = 1,
1417 .ca0108_chip = 1,
1418 .ca_cardbus_chip = 1,
27fe864e 1419 .spi_dac = 1,
184c1e2c 1420 .i2c_adc = 1,
d83c671f 1421 .spk71 = 1} ,
190d2c46 1422 /* Tested by James@superbug.co.uk 4th Nov 2007. */
82c8c741 1423 {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x42011102,
18c71092 1424 .driver = "Audigy2", .name = "E-mu 1010 Notebook [MAEM8950]",
82c8c741
JCD
1425 .id = "EMU1010",
1426 .emu10k2_chip = 1,
1427 .ca0108_chip = 1,
1428 .ca_cardbus_chip = 1,
d9e8a552 1429 .spk71 = 1 ,
3839e4f1 1430 .emu_model = EMU_MODEL_EMU1616},
190d2c46 1431 /* Tested by James@superbug.co.uk 4th Nov 2007. */
18c71092 1432 /* This is MAEM8960, 0202 is MAEM 8980 */
3663d845 1433 {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40041102,
18c71092 1434 .driver = "Audigy2", .name = "E-mu 1010b PCI [MAEM8960]",
3663d845
JCD
1435 .id = "EMU1010",
1436 .emu10k2_chip = 1,
1437 .ca0108_chip = 1,
190d2c46 1438 .spk71 = 1,
18c71092 1439 .emu_model = EMU_MODEL_EMU1010B}, /* EMU 1010 new revision */
10f571d0
MK
1440 /* Tested by Maxim Kachur <mcdebugger@duganet.ru> 17th Oct 2012. */
1441 /* This is MAEM8986, 0202 is MAEM8980 */
1442 {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40071102,
1443 .driver = "Audigy2", .name = "E-mu 1010 PCIe [MAEM8986]",
1444 .id = "EMU1010",
1445 .emu10k2_chip = 1,
1446 .ca0108_chip = 1,
1447 .spk71 = 1,
1448 .emu_model = EMU_MODEL_EMU1010B}, /* EMU 1010 PCIe */
190d2c46 1449 /* Tested by James@superbug.co.uk 8th July 2005. */
18c71092 1450 /* This is MAEM8810, 0202 is MAEM8820 */
190d2c46 1451 {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40011102,
18c71092 1452 .driver = "Audigy2", .name = "E-mu 1010 [MAEM8810]",
190d2c46
JCD
1453 .id = "EMU1010",
1454 .emu10k2_chip = 1,
1455 .ca0102_chip = 1,
1456 .spk71 = 1,
18c71092 1457 .emu_model = EMU_MODEL_EMU1010}, /* EMU 1010 old revision */
493b4acb
VMV
1458 /* EMU0404b */
1459 {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40021102,
18c71092 1460 .driver = "Audigy2", .name = "E-mu 0404b PCI [MAEM8852]",
493b4acb
VMV
1461 .id = "EMU0404",
1462 .emu10k2_chip = 1,
1463 .ca0108_chip = 1,
1464 .spk71 = 1,
18c71092 1465 .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 new revision */
493b4acb
VMV
1466 /* Tested by James@superbug.co.uk 20-3-2007. */
1467 {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40021102,
18c71092 1468 .driver = "Audigy2", .name = "E-mu 0404 [MAEM8850]",
493b4acb
VMV
1469 .id = "EMU0404",
1470 .emu10k2_chip = 1,
1471 .ca0102_chip = 1,
1472 .spk71 = 1,
1473 .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 */
ac5d4b40
FZ
1474 /* EMU0404 PCIe */
1475 {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40051102,
1476 .driver = "Audigy2", .name = "E-mu 0404 PCIe [MAEM8984]",
1477 .id = "EMU0404",
1478 .emu10k2_chip = 1,
1479 .ca0108_chip = 1,
1480 .spk71 = 1,
1481 .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 PCIe ver_03 */
718a2594 1482 /* Note that all E-mu cards require kernel 2.6 or newer. */
18c71092
VM
1483 {.vendor = 0x1102, .device = 0x0008,
1484 .driver = "Audigy2", .name = "SB Audigy 2 Value [Unknown]",
aec72e0a 1485 .id = "Audigy2",
1da177e4 1486 .emu10k2_chip = 1,
2668907a
PZ
1487 .ca0108_chip = 1,
1488 .ac97_chip = 1} ,
88dc0e5d 1489 /* Tested by James@superbug.co.uk 3rd July 2005 */
1da177e4 1490 {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20071102,
18c71092 1491 .driver = "Audigy2", .name = "SB Audigy 4 PRO [SB0380]",
aec72e0a 1492 .id = "Audigy2",
1da177e4
LT
1493 .emu10k2_chip = 1,
1494 .ca0102_chip = 1,
1495 .ca0151_chip = 1,
1496 .spk71 = 1,
1497 .spdif_bug = 1,
1498 .ac97_chip = 1} ,
f6f8bb64 1499 /* Tested by shane-alsa@cm.nu 5th Nov 2005 */
5b0e4985
JCD
1500 /* The 0x20061102 does have SB0350 written on it
1501 * Just like 0x20021102
1502 */
f6f8bb64 1503 {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20061102,
18c71092 1504 .driver = "Audigy2", .name = "SB Audigy 2 [SB0350b]",
f6f8bb64
LR
1505 .id = "Audigy2",
1506 .emu10k2_chip = 1,
1507 .ca0102_chip = 1,
1508 .ca0151_chip = 1,
1509 .spk71 = 1,
1510 .spdif_bug = 1,
55e03a68 1511 .invert_shared_spdif = 1, /* digital/analog switch swapped */
f6f8bb64 1512 .ac97_chip = 1} ,
dcc2cf75
TY
1513 /* 0x20051102 also has SB0350 written on it, treated as Audigy 2 ZS by
1514 Creative's Windows driver */
1515 {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20051102,
1516 .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0350a]",
1517 .id = "Audigy2",
1518 .emu10k2_chip = 1,
1519 .ca0102_chip = 1,
1520 .ca0151_chip = 1,
1521 .spk71 = 1,
1522 .spdif_bug = 1,
1523 .invert_shared_spdif = 1, /* digital/analog switch swapped */
1524 .ac97_chip = 1} ,
1da177e4 1525 {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20021102,
18c71092 1526 .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0350]",
aec72e0a 1527 .id = "Audigy2",
1da177e4
LT
1528 .emu10k2_chip = 1,
1529 .ca0102_chip = 1,
1530 .ca0151_chip = 1,
1531 .spk71 = 1,
1532 .spdif_bug = 1,
55e03a68 1533 .invert_shared_spdif = 1, /* digital/analog switch swapped */
1da177e4
LT
1534 .ac97_chip = 1} ,
1535 {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20011102,
18c71092 1536 .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0360]",
aec72e0a 1537 .id = "Audigy2",
1da177e4
LT
1538 .emu10k2_chip = 1,
1539 .ca0102_chip = 1,
1540 .ca0151_chip = 1,
1541 .spk71 = 1,
1542 .spdif_bug = 1,
55e03a68 1543 .invert_shared_spdif = 1, /* digital/analog switch swapped */
1da177e4 1544 .ac97_chip = 1} ,
54efc96d
JCD
1545 /* Audigy 2 */
1546 /* Tested by James@superbug.co.uk 3rd July 2005 */
1547 /* DSP: CA0102-IAT
1548 * DAC: CS4382-KQ
1549 * ADC: Philips 1361T
1550 * AC97: STAC9721
1551 * CA0151: Yes
1552 */
1da177e4 1553 {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10071102,
18c71092 1554 .driver = "Audigy2", .name = "SB Audigy 2 [SB0240]",
aec72e0a 1555 .id = "Audigy2",
1da177e4
LT
1556 .emu10k2_chip = 1,
1557 .ca0102_chip = 1,
1558 .ca0151_chip = 1,
1559 .spk71 = 1,
1560 .spdif_bug = 1,
11b3a755 1561 .adc_1361t = 1, /* 24 bit capture instead of 16bit */
1da177e4
LT
1562 .ac97_chip = 1} ,
1563 {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10051102,
0da12e28 1564 .driver = "Audigy2", .name = "Audigy 2 Platinum EX [SB0280]",
aec72e0a 1565 .id = "Audigy2",
1da177e4
LT
1566 .emu10k2_chip = 1,
1567 .ca0102_chip = 1,
1568 .ca0151_chip = 1,
2f020aa7 1569 .spk71 = 1,
1da177e4 1570 .spdif_bug = 1} ,
264f9577
JCD
1571 /* Dell OEM/Creative Labs Audigy 2 ZS */
1572 /* See ALSA bug#1365 */
1573 {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10031102,
18c71092 1574 .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0353]",
264f9577
JCD
1575 .id = "Audigy2",
1576 .emu10k2_chip = 1,
1577 .ca0102_chip = 1,
1578 .ca0151_chip = 1,
1579 .spk71 = 1,
1580 .spdif_bug = 1,
1f9da554 1581 .invert_shared_spdif = 1, /* digital/analog switch swapped */
264f9577 1582 .ac97_chip = 1} ,
1da177e4 1583 {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10021102,
18c71092 1584 .driver = "Audigy2", .name = "SB Audigy 2 Platinum [SB0240P]",
aec72e0a 1585 .id = "Audigy2",
1da177e4
LT
1586 .emu10k2_chip = 1,
1587 .ca0102_chip = 1,
1588 .ca0151_chip = 1,
1589 .spk71 = 1,
1590 .spdif_bug = 1,
d2cd74b1 1591 .invert_shared_spdif = 1, /* digital/analog switch swapped */
3271b7b2 1592 .adc_1361t = 1, /* 24 bit capture instead of 16bit. Fixes ALSA bug#324 */
1da177e4 1593 .ac97_chip = 1} ,
bdaed502 1594 {.vendor = 0x1102, .device = 0x0004, .revision = 0x04,
18c71092 1595 .driver = "Audigy2", .name = "SB Audigy 2 [Unknown]",
bdaed502
TI
1596 .id = "Audigy2",
1597 .emu10k2_chip = 1,
1598 .ca0102_chip = 1,
1599 .ca0151_chip = 1,
1600 .spdif_bug = 1,
1601 .ac97_chip = 1} ,
ae3a72d8 1602 {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00531102,
18c71092 1603 .driver = "Audigy", .name = "SB Audigy 1 [SB0092]",
aec72e0a 1604 .id = "Audigy",
56f5ceed
JCD
1605 .emu10k2_chip = 1,
1606 .ca0102_chip = 1,
2668907a 1607 .ac97_chip = 1} ,
ae3a72d8 1608 {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00521102,
18c71092 1609 .driver = "Audigy", .name = "SB Audigy 1 ES [SB0160]",
2668907a
PZ
1610 .id = "Audigy",
1611 .emu10k2_chip = 1,
1612 .ca0102_chip = 1,
ae3a72d8 1613 .spdif_bug = 1,
2668907a 1614 .ac97_chip = 1} ,
a6c17ec8 1615 {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00511102,
18c71092 1616 .driver = "Audigy", .name = "SB Audigy 1 [SB0090]",
a6c17ec8
AP
1617 .id = "Audigy",
1618 .emu10k2_chip = 1,
1619 .ca0102_chip = 1,
1620 .ac97_chip = 1} ,
1da177e4 1621 {.vendor = 0x1102, .device = 0x0004,
18c71092 1622 .driver = "Audigy", .name = "Audigy 1 [Unknown]",
aec72e0a 1623 .id = "Audigy",
1da177e4
LT
1624 .emu10k2_chip = 1,
1625 .ca0102_chip = 1,
2668907a 1626 .ac97_chip = 1} ,
18c71092
VM
1627 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x100a1102,
1628 .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0220]",
1629 .id = "Live",
1630 .emu10k1_chip = 1,
1631 .ac97_chip = 1,
1632 .sblive51 = 1} ,
1633 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806b1102,
1634 .driver = "EMU10K1", .name = "SB Live! [SB0105]",
f7de9cfd
MM
1635 .id = "Live",
1636 .emu10k1_chip = 1,
1637 .ac97_chip = 1,
1638 .sblive51 = 1} ,
18c71092
VM
1639 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806a1102,
1640 .driver = "EMU10K1", .name = "SB Live! Value [SB0103]",
aec72e0a 1641 .id = "Live",
1da177e4 1642 .emu10k1_chip = 1,
2b637da5
LR
1643 .ac97_chip = 1,
1644 .sblive51 = 1} ,
a6f6192b 1645 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80691102,
18c71092 1646 .driver = "EMU10K1", .name = "SB Live! Value [SB0101]",
2b6b22f3
JCD
1647 .id = "Live",
1648 .emu10k1_chip = 1,
1649 .ac97_chip = 1,
1650 .sblive51 = 1} ,
0ba656d0 1651 /* Tested by ALSA bug#1680 26th December 2005 */
18c71092
VM
1652 /* note: It really has SB0220 written on the card, */
1653 /* but it's SB0228 according to kx.inf */
0ba656d0 1654 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80661102,
18c71092 1655 .driver = "EMU10K1", .name = "SB Live! 5.1 Dell OEM [SB0228]",
0ba656d0
JCD
1656 .id = "Live",
1657 .emu10k1_chip = 1,
1658 .ac97_chip = 1,
1659 .sblive51 = 1} ,
c6c0b841
LR
1660 /* Tested by Thomas Zehetbauer 27th Aug 2005 */
1661 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80651102,
18c71092 1662 .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0220]",
a8ee7295
GT
1663 .id = "Live",
1664 .emu10k1_chip = 1,
1665 .ac97_chip = 1,
1666 .sblive51 = 1} ,
a6f6192b 1667 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80641102,
18c71092 1668 .driver = "EMU10K1", .name = "SB Live! 5.1",
2b6b22f3
JCD
1669 .id = "Live",
1670 .emu10k1_chip = 1,
1671 .ac97_chip = 1,
1672 .sblive51 = 1} ,
afe0f1f6 1673 /* Tested by alsa bugtrack user "hus" bug #1297 12th Aug 2005 */
a6f6192b 1674 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80611102,
18c71092 1675 .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0060]",
2b6b22f3
JCD
1676 .id = "Live",
1677 .emu10k1_chip = 1,
f12aa40c
TI
1678 .ac97_chip = 2, /* ac97 is optional; both SBLive 5.1 and platinum
1679 * share the same IDs!
1680 */
2b6b22f3 1681 .sblive51 = 1} ,
a6f6192b 1682 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80511102,
18c71092 1683 .driver = "EMU10K1", .name = "SB Live! Value [CT4850]",
2b6b22f3
JCD
1684 .id = "Live",
1685 .emu10k1_chip = 1,
1686 .ac97_chip = 1,
1687 .sblive51 = 1} ,
a6f6192b 1688 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80401102,
18c71092 1689 .driver = "EMU10K1", .name = "SB Live! Platinum [CT4760P]",
a6f6192b
JCD
1690 .id = "Live",
1691 .emu10k1_chip = 1,
1692 .ac97_chip = 1} ,
1693 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80321102,
18c71092 1694 .driver = "EMU10K1", .name = "SB Live! Value [CT4871]",
2b6b22f3
JCD
1695 .id = "Live",
1696 .emu10k1_chip = 1,
1697 .ac97_chip = 1,
1698 .sblive51 = 1} ,
1699 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80311102,
18c71092 1700 .driver = "EMU10K1", .name = "SB Live! Value [CT4831]",
2b6b22f3
JCD
1701 .id = "Live",
1702 .emu10k1_chip = 1,
1703 .ac97_chip = 1,
1704 .sblive51 = 1} ,
a6f6192b 1705 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80281102,
18c71092 1706 .driver = "EMU10K1", .name = "SB Live! Value [CT4870]",
aec72e0a 1707 .id = "Live",
2b637da5
LR
1708 .emu10k1_chip = 1,
1709 .ac97_chip = 1,
1710 .sblive51 = 1} ,
88dc0e5d 1711 /* Tested by James@superbug.co.uk 3rd July 2005 */
a6f6192b 1712 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80271102,
18c71092 1713 .driver = "EMU10K1", .name = "SB Live! Value [CT4832]",
2b6b22f3
JCD
1714 .id = "Live",
1715 .emu10k1_chip = 1,
1716 .ac97_chip = 1,
1717 .sblive51 = 1} ,
a6f6192b 1718 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80261102,
18c71092 1719 .driver = "EMU10K1", .name = "SB Live! Value [CT4830]",
2b6b22f3
JCD
1720 .id = "Live",
1721 .emu10k1_chip = 1,
1722 .ac97_chip = 1,
1723 .sblive51 = 1} ,
a6f6192b 1724 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80231102,
18c71092 1725 .driver = "EMU10K1", .name = "SB PCI512 [CT4790]",
2b6b22f3
JCD
1726 .id = "Live",
1727 .emu10k1_chip = 1,
1728 .ac97_chip = 1,
1729 .sblive51 = 1} ,
a6f6192b 1730 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80221102,
18c71092 1731 .driver = "EMU10K1", .name = "SB Live! Value [CT4780]",
2b6b22f3
JCD
1732 .id = "Live",
1733 .emu10k1_chip = 1,
1734 .ac97_chip = 1,
1735 .sblive51 = 1} ,
a6f6192b 1736 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x40011102,
18c71092 1737 .driver = "EMU10K1", .name = "E-mu APS [PC545]",
a6f6192b 1738 .id = "APS",
2b6b22f3 1739 .emu10k1_chip = 1,
a6f6192b
JCD
1740 .ecard = 1} ,
1741 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00211102,
18c71092 1742 .driver = "EMU10K1", .name = "SB Live! [CT4620]",
2b6b22f3
JCD
1743 .id = "Live",
1744 .emu10k1_chip = 1,
1745 .ac97_chip = 1,
1746 .sblive51 = 1} ,
a6f6192b 1747 {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00201102,
18c71092 1748 .driver = "EMU10K1", .name = "SB Live! Value [CT4670]",
2b6b22f3
JCD
1749 .id = "Live",
1750 .emu10k1_chip = 1,
1751 .ac97_chip = 1,
1752 .sblive51 = 1} ,
1da177e4 1753 {.vendor = 0x1102, .device = 0x0002,
18c71092 1754 .driver = "EMU10K1", .name = "SB Live! [Unknown]",
aec72e0a 1755 .id = "Live",
1da177e4 1756 .emu10k1_chip = 1,
2b637da5
LR
1757 .ac97_chip = 1,
1758 .sblive51 = 1} ,
1da177e4
LT
1759 { } /* terminator */
1760};
1761
e23e7a14 1762int snd_emu10k1_create(struct snd_card *card,
67679b1f 1763 struct pci_dev *pci,
1da177e4
LT
1764 unsigned short extin_mask,
1765 unsigned short extout_mask,
1766 long max_cache_bytes,
1767 int enable_ir,
e66bc8b2 1768 uint subsystem,
67679b1f 1769 struct snd_emu10k1 **remu)
1da177e4 1770{
eb4698f3 1771 struct snd_emu10k1 *emu;
09668b44 1772 int idx, err;
1da177e4 1773 int is_audigy;
09668b44 1774 unsigned int silent_page;
eb4698f3
TI
1775 const struct snd_emu_chip_details *c;
1776 static struct snd_device_ops ops = {
1da177e4
LT
1777 .dev_free = snd_emu10k1_dev_free,
1778 };
67679b1f 1779
1da177e4
LT
1780 *remu = NULL;
1781
1782 /* enable PCI device */
67679b1f
VM
1783 err = pci_enable_device(pci);
1784 if (err < 0)
1da177e4
LT
1785 return err;
1786
e560d8d8 1787 emu = kzalloc(sizeof(*emu), GFP_KERNEL);
1da177e4
LT
1788 if (emu == NULL) {
1789 pci_disable_device(pci);
1790 return -ENOMEM;
1791 }
1792 emu->card = card;
1793 spin_lock_init(&emu->reg_lock);
1794 spin_lock_init(&emu->emu_lock);
c94fa4c9
JCD
1795 spin_lock_init(&emu->spi_lock);
1796 spin_lock_init(&emu->i2c_lock);
1da177e4
LT
1797 spin_lock_init(&emu->voice_lock);
1798 spin_lock_init(&emu->synth_lock);
1799 spin_lock_init(&emu->memblk_lock);
62932df8 1800 mutex_init(&emu->fx8010.lock);
1da177e4
LT
1801 INIT_LIST_HEAD(&emu->mapped_link_head);
1802 INIT_LIST_HEAD(&emu->mapped_order_link_head);
1803 emu->pci = pci;
1804 emu->irq = -1;
1805 emu->synth = NULL;
1806 emu->get_synth_voice = NULL;
1807 /* read revision & serial */
44c10138 1808 emu->revision = pci->revision;
1da177e4
LT
1809 pci_read_config_dword(pci, PCI_SUBSYSTEM_VENDOR_ID, &emu->serial);
1810 pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &emu->model);
67679b1f 1811 snd_printdd("vendor = 0x%x, device = 0x%x, subsystem_vendor_id = 0x%x, subsystem_id = 0x%x\n", pci->vendor, pci->device, emu->serial, emu->model);
1da177e4
LT
1812
1813 for (c = emu_chip_details; c->vendor; c++) {
1814 if (c->vendor == pci->vendor && c->device == pci->device) {
e66bc8b2 1815 if (subsystem) {
67679b1f 1816 if (c->subsystem && (c->subsystem == subsystem))
e66bc8b2 1817 break;
67679b1f
VM
1818 else
1819 continue;
e66bc8b2 1820 } else {
67679b1f 1821 if (c->subsystem && (c->subsystem != emu->serial))
e66bc8b2
JCD
1822 continue;
1823 if (c->revision && c->revision != emu->revision)
1824 continue;
1825 }
bdaed502 1826 break;
1da177e4
LT
1827 }
1828 }
1829 if (c->vendor == 0) {
1830 snd_printk(KERN_ERR "emu10k1: Card not recognised\n");
1831 kfree(emu);
1832 pci_disable_device(pci);
1833 return -ENOENT;
1834 }
1835 emu->card_capabilities = c;
e66bc8b2 1836 if (c->subsystem && !subsystem)
67679b1f
VM
1837 snd_printdd("Sound card name = %s\n", c->name);
1838 else if (subsystem)
1839 snd_printdd("Sound card name = %s, "
1840 "vendor = 0x%x, device = 0x%x, subsystem = 0x%x. "
88393161 1841 "Forced to subsystem = 0x%x\n", c->name,
67679b1f
VM
1842 pci->vendor, pci->device, emu->serial, c->subsystem);
1843 else
1844 snd_printdd("Sound card name = %s, "
1845 "vendor = 0x%x, device = 0x%x, subsystem = 0x%x.\n",
1846 c->name, pci->vendor, pci->device,
1847 emu->serial);
1848
85a655d6
TI
1849 if (!*card->id && c->id) {
1850 int i, n = 0;
aec72e0a 1851 strlcpy(card->id, c->id, sizeof(card->id));
85a655d6
TI
1852 for (;;) {
1853 for (i = 0; i < snd_ecards_limit; i++) {
1854 if (snd_cards[i] && !strcmp(snd_cards[i]->id, card->id))
1855 break;
1856 }
1857 if (i >= snd_ecards_limit)
1858 break;
1859 n++;
1860 if (n >= SNDRV_CARDS)
1861 break;
1862 snprintf(card->id, sizeof(card->id), "%s_%d", c->id, n);
1863 }
1864 }
aec72e0a 1865
1da177e4
LT
1866 is_audigy = emu->audigy = c->emu10k2_chip;
1867
1868 /* set the DMA transfer mask */
1869 emu->dma_mask = is_audigy ? AUDIGY_DMA_MASK : EMU10K1_DMA_MASK;
1870 if (pci_set_dma_mask(pci, emu->dma_mask) < 0 ||
1871 pci_set_consistent_dma_mask(pci, emu->dma_mask) < 0) {
1872 snd_printk(KERN_ERR "architecture does not support PCI busmaster DMA with mask 0x%lx\n", emu->dma_mask);
1873 kfree(emu);
1874 pci_disable_device(pci);
1875 return -ENXIO;
1876 }
1877 if (is_audigy)
1878 emu->gpr_base = A_FXGPREGBASE;
1879 else
1880 emu->gpr_base = FXGPREGBASE;
1881
67679b1f
VM
1882 err = pci_request_regions(pci, "EMU10K1");
1883 if (err < 0) {
1da177e4
LT
1884 kfree(emu);
1885 pci_disable_device(pci);
1886 return err;
1887 }
1888 emu->port = pci_resource_start(pci, 0);
1889
1da177e4
LT
1890 emu->max_cache_pages = max_cache_bytes >> PAGE_SHIFT;
1891 if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
1892 32 * 1024, &emu->ptb_pages) < 0) {
09668b44
TI
1893 err = -ENOMEM;
1894 goto error;
1da177e4
LT
1895 }
1896
36726d9d
JJ
1897 emu->page_ptr_table = vmalloc(emu->max_cache_pages * sizeof(void *));
1898 emu->page_addr_table = vmalloc(emu->max_cache_pages *
1899 sizeof(unsigned long));
1da177e4 1900 if (emu->page_ptr_table == NULL || emu->page_addr_table == NULL) {
09668b44
TI
1901 err = -ENOMEM;
1902 goto error;
1da177e4
LT
1903 }
1904
1905 if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
1906 EMUPAGESIZE, &emu->silent_page) < 0) {
09668b44
TI
1907 err = -ENOMEM;
1908 goto error;
1da177e4
LT
1909 }
1910 emu->memhdr = snd_util_memhdr_new(emu->max_cache_pages * PAGE_SIZE);
1911 if (emu->memhdr == NULL) {
09668b44
TI
1912 err = -ENOMEM;
1913 goto error;
1da177e4 1914 }
eb4698f3
TI
1915 emu->memhdr->block_extra_size = sizeof(struct snd_emu10k1_memblk) -
1916 sizeof(struct snd_util_memblk);
1da177e4
LT
1917
1918 pci_set_master(pci);
1919
1da177e4
LT
1920 emu->fx8010.fxbus_mask = 0x303f;
1921 if (extin_mask == 0)
1922 extin_mask = 0x3fcf;
1923 if (extout_mask == 0)
1924 extout_mask = 0x7fff;
1925 emu->fx8010.extin_mask = extin_mask;
1926 emu->fx8010.extout_mask = extout_mask;
09668b44 1927 emu->enable_ir = enable_ir;
1da177e4 1928
d9e8a552 1929 if (emu->card_capabilities->ca_cardbus_chip) {
67679b1f
VM
1930 err = snd_emu10k1_cardbus_init(emu);
1931 if (err < 0)
d9e8a552
JCD
1932 goto error;
1933 }
2b637da5 1934 if (emu->card_capabilities->ecard) {
67679b1f
VM
1935 err = snd_emu10k1_ecard_init(emu);
1936 if (err < 0)
09668b44 1937 goto error;
190d2c46 1938 } else if (emu->card_capabilities->emu_model) {
67679b1f
VM
1939 err = snd_emu10k1_emu1010_init(emu);
1940 if (err < 0) {
1941 snd_emu10k1_free(emu);
1942 return err;
1943 }
1da177e4
LT
1944 } else {
1945 /* 5.1: Enable the additional AC97 Slots. If the emu10k1 version
1946 does not support this, it shouldn't do any harm */
67679b1f
VM
1947 snd_emu10k1_ptr_write(emu, AC97SLOT, 0,
1948 AC97SLOT_CNTR|AC97SLOT_LFE);
1da177e4
LT
1949 }
1950
09668b44
TI
1951 /* initialize TRAM setup */
1952 emu->fx8010.itram_size = (16 * 1024)/2;
1953 emu->fx8010.etram_pages.area = NULL;
1954 emu->fx8010.etram_pages.bytes = 0;
1da177e4 1955
868e15db
JF
1956 /* irq handler must be registered after I/O ports are activated */
1957 if (request_irq(pci->irq, snd_emu10k1_interrupt, IRQF_SHARED,
934c2b6d 1958 KBUILD_MODNAME, emu)) {
868e15db
JF
1959 err = -EBUSY;
1960 goto error;
1961 }
1962 emu->irq = pci->irq;
1963
09668b44
TI
1964 /*
1965 * Init to 0x02109204 :
1966 * Clock accuracy = 0 (1000ppm)
1967 * Sample Rate = 2 (48kHz)
1968 * Audio Channel = 1 (Left of 2)
1969 * Source Number = 0 (Unspecified)
1970 * Generation Status = 1 (Original for Cat Code 12)
1971 * Cat Code = 12 (Digital Signal Mixer)
1972 * Mode = 0 (Mode 0)
1973 * Emphasis = 0 (None)
1974 * CP = 1 (Copyright unasserted)
1975 * AN = 0 (Audio data)
1976 * P = 0 (Consumer)
1977 */
1978 emu->spdif_bits[0] = emu->spdif_bits[1] =
1979 emu->spdif_bits[2] = SPCS_CLKACCY_1000PPM | SPCS_SAMPLERATE_48 |
1980 SPCS_CHANNELNUM_LEFT | SPCS_SOURCENUM_UNSPEC |
1981 SPCS_GENERATIONSTATUS | 0x00001200 |
1982 0x00000000 | SPCS_EMPHASIS_NONE | SPCS_COPYRIGHT;
1983
1984 emu->reserved_page = (struct snd_emu10k1_memblk *)
1985 snd_emu10k1_synth_alloc(emu, 4096);
1986 if (emu->reserved_page)
1987 emu->reserved_page->map_locked = 1;
67679b1f 1988
09668b44
TI
1989 /* Clear silent pages and set up pointers */
1990 memset(emu->silent_page.area, 0, PAGE_SIZE);
1991 silent_page = emu->silent_page.addr << 1;
1992 for (idx = 0; idx < MAXPAGES; idx++)
1993 ((u32 *)emu->ptb_pages.area)[idx] = cpu_to_le32(silent_page | idx);
1994
1995 /* set up voice indices */
1996 for (idx = 0; idx < NUM_G; idx++) {
1997 emu->voices[idx].emu = emu;
1998 emu->voices[idx].number = idx;
1da177e4
LT
1999 }
2000
67679b1f
VM
2001 err = snd_emu10k1_init(emu, enable_ir, 0);
2002 if (err < 0)
09668b44 2003 goto error;
c7561cd8 2004#ifdef CONFIG_PM_SLEEP
67679b1f
VM
2005 err = alloc_pm_buffer(emu);
2006 if (err < 0)
09668b44
TI
2007 goto error;
2008#endif
2009
2010 /* Initialize the effect engine */
67679b1f
VM
2011 err = snd_emu10k1_init_efx(emu);
2012 if (err < 0)
09668b44
TI
2013 goto error;
2014 snd_emu10k1_audio_enable(emu);
2015
67679b1f
VM
2016 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, emu, &ops);
2017 if (err < 0)
09668b44
TI
2018 goto error;
2019
adf1b3d2 2020#ifdef CONFIG_PROC_FS
1da177e4 2021 snd_emu10k1_proc_init(emu);
adf1b3d2 2022#endif
1da177e4
LT
2023
2024 snd_card_set_dev(card, &pci->dev);
2025 *remu = emu;
2026 return 0;
09668b44
TI
2027
2028 error:
2029 snd_emu10k1_free(emu);
2030 return err;
1da177e4
LT
2031}
2032
c7561cd8 2033#ifdef CONFIG_PM_SLEEP
09668b44
TI
2034static unsigned char saved_regs[] = {
2035 CPF, PTRX, CVCF, VTFT, Z1, Z2, PSST, DSL, CCCA, CCR, CLP,
2036 FXRT, MAPA, MAPB, ENVVOL, ATKHLDV, DCYSUSV, LFOVAL1, ENVVAL,
2037 ATKHLDM, DCYSUSM, LFOVAL2, IP, IFATN, PEFE, FMMOD, TREMFRQ, FM2FRQ2,
2038 TEMPENV, ADCCR, FXWC, MICBA, ADCBA, FXBA,
2039 MICBS, ADCBS, FXBS, CDCS, GPSCS, SPCS0, SPCS1, SPCS2,
2040 SPBYPASS, AC97SLOT, CDSRCS, GPSRCS, ZVSRCS, MICIDX, ADCIDX, FXIDX,
2041 0xff /* end */
2042};
2043static unsigned char saved_regs_audigy[] = {
2044 A_ADCIDX, A_MICIDX, A_FXWC1, A_FXWC2, A_SAMPLE_RATE,
2045 A_FXRT2, A_SENDAMOUNTS, A_FXRT1,
2046 0xff /* end */
2047};
2048
e23e7a14 2049static int alloc_pm_buffer(struct snd_emu10k1 *emu)
09668b44
TI
2050{
2051 int size;
2052
2053 size = ARRAY_SIZE(saved_regs);
2054 if (emu->audigy)
2055 size += ARRAY_SIZE(saved_regs_audigy);
2056 emu->saved_ptr = vmalloc(4 * NUM_G * size);
67679b1f 2057 if (!emu->saved_ptr)
09668b44
TI
2058 return -ENOMEM;
2059 if (snd_emu10k1_efx_alloc_pm_buffer(emu) < 0)
2060 return -ENOMEM;
2061 if (emu->card_capabilities->ca0151_chip &&
2062 snd_p16v_alloc_pm_buffer(emu) < 0)
2063 return -ENOMEM;
2064 return 0;
2065}
2066
2067static void free_pm_buffer(struct snd_emu10k1 *emu)
2068{
2069 vfree(emu->saved_ptr);
2070 snd_emu10k1_efx_free_pm_buffer(emu);
2071 if (emu->card_capabilities->ca0151_chip)
2072 snd_p16v_free_pm_buffer(emu);
2073}
2074
2075void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu)
2076{
2077 int i;
2078 unsigned char *reg;
2079 unsigned int *val;
2080
2081 val = emu->saved_ptr;
2082 for (reg = saved_regs; *reg != 0xff; reg++)
2083 for (i = 0; i < NUM_G; i++, val++)
2084 *val = snd_emu10k1_ptr_read(emu, *reg, i);
2085 if (emu->audigy) {
2086 for (reg = saved_regs_audigy; *reg != 0xff; reg++)
2087 for (i = 0; i < NUM_G; i++, val++)
2088 *val = snd_emu10k1_ptr_read(emu, *reg, i);
2089 }
2090 if (emu->audigy)
2091 emu->saved_a_iocfg = inl(emu->port + A_IOCFG);
2092 emu->saved_hcfg = inl(emu->port + HCFG);
2093}
2094
2095void snd_emu10k1_resume_init(struct snd_emu10k1 *emu)
2096{
d9e8a552
JCD
2097 if (emu->card_capabilities->ca_cardbus_chip)
2098 snd_emu10k1_cardbus_init(emu);
09668b44
TI
2099 if (emu->card_capabilities->ecard)
2100 snd_emu10k1_ecard_init(emu);
190d2c46 2101 else if (emu->card_capabilities->emu_model)
67679b1f 2102 snd_emu10k1_emu1010_init(emu);
09668b44
TI
2103 else
2104 snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
2105 snd_emu10k1_init(emu, emu->enable_ir, 1);
2106}
2107
2108void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu)
2109{
2110 int i;
2111 unsigned char *reg;
2112 unsigned int *val;
2113
2114 snd_emu10k1_audio_enable(emu);
2115
2116 /* resore for spdif */
2117 if (emu->audigy)
4130d59b
AP
2118 outl(emu->saved_a_iocfg, emu->port + A_IOCFG);
2119 outl(emu->saved_hcfg, emu->port + HCFG);
09668b44
TI
2120
2121 val = emu->saved_ptr;
2122 for (reg = saved_regs; *reg != 0xff; reg++)
2123 for (i = 0; i < NUM_G; i++, val++)
2124 snd_emu10k1_ptr_write(emu, *reg, i, *val);
2125 if (emu->audigy) {
2126 for (reg = saved_regs_audigy; *reg != 0xff; reg++)
2127 for (i = 0; i < NUM_G; i++, val++)
2128 snd_emu10k1_ptr_write(emu, *reg, i, *val);
2129 }
2130}
2131#endif