Merge tag 'v3.10.82' into update
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / include / sound / emu10k1.h
CommitLineData
1da177e4 1/*
c1017a4c 2 * Copyright (c) by Jaroslav Kysela <perex@perex.cz>,
1da177e4
LT
3 * Creative Labs, Inc.
4 * Definitions for EMU10K1 (SB Live!) chips
5 *
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 *
21 */
674e95ca
DH
22#ifndef __SOUND_EMU10K1_H
23#define __SOUND_EMU10K1_H
1da177e4 24
1da177e4
LT
25
26#include <sound/pcm.h>
27#include <sound/rawmidi.h>
28#include <sound/hwdep.h>
29#include <sound/ac97_codec.h>
30#include <sound/util_mem.h>
31#include <sound/pcm-indirect.h>
32#include <sound/timer.h>
33#include <linux/interrupt.h>
62932df8 34#include <linux/mutex.h>
b209c4df 35#include <linux/firmware.h>
9adfbfb6 36
1da177e4 37#include <asm/io.h>
674e95ca 38#include <uapi/sound/emu10k1.h>
1da177e4 39
1da177e4
LT
40/* ------------------- DEFINES -------------------- */
41
42#define EMUPAGESIZE 4096
43#define MAXREQVOICES 8
b68ed131
PZ
44#define MAXPAGES0 4096 /* 32 bit mode */
45#define MAXPAGES1 8192 /* 31 bit mode */
1da177e4
LT
46#define RESERVED 0
47#define NUM_MIDI 16
48#define NUM_G 64 /* use all channels */
49#define NUM_FXSENDS 4
50#define NUM_EFX_PLAYBACK 16
51
52/* FIXME? - according to the OSS driver the EMU10K1 needs a 29 bit DMA mask */
53#define EMU10K1_DMA_MASK 0x7fffffffUL /* 31bit */
b68ed131 54#define AUDIGY_DMA_MASK 0xffffffffUL /* 32bit mode */
1da177e4
LT
55
56#define TMEMSIZE 256*1024
57#define TMEMSIZEREG 4
58
59#define IP_TO_CP(ip) ((ip == 0) ? 0 : (((0x00001000uL | (ip & 0x00000FFFL)) << (((ip >> 12) & 0x000FL) + 4)) & 0xFFFF0000uL))
60
61// Audigy specify registers are prefixed with 'A_'
62
63/************************************************************************************************/
64/* PCI function 0 registers, address = <val> + PCIBASE0 */
65/************************************************************************************************/
66
67#define PTR 0x00 /* Indexed register set pointer register */
68 /* NOTE: The CHANNELNUM and ADDRESS words can */
69 /* be modified independently of each other. */
70#define PTR_CHANNELNUM_MASK 0x0000003f /* For each per-channel register, indicates the */
71 /* channel number of the register to be */
72 /* accessed. For non per-channel registers the */
73 /* value should be set to zero. */
74#define PTR_ADDRESS_MASK 0x07ff0000 /* Register index */
75#define A_PTR_ADDRESS_MASK 0x0fff0000
76
77#define DATA 0x04 /* Indexed register set data register */
78
79#define IPR 0x08 /* Global interrupt pending register */
80 /* Clear pending interrupts by writing a 1 to */
81 /* the relevant bits and zero to the other bits */
6e4abc40
JCD
82#define IPR_P16V 0x80000000 /* Bit set when the CA0151 P16V chip wishes
83 to interrupt */
1da177e4
LT
84#define IPR_GPIOMSG 0x20000000 /* GPIO message interrupt (RE'd, still not sure
85 which INTE bits enable it) */
86
87/* The next two interrupts are for the midi port on the Audigy Drive (A_MPU1) */
88#define IPR_A_MIDITRANSBUFEMPTY2 0x10000000 /* MIDI UART transmit buffer empty */
89#define IPR_A_MIDIRECVBUFEMPTY2 0x08000000 /* MIDI UART receive buffer empty */
90
91#define IPR_SPDIFBUFFULL 0x04000000 /* SPDIF capture related, 10k2 only? (RE) */
92#define IPR_SPDIFBUFHALFFULL 0x02000000 /* SPDIF capture related? (RE) */
93
94#define IPR_SAMPLERATETRACKER 0x01000000 /* Sample rate tracker lock status change */
95#define IPR_FXDSP 0x00800000 /* Enable FX DSP interrupts */
96#define IPR_FORCEINT 0x00400000 /* Force Sound Blaster interrupt */
97#define IPR_PCIERROR 0x00200000 /* PCI bus error */
98#define IPR_VOLINCR 0x00100000 /* Volume increment button pressed */
99#define IPR_VOLDECR 0x00080000 /* Volume decrement button pressed */
100#define IPR_MUTE 0x00040000 /* Mute button pressed */
101#define IPR_MICBUFFULL 0x00020000 /* Microphone buffer full */
102#define IPR_MICBUFHALFFULL 0x00010000 /* Microphone buffer half full */
103#define IPR_ADCBUFFULL 0x00008000 /* ADC buffer full */
104#define IPR_ADCBUFHALFFULL 0x00004000 /* ADC buffer half full */
105#define IPR_EFXBUFFULL 0x00002000 /* Effects buffer full */
106#define IPR_EFXBUFHALFFULL 0x00001000 /* Effects buffer half full */
107#define IPR_GPSPDIFSTATUSCHANGE 0x00000800 /* GPSPDIF channel status change */
108#define IPR_CDROMSTATUSCHANGE 0x00000400 /* CD-ROM channel status change */
109#define IPR_INTERVALTIMER 0x00000200 /* Interval timer terminal count */
110#define IPR_MIDITRANSBUFEMPTY 0x00000100 /* MIDI UART transmit buffer empty */
111#define IPR_MIDIRECVBUFEMPTY 0x00000080 /* MIDI UART receive buffer empty */
112#define IPR_CHANNELLOOP 0x00000040 /* Channel (half) loop interrupt(s) pending */
113#define IPR_CHANNELNUMBERMASK 0x0000003f /* When IPR_CHANNELLOOP is set, indicates the */
114 /* highest set channel in CLIPL, CLIPH, HLIPL, */
115 /* or HLIPH. When IP is written with CL set, */
116 /* the bit in H/CLIPL or H/CLIPH corresponding */
117 /* to the CIN value written will be cleared. */
118
119#define INTE 0x0c /* Interrupt enable register */
120#define INTE_VIRTUALSB_MASK 0xc0000000 /* Virtual Soundblaster I/O port capture */
121#define INTE_VIRTUALSB_220 0x00000000 /* Capture at I/O base address 0x220-0x22f */
122#define INTE_VIRTUALSB_240 0x40000000 /* Capture at I/O base address 0x240 */
123#define INTE_VIRTUALSB_260 0x80000000 /* Capture at I/O base address 0x260 */
124#define INTE_VIRTUALSB_280 0xc0000000 /* Capture at I/O base address 0x280 */
125#define INTE_VIRTUALMPU_MASK 0x30000000 /* Virtual MPU I/O port capture */
126#define INTE_VIRTUALMPU_300 0x00000000 /* Capture at I/O base address 0x300-0x301 */
127#define INTE_VIRTUALMPU_310 0x10000000 /* Capture at I/O base address 0x310 */
128#define INTE_VIRTUALMPU_320 0x20000000 /* Capture at I/O base address 0x320 */
129#define INTE_VIRTUALMPU_330 0x30000000 /* Capture at I/O base address 0x330 */
130#define INTE_MASTERDMAENABLE 0x08000000 /* Master DMA emulation at 0x000-0x00f */
131#define INTE_SLAVEDMAENABLE 0x04000000 /* Slave DMA emulation at 0x0c0-0x0df */
132#define INTE_MASTERPICENABLE 0x02000000 /* Master PIC emulation at 0x020-0x021 */
133#define INTE_SLAVEPICENABLE 0x01000000 /* Slave PIC emulation at 0x0a0-0x0a1 */
134#define INTE_VSBENABLE 0x00800000 /* Enable virtual Soundblaster */
135#define INTE_ADLIBENABLE 0x00400000 /* Enable AdLib emulation at 0x388-0x38b */
136#define INTE_MPUENABLE 0x00200000 /* Enable virtual MPU */
137#define INTE_FORCEINT 0x00100000 /* Continuously assert INTAN */
138
139#define INTE_MRHANDENABLE 0x00080000 /* Enable the "Mr. Hand" logic */
140 /* NOTE: There is no reason to use this under */
141 /* Linux, and it will cause odd hardware */
142 /* behavior and possibly random segfaults and */
143 /* lockups if enabled. */
144
145/* The next two interrupts are for the midi port on the Audigy Drive (A_MPU1) */
146#define INTE_A_MIDITXENABLE2 0x00020000 /* Enable MIDI transmit-buffer-empty interrupts */
147#define INTE_A_MIDIRXENABLE2 0x00010000 /* Enable MIDI receive-buffer-empty interrupts */
148
149
150#define INTE_SAMPLERATETRACKER 0x00002000 /* Enable sample rate tracker interrupts */
151 /* NOTE: This bit must always be enabled */
152#define INTE_FXDSPENABLE 0x00001000 /* Enable FX DSP interrupts */
153#define INTE_PCIERRORENABLE 0x00000800 /* Enable PCI bus error interrupts */
154#define INTE_VOLINCRENABLE 0x00000400 /* Enable volume increment button interrupts */
155#define INTE_VOLDECRENABLE 0x00000200 /* Enable volume decrement button interrupts */
156#define INTE_MUTEENABLE 0x00000100 /* Enable mute button interrupts */
157#define INTE_MICBUFENABLE 0x00000080 /* Enable microphone buffer interrupts */
158#define INTE_ADCBUFENABLE 0x00000040 /* Enable ADC buffer interrupts */
159#define INTE_EFXBUFENABLE 0x00000020 /* Enable Effects buffer interrupts */
160#define INTE_GPSPDIFENABLE 0x00000010 /* Enable GPSPDIF status interrupts */
161#define INTE_CDSPDIFENABLE 0x00000008 /* Enable CDSPDIF status interrupts */
162#define INTE_INTERVALTIMERENB 0x00000004 /* Enable interval timer interrupts */
163#define INTE_MIDITXENABLE 0x00000002 /* Enable MIDI transmit-buffer-empty interrupts */
164#define INTE_MIDIRXENABLE 0x00000001 /* Enable MIDI receive-buffer-empty interrupts */
165
166#define WC 0x10 /* Wall Clock register */
167#define WC_SAMPLECOUNTER_MASK 0x03FFFFC0 /* Sample periods elapsed since reset */
168#define WC_SAMPLECOUNTER 0x14060010
169#define WC_CURRENTCHANNEL 0x0000003F /* Channel [0..63] currently being serviced */
170 /* NOTE: Each channel takes 1/64th of a sample */
171 /* period to be serviced. */
172
173#define HCFG 0x14 /* Hardware config register */
174 /* NOTE: There is no reason to use the legacy */
175 /* SoundBlaster emulation stuff described below */
176 /* under Linux, and all kinds of weird hardware */
177 /* behavior can result if you try. Don't. */
178#define HCFG_LEGACYFUNC_MASK 0xe0000000 /* Legacy function number */
179#define HCFG_LEGACYFUNC_MPU 0x00000000 /* Legacy MPU */
180#define HCFG_LEGACYFUNC_SB 0x40000000 /* Legacy SB */
181#define HCFG_LEGACYFUNC_AD 0x60000000 /* Legacy AD */
182#define HCFG_LEGACYFUNC_MPIC 0x80000000 /* Legacy MPIC */
183#define HCFG_LEGACYFUNC_MDMA 0xa0000000 /* Legacy MDMA */
184#define HCFG_LEGACYFUNC_SPCI 0xc0000000 /* Legacy SPCI */
185#define HCFG_LEGACYFUNC_SDMA 0xe0000000 /* Legacy SDMA */
186#define HCFG_IOCAPTUREADDR 0x1f000000 /* The 4 LSBs of the captured I/O address. */
187#define HCFG_LEGACYWRITE 0x00800000 /* 1 = write, 0 = read */
188#define HCFG_LEGACYWORD 0x00400000 /* 1 = word, 0 = byte */
189#define HCFG_LEGACYINT 0x00200000 /* 1 = legacy event captured. Write 1 to clear. */
190 /* NOTE: The rest of the bits in this register */
191 /* _are_ relevant under Linux. */
9f4bd5dd
JCD
192#define HCFG_PUSH_BUTTON_ENABLE 0x00100000 /* Enables Volume Inc/Dec and Mute functions */
193#define HCFG_BAUD_RATE 0x00080000 /* 0 = 48kHz, 1 = 44.1kHz */
194#define HCFG_EXPANDED_MEM 0x00040000 /* 1 = any 16M of 4G addr, 0 = 32M of 2G addr */
195#define HCFG_CODECFORMAT_MASK 0x00030000 /* CODEC format */
196
197/* Specific to Alice2, CA0102 */
198#define HCFG_CODECFORMAT_AC97_1 0x00000000 /* AC97 CODEC format -- Ver 1.03 */
199#define HCFG_CODECFORMAT_AC97_2 0x00010000 /* AC97 CODEC format -- Ver 2.1 */
200#define HCFG_AUTOMUTE_ASYNC 0x00008000 /* When set, the async sample rate convertors */
201 /* will automatically mute their output when */
202 /* they are not rate-locked to the external */
203 /* async audio source */
204#define HCFG_AUTOMUTE_SPDIF 0x00004000 /* When set, the async sample rate convertors */
205 /* will automatically mute their output when */
206 /* the SPDIF V-bit indicates invalid audio */
207#define HCFG_EMU32_SLAVE 0x00002000 /* 0 = Master, 1 = Slave. Slave for EMU1010 */
208#define HCFG_SLOW_RAMP 0x00001000 /* Increases Send Smoothing time constant */
209/* 0x00000800 not used on Alice2 */
210#define HCFG_PHASE_TRACK_MASK 0x00000700 /* When set, forces corresponding input to */
211 /* phase track the previous input. */
212 /* I2S0 can phase track the last S/PDIF input */
213#define HCFG_I2S_ASRC_ENABLE 0x00000070 /* When set, enables asynchronous sample rate */
214 /* conversion for the corresponding */
215 /* I2S format input */
216/* Rest of HCFG 0x0000000f same as below. LOCKSOUNDCACHE etc. */
217
218
219
220/* Older chips */
1da177e4
LT
221#define HCFG_CODECFORMAT_AC97 0x00000000 /* AC97 CODEC format -- Primary Output */
222#define HCFG_CODECFORMAT_I2S 0x00010000 /* I2S CODEC format -- Secondary (Rear) Output */
223#define HCFG_GPINPUT0 0x00004000 /* External pin112 */
224#define HCFG_GPINPUT1 0x00002000 /* External pin110 */
225#define HCFG_GPOUTPUT_MASK 0x00001c00 /* External pins which may be controlled */
226#define HCFG_GPOUT0 0x00001000 /* External pin? (spdif enable on 5.1) */
227#define HCFG_GPOUT1 0x00000800 /* External pin? (IR) */
228#define HCFG_GPOUT2 0x00000400 /* External pin? (IR) */
229#define HCFG_JOYENABLE 0x00000200 /* Internal joystick enable */
230#define HCFG_PHASETRACKENABLE 0x00000100 /* Phase tracking enable */
231 /* 1 = Force all 3 async digital inputs to use */
232 /* the same async sample rate tracker (ZVIDEO) */
233#define HCFG_AC3ENABLE_MASK 0x000000e0 /* AC3 async input control - Not implemented */
234#define HCFG_AC3ENABLE_ZVIDEO 0x00000080 /* Channels 0 and 1 replace ZVIDEO */
235#define HCFG_AC3ENABLE_CDSPDIF 0x00000040 /* Channels 0 and 1 replace CDSPDIF */
236#define HCFG_AC3ENABLE_GPSPDIF 0x00000020 /* Channels 0 and 1 replace GPSPDIF */
237#define HCFG_AUTOMUTE 0x00000010 /* When set, the async sample rate convertors */
238 /* will automatically mute their output when */
239 /* they are not rate-locked to the external */
240 /* async audio source */
241#define HCFG_LOCKSOUNDCACHE 0x00000008 /* 1 = Cancel bustmaster accesses to soundcache */
242 /* NOTE: This should generally never be used. */
243#define HCFG_LOCKTANKCACHE_MASK 0x00000004 /* 1 = Cancel bustmaster accesses to tankcache */
244 /* NOTE: This should generally never be used. */
245#define HCFG_LOCKTANKCACHE 0x01020014
246#define HCFG_MUTEBUTTONENABLE 0x00000002 /* 1 = Master mute button sets AUDIOENABLE = 0. */
247 /* NOTE: This is a 'cheap' way to implement a */
248 /* master mute function on the mute button, and */
249 /* in general should not be used unless a more */
250 /* sophisticated master mute function has not */
251 /* been written. */
252#define HCFG_AUDIOENABLE 0x00000001 /* 0 = CODECs transmit zero-valued samples */
253 /* Should be set to 1 when the EMU10K1 is */
254 /* completely initialized. */
255
256//For Audigy, MPU port move to 0x70-0x74 ptr register
257
258#define MUDATA 0x18 /* MPU401 data register (8 bits) */
259
260#define MUCMD 0x19 /* MPU401 command register (8 bits) */
261#define MUCMD_RESET 0xff /* RESET command */
262#define MUCMD_ENTERUARTMODE 0x3f /* Enter_UART_mode command */
263 /* NOTE: All other commands are ignored */
264
265#define MUSTAT MUCMD /* MPU401 status register (8 bits) */
266#define MUSTAT_IRDYN 0x80 /* 0 = MIDI data or command ACK */
267#define MUSTAT_ORDYN 0x40 /* 0 = MUDATA can accept a command or data */
268
269#define A_IOCFG 0x18 /* GPIO on Audigy card (16bits) */
270#define A_GPINPUT_MASK 0xff00
271#define A_GPOUTPUT_MASK 0x00ff
272
273// Audigy output/GPIO stuff taken from the kX drivers
274#define A_IOCFG_GPOUT0 0x0044 /* analog/digital */
275#define A_IOCFG_DISABLE_ANALOG 0x0040 /* = 'enable' for Audigy2 (chiprev=4) */
276#define A_IOCFG_ENABLE_DIGITAL 0x0004
21fdddea 277#define A_IOCFG_ENABLE_DIGITAL_AUDIGY4 0x0080
1da177e4
LT
278#define A_IOCFG_UNKNOWN_20 0x0020
279#define A_IOCFG_DISABLE_AC97_FRONT 0x0080 /* turn off ac97 front -> front (10k2.1) */
280#define A_IOCFG_GPOUT1 0x0002 /* IR? drive's internal bypass (?) */
281#define A_IOCFG_GPOUT2 0x0001 /* IR */
282#define A_IOCFG_MULTIPURPOSE_JACK 0x2000 /* center+lfe+rear_center (a2/a2ex) */
283 /* + digital for generic 10k2 */
284#define A_IOCFG_DIGITAL_JACK 0x1000 /* digital for a2 platinum */
285#define A_IOCFG_FRONT_JACK 0x4000
286#define A_IOCFG_REAR_JACK 0x8000
287#define A_IOCFG_PHONES_JACK 0x0100 /* LiveDrive */
288
289/* outputs:
290 * for audigy2 platinum: 0xa00
291 * for a2 platinum ex: 0x1c00
292 * for a1 platinum: 0x0
293 */
294
295#define TIMER 0x1a /* Timer terminal count register */
296 /* NOTE: After the rate is changed, a maximum */
297 /* of 1024 sample periods should be allowed */
298 /* before the new rate is guaranteed accurate. */
299#define TIMER_RATE_MASK 0x000003ff /* Timer interrupt rate in sample periods */
300 /* 0 == 1024 periods, [1..4] are not useful */
301#define TIMER_RATE 0x0a00001a
302
303#define AC97DATA 0x1c /* AC97 register set data register (16 bit) */
304
305#define AC97ADDRESS 0x1e /* AC97 register set address register (8 bit) */
306#define AC97ADDRESS_READY 0x80 /* Read-only bit, reflects CODEC READY signal */
307#define AC97ADDRESS_ADDRESS 0x7f /* Address of indexed AC97 register */
308
309/* Available on the Audigy 2 and Audigy 4 only. This is the P16V chip. */
310#define PTR2 0x20 /* Indexed register set pointer register */
311#define DATA2 0x24 /* Indexed register set data register */
312#define IPR2 0x28 /* P16V interrupt pending register */
313#define IPR2_PLAYBACK_CH_0_LOOP 0x00001000 /* Playback Channel 0 loop */
314#define IPR2_PLAYBACK_CH_0_HALF_LOOP 0x00000100 /* Playback Channel 0 half loop */
315#define IPR2_CAPTURE_CH_0_LOOP 0x00100000 /* Capture Channel 0 loop */
316#define IPR2_CAPTURE_CH_0_HALF_LOOP 0x00010000 /* Capture Channel 0 half loop */
317 /* 0x00000100 Playback. Only in once per period.
318 * 0x00110000 Capture. Int on half buffer.
319 */
320#define INTE2 0x2c /* P16V Interrupt enable register. */
321#define INTE2_PLAYBACK_CH_0_LOOP 0x00001000 /* Playback Channel 0 loop */
322#define INTE2_PLAYBACK_CH_0_HALF_LOOP 0x00000100 /* Playback Channel 0 half loop */
323#define INTE2_PLAYBACK_CH_1_LOOP 0x00002000 /* Playback Channel 1 loop */
324#define INTE2_PLAYBACK_CH_1_HALF_LOOP 0x00000200 /* Playback Channel 1 half loop */
325#define INTE2_PLAYBACK_CH_2_LOOP 0x00004000 /* Playback Channel 2 loop */
326#define INTE2_PLAYBACK_CH_2_HALF_LOOP 0x00000400 /* Playback Channel 2 half loop */
327#define INTE2_PLAYBACK_CH_3_LOOP 0x00008000 /* Playback Channel 3 loop */
328#define INTE2_PLAYBACK_CH_3_HALF_LOOP 0x00000800 /* Playback Channel 3 half loop */
329#define INTE2_CAPTURE_CH_0_LOOP 0x00100000 /* Capture Channel 0 loop */
330#define INTE2_CAPTURE_CH_0_HALF_LOOP 0x00010000 /* Caputre Channel 0 half loop */
331#define HCFG2 0x34 /* Defaults: 0, win2000 sets it to 00004201 */
332 /* 0x00000000 2-channel output. */
333 /* 0x00000200 8-channel output. */
334 /* 0x00000004 pauses stream/irq fail. */
335 /* Rest of bits no nothing to sound output */
336 /* bit 0: Enable P16V audio.
337 * bit 1: Lock P16V record memory cache.
338 * bit 2: Lock P16V playback memory cache.
339 * bit 3: Dummy record insert zero samples.
340 * bit 8: Record 8-channel in phase.
341 * bit 9: Playback 8-channel in phase.
342 * bit 11-12: Playback mixer attenuation: 0=0dB, 1=-6dB, 2=-12dB, 3=Mute.
343 * bit 13: Playback mixer enable.
344 * bit 14: Route SRC48 mixer output to fx engine.
345 * bit 15: Enable IEEE 1394 chip.
346 */
347#define IPR3 0x38 /* Cdif interrupt pending register */
348#define INTE3 0x3c /* Cdif interrupt enable register. */
349/************************************************************************************************/
350/* PCI function 1 registers, address = <val> + PCIBASE1 */
351/************************************************************************************************/
352
353#define JOYSTICK1 0x00 /* Analog joystick port register */
354#define JOYSTICK2 0x01 /* Analog joystick port register */
355#define JOYSTICK3 0x02 /* Analog joystick port register */
356#define JOYSTICK4 0x03 /* Analog joystick port register */
357#define JOYSTICK5 0x04 /* Analog joystick port register */
358#define JOYSTICK6 0x05 /* Analog joystick port register */
359#define JOYSTICK7 0x06 /* Analog joystick port register */
360#define JOYSTICK8 0x07 /* Analog joystick port register */
361
362/* When writing, any write causes JOYSTICK_COMPARATOR output enable to be pulsed on write. */
363/* When reading, use these bitfields: */
364#define JOYSTICK_BUTTONS 0x0f /* Joystick button data */
365#define JOYSTICK_COMPARATOR 0xf0 /* Joystick comparator data */
366
367
368/********************************************************************************************************/
369/* Emu10k1 pointer-offset register set, accessed through the PTR and DATA registers */
370/********************************************************************************************************/
371
372#define CPF 0x00 /* Current pitch and fraction register */
373#define CPF_CURRENTPITCH_MASK 0xffff0000 /* Current pitch (linear, 0x4000 == unity pitch shift) */
374#define CPF_CURRENTPITCH 0x10100000
375#define CPF_STEREO_MASK 0x00008000 /* 1 = Even channel interleave, odd channel locked */
376#define CPF_STOP_MASK 0x00004000 /* 1 = Current pitch forced to 0 */
377#define CPF_FRACADDRESS_MASK 0x00003fff /* Linear fractional address of the current channel */
378
379#define PTRX 0x01 /* Pitch target and send A/B amounts register */
380#define PTRX_PITCHTARGET_MASK 0xffff0000 /* Pitch target of specified channel */
381#define PTRX_PITCHTARGET 0x10100001
382#define PTRX_FXSENDAMOUNT_A_MASK 0x0000ff00 /* Linear level of channel output sent to FX send bus A */
383#define PTRX_FXSENDAMOUNT_A 0x08080001
384#define PTRX_FXSENDAMOUNT_B_MASK 0x000000ff /* Linear level of channel output sent to FX send bus B */
385#define PTRX_FXSENDAMOUNT_B 0x08000001
386
387#define CVCF 0x02 /* Current volume and filter cutoff register */
388#define CVCF_CURRENTVOL_MASK 0xffff0000 /* Current linear volume of specified channel */
389#define CVCF_CURRENTVOL 0x10100002
390#define CVCF_CURRENTFILTER_MASK 0x0000ffff /* Current filter cutoff frequency of specified channel */
391#define CVCF_CURRENTFILTER 0x10000002
392
393#define VTFT 0x03 /* Volume target and filter cutoff target register */
394#define VTFT_VOLUMETARGET_MASK 0xffff0000 /* Volume target of specified channel */
395#define VTFT_VOLUMETARGET 0x10100003
396#define VTFT_FILTERTARGET_MASK 0x0000ffff /* Filter cutoff target of specified channel */
397#define VTFT_FILTERTARGET 0x10000003
398
399#define Z1 0x05 /* Filter delay memory 1 register */
400
401#define Z2 0x04 /* Filter delay memory 2 register */
402
403#define PSST 0x06 /* Send C amount and loop start address register */
404#define PSST_FXSENDAMOUNT_C_MASK 0xff000000 /* Linear level of channel output sent to FX send bus C */
405
406#define PSST_FXSENDAMOUNT_C 0x08180006
407
408#define PSST_LOOPSTARTADDR_MASK 0x00ffffff /* Loop start address of the specified channel */
409#define PSST_LOOPSTARTADDR 0x18000006
410
411#define DSL 0x07 /* Send D amount and loop start address register */
412#define DSL_FXSENDAMOUNT_D_MASK 0xff000000 /* Linear level of channel output sent to FX send bus D */
413
414#define DSL_FXSENDAMOUNT_D 0x08180007
415
416#define DSL_LOOPENDADDR_MASK 0x00ffffff /* Loop end address of the specified channel */
417#define DSL_LOOPENDADDR 0x18000007
418
419#define CCCA 0x08 /* Filter Q, interp. ROM, byte size, cur. addr register */
420#define CCCA_RESONANCE 0xf0000000 /* Lowpass filter resonance (Q) height */
421#define CCCA_INTERPROMMASK 0x0e000000 /* Selects passband of interpolation ROM */
422 /* 1 == full band, 7 == lowpass */
423 /* ROM 0 is used when pitch shifting downward or less */
424 /* then 3 semitones upward. Increasingly higher ROM */
425 /* numbers are used, typically in steps of 3 semitones, */
426 /* as upward pitch shifting is performed. */
427#define CCCA_INTERPROM_0 0x00000000 /* Select interpolation ROM 0 */
428#define CCCA_INTERPROM_1 0x02000000 /* Select interpolation ROM 1 */
429#define CCCA_INTERPROM_2 0x04000000 /* Select interpolation ROM 2 */
430#define CCCA_INTERPROM_3 0x06000000 /* Select interpolation ROM 3 */
431#define CCCA_INTERPROM_4 0x08000000 /* Select interpolation ROM 4 */
432#define CCCA_INTERPROM_5 0x0a000000 /* Select interpolation ROM 5 */
433#define CCCA_INTERPROM_6 0x0c000000 /* Select interpolation ROM 6 */
434#define CCCA_INTERPROM_7 0x0e000000 /* Select interpolation ROM 7 */
435#define CCCA_8BITSELECT 0x01000000 /* 1 = Sound memory for this channel uses 8-bit samples */
436#define CCCA_CURRADDR_MASK 0x00ffffff /* Current address of the selected channel */
437#define CCCA_CURRADDR 0x18000008
438
83fc3bc0
NI
439/* undefine CCR to avoid conflict with the definition for SH */
440#undef CCR
1da177e4
LT
441#define CCR 0x09 /* Cache control register */
442#define CCR_CACHEINVALIDSIZE 0x07190009
443#define CCR_CACHEINVALIDSIZE_MASK 0xfe000000 /* Number of invalid samples cache for this channel */
444#define CCR_CACHELOOPFLAG 0x01000000 /* 1 = Cache has a loop service pending */
445#define CCR_INTERLEAVEDSAMPLES 0x00800000 /* 1 = A cache service will fetch interleaved samples */
446#define CCR_WORDSIZEDSAMPLES 0x00400000 /* 1 = A cache service will fetch word sized samples */
447#define CCR_READADDRESS 0x06100009
448#define CCR_READADDRESS_MASK 0x003f0000 /* Location of cache just beyond current cache service */
449#define CCR_LOOPINVALSIZE 0x0000fe00 /* Number of invalid samples in cache prior to loop */
450 /* NOTE: This is valid only if CACHELOOPFLAG is set */
451#define CCR_LOOPFLAG 0x00000100 /* Set for a single sample period when a loop occurs */
452#define CCR_CACHELOOPADDRHI 0x000000ff /* DSL_LOOPSTARTADDR's hi byte if CACHELOOPFLAG is set */
453
454#define CLP 0x0a /* Cache loop register (valid if CCR_CACHELOOPFLAG = 1) */
455 /* NOTE: This register is normally not used */
456#define CLP_CACHELOOPADDR 0x0000ffff /* Cache loop address (DSL_LOOPSTARTADDR [0..15]) */
457
458#define FXRT 0x0b /* Effects send routing register */
459 /* NOTE: It is illegal to assign the same routing to */
460 /* two effects sends. */
461#define FXRT_CHANNELA 0x000f0000 /* Effects send bus number for channel's effects send A */
462#define FXRT_CHANNELB 0x00f00000 /* Effects send bus number for channel's effects send B */
463#define FXRT_CHANNELC 0x0f000000 /* Effects send bus number for channel's effects send C */
464#define FXRT_CHANNELD 0xf0000000 /* Effects send bus number for channel's effects send D */
465
cbb7d8f9 466#define A_HR 0x0b /* High Resolution. 24bit playback from host to DSP. */
1da177e4
LT
467#define MAPA 0x0c /* Cache map A */
468
469#define MAPB 0x0d /* Cache map B */
470
b68ed131
PZ
471#define MAP_PTE_MASK0 0xfffff000 /* The 20 MSBs of the PTE indexed by the PTI */
472#define MAP_PTI_MASK0 0x00000fff /* The 12 bit index to one of the 4096 PTE dwords */
473
474#define MAP_PTE_MASK1 0xffffe000 /* The 19 MSBs of the PTE indexed by the PTI */
475#define MAP_PTI_MASK1 0x00001fff /* The 13 bit index to one of the 8192 PTE dwords */
1da177e4 476
cbb7d8f9
JCD
477/* 0x0e, 0x0f: Not used */
478
1da177e4
LT
479#define ENVVOL 0x10 /* Volume envelope register */
480#define ENVVOL_MASK 0x0000ffff /* Current value of volume envelope state variable */
481 /* 0x8000-n == 666*n usec delay */
482
483#define ATKHLDV 0x11 /* Volume envelope hold and attack register */
484#define ATKHLDV_PHASE0 0x00008000 /* 0 = Begin attack phase */
485#define ATKHLDV_HOLDTIME_MASK 0x00007f00 /* Envelope hold time (127-n == n*88.2msec) */
486#define ATKHLDV_ATTACKTIME_MASK 0x0000007f /* Envelope attack time, log encoded */
487 /* 0 = infinite, 1 = 10.9msec, ... 0x7f = 5.5msec */
488
489#define DCYSUSV 0x12 /* Volume envelope sustain and decay register */
490#define DCYSUSV_PHASE1_MASK 0x00008000 /* 0 = Begin attack phase, 1 = begin release phase */
491#define DCYSUSV_SUSTAINLEVEL_MASK 0x00007f00 /* 127 = full, 0 = off, 0.75dB increments */
492#define DCYSUSV_CHANNELENABLE_MASK 0x00000080 /* 1 = Inhibit envelope engine from writing values in */
493 /* this channel and from writing to pitch, filter and */
494 /* volume targets. */
495#define DCYSUSV_DECAYTIME_MASK 0x0000007f /* Volume envelope decay time, log encoded */
496 /* 0 = 43.7msec, 1 = 21.8msec, 0x7f = 22msec */
497
498#define LFOVAL1 0x13 /* Modulation LFO value */
499#define LFOVAL_MASK 0x0000ffff /* Current value of modulation LFO state variable */
500 /* 0x8000-n == 666*n usec delay */
501
502#define ENVVAL 0x14 /* Modulation envelope register */
503#define ENVVAL_MASK 0x0000ffff /* Current value of modulation envelope state variable */
504 /* 0x8000-n == 666*n usec delay */
505
506#define ATKHLDM 0x15 /* Modulation envelope hold and attack register */
507#define ATKHLDM_PHASE0 0x00008000 /* 0 = Begin attack phase */
508#define ATKHLDM_HOLDTIME 0x00007f00 /* Envelope hold time (127-n == n*42msec) */
509#define ATKHLDM_ATTACKTIME 0x0000007f /* Envelope attack time, log encoded */
510 /* 0 = infinite, 1 = 11msec, ... 0x7f = 5.5msec */
511
512#define DCYSUSM 0x16 /* Modulation envelope decay and sustain register */
513#define DCYSUSM_PHASE1_MASK 0x00008000 /* 0 = Begin attack phase, 1 = begin release phase */
514#define DCYSUSM_SUSTAINLEVEL_MASK 0x00007f00 /* 127 = full, 0 = off, 0.75dB increments */
515#define DCYSUSM_DECAYTIME_MASK 0x0000007f /* Envelope decay time, log encoded */
516 /* 0 = 43.7msec, 1 = 21.8msec, 0x7f = 22msec */
517
518#define LFOVAL2 0x17 /* Vibrato LFO register */
519#define LFOVAL2_MASK 0x0000ffff /* Current value of vibrato LFO state variable */
520 /* 0x8000-n == 666*n usec delay */
521
522#define IP 0x18 /* Initial pitch register */
523#define IP_MASK 0x0000ffff /* Exponential initial pitch shift */
524 /* 4 bits of octave, 12 bits of fractional octave */
525#define IP_UNITY 0x0000e000 /* Unity pitch shift */
526
527#define IFATN 0x19 /* Initial filter cutoff and attenuation register */
528#define IFATN_FILTERCUTOFF_MASK 0x0000ff00 /* Initial filter cutoff frequency in exponential units */
529 /* 6 most significant bits are semitones */
530 /* 2 least significant bits are fractions */
531#define IFATN_FILTERCUTOFF 0x08080019
532#define IFATN_ATTENUATION_MASK 0x000000ff /* Initial attenuation in 0.375dB steps */
533#define IFATN_ATTENUATION 0x08000019
534
535
536#define PEFE 0x1a /* Pitch envelope and filter envelope amount register */
537#define PEFE_PITCHAMOUNT_MASK 0x0000ff00 /* Pitch envlope amount */
538 /* Signed 2's complement, +/- one octave peak extremes */
539#define PEFE_PITCHAMOUNT 0x0808001a
540#define PEFE_FILTERAMOUNT_MASK 0x000000ff /* Filter envlope amount */
541 /* Signed 2's complement, +/- six octaves peak extremes */
542#define PEFE_FILTERAMOUNT 0x0800001a
543#define FMMOD 0x1b /* Vibrato/filter modulation from LFO register */
544#define FMMOD_MODVIBRATO 0x0000ff00 /* Vibrato LFO modulation depth */
545 /* Signed 2's complement, +/- one octave extremes */
546#define FMMOD_MOFILTER 0x000000ff /* Filter LFO modulation depth */
547 /* Signed 2's complement, +/- three octave extremes */
548
549
550#define TREMFRQ 0x1c /* Tremolo amount and modulation LFO frequency register */
551#define TREMFRQ_DEPTH 0x0000ff00 /* Tremolo depth */
552 /* Signed 2's complement, with +/- 12dB extremes */
553
554#define TREMFRQ_FREQUENCY 0x000000ff /* Tremolo LFO frequency */
555 /* ??Hz steps, maximum of ?? Hz. */
556#define FM2FRQ2 0x1d /* Vibrato amount and vibrato LFO frequency register */
557#define FM2FRQ2_DEPTH 0x0000ff00 /* Vibrato LFO vibrato depth */
558 /* Signed 2's complement, +/- one octave extremes */
559#define FM2FRQ2_FREQUENCY 0x000000ff /* Vibrato LFO frequency */
560 /* 0.039Hz steps, maximum of 9.85 Hz. */
561
562#define TEMPENV 0x1e /* Tempory envelope register */
563#define TEMPENV_MASK 0x0000ffff /* 16-bit value */
564 /* NOTE: All channels contain internal variables; do */
565 /* not write to these locations. */
566
cbb7d8f9 567/* 0x1f: not used */
1da177e4
LT
568
569#define CD0 0x20 /* Cache data 0 register */
570#define CD1 0x21 /* Cache data 1 register */
571#define CD2 0x22 /* Cache data 2 register */
572#define CD3 0x23 /* Cache data 3 register */
573#define CD4 0x24 /* Cache data 4 register */
574#define CD5 0x25 /* Cache data 5 register */
575#define CD6 0x26 /* Cache data 6 register */
576#define CD7 0x27 /* Cache data 7 register */
577#define CD8 0x28 /* Cache data 8 register */
578#define CD9 0x29 /* Cache data 9 register */
579#define CDA 0x2a /* Cache data A register */
580#define CDB 0x2b /* Cache data B register */
581#define CDC 0x2c /* Cache data C register */
582#define CDD 0x2d /* Cache data D register */
583#define CDE 0x2e /* Cache data E register */
584#define CDF 0x2f /* Cache data F register */
585
586/* 0x30-3f seem to be the same as 0x20-2f */
587
588#define PTB 0x40 /* Page table base register */
589#define PTB_MASK 0xfffff000 /* Physical address of the page table in host memory */
590
591#define TCB 0x41 /* Tank cache base register */
592#define TCB_MASK 0xfffff000 /* Physical address of the bottom of host based TRAM */
593
594#define ADCCR 0x42 /* ADC sample rate/stereo control register */
595#define ADCCR_RCHANENABLE 0x00000010 /* Enables right channel for writing to the host */
596#define ADCCR_LCHANENABLE 0x00000008 /* Enables left channel for writing to the host */
597 /* NOTE: To guarantee phase coherency, both channels */
598 /* must be disabled prior to enabling both channels. */
599#define A_ADCCR_RCHANENABLE 0x00000020
600#define A_ADCCR_LCHANENABLE 0x00000010
601
602#define A_ADCCR_SAMPLERATE_MASK 0x0000000F /* Audigy sample rate convertor output rate */
603#define ADCCR_SAMPLERATE_MASK 0x00000007 /* Sample rate convertor output rate */
604#define ADCCR_SAMPLERATE_48 0x00000000 /* 48kHz sample rate */
605#define ADCCR_SAMPLERATE_44 0x00000001 /* 44.1kHz sample rate */
606#define ADCCR_SAMPLERATE_32 0x00000002 /* 32kHz sample rate */
607#define ADCCR_SAMPLERATE_24 0x00000003 /* 24kHz sample rate */
608#define ADCCR_SAMPLERATE_22 0x00000004 /* 22.05kHz sample rate */
609#define ADCCR_SAMPLERATE_16 0x00000005 /* 16kHz sample rate */
610#define ADCCR_SAMPLERATE_11 0x00000006 /* 11.025kHz sample rate */
611#define ADCCR_SAMPLERATE_8 0x00000007 /* 8kHz sample rate */
612#define A_ADCCR_SAMPLERATE_12 0x00000006 /* 12kHz sample rate */
613#define A_ADCCR_SAMPLERATE_11 0x00000007 /* 11.025kHz sample rate */
614#define A_ADCCR_SAMPLERATE_8 0x00000008 /* 8kHz sample rate */
615
616#define FXWC 0x43 /* FX output write channels register */
617 /* When set, each bit enables the writing of the */
618 /* corresponding FX output channel (internal registers */
619 /* 0x20-0x3f) to host memory. This mode of recording */
620 /* is 16bit, 48KHz only. All 32 channels can be enabled */
621 /* simultaneously. */
622
623#define FXWC_DEFAULTROUTE_C (1<<0) /* left emu out? */
624#define FXWC_DEFAULTROUTE_B (1<<1) /* right emu out? */
625#define FXWC_DEFAULTROUTE_A (1<<12)
626#define FXWC_DEFAULTROUTE_D (1<<13)
627#define FXWC_ADCLEFT (1<<18)
628#define FXWC_CDROMSPDIFLEFT (1<<18)
629#define FXWC_ADCRIGHT (1<<19)
630#define FXWC_CDROMSPDIFRIGHT (1<<19)
631#define FXWC_MIC (1<<20)
632#define FXWC_ZOOMLEFT (1<<20)
633#define FXWC_ZOOMRIGHT (1<<21)
634#define FXWC_SPDIFLEFT (1<<22) /* 0x00400000 */
635#define FXWC_SPDIFRIGHT (1<<23) /* 0x00800000 */
636
5dc5ebb7 637#define A_TBLSZ 0x43 /* Effects Tank Internal Table Size. Only low byte or register used */
cbb7d8f9 638
1da177e4
LT
639#define TCBS 0x44 /* Tank cache buffer size register */
640#define TCBS_MASK 0x00000007 /* Tank cache buffer size field */
641#define TCBS_BUFFSIZE_16K 0x00000000
642#define TCBS_BUFFSIZE_32K 0x00000001
643#define TCBS_BUFFSIZE_64K 0x00000002
644#define TCBS_BUFFSIZE_128K 0x00000003
645#define TCBS_BUFFSIZE_256K 0x00000004
646#define TCBS_BUFFSIZE_512K 0x00000005
647#define TCBS_BUFFSIZE_1024K 0x00000006
648#define TCBS_BUFFSIZE_2048K 0x00000007
649
650#define MICBA 0x45 /* AC97 microphone buffer address register */
651#define MICBA_MASK 0xfffff000 /* 20 bit base address */
652
653#define ADCBA 0x46 /* ADC buffer address register */
654#define ADCBA_MASK 0xfffff000 /* 20 bit base address */
655
656#define FXBA 0x47 /* FX Buffer Address */
657#define FXBA_MASK 0xfffff000 /* 20 bit base address */
658
cbb7d8f9 659#define A_HWM 0x48 /* High PCI Water Mark - word access, defaults to 3f */
1da177e4
LT
660
661#define MICBS 0x49 /* Microphone buffer size register */
662
663#define ADCBS 0x4a /* ADC buffer size register */
664
665#define FXBS 0x4b /* FX buffer size register */
666
667/* register: 0x4c..4f: ffff-ffff current amounts, per-channel */
668
669/* The following mask values define the size of the ADC, MIX and FX buffers in bytes */
670#define ADCBS_BUFSIZE_NONE 0x00000000
671#define ADCBS_BUFSIZE_384 0x00000001
672#define ADCBS_BUFSIZE_448 0x00000002
673#define ADCBS_BUFSIZE_512 0x00000003
674#define ADCBS_BUFSIZE_640 0x00000004
675#define ADCBS_BUFSIZE_768 0x00000005
676#define ADCBS_BUFSIZE_896 0x00000006
677#define ADCBS_BUFSIZE_1024 0x00000007
678#define ADCBS_BUFSIZE_1280 0x00000008
679#define ADCBS_BUFSIZE_1536 0x00000009
680#define ADCBS_BUFSIZE_1792 0x0000000a
681#define ADCBS_BUFSIZE_2048 0x0000000b
682#define ADCBS_BUFSIZE_2560 0x0000000c
683#define ADCBS_BUFSIZE_3072 0x0000000d
684#define ADCBS_BUFSIZE_3584 0x0000000e
685#define ADCBS_BUFSIZE_4096 0x0000000f
686#define ADCBS_BUFSIZE_5120 0x00000010
687#define ADCBS_BUFSIZE_6144 0x00000011
688#define ADCBS_BUFSIZE_7168 0x00000012
689#define ADCBS_BUFSIZE_8192 0x00000013
690#define ADCBS_BUFSIZE_10240 0x00000014
691#define ADCBS_BUFSIZE_12288 0x00000015
692#define ADCBS_BUFSIZE_14366 0x00000016
693#define ADCBS_BUFSIZE_16384 0x00000017
694#define ADCBS_BUFSIZE_20480 0x00000018
695#define ADCBS_BUFSIZE_24576 0x00000019
696#define ADCBS_BUFSIZE_28672 0x0000001a
697#define ADCBS_BUFSIZE_32768 0x0000001b
698#define ADCBS_BUFSIZE_40960 0x0000001c
699#define ADCBS_BUFSIZE_49152 0x0000001d
700#define ADCBS_BUFSIZE_57344 0x0000001e
701#define ADCBS_BUFSIZE_65536 0x0000001f
702
cbb7d8f9
JCD
703/* Current Send B, A Amounts */
704#define A_CSBA 0x4c
705
706/* Current Send D, C Amounts */
707#define A_CSDC 0x4d
708
709/* Current Send F, E Amounts */
710#define A_CSFE 0x4e
711
712/* Current Send H, G Amounts */
713#define A_CSHG 0x4f
714
1da177e4
LT
715
716#define CDCS 0x50 /* CD-ROM digital channel status register */
717
718#define GPSCS 0x51 /* General Purpose SPDIF channel status register*/
719
720#define DBG 0x52 /* DO NOT PROGRAM THIS REGISTER!!! MAY DESTROY CHIP */
721
cbb7d8f9
JCD
722/* S/PDIF Input C Channel Status */
723#define A_SPSC 0x52
724
1da177e4
LT
725#define REG53 0x53 /* DO NOT PROGRAM THIS REGISTER!!! MAY DESTROY CHIP */
726
727#define A_DBG 0x53
728#define A_DBG_SINGLE_STEP 0x00020000 /* Set to zero to start dsp */
729#define A_DBG_ZC 0x40000000 /* zero tram counter */
730#define A_DBG_STEP_ADDR 0x000003ff
731#define A_DBG_SATURATION_OCCURED 0x20000000
732#define A_DBG_SATURATION_ADDR 0x0ffc0000
733
734// NOTE: 0x54,55,56: 64-bit
735#define SPCS0 0x54 /* SPDIF output Channel Status 0 register */
736
737#define SPCS1 0x55 /* SPDIF output Channel Status 1 register */
738
739#define SPCS2 0x56 /* SPDIF output Channel Status 2 register */
740
741#define SPCS_CLKACCYMASK 0x30000000 /* Clock accuracy */
742#define SPCS_CLKACCY_1000PPM 0x00000000 /* 1000 parts per million */
743#define SPCS_CLKACCY_50PPM 0x10000000 /* 50 parts per million */
744#define SPCS_CLKACCY_VARIABLE 0x20000000 /* Variable accuracy */
745#define SPCS_SAMPLERATEMASK 0x0f000000 /* Sample rate */
746#define SPCS_SAMPLERATE_44 0x00000000 /* 44.1kHz sample rate */
747#define SPCS_SAMPLERATE_48 0x02000000 /* 48kHz sample rate */
748#define SPCS_SAMPLERATE_32 0x03000000 /* 32kHz sample rate */
749#define SPCS_CHANNELNUMMASK 0x00f00000 /* Channel number */
750#define SPCS_CHANNELNUM_UNSPEC 0x00000000 /* Unspecified channel number */
751#define SPCS_CHANNELNUM_LEFT 0x00100000 /* Left channel */
752#define SPCS_CHANNELNUM_RIGHT 0x00200000 /* Right channel */
753#define SPCS_SOURCENUMMASK 0x000f0000 /* Source number */
754#define SPCS_SOURCENUM_UNSPEC 0x00000000 /* Unspecified source number */
755#define SPCS_GENERATIONSTATUS 0x00008000 /* Originality flag (see IEC-958 spec) */
756#define SPCS_CATEGORYCODEMASK 0x00007f00 /* Category code (see IEC-958 spec) */
757#define SPCS_MODEMASK 0x000000c0 /* Mode (see IEC-958 spec) */
758#define SPCS_EMPHASISMASK 0x00000038 /* Emphasis */
759#define SPCS_EMPHASIS_NONE 0x00000000 /* No emphasis */
760#define SPCS_EMPHASIS_50_15 0x00000008 /* 50/15 usec 2 channel */
761#define SPCS_COPYRIGHT 0x00000004 /* Copyright asserted flag -- do not modify */
762#define SPCS_NOTAUDIODATA 0x00000002 /* 0 = Digital audio, 1 = not audio */
763#define SPCS_PROFESSIONAL 0x00000001 /* 0 = Consumer (IEC-958), 1 = pro (AES3-1992) */
764
cbb7d8f9
JCD
765/* 0x57: Not used */
766
1da177e4
LT
767/* The 32-bit CLIx and SOLx registers all have one bit per channel control/status */
768#define CLIEL 0x58 /* Channel loop interrupt enable low register */
769
770#define CLIEH 0x59 /* Channel loop interrupt enable high register */
771
772#define CLIPL 0x5a /* Channel loop interrupt pending low register */
773
774#define CLIPH 0x5b /* Channel loop interrupt pending high register */
775
776#define SOLEL 0x5c /* Stop on loop enable low register */
777
778#define SOLEH 0x5d /* Stop on loop enable high register */
779
780#define SPBYPASS 0x5e /* SPDIF BYPASS mode register */
781#define SPBYPASS_SPDIF0_MASK 0x00000003 /* SPDIF 0 bypass mode */
782#define SPBYPASS_SPDIF1_MASK 0x0000000c /* SPDIF 1 bypass mode */
783/* bypass mode: 0 - DSP; 1 - SPDIF A, 2 - SPDIF B, 3 - SPDIF C */
784#define SPBYPASS_FORMAT 0x00000f00 /* If 1, SPDIF XX uses 24 bit, if 0 - 20 bit */
785
786#define AC97SLOT 0x5f /* additional AC97 slots enable bits */
787#define AC97SLOT_REAR_RIGHT 0x01 /* Rear left */
788#define AC97SLOT_REAR_LEFT 0x02 /* Rear right */
789#define AC97SLOT_CNTR 0x10 /* Center enable */
790#define AC97SLOT_LFE 0x20 /* LFE enable */
791
cbb7d8f9
JCD
792/* PCB Revision */
793#define A_PCB 0x5f
794
1da177e4
LT
795// NOTE: 0x60,61,62: 64-bit
796#define CDSRCS 0x60 /* CD-ROM Sample Rate Converter status register */
797
798#define GPSRCS 0x61 /* General Purpose SPDIF sample rate cvt status */
799
800#define ZVSRCS 0x62 /* ZVideo sample rate converter status */
801 /* NOTE: This one has no SPDIFLOCKED field */
802 /* Assumes sample lock */
803
804/* These three bitfields apply to CDSRCS, GPSRCS, and (except as noted) ZVSRCS. */
001f7589 805#define SRCS_SPDIFVALID 0x04000000 /* SPDIF stream valid */
1da177e4
LT
806#define SRCS_SPDIFLOCKED 0x02000000 /* SPDIF stream locked */
807#define SRCS_RATELOCKED 0x01000000 /* Sample rate locked */
808#define SRCS_ESTSAMPLERATE 0x0007ffff /* Do not modify this field. */
809
810/* Note that these values can vary +/- by a small amount */
811#define SRCS_SPDIFRATE_44 0x0003acd9
812#define SRCS_SPDIFRATE_48 0x00040000
813#define SRCS_SPDIFRATE_96 0x00080000
814
815#define MICIDX 0x63 /* Microphone recording buffer index register */
816#define MICIDX_MASK 0x0000ffff /* 16-bit value */
817#define MICIDX_IDX 0x10000063
818
819#define ADCIDX 0x64 /* ADC recording buffer index register */
820#define ADCIDX_MASK 0x0000ffff /* 16 bit index field */
821#define ADCIDX_IDX 0x10000064
822
823#define A_ADCIDX 0x63
824#define A_ADCIDX_IDX 0x10000063
825
826#define A_MICIDX 0x64
827#define A_MICIDX_IDX 0x10000064
828
829#define FXIDX 0x65 /* FX recording buffer index register */
830#define FXIDX_MASK 0x0000ffff /* 16-bit value */
831#define FXIDX_IDX 0x10000065
832
833/* The 32-bit HLIx and HLIPx registers all have one bit per channel control/status */
834#define HLIEL 0x66 /* Channel half loop interrupt enable low register */
835
836#define HLIEH 0x67 /* Channel half loop interrupt enable high register */
837
838#define HLIPL 0x68 /* Channel half loop interrupt pending low register */
839
840#define HLIPH 0x69 /* Channel half loop interrupt pending high register */
841
cbb7d8f9
JCD
842/* S/PDIF Host Record Index (bypasses SRC) */
843#define A_SPRI 0x6a
844/* S/PDIF Host Record Address */
845#define A_SPRA 0x6b
846/* S/PDIF Host Record Control */
847#define A_SPRC 0x6c
848/* Delayed Interrupt Counter & Enable */
849#define A_DICE 0x6d
850/* Tank Table Base */
851#define A_TTB 0x6e
852/* Tank Delay Offset */
853#define A_TDOF 0x6f
1da177e4
LT
854
855/* This is the MPU port on the card (via the game port) */
856#define A_MUDATA1 0x70
857#define A_MUCMD1 0x71
858#define A_MUSTAT1 A_MUCMD1
859
860/* This is the MPU port on the Audigy Drive */
861#define A_MUDATA2 0x72
862#define A_MUCMD2 0x73
863#define A_MUSTAT2 A_MUCMD2
864
865/* The next two are the Audigy equivalent of FXWC */
866/* the Audigy can record any output (16bit, 48kHz, up to 64 channel simultaneously) */
867/* Each bit selects a channel for recording */
868#define A_FXWC1 0x74 /* Selects 0x7f-0x60 for FX recording */
869#define A_FXWC2 0x75 /* Selects 0x9f-0x80 for FX recording */
870
cbb7d8f9 871/* Extended Hardware Control */
1da177e4 872#define A_SPDIF_SAMPLERATE 0x76 /* Set the sample rate of SPDIF output */
14c7e472
JCD
873#define A_SAMPLE_RATE 0x76 /* Various sample rate settings. */
874#define A_SAMPLE_RATE_NOT_USED 0x0ffc111e /* Bits that are not used and cannot be set. */
875#define A_SAMPLE_RATE_UNKNOWN 0xf0030001 /* Bits that can be set, but have unknown use. */
876#define A_SPDIF_RATE_MASK 0x000000e0 /* Any other values for rates, just use 48000 */
1da177e4 877#define A_SPDIF_48000 0x00000000
14c7e472 878#define A_SPDIF_192000 0x00000020
1da177e4 879#define A_SPDIF_96000 0x00000040
14c7e472
JCD
880#define A_SPDIF_44100 0x00000080
881
882#define A_I2S_CAPTURE_RATE_MASK 0x00000e00 /* This sets the capture PCM rate, but it is */
883#define A_I2S_CAPTURE_48000 0x00000000 /* unclear if this sets the ADC rate as well. */
884#define A_I2S_CAPTURE_192000 0x00000200
885#define A_I2S_CAPTURE_96000 0x00000400
886#define A_I2S_CAPTURE_44100 0x00000800
887
888#define A_PCM_RATE_MASK 0x0000e000 /* This sets the playback PCM rate on the P16V */
889#define A_PCM_48000 0x00000000
890#define A_PCM_192000 0x00002000
891#define A_PCM_96000 0x00004000
892#define A_PCM_44100 0x00008000
1da177e4 893
cbb7d8f9
JCD
894/* I2S0 Sample Rate Tracker Status */
895#define A_SRT3 0x77
896
897/* I2S1 Sample Rate Tracker Status */
898#define A_SRT4 0x78
899
900/* I2S2 Sample Rate Tracker Status */
901#define A_SRT5 0x79
902/* - default to 0x01080000 on my audigy 2 ZS --rlrevell */
903
904/* Tank Table DMA Address */
905#define A_TTDA 0x7a
906/* Tank Table DMA Data */
907#define A_TTDD 0x7b
1da177e4
LT
908
909#define A_FXRT2 0x7c
910#define A_FXRT_CHANNELE 0x0000003f /* Effects send bus number for channel's effects send E */
911#define A_FXRT_CHANNELF 0x00003f00 /* Effects send bus number for channel's effects send F */
912#define A_FXRT_CHANNELG 0x003f0000 /* Effects send bus number for channel's effects send G */
913#define A_FXRT_CHANNELH 0x3f000000 /* Effects send bus number for channel's effects send H */
914
915#define A_SENDAMOUNTS 0x7d
916#define A_FXSENDAMOUNT_E_MASK 0xFF000000
917#define A_FXSENDAMOUNT_F_MASK 0x00FF0000
918#define A_FXSENDAMOUNT_G_MASK 0x0000FF00
919#define A_FXSENDAMOUNT_H_MASK 0x000000FF
920/* 0x7c, 0x7e "high bit is used for filtering" */
921
922/* The send amounts for this one are the same as used with the emu10k1 */
923#define A_FXRT1 0x7e
924#define A_FXRT_CHANNELA 0x0000003f
925#define A_FXRT_CHANNELB 0x00003f00
926#define A_FXRT_CHANNELC 0x003f0000
927#define A_FXRT_CHANNELD 0x3f000000
928
cbb7d8f9 929/* 0x7f: Not used */
1da177e4
LT
930/* Each FX general purpose register is 32 bits in length, all bits are used */
931#define FXGPREGBASE 0x100 /* FX general purpose registers base */
932#define A_FXGPREGBASE 0x400 /* Audigy GPRs, 0x400 to 0x5ff */
933
934#define A_TANKMEMCTLREGBASE 0x100 /* Tank memory control registers base - only for Audigy */
935#define A_TANKMEMCTLREG_MASK 0x1f /* only 5 bits used - only for Audigy */
936
937/* Tank audio data is logarithmically compressed down to 16 bits before writing to TRAM and is */
938/* decompressed back to 20 bits on a read. There are a total of 160 locations, the last 32 */
939/* locations are for external TRAM. */
940#define TANKMEMDATAREGBASE 0x200 /* Tank memory data registers base */
941#define TANKMEMDATAREG_MASK 0x000fffff /* 20 bit tank audio data field */
942
943/* Combined address field and memory opcode or flag field. 160 locations, last 32 are external */
944#define TANKMEMADDRREGBASE 0x300 /* Tank memory address registers base */
945#define TANKMEMADDRREG_ADDR_MASK 0x000fffff /* 20 bit tank address field */
946#define TANKMEMADDRREG_CLEAR 0x00800000 /* Clear tank memory */
947#define TANKMEMADDRREG_ALIGN 0x00400000 /* Align read or write relative to tank access */
948#define TANKMEMADDRREG_WRITE 0x00200000 /* Write to tank memory */
949#define TANKMEMADDRREG_READ 0x00100000 /* Read from tank memory */
950
951#define MICROCODEBASE 0x400 /* Microcode data base address */
952
953/* Each DSP microcode instruction is mapped into 2 doublewords */
954/* NOTE: When writing, always write the LO doubleword first. Reads can be in either order. */
955#define LOWORD_OPX_MASK 0x000ffc00 /* Instruction operand X */
956#define LOWORD_OPY_MASK 0x000003ff /* Instruction operand Y */
957#define HIWORD_OPCODE_MASK 0x00f00000 /* Instruction opcode */
958#define HIWORD_RESULT_MASK 0x000ffc00 /* Instruction result */
959#define HIWORD_OPA_MASK 0x000003ff /* Instruction operand A */
960
961
962/* Audigy Soundcard have a different instruction format */
963#define A_MICROCODEBASE 0x600
964#define A_LOWORD_OPY_MASK 0x000007ff
965#define A_LOWORD_OPX_MASK 0x007ff000
966#define A_HIWORD_OPCODE_MASK 0x0f000000
967#define A_HIWORD_RESULT_MASK 0x007ff000
968#define A_HIWORD_OPA_MASK 0x000007ff
969
9f4bd5dd
JCD
970/************************************************************************************************/
971/* EMU1010m HANA FPGA registers */
972/************************************************************************************************/
973#define EMU_HANA_DESTHI 0x00 /* 0000xxx 3 bits Link Destination */
974#define EMU_HANA_DESTLO 0x01 /* 00xxxxx 5 bits */
975#define EMU_HANA_SRCHI 0x02 /* 0000xxx 3 bits Link Source */
976#define EMU_HANA_SRCLO 0x03 /* 00xxxxx 5 bits */
977#define EMU_HANA_DOCK_PWR 0x04 /* 000000x 1 bits Audio Dock power */
978#define EMU_HANA_DOCK_PWR_ON 0x01 /* Audio Dock power on */
979#define EMU_HANA_WCLOCK 0x05 /* 0000xxx 3 bits Word Clock source select */
980 /* Must be written after power on to reset DLL */
981 /* One is unable to detect the Audio dock without this */
982#define EMU_HANA_WCLOCK_SRC_MASK 0x07
983#define EMU_HANA_WCLOCK_INT_48K 0x00
984#define EMU_HANA_WCLOCK_INT_44_1K 0x01
985#define EMU_HANA_WCLOCK_HANA_SPDIF_IN 0x02
986#define EMU_HANA_WCLOCK_HANA_ADAT_IN 0x03
987#define EMU_HANA_WCLOCK_SYNC_BNCN 0x04
988#define EMU_HANA_WCLOCK_2ND_HANA 0x05
989#define EMU_HANA_WCLOCK_SRC_RESERVED 0x06
990#define EMU_HANA_WCLOCK_OFF 0x07 /* For testing, forces fallback to DEFCLOCK */
991#define EMU_HANA_WCLOCK_MULT_MASK 0x18
992#define EMU_HANA_WCLOCK_1X 0x00
993#define EMU_HANA_WCLOCK_2X 0x08
994#define EMU_HANA_WCLOCK_4X 0x10
995#define EMU_HANA_WCLOCK_MULT_RESERVED 0x18
996
997#define EMU_HANA_DEFCLOCK 0x06 /* 000000x 1 bits Default Word Clock */
998#define EMU_HANA_DEFCLOCK_48K 0x00
999#define EMU_HANA_DEFCLOCK_44_1K 0x01
1000
1001#define EMU_HANA_UNMUTE 0x07 /* 000000x 1 bits Mute all audio outputs */
1002#define EMU_MUTE 0x00
1003#define EMU_UNMUTE 0x01
1004
1005#define EMU_HANA_FPGA_CONFIG 0x08 /* 00000xx 2 bits Config control of FPGAs */
1006#define EMU_HANA_FPGA_CONFIG_AUDIODOCK 0x01 /* Set in order to program FPGA on Audio Dock */
1007#define EMU_HANA_FPGA_CONFIG_HANA 0x02 /* Set in order to program FPGA on Hana */
1008
1009#define EMU_HANA_IRQ_ENABLE 0x09 /* 000xxxx 4 bits IRQ Enable */
1010#define EMU_HANA_IRQ_WCLK_CHANGED 0x01
1011#define EMU_HANA_IRQ_ADAT 0x02
1012#define EMU_HANA_IRQ_DOCK 0x04
1013#define EMU_HANA_IRQ_DOCK_LOST 0x08
1014
1015#define EMU_HANA_SPDIF_MODE 0x0a /* 00xxxxx 5 bits SPDIF MODE */
1016#define EMU_HANA_SPDIF_MODE_TX_COMSUMER 0x00
1017#define EMU_HANA_SPDIF_MODE_TX_PRO 0x01
1018#define EMU_HANA_SPDIF_MODE_TX_NOCOPY 0x02
1019#define EMU_HANA_SPDIF_MODE_RX_COMSUMER 0x00
1020#define EMU_HANA_SPDIF_MODE_RX_PRO 0x04
1021#define EMU_HANA_SPDIF_MODE_RX_NOCOPY 0x08
1022#define EMU_HANA_SPDIF_MODE_RX_INVALID 0x10
1023
1024#define EMU_HANA_OPTICAL_TYPE 0x0b /* 00000xx 2 bits ADAT or SPDIF in/out */
1025#define EMU_HANA_OPTICAL_IN_SPDIF 0x00
1026#define EMU_HANA_OPTICAL_IN_ADAT 0x01
1027#define EMU_HANA_OPTICAL_OUT_SPDIF 0x00
1028#define EMU_HANA_OPTICAL_OUT_ADAT 0x02
1029
9148cc50 1030#define EMU_HANA_MIDI_IN 0x0c /* 000000x 1 bit Control MIDI */
9f4bd5dd
JCD
1031#define EMU_HANA_MIDI_IN_FROM_HAMOA 0x00 /* HAMOA MIDI in to Alice 2 MIDI B */
1032#define EMU_HANA_MIDI_IN_FROM_DOCK 0x01 /* Audio Dock MIDI in to Alice 2 MIDI B */
1033
1034#define EMU_HANA_DOCK_LEDS_1 0x0d /* 000xxxx 4 bit Audio Dock LEDs */
1035#define EMU_HANA_DOCK_LEDS_1_MIDI1 0x01 /* MIDI 1 LED on */
1036#define EMU_HANA_DOCK_LEDS_1_MIDI2 0x02 /* MIDI 2 LED on */
1037#define EMU_HANA_DOCK_LEDS_1_SMPTE_IN 0x04 /* SMPTE IN LED on */
1038#define EMU_HANA_DOCK_LEDS_1_SMPTE_OUT 0x08 /* SMPTE OUT LED on */
1039
1040#define EMU_HANA_DOCK_LEDS_2 0x0e /* 0xxxxxx 6 bit Audio Dock LEDs */
1041#define EMU_HANA_DOCK_LEDS_2_44K 0x01 /* 44.1 kHz LED on */
1042#define EMU_HANA_DOCK_LEDS_2_48K 0x02 /* 48 kHz LED on */
1043#define EMU_HANA_DOCK_LEDS_2_96K 0x04 /* 96 kHz LED on */
1044#define EMU_HANA_DOCK_LEDS_2_192K 0x08 /* 192 kHz LED on */
1045#define EMU_HANA_DOCK_LEDS_2_LOCK 0x10 /* LOCK LED on */
1046#define EMU_HANA_DOCK_LEDS_2_EXT 0x20 /* EXT LED on */
1047
1048#define EMU_HANA_DOCK_LEDS_3 0x0f /* 0xxxxxx 6 bit Audio Dock LEDs */
1049#define EMU_HANA_DOCK_LEDS_3_CLIP_A 0x01 /* Mic A Clip LED on */
1050#define EMU_HANA_DOCK_LEDS_3_CLIP_B 0x02 /* Mic B Clip LED on */
1051#define EMU_HANA_DOCK_LEDS_3_SIGNAL_A 0x04 /* Signal A Clip LED on */
1052#define EMU_HANA_DOCK_LEDS_3_SIGNAL_B 0x08 /* Signal B Clip LED on */
1053#define EMU_HANA_DOCK_LEDS_3_MANUAL_CLIP 0x10 /* Manual Clip detection */
1054#define EMU_HANA_DOCK_LEDS_3_MANUAL_SIGNAL 0x20 /* Manual Signal detection */
1055
9148cc50
JCD
1056#define EMU_HANA_ADC_PADS 0x10 /* 0000xxx 3 bit Audio Dock ADC 14dB pads */
1057#define EMU_HANA_DOCK_ADC_PAD1 0x01 /* 14dB Attenuation on Audio Dock ADC 1 */
1058#define EMU_HANA_DOCK_ADC_PAD2 0x02 /* 14dB Attenuation on Audio Dock ADC 2 */
1059#define EMU_HANA_DOCK_ADC_PAD3 0x04 /* 14dB Attenuation on Audio Dock ADC 3 */
1060#define EMU_HANA_0202_ADC_PAD1 0x08 /* 14dB Attenuation on 0202 ADC 1 */
9f4bd5dd
JCD
1061
1062#define EMU_HANA_DOCK_MISC 0x11 /* 0xxxxxx 6 bit Audio Dock misc bits */
1063#define EMU_HANA_DOCK_DAC1_MUTE 0x01 /* DAC 1 Mute */
1064#define EMU_HANA_DOCK_DAC2_MUTE 0x02 /* DAC 2 Mute */
1065#define EMU_HANA_DOCK_DAC3_MUTE 0x04 /* DAC 3 Mute */
1066#define EMU_HANA_DOCK_DAC4_MUTE 0x08 /* DAC 4 Mute */
1067#define EMU_HANA_DOCK_PHONES_192_DAC1 0x00 /* DAC 1 Headphones source at 192kHz */
1068#define EMU_HANA_DOCK_PHONES_192_DAC2 0x10 /* DAC 2 Headphones source at 192kHz */
1069#define EMU_HANA_DOCK_PHONES_192_DAC3 0x20 /* DAC 3 Headphones source at 192kHz */
1070#define EMU_HANA_DOCK_PHONES_192_DAC4 0x30 /* DAC 4 Headphones source at 192kHz */
1071
9148cc50
JCD
1072#define EMU_HANA_MIDI_OUT 0x12 /* 00xxxxx 5 bit Source for each MIDI out port */
1073#define EMU_HANA_MIDI_OUT_0202 0x01 /* 0202 MIDI from Alice 2. 0 = A, 1 = B */
1074#define EMU_HANA_MIDI_OUT_DOCK1 0x02 /* Audio Dock MIDI1 front, from Alice 2. 0 = A, 1 = B */
1075#define EMU_HANA_MIDI_OUT_DOCK2 0x04 /* Audio Dock MIDI2 rear, from Alice 2. 0 = A, 1 = B */
1076#define EMU_HANA_MIDI_OUT_SYNC2 0x08 /* Sync card. Not the actual MIDI out jack. 0 = A, 1 = B */
1077#define EMU_HANA_MIDI_OUT_LOOP 0x10 /* 0 = bits (3:0) normal. 1 = MIDI loopback enabled. */
1078
1079#define EMU_HANA_DAC_PADS 0x13 /* 00xxxxx 5 bit DAC 14dB attenuation pads */
1080#define EMU_HANA_DOCK_DAC_PAD1 0x01 /* 14dB Attenuation on AudioDock DAC 1. Left and Right */
1081#define EMU_HANA_DOCK_DAC_PAD2 0x02 /* 14dB Attenuation on AudioDock DAC 2. Left and Right */
1082#define EMU_HANA_DOCK_DAC_PAD3 0x04 /* 14dB Attenuation on AudioDock DAC 3. Left and Right */
1083#define EMU_HANA_DOCK_DAC_PAD4 0x08 /* 14dB Attenuation on AudioDock DAC 4. Left and Right */
1084#define EMU_HANA_0202_DAC_PAD1 0x10 /* 14dB Attenuation on 0202 DAC 1. Left and Right */
1085
9f4bd5dd
JCD
1086/* 0x14 - 0x1f Unused R/W registers */
1087#define EMU_HANA_IRQ_STATUS 0x20 /* 000xxxx 4 bits IRQ Status */
1088#if 0 /* Already defined for reg 0x09 IRQ_ENABLE */
1089#define EMU_HANA_IRQ_WCLK_CHANGED 0x01
1090#define EMU_HANA_IRQ_ADAT 0x02
1091#define EMU_HANA_IRQ_DOCK 0x04
1092#define EMU_HANA_IRQ_DOCK_LOST 0x08
1093#endif
1094
1095#define EMU_HANA_OPTION_CARDS 0x21 /* 000xxxx 4 bits Presence of option cards */
1096#define EMU_HANA_OPTION_HAMOA 0x01 /* HAMOA card present */
1097#define EMU_HANA_OPTION_SYNC 0x02 /* Sync card present */
1098#define EMU_HANA_OPTION_DOCK_ONLINE 0x04 /* Audio Dock online and FPGA configured */
1099#define EMU_HANA_OPTION_DOCK_OFFLINE 0x08 /* Audio Dock online and FPGA not configured */
1100
1101#define EMU_HANA_ID 0x22 /* 1010101 7 bits ID byte & 0x7f = 0x55 */
1102
1103#define EMU_HANA_MAJOR_REV 0x23 /* 0000xxx 3 bit Hana FPGA Major rev */
1104#define EMU_HANA_MINOR_REV 0x24 /* 0000xxx 3 bit Hana FPGA Minor rev */
1105
1106#define EMU_DOCK_MAJOR_REV 0x25 /* 0000xxx 3 bit Audio Dock FPGA Major rev */
1107#define EMU_DOCK_MINOR_REV 0x26 /* 0000xxx 3 bit Audio Dock FPGA Minor rev */
1108
1109#define EMU_DOCK_BOARD_ID 0x27 /* 00000xx 2 bits Audio Dock ID pins */
1110#define EMU_DOCK_BOARD_ID0 0x00 /* ID bit 0 */
1111#define EMU_DOCK_BOARD_ID1 0x03 /* ID bit 1 */
1112
1113#define EMU_HANA_WC_SPDIF_HI 0x28 /* 0xxxxxx 6 bit SPDIF IN Word clock, upper 6 bits */
1114#define EMU_HANA_WC_SPDIF_LO 0x29 /* 0xxxxxx 6 bit SPDIF IN Word clock, lower 6 bits */
1115
1116#define EMU_HANA_WC_ADAT_HI 0x2a /* 0xxxxxx 6 bit ADAT IN Word clock, upper 6 bits */
1117#define EMU_HANA_WC_ADAT_LO 0x2b /* 0xxxxxx 6 bit ADAT IN Word clock, lower 6 bits */
1118
1119#define EMU_HANA_WC_BNC_LO 0x2c /* 0xxxxxx 6 bit BNC IN Word clock, lower 6 bits */
1120#define EMU_HANA_WC_BNC_HI 0x2d /* 0xxxxxx 6 bit BNC IN Word clock, upper 6 bits */
1121
1122#define EMU_HANA2_WC_SPDIF_HI 0x2e /* 0xxxxxx 6 bit HANA2 SPDIF IN Word clock, upper 6 bits */
1123#define EMU_HANA2_WC_SPDIF_LO 0x2f /* 0xxxxxx 6 bit HANA2 SPDIF IN Word clock, lower 6 bits */
1124/* 0x30 - 0x3f Unused Read only registers */
1125
1126/************************************************************************************************/
1127/* EMU1010m HANA Destinations */
1128/************************************************************************************************/
44893a36
JCD
1129/* Hana, original 1010,1212,1820 using Alice2
1130 * Destiniations for SRATEX = 1X rates: 44.1 kHz or 48 kHz
1131 * 0x00, 0x00-0x0f: 16 EMU32 channels to Alice2
1132 * 0x01, 0x10-0x1f: 32 Elink channels to Audio Dock
1133 * 0x01, 0x00: Dock DAC 1 Left
1134 * 0x01, 0x04: Dock DAC 1 Right
1135 * 0x01, 0x08: Dock DAC 2 Left
1136 * 0x01, 0x0c: Dock DAC 2 Right
1137 * 0x01, 0x10: Dock DAC 3 Left
1138 * 0x01, 0x12: PHONES Left
1139 * 0x01, 0x14: Dock DAC 3 Right
1140 * 0x01, 0x16: PHONES Right
1141 * 0x01, 0x18: Dock DAC 4 Left
1142 * 0x01, 0x1a: S/PDIF Left
1143 * 0x01, 0x1c: Dock DAC 4 Right
1144 * 0x01, 0x1e: S/PDIF Right
1145 * 0x02, 0x00: Hana S/PDIF Left
1146 * 0x02, 0x01: Hana S/PDIF Right
1147 * 0x03, 0x00: Hanoa DAC Left
1148 * 0x03, 0x01: Hanoa DAC Right
1149 * 0x04, 0x00-0x07: Hana ADAT
1150 * 0x05, 0x00: I2S0 Left to Alice2
1151 * 0x05, 0x01: I2S0 Right to Alice2
1152 * 0x06, 0x00: I2S0 Left to Alice2
1153 * 0x06, 0x01: I2S0 Right to Alice2
1154 * 0x07, 0x00: I2S0 Left to Alice2
1155 * 0x07, 0x01: I2S0 Right to Alice2
1156 *
1157 * Hana2 never released, but used Tina
1158 * Not needed.
1159 *
1160 * Hana3, rev2 1010,1212,1616 using Tina
1161 * Destinations for SRATEX = 1X rates: 44.1 kHz or 48 kHz
1162 * 0x00, 0x00-0x0f: 16 EMU32A channels to Tina
1163 * 0x01, 0x10-0x1f: 32 EDI channels to Micro Dock
1164 * 0x01, 0x00: Dock DAC 1 Left
1165 * 0x01, 0x04: Dock DAC 1 Right
1166 * 0x01, 0x08: Dock DAC 2 Left
1167 * 0x01, 0x0c: Dock DAC 2 Right
1168 * 0x01, 0x10: Dock DAC 3 Left
1169 * 0x01, 0x12: Dock S/PDIF Left
1170 * 0x01, 0x14: Dock DAC 3 Right
1171 * 0x01, 0x16: Dock S/PDIF Right
1172 * 0x01, 0x18-0x1f: Dock ADAT 0-7
1173 * 0x02, 0x00: Hana3 S/PDIF Left
1174 * 0x02, 0x01: Hana3 S/PDIF Right
1175 * 0x03, 0x00: Hanoa DAC Left
1176 * 0x03, 0x01: Hanoa DAC Right
1177 * 0x04, 0x00-0x07: Hana3 ADAT 0-7
1178 * 0x05, 0x00-0x0f: 16 EMU32B channels to Tina
1179 * 0x06-0x07: Not used
1180 *
1181 * HanaLite, rev1 0404 using Alice2
1182 * Destiniations for SRATEX = 1X rates: 44.1 kHz or 48 kHz
1183 * 0x00, 0x00-0x0f: 16 EMU32 channels to Alice2
1184 * 0x01: Not used
1185 * 0x02, 0x00: S/PDIF Left
1186 * 0x02, 0x01: S/PDIF Right
1187 * 0x03, 0x00: DAC Left
1188 * 0x03, 0x01: DAC Right
1189 * 0x04-0x07: Not used
1190 *
1191 * HanaLiteLite, rev2 0404 using Alice2
1192 * Destiniations for SRATEX = 1X rates: 44.1 kHz or 48 kHz
1193 * 0x00, 0x00-0x0f: 16 EMU32 channels to Alice2
1194 * 0x01: Not used
1195 * 0x02, 0x00: S/PDIF Left
1196 * 0x02, 0x01: S/PDIF Right
1197 * 0x03, 0x00: DAC Left
1198 * 0x03, 0x01: DAC Right
1199 * 0x04-0x07: Not used
1200 *
1201 * Mana, Cardbus 1616 using Tina2
1202 * Destinations for SRATEX = 1X rates: 44.1 kHz or 48 kHz
1203 * 0x00, 0x00-0x0f: 16 EMU32A channels to Tina2
1204 * 0x01, 0x10-0x1f: 32 EDI channels to Micro Dock
1205 * 0x01, 0x00: Dock DAC 1 Left
1206 * 0x01, 0x04: Dock DAC 1 Right
1207 * 0x01, 0x08: Dock DAC 2 Left
1208 * 0x01, 0x0c: Dock DAC 2 Right
1209 * 0x01, 0x10: Dock DAC 3 Left
1210 * 0x01, 0x12: Dock S/PDIF Left
1211 * 0x01, 0x14: Dock DAC 3 Right
1212 * 0x01, 0x16: Dock S/PDIF Right
1213 * 0x01, 0x18-0x1f: Dock ADAT 0-7
1214 * 0x02: Not used
1215 * 0x03, 0x00: Mana DAC Left
1216 * 0x03, 0x01: Mana DAC Right
1217 * 0x04, 0x00-0x0f: 16 EMU32B channels to Tina2
1218 * 0x05-0x07: Not used
1219 *
1220 *
1221 */
13d45709
PH
1222/* 32-bit destinations of signal in the Hana FPGA. Destinations are either
1223 * physical outputs of Hana, or outputs going to Alice2 (audigy) for capture
1224 * - 16 x EMU_DST_ALICE2_EMU32_X.
1225 */
1226/* EMU32 = 32-bit serial channel between Alice2 (audigy) and Hana (FPGA) */
1227/* EMU_DST_ALICE2_EMU32_X - data channels from Hana to Alice2 used for capture.
1228 * Which data is fed into a EMU_DST_ALICE2_EMU32_X channel in Hana depends on
1229 * setup of mixer control for each destination - see emumixer.c -
1230 * snd_emu1010_output_enum_ctls[], snd_emu1010_input_enum_ctls[]
1231 */
9f4bd5dd
JCD
1232#define EMU_DST_ALICE2_EMU32_0 0x000f /* 16 EMU32 channels to Alice2 +0 to +0xf */
1233#define EMU_DST_ALICE2_EMU32_1 0x0000 /* 16 EMU32 channels to Alice2 +0 to +0xf */
1234#define EMU_DST_ALICE2_EMU32_2 0x0001 /* 16 EMU32 channels to Alice2 +0 to +0xf */
1235#define EMU_DST_ALICE2_EMU32_3 0x0002 /* 16 EMU32 channels to Alice2 +0 to +0xf */
1236#define EMU_DST_ALICE2_EMU32_4 0x0003 /* 16 EMU32 channels to Alice2 +0 to +0xf */
1237#define EMU_DST_ALICE2_EMU32_5 0x0004 /* 16 EMU32 channels to Alice2 +0 to +0xf */
1238#define EMU_DST_ALICE2_EMU32_6 0x0005 /* 16 EMU32 channels to Alice2 +0 to +0xf */
1239#define EMU_DST_ALICE2_EMU32_7 0x0006 /* 16 EMU32 channels to Alice2 +0 to +0xf */
1240#define EMU_DST_ALICE2_EMU32_8 0x0007 /* 16 EMU32 channels to Alice2 +0 to +0xf */
1241#define EMU_DST_ALICE2_EMU32_9 0x0008 /* 16 EMU32 channels to Alice2 +0 to +0xf */
1242#define EMU_DST_ALICE2_EMU32_A 0x0009 /* 16 EMU32 channels to Alice2 +0 to +0xf */
1243#define EMU_DST_ALICE2_EMU32_B 0x000a /* 16 EMU32 channels to Alice2 +0 to +0xf */
1244#define EMU_DST_ALICE2_EMU32_C 0x000b /* 16 EMU32 channels to Alice2 +0 to +0xf */
1245#define EMU_DST_ALICE2_EMU32_D 0x000c /* 16 EMU32 channels to Alice2 +0 to +0xf */
1246#define EMU_DST_ALICE2_EMU32_E 0x000d /* 16 EMU32 channels to Alice2 +0 to +0xf */
1247#define EMU_DST_ALICE2_EMU32_F 0x000e /* 16 EMU32 channels to Alice2 +0 to +0xf */
1248#define EMU_DST_DOCK_DAC1_LEFT1 0x0100 /* Audio Dock DAC1 Left, 1st or 48kHz only */
1249#define EMU_DST_DOCK_DAC1_LEFT2 0x0101 /* Audio Dock DAC1 Left, 2nd or 96kHz */
1250#define EMU_DST_DOCK_DAC1_LEFT3 0x0102 /* Audio Dock DAC1 Left, 3rd or 192kHz */
1251#define EMU_DST_DOCK_DAC1_LEFT4 0x0103 /* Audio Dock DAC1 Left, 4th or 192kHz */
1252#define EMU_DST_DOCK_DAC1_RIGHT1 0x0104 /* Audio Dock DAC1 Right, 1st or 48kHz only */
1253#define EMU_DST_DOCK_DAC1_RIGHT2 0x0105 /* Audio Dock DAC1 Right, 2nd or 96kHz */
1254#define EMU_DST_DOCK_DAC1_RIGHT3 0x0106 /* Audio Dock DAC1 Right, 3rd or 192kHz */
1255#define EMU_DST_DOCK_DAC1_RIGHT4 0x0107 /* Audio Dock DAC1 Right, 4th or 192kHz */
1256#define EMU_DST_DOCK_DAC2_LEFT1 0x0108 /* Audio Dock DAC2 Left, 1st or 48kHz only */
1257#define EMU_DST_DOCK_DAC2_LEFT2 0x0109 /* Audio Dock DAC2 Left, 2nd or 96kHz */
1258#define EMU_DST_DOCK_DAC2_LEFT3 0x010a /* Audio Dock DAC2 Left, 3rd or 192kHz */
1259#define EMU_DST_DOCK_DAC2_LEFT4 0x010b /* Audio Dock DAC2 Left, 4th or 192kHz */
1260#define EMU_DST_DOCK_DAC2_RIGHT1 0x010c /* Audio Dock DAC2 Right, 1st or 48kHz only */
1261#define EMU_DST_DOCK_DAC2_RIGHT2 0x010d /* Audio Dock DAC2 Right, 2nd or 96kHz */
1262#define EMU_DST_DOCK_DAC2_RIGHT3 0x010e /* Audio Dock DAC2 Right, 3rd or 192kHz */
1263#define EMU_DST_DOCK_DAC2_RIGHT4 0x010f /* Audio Dock DAC2 Right, 4th or 192kHz */
1264#define EMU_DST_DOCK_DAC3_LEFT1 0x0110 /* Audio Dock DAC1 Left, 1st or 48kHz only */
1265#define EMU_DST_DOCK_DAC3_LEFT2 0x0111 /* Audio Dock DAC1 Left, 2nd or 96kHz */
1266#define EMU_DST_DOCK_DAC3_LEFT3 0x0112 /* Audio Dock DAC1 Left, 3rd or 192kHz */
1267#define EMU_DST_DOCK_DAC3_LEFT4 0x0113 /* Audio Dock DAC1 Left, 4th or 192kHz */
1268#define EMU_DST_DOCK_PHONES_LEFT1 0x0112 /* Audio Dock PHONES Left, 1st or 48kHz only */
1269#define EMU_DST_DOCK_PHONES_LEFT2 0x0113 /* Audio Dock PHONES Left, 2nd or 96kHz */
1270#define EMU_DST_DOCK_DAC3_RIGHT1 0x0114 /* Audio Dock DAC1 Right, 1st or 48kHz only */
1271#define EMU_DST_DOCK_DAC3_RIGHT2 0x0115 /* Audio Dock DAC1 Right, 2nd or 96kHz */
1272#define EMU_DST_DOCK_DAC3_RIGHT3 0x0116 /* Audio Dock DAC1 Right, 3rd or 192kHz */
1273#define EMU_DST_DOCK_DAC3_RIGHT4 0x0117 /* Audio Dock DAC1 Right, 4th or 192kHz */
1274#define EMU_DST_DOCK_PHONES_RIGHT1 0x0116 /* Audio Dock PHONES Right, 1st or 48kHz only */
1275#define EMU_DST_DOCK_PHONES_RIGHT2 0x0117 /* Audio Dock PHONES Right, 2nd or 96kHz */
1276#define EMU_DST_DOCK_DAC4_LEFT1 0x0118 /* Audio Dock DAC2 Left, 1st or 48kHz only */
1277#define EMU_DST_DOCK_DAC4_LEFT2 0x0119 /* Audio Dock DAC2 Left, 2nd or 96kHz */
1278#define EMU_DST_DOCK_DAC4_LEFT3 0x011a /* Audio Dock DAC2 Left, 3rd or 192kHz */
1279#define EMU_DST_DOCK_DAC4_LEFT4 0x011b /* Audio Dock DAC2 Left, 4th or 192kHz */
1280#define EMU_DST_DOCK_SPDIF_LEFT1 0x011a /* Audio Dock SPDIF Left, 1st or 48kHz only */
1281#define EMU_DST_DOCK_SPDIF_LEFT2 0x011b /* Audio Dock SPDIF Left, 2nd or 96kHz */
1282#define EMU_DST_DOCK_DAC4_RIGHT1 0x011c /* Audio Dock DAC2 Right, 1st or 48kHz only */
1283#define EMU_DST_DOCK_DAC4_RIGHT2 0x011d /* Audio Dock DAC2 Right, 2nd or 96kHz */
1284#define EMU_DST_DOCK_DAC4_RIGHT3 0x011e /* Audio Dock DAC2 Right, 3rd or 192kHz */
1285#define EMU_DST_DOCK_DAC4_RIGHT4 0x011f /* Audio Dock DAC2 Right, 4th or 192kHz */
1286#define EMU_DST_DOCK_SPDIF_RIGHT1 0x011e /* Audio Dock SPDIF Right, 1st or 48kHz only */
1287#define EMU_DST_DOCK_SPDIF_RIGHT2 0x011f /* Audio Dock SPDIF Right, 2nd or 96kHz */
1288#define EMU_DST_HANA_SPDIF_LEFT1 0x0200 /* Hana SPDIF Left, 1st or 48kHz only */
1289#define EMU_DST_HANA_SPDIF_LEFT2 0x0202 /* Hana SPDIF Left, 2nd or 96kHz */
1290#define EMU_DST_HANA_SPDIF_RIGHT1 0x0201 /* Hana SPDIF Right, 1st or 48kHz only */
1291#define EMU_DST_HANA_SPDIF_RIGHT2 0x0203 /* Hana SPDIF Right, 2nd or 96kHz */
1292#define EMU_DST_HAMOA_DAC_LEFT1 0x0300 /* Hamoa DAC Left, 1st or 48kHz only */
1293#define EMU_DST_HAMOA_DAC_LEFT2 0x0302 /* Hamoa DAC Left, 2nd or 96kHz */
1294#define EMU_DST_HAMOA_DAC_LEFT3 0x0304 /* Hamoa DAC Left, 3rd or 192kHz */
1295#define EMU_DST_HAMOA_DAC_LEFT4 0x0306 /* Hamoa DAC Left, 4th or 192kHz */
1296#define EMU_DST_HAMOA_DAC_RIGHT1 0x0301 /* Hamoa DAC Right, 1st or 48kHz only */
1297#define EMU_DST_HAMOA_DAC_RIGHT2 0x0303 /* Hamoa DAC Right, 2nd or 96kHz */
1298#define EMU_DST_HAMOA_DAC_RIGHT3 0x0305 /* Hamoa DAC Right, 3rd or 192kHz */
1299#define EMU_DST_HAMOA_DAC_RIGHT4 0x0307 /* Hamoa DAC Right, 4th or 192kHz */
1300#define EMU_DST_HANA_ADAT 0x0400 /* Hana ADAT 8 channel out +0 to +7 */
1301#define EMU_DST_ALICE_I2S0_LEFT 0x0500 /* Alice2 I2S0 Left */
1302#define EMU_DST_ALICE_I2S0_RIGHT 0x0501 /* Alice2 I2S0 Right */
1303#define EMU_DST_ALICE_I2S1_LEFT 0x0600 /* Alice2 I2S1 Left */
1304#define EMU_DST_ALICE_I2S1_RIGHT 0x0601 /* Alice2 I2S1 Right */
1305#define EMU_DST_ALICE_I2S2_LEFT 0x0700 /* Alice2 I2S2 Left */
1306#define EMU_DST_ALICE_I2S2_RIGHT 0x0701 /* Alice2 I2S2 Right */
1307
1c02e366
CF
1308/* Additional destinations for 1616(M)/Microdock */
1309/* Microdock S/PDIF OUT Left, 1st or 48kHz only */
1310#define EMU_DST_MDOCK_SPDIF_LEFT1 0x0112
1311/* Microdock S/PDIF OUT Left, 2nd or 96kHz */
1312#define EMU_DST_MDOCK_SPDIF_LEFT2 0x0113
1313/* Microdock S/PDIF OUT Right, 1st or 48kHz only */
1314#define EMU_DST_MDOCK_SPDIF_RIGHT1 0x0116
1315/* Microdock S/PDIF OUT Right, 2nd or 96kHz */
1316#define EMU_DST_MDOCK_SPDIF_RIGHT2 0x0117
1317/* Microdock S/PDIF ADAT 8 channel out +8 to +f */
1318#define EMU_DST_MDOCK_ADAT 0x0118
1319
1320/* Headphone jack on 1010 cardbus? 44.1/48kHz only? */
1321#define EMU_DST_MANA_DAC_LEFT 0x0300
1322/* Headphone jack on 1010 cardbus? 44.1/48kHz only? */
1323#define EMU_DST_MANA_DAC_RIGHT 0x0301
1324
9f4bd5dd
JCD
1325/************************************************************************************************/
1326/* EMU1010m HANA Sources */
1327/************************************************************************************************/
44893a36
JCD
1328/* Hana, original 1010,1212,1820 using Alice2
1329 * Sources SRATEX = 1X rates: 44.1 kHz or 48 kHz
1330 * 0x00,0x00-0x1f: Silence
1331 * 0x01, 0x10-0x1f: 32 Elink channels from Audio Dock
1332 * 0x01, 0x00: Dock Mic A
1333 * 0x01, 0x04: Dock Mic B
1334 * 0x01, 0x08: Dock ADC 1 Left
1335 * 0x01, 0x0c: Dock ADC 1 Right
1336 * 0x01, 0x10: Dock ADC 2 Left
1337 * 0x01, 0x14: Dock ADC 2 Right
1338 * 0x01, 0x18: Dock ADC 3 Left
1339 * 0x01, 0x1c: Dock ADC 3 Right
1340 * 0x02, 0x00: Hana ADC Left
1341 * 0x02, 0x01: Hana ADC Right
1342 * 0x03, 0x00-0x0f: 16 inputs from Alice2 Emu32A output
1343 * 0x03, 0x10-0x1f: 16 inputs from Alice2 Emu32B output
1344 * 0x04, 0x00-0x07: Hana ADAT
1345 * 0x05, 0x00: Hana S/PDIF Left
1346 * 0x05, 0x01: Hana S/PDIF Right
1347 * 0x06-0x07: Not used
1348 *
1349 * Hana2 never released, but used Tina
1350 * Not needed.
1351 *
1352 * Hana3, rev2 1010,1212,1616 using Tina
1353 * Sources SRATEX = 1X rates: 44.1 kHz or 48 kHz
1354 * 0x00,0x00-0x1f: Silence
1355 * 0x01, 0x10-0x1f: 32 Elink channels from Audio Dock
1356 * 0x01, 0x00: Dock Mic A
1357 * 0x01, 0x04: Dock Mic B
1358 * 0x01, 0x08: Dock ADC 1 Left
1359 * 0x01, 0x0c: Dock ADC 1 Right
1360 * 0x01, 0x10: Dock ADC 2 Left
1361 * 0x01, 0x12: Dock S/PDIF Left
1362 * 0x01, 0x14: Dock ADC 2 Right
1363 * 0x01, 0x16: Dock S/PDIF Right
1364 * 0x01, 0x18-0x1f: Dock ADAT 0-7
1365 * 0x01, 0x18: Dock ADC 3 Left
1366 * 0x01, 0x1c: Dock ADC 3 Right
1367 * 0x02, 0x00: Hanoa ADC Left
1368 * 0x02, 0x01: Hanoa ADC Right
1369 * 0x03, 0x00-0x0f: 16 inputs from Tina Emu32A output
1370 * 0x03, 0x10-0x1f: 16 inputs from Tina Emu32B output
1371 * 0x04, 0x00-0x07: Hana3 ADAT
1372 * 0x05, 0x00: Hana3 S/PDIF Left
1373 * 0x05, 0x01: Hana3 S/PDIF Right
1374 * 0x06-0x07: Not used
1375 *
1376 * HanaLite, rev1 0404 using Alice2
1377 * Sources SRATEX = 1X rates: 44.1 kHz or 48 kHz
1378 * 0x00,0x00-0x1f: Silence
1379 * 0x01: Not used
1380 * 0x02, 0x00: ADC Left
1381 * 0x02, 0x01: ADC Right
1382 * 0x03, 0x00-0x0f: 16 inputs from Alice2 Emu32A output
1383 * 0x03, 0x10-0x1f: 16 inputs from Alice2 Emu32B output
1384 * 0x04: Not used
1385 * 0x05, 0x00: S/PDIF Left
1386 * 0x05, 0x01: S/PDIF Right
1387 * 0x06-0x07: Not used
1388 *
1389 * HanaLiteLite, rev2 0404 using Alice2
1390 * Sources SRATEX = 1X rates: 44.1 kHz or 48 kHz
1391 * 0x00,0x00-0x1f: Silence
1392 * 0x01: Not used
1393 * 0x02, 0x00: ADC Left
1394 * 0x02, 0x01: ADC Right
1395 * 0x03, 0x00-0x0f: 16 inputs from Alice2 Emu32A output
1396 * 0x03, 0x10-0x1f: 16 inputs from Alice2 Emu32B output
1397 * 0x04: Not used
1398 * 0x05, 0x00: S/PDIF Left
1399 * 0x05, 0x01: S/PDIF Right
1400 * 0x06-0x07: Not used
1401 *
1402 * Mana, Cardbus 1616 using Tina2
1403 * Sources SRATEX = 1X rates: 44.1 kHz or 48 kHz
1404 * 0x00,0x00-0x1f: Silence
1405 * 0x01, 0x10-0x1f: 32 Elink channels from Audio Dock
1406 * 0x01, 0x00: Dock Mic A
1407 * 0x01, 0x04: Dock Mic B
1408 * 0x01, 0x08: Dock ADC 1 Left
1409 * 0x01, 0x0c: Dock ADC 1 Right
1410 * 0x01, 0x10: Dock ADC 2 Left
1411 * 0x01, 0x12: Dock S/PDIF Left
1412 * 0x01, 0x14: Dock ADC 2 Right
1413 * 0x01, 0x16: Dock S/PDIF Right
1414 * 0x01, 0x18-0x1f: Dock ADAT 0-7
1415 * 0x01, 0x18: Dock ADC 3 Left
1416 * 0x01, 0x1c: Dock ADC 3 Right
1417 * 0x02: Not used
1418 * 0x03, 0x00-0x0f: 16 inputs from Tina Emu32A output
1419 * 0x03, 0x10-0x1f: 16 inputs from Tina Emu32B output
1420 * 0x04-0x07: Not used
1421 *
1422 */
1423
13d45709
PH
1424/* 32-bit sources of signal in the Hana FPGA. The sources are routed to
1425 * destinations using mixer control for each destination - see emumixer.c
1426 * Sources are either physical inputs of FPGA,
1427 * or outputs from Alice (audigy) - 16 x EMU_SRC_ALICE_EMU32A +
1428 * 16 x EMU_SRC_ALICE_EMU32B
1429 */
9f4bd5dd
JCD
1430#define EMU_SRC_SILENCE 0x0000 /* Silence */
1431#define EMU_SRC_DOCK_MIC_A1 0x0100 /* Audio Dock Mic A, 1st or 48kHz only */
1432#define EMU_SRC_DOCK_MIC_A2 0x0101 /* Audio Dock Mic A, 2nd or 96kHz */
1433#define EMU_SRC_DOCK_MIC_A3 0x0102 /* Audio Dock Mic A, 3rd or 192kHz */
1434#define EMU_SRC_DOCK_MIC_A4 0x0103 /* Audio Dock Mic A, 4th or 192kHz */
1435#define EMU_SRC_DOCK_MIC_B1 0x0104 /* Audio Dock Mic B, 1st or 48kHz only */
1436#define EMU_SRC_DOCK_MIC_B2 0x0105 /* Audio Dock Mic B, 2nd or 96kHz */
1437#define EMU_SRC_DOCK_MIC_B3 0x0106 /* Audio Dock Mic B, 3rd or 192kHz */
1438#define EMU_SRC_DOCK_MIC_B4 0x0107 /* Audio Dock Mic B, 4th or 192kHz */
1439#define EMU_SRC_DOCK_ADC1_LEFT1 0x0108 /* Audio Dock ADC1 Left, 1st or 48kHz only */
1440#define EMU_SRC_DOCK_ADC1_LEFT2 0x0109 /* Audio Dock ADC1 Left, 2nd or 96kHz */
1441#define EMU_SRC_DOCK_ADC1_LEFT3 0x010a /* Audio Dock ADC1 Left, 3rd or 192kHz */
1442#define EMU_SRC_DOCK_ADC1_LEFT4 0x010b /* Audio Dock ADC1 Left, 4th or 192kHz */
1443#define EMU_SRC_DOCK_ADC1_RIGHT1 0x010c /* Audio Dock ADC1 Right, 1st or 48kHz only */
1444#define EMU_SRC_DOCK_ADC1_RIGHT2 0x010d /* Audio Dock ADC1 Right, 2nd or 96kHz */
1445#define EMU_SRC_DOCK_ADC1_RIGHT3 0x010e /* Audio Dock ADC1 Right, 3rd or 192kHz */
1446#define EMU_SRC_DOCK_ADC1_RIGHT4 0x010f /* Audio Dock ADC1 Right, 4th or 192kHz */
1447#define EMU_SRC_DOCK_ADC2_LEFT1 0x0110 /* Audio Dock ADC2 Left, 1st or 48kHz only */
1448#define EMU_SRC_DOCK_ADC2_LEFT2 0x0111 /* Audio Dock ADC2 Left, 2nd or 96kHz */
1449#define EMU_SRC_DOCK_ADC2_LEFT3 0x0112 /* Audio Dock ADC2 Left, 3rd or 192kHz */
1450#define EMU_SRC_DOCK_ADC2_LEFT4 0x0113 /* Audio Dock ADC2 Left, 4th or 192kHz */
1451#define EMU_SRC_DOCK_ADC2_RIGHT1 0x0114 /* Audio Dock ADC2 Right, 1st or 48kHz only */
1452#define EMU_SRC_DOCK_ADC2_RIGHT2 0x0115 /* Audio Dock ADC2 Right, 2nd or 96kHz */
1453#define EMU_SRC_DOCK_ADC2_RIGHT3 0x0116 /* Audio Dock ADC2 Right, 3rd or 192kHz */
1454#define EMU_SRC_DOCK_ADC2_RIGHT4 0x0117 /* Audio Dock ADC2 Right, 4th or 192kHz */
1455#define EMU_SRC_DOCK_ADC3_LEFT1 0x0118 /* Audio Dock ADC3 Left, 1st or 48kHz only */
1456#define EMU_SRC_DOCK_ADC3_LEFT2 0x0119 /* Audio Dock ADC3 Left, 2nd or 96kHz */
1457#define EMU_SRC_DOCK_ADC3_LEFT3 0x011a /* Audio Dock ADC3 Left, 3rd or 192kHz */
1458#define EMU_SRC_DOCK_ADC3_LEFT4 0x011b /* Audio Dock ADC3 Left, 4th or 192kHz */
1459#define EMU_SRC_DOCK_ADC3_RIGHT1 0x011c /* Audio Dock ADC3 Right, 1st or 48kHz only */
1460#define EMU_SRC_DOCK_ADC3_RIGHT2 0x011d /* Audio Dock ADC3 Right, 2nd or 96kHz */
1461#define EMU_SRC_DOCK_ADC3_RIGHT3 0x011e /* Audio Dock ADC3 Right, 3rd or 192kHz */
1462#define EMU_SRC_DOCK_ADC3_RIGHT4 0x011f /* Audio Dock ADC3 Right, 4th or 192kHz */
1463#define EMU_SRC_HAMOA_ADC_LEFT1 0x0200 /* Hamoa ADC Left, 1st or 48kHz only */
1464#define EMU_SRC_HAMOA_ADC_LEFT2 0x0202 /* Hamoa ADC Left, 2nd or 96kHz */
1465#define EMU_SRC_HAMOA_ADC_LEFT3 0x0204 /* Hamoa ADC Left, 3rd or 192kHz */
1466#define EMU_SRC_HAMOA_ADC_LEFT4 0x0206 /* Hamoa ADC Left, 4th or 192kHz */
1467#define EMU_SRC_HAMOA_ADC_RIGHT1 0x0201 /* Hamoa ADC Right, 1st or 48kHz only */
1468#define EMU_SRC_HAMOA_ADC_RIGHT2 0x0203 /* Hamoa ADC Right, 2nd or 96kHz */
1469#define EMU_SRC_HAMOA_ADC_RIGHT3 0x0205 /* Hamoa ADC Right, 3rd or 192kHz */
1470#define EMU_SRC_HAMOA_ADC_RIGHT4 0x0207 /* Hamoa ADC Right, 4th or 192kHz */
1471#define EMU_SRC_ALICE_EMU32A 0x0300 /* Alice2 EMU32a 16 outputs. +0 to +0xf */
1472#define EMU_SRC_ALICE_EMU32B 0x0310 /* Alice2 EMU32b 16 outputs. +0 to +0xf */
1473#define EMU_SRC_HANA_ADAT 0x0400 /* Hana ADAT 8 channel in +0 to +7 */
1474#define EMU_SRC_HANA_SPDIF_LEFT1 0x0500 /* Hana SPDIF Left, 1st or 48kHz only */
1475#define EMU_SRC_HANA_SPDIF_LEFT2 0x0502 /* Hana SPDIF Left, 2nd or 96kHz */
1476#define EMU_SRC_HANA_SPDIF_RIGHT1 0x0501 /* Hana SPDIF Right, 1st or 48kHz only */
1477#define EMU_SRC_HANA_SPDIF_RIGHT2 0x0503 /* Hana SPDIF Right, 2nd or 96kHz */
1c02e366
CF
1478
1479/* Additional inputs for 1616(M)/Microdock */
1480/* Microdock S/PDIF Left, 1st or 48kHz only */
1481#define EMU_SRC_MDOCK_SPDIF_LEFT1 0x0112
1482/* Microdock S/PDIF Left, 2nd or 96kHz */
1483#define EMU_SRC_MDOCK_SPDIF_LEFT2 0x0113
1484/* Microdock S/PDIF Right, 1st or 48kHz only */
1485#define EMU_SRC_MDOCK_SPDIF_RIGHT1 0x0116
1486/* Microdock S/PDIF Right, 2nd or 96kHz */
1487#define EMU_SRC_MDOCK_SPDIF_RIGHT2 0x0117
1488/* Microdock ADAT 8 channel in +8 to +f */
1489#define EMU_SRC_MDOCK_ADAT 0x0118
1490
9f4bd5dd 1491/* 0x600 and 0x700 no used */
1da177e4
LT
1492
1493/* ------------------- STRUCTURES -------------------- */
1494
eb4698f3 1495enum {
1da177e4
LT
1496 EMU10K1_EFX,
1497 EMU10K1_PCM,
1498 EMU10K1_SYNTH,
1499 EMU10K1_MIDI
eb4698f3
TI
1500};
1501
1502struct snd_emu10k1;
1da177e4 1503
eb4698f3
TI
1504struct snd_emu10k1_voice {
1505 struct snd_emu10k1 *emu;
1da177e4
LT
1506 int number;
1507 unsigned int use: 1,
1508 pcm: 1,
1509 efx: 1,
1510 synth: 1,
1511 midi: 1;
eb4698f3 1512 void (*interrupt)(struct snd_emu10k1 *emu, struct snd_emu10k1_voice *pvoice);
1da177e4 1513
eb4698f3 1514 struct snd_emu10k1_pcm *epcm;
1da177e4
LT
1515};
1516
eb4698f3 1517enum {
1da177e4
LT
1518 PLAYBACK_EMUVOICE,
1519 PLAYBACK_EFX,
1520 CAPTURE_AC97ADC,
1521 CAPTURE_AC97MIC,
1522 CAPTURE_EFX
eb4698f3
TI
1523};
1524
1525struct snd_emu10k1_pcm {
1526 struct snd_emu10k1 *emu;
1527 int type;
1528 struct snd_pcm_substream *substream;
1529 struct snd_emu10k1_voice *voices[NUM_EFX_PLAYBACK];
1530 struct snd_emu10k1_voice *extra;
1da177e4
LT
1531 unsigned short running;
1532 unsigned short first_ptr;
eb4698f3 1533 struct snd_util_memblk *memblk;
1da177e4
LT
1534 unsigned int start_addr;
1535 unsigned int ccca_start_addr;
1536 unsigned int capture_ipr; /* interrupt acknowledge mask */
1537 unsigned int capture_inte; /* interrupt enable mask */
1538 unsigned int capture_ba_reg; /* buffer address register */
1539 unsigned int capture_bs_reg; /* buffer size register */
1540 unsigned int capture_idx_reg; /* buffer index register */
1541 unsigned int capture_cr_val; /* control value */
1542 unsigned int capture_cr_val2; /* control value2 (for audigy) */
1543 unsigned int capture_bs_val; /* buffer size value */
1544 unsigned int capture_bufsize; /* buffer size in bytes */
1545};
1546
eb4698f3 1547struct snd_emu10k1_pcm_mixer {
1da177e4
LT
1548 /* mono, left, right x 8 sends (4 on emu10k1) */
1549 unsigned char send_routing[3][8];
1550 unsigned char send_volume[3][8];
1551 unsigned short attn[3];
eb4698f3
TI
1552 struct snd_emu10k1_pcm *epcm;
1553};
1da177e4
LT
1554
1555#define snd_emu10k1_compose_send_routing(route) \
1556((route[0] | (route[1] << 4) | (route[2] << 8) | (route[3] << 12)) << 16)
1557
1558#define snd_emu10k1_compose_audigy_fxrt1(route) \
1559((unsigned int)route[0] | ((unsigned int)route[1] << 8) | ((unsigned int)route[2] << 16) | ((unsigned int)route[3] << 24))
1560
1561#define snd_emu10k1_compose_audigy_fxrt2(route) \
1562((unsigned int)route[4] | ((unsigned int)route[5] << 8) | ((unsigned int)route[6] << 16) | ((unsigned int)route[7] << 24))
1563
eb4698f3
TI
1564struct snd_emu10k1_memblk {
1565 struct snd_util_memblk mem;
1da177e4
LT
1566 /* private part */
1567 int first_page, last_page, pages, mapped_page;
1568 unsigned int map_locked;
1569 struct list_head mapped_link;
1570 struct list_head mapped_order_link;
eb4698f3 1571};
1da177e4
LT
1572
1573#define snd_emu10k1_memblk_offset(blk) (((blk)->mapped_page << PAGE_SHIFT) | ((blk)->mem.offset & (PAGE_SIZE - 1)))
1574
1575#define EMU10K1_MAX_TRAM_BLOCKS_PER_CODE 16
1576
eb4698f3 1577struct snd_emu10k1_fx8010_ctl {
1da177e4
LT
1578 struct list_head list; /* list link container */
1579 unsigned int vcount;
1580 unsigned int count; /* count of GPR (1..16) */
1581 unsigned short gpr[32]; /* GPR number(s) */
1582 unsigned int value[32];
1583 unsigned int min; /* minimum range */
1584 unsigned int max; /* maximum range */
1585 unsigned int translation; /* translation type (EMU10K1_GPR_TRANSLATION*) */
eb4698f3
TI
1586 struct snd_kcontrol *kcontrol;
1587};
1da177e4 1588
eb4698f3 1589typedef void (snd_fx8010_irq_handler_t)(struct snd_emu10k1 *emu, void *private_data);
1da177e4 1590
eb4698f3
TI
1591struct snd_emu10k1_fx8010_irq {
1592 struct snd_emu10k1_fx8010_irq *next;
1da177e4
LT
1593 snd_fx8010_irq_handler_t *handler;
1594 unsigned short gpr_running;
1595 void *private_data;
eb4698f3 1596};
1da177e4 1597
eb4698f3 1598struct snd_emu10k1_fx8010_pcm {
1da177e4
LT
1599 unsigned int valid: 1,
1600 opened: 1,
1601 active: 1;
1602 unsigned int channels; /* 16-bit channels count */
1603 unsigned int tram_start; /* initial ring buffer position in TRAM (in samples) */
1604 unsigned int buffer_size; /* count of buffered samples */
1605 unsigned short gpr_size; /* GPR containing size of ring buffer in samples (host) */
1606 unsigned short gpr_ptr; /* GPR containing current pointer in the ring buffer (host = reset, FX8010) */
1607 unsigned short gpr_count; /* GPR containing count of samples between two interrupts (host) */
1608 unsigned short gpr_tmpcount; /* GPR containing current count of samples to interrupt (host = set, FX8010) */
1609 unsigned short gpr_trigger; /* GPR containing trigger (activate) information (host) */
1610 unsigned short gpr_running; /* GPR containing info if PCM is running (FX8010) */
1611 unsigned char etram[32]; /* external TRAM address & data */
eb4698f3 1612 struct snd_pcm_indirect pcm_rec;
1da177e4
LT
1613 unsigned int tram_pos;
1614 unsigned int tram_shift;
eb4698f3
TI
1615 struct snd_emu10k1_fx8010_irq *irq;
1616};
1da177e4 1617
eb4698f3 1618struct snd_emu10k1_fx8010 {
1da177e4
LT
1619 unsigned short fxbus_mask; /* used FX buses (bitmask) */
1620 unsigned short extin_mask; /* used external inputs (bitmask) */
1621 unsigned short extout_mask; /* used external outputs (bitmask) */
1622 unsigned short pad1;
1623 unsigned int itram_size; /* internal TRAM size in samples */
1624 struct snd_dma_buffer etram_pages; /* external TRAM pages and size */
1625 unsigned int dbg; /* FX debugger register */
1626 unsigned char name[128];
1627 int gpr_size; /* size of allocated GPR controls */
1628 int gpr_count; /* count of used kcontrols */
1629 struct list_head gpr_ctl; /* GPR controls */
62932df8 1630 struct mutex lock;
eb4698f3 1631 struct snd_emu10k1_fx8010_pcm pcm[8];
1da177e4 1632 spinlock_t irq_lock;
eb4698f3
TI
1633 struct snd_emu10k1_fx8010_irq *irq_handlers;
1634};
1da177e4 1635
eb4698f3
TI
1636struct snd_emu10k1_midi {
1637 struct snd_emu10k1 *emu;
1638 struct snd_rawmidi *rmidi;
1639 struct snd_rawmidi_substream *substream_input;
1640 struct snd_rawmidi_substream *substream_output;
1da177e4
LT
1641 unsigned int midi_mode;
1642 spinlock_t input_lock;
1643 spinlock_t output_lock;
1644 spinlock_t open_lock;
1645 int tx_enable, rx_enable;
1646 int port;
1647 int ipr_tx, ipr_rx;
eb4698f3
TI
1648 void (*interrupt)(struct snd_emu10k1 *emu, unsigned int status);
1649};
1da177e4 1650
3839e4f1
TI
1651enum {
1652 EMU_MODEL_SB,
1653 EMU_MODEL_EMU1010,
1654 EMU_MODEL_EMU1010B,
1655 EMU_MODEL_EMU1616,
1656 EMU_MODEL_EMU0404,
1657};
1658
eb4698f3 1659struct snd_emu_chip_details {
1da177e4
LT
1660 u32 vendor;
1661 u32 device;
1662 u32 subsystem;
bdaed502 1663 unsigned char revision;
1da177e4
LT
1664 unsigned char emu10k1_chip; /* Original SB Live. Not SB Live 24bit. */
1665 unsigned char emu10k2_chip; /* Audigy 1 or Audigy 2. */
1666 unsigned char ca0102_chip; /* Audigy 1 or Audigy 2. Not SB Audigy 2 Value. */
1667 unsigned char ca0108_chip; /* Audigy 2 Value */
d83c671f 1668 unsigned char ca_cardbus_chip; /* Audigy 2 ZS Notebook */
1da177e4
LT
1669 unsigned char ca0151_chip; /* P16V */
1670 unsigned char spk71; /* Has 7.1 speakers */
2b637da5 1671 unsigned char sblive51; /* SBLive! 5.1 - extout 0x11 -> center, 0x12 -> lfe */
1da177e4 1672 unsigned char spdif_bug; /* Has Spdif phasing bug */
f12aa40c 1673 unsigned char ac97_chip; /* Has an AC97 chip: 1 = mandatory, 2 = optional */
1da177e4 1674 unsigned char ecard; /* APS EEPROM */
190d2c46 1675 unsigned char emu_model; /* EMU model type */
27fe864e
JCD
1676 unsigned char spi_dac; /* SPI interface for DAC */
1677 unsigned char i2c_adc; /* I2C interface for ADC */
21fdddea 1678 unsigned char adc_1361t; /* Use Philips 1361T ADC */
d2cd74b1 1679 unsigned char invert_shared_spdif; /* analog/digital switch inverted */
aec72e0a
TI
1680 const char *driver;
1681 const char *name;
1682 const char *id; /* for backward compatibility - can be NULL if not needed */
eb4698f3 1683};
1da177e4 1684
9f4bd5dd
JCD
1685struct snd_emu1010 {
1686 unsigned int output_source[64];
1687 unsigned int input_source[64];
9148cc50
JCD
1688 unsigned int adc_pads; /* bit mask */
1689 unsigned int dac_pads; /* bit mask */
b0dbdaea 1690 unsigned int internal_clock; /* 44100 or 48000 */
f93abe51
JCD
1691 unsigned int optical_in; /* 0:SPDIF, 1:ADAT */
1692 unsigned int optical_out; /* 0:SPDIF, 1:ADAT */
42f53226 1693 struct task_struct *firmware_thread;
9f4bd5dd
JCD
1694};
1695
eb4698f3 1696struct snd_emu10k1 {
1da177e4
LT
1697 int irq;
1698
1699 unsigned long port; /* I/O port number */
2b637da5 1700 unsigned int tos_link: 1, /* tos link detected */
09668b44
TI
1701 rear_ac97: 1, /* rear channels are on AC'97 */
1702 enable_ir: 1;
f7ba7fc6 1703 unsigned int support_tlv :1;
eb4698f3
TI
1704 /* Contains profile of card capabilities */
1705 const struct snd_emu_chip_details *card_capabilities;
1da177e4
LT
1706 unsigned int audigy; /* is Audigy? */
1707 unsigned int revision; /* chip revision */
1708 unsigned int serial; /* serial number */
1709 unsigned short model; /* subsystem id */
1710 unsigned int card_type; /* EMU10K1_CARD_* */
1711 unsigned int ecard_ctrl; /* ecard control bits */
b68ed131 1712 unsigned int address_mode; /* address mode */
1da177e4 1713 unsigned long dma_mask; /* PCI DMA mask */
56385a12 1714 unsigned int delay_pcm_irq; /* in samples */
1da177e4
LT
1715 int max_cache_pages; /* max memory size / PAGE_SIZE */
1716 struct snd_dma_buffer silent_page; /* silent page */
1717 struct snd_dma_buffer ptb_pages; /* page table pages */
1718 struct snd_dma_device p16v_dma_dev;
1719 struct snd_dma_buffer p16v_buffer;
1720
eb4698f3
TI
1721 struct snd_util_memhdr *memhdr; /* page allocation list */
1722 struct snd_emu10k1_memblk *reserved_page; /* reserved page */
1da177e4
LT
1723
1724 struct list_head mapped_link_head;
1725 struct list_head mapped_order_link_head;
1726 void **page_ptr_table;
1727 unsigned long *page_addr_table;
1728 spinlock_t memblk_lock;
1729
1730 unsigned int spdif_bits[3]; /* s/pdif out setup */
184c1e2c
JCD
1731 unsigned int i2c_capture_source;
1732 u8 i2c_capture_volume[4][2];
1da177e4 1733
eb4698f3 1734 struct snd_emu10k1_fx8010 fx8010; /* FX8010 info */
1da177e4
LT
1735 int gpr_base;
1736
eb4698f3 1737 struct snd_ac97 *ac97;
1da177e4
LT
1738
1739 struct pci_dev *pci;
eb4698f3
TI
1740 struct snd_card *card;
1741 struct snd_pcm *pcm;
1742 struct snd_pcm *pcm_mic;
1743 struct snd_pcm *pcm_efx;
09668b44 1744 struct snd_pcm *pcm_multi;
eb4698f3 1745 struct snd_pcm *pcm_p16v;
1da177e4
LT
1746
1747 spinlock_t synth_lock;
1748 void *synth;
eb4698f3 1749 int (*get_synth_voice)(struct snd_emu10k1 *emu);
1da177e4
LT
1750
1751 spinlock_t reg_lock;
1752 spinlock_t emu_lock;
1753 spinlock_t voice_lock;
c94fa4c9
JCD
1754 spinlock_t spi_lock; /* serialises access to spi port */
1755 spinlock_t i2c_lock; /* serialises access to i2c port */
1da177e4 1756
eb4698f3
TI
1757 struct snd_emu10k1_voice voices[NUM_G];
1758 struct snd_emu10k1_voice p16v_voices[4];
1759 struct snd_emu10k1_voice p16v_capture_voice;
1da177e4 1760 int p16v_device_offset;
6e4abc40 1761 u32 p16v_capture_source;
f927c8fc 1762 u32 p16v_capture_channel;
9f4bd5dd 1763 struct snd_emu1010 emu1010;
eb4698f3
TI
1764 struct snd_emu10k1_pcm_mixer pcm_mixer[32];
1765 struct snd_emu10k1_pcm_mixer efx_pcm_mixer[NUM_EFX_PLAYBACK];
1766 struct snd_kcontrol *ctl_send_routing;
1767 struct snd_kcontrol *ctl_send_volume;
1768 struct snd_kcontrol *ctl_attn;
1769 struct snd_kcontrol *ctl_efx_send_routing;
1770 struct snd_kcontrol *ctl_efx_send_volume;
1771 struct snd_kcontrol *ctl_efx_attn;
1772
1773 void (*hwvol_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
1774 void (*capture_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
1775 void (*capture_mic_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
1776 void (*capture_efx_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
1777 void (*spdif_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
1778 void (*dsp_interrupt)(struct snd_emu10k1 *emu);
1779
1780 struct snd_pcm_substream *pcm_capture_substream;
1781 struct snd_pcm_substream *pcm_capture_mic_substream;
1782 struct snd_pcm_substream *pcm_capture_efx_substream;
1783 struct snd_pcm_substream *pcm_playback_efx_substream;
1784
1785 struct snd_timer *timer;
1786
1787 struct snd_emu10k1_midi midi;
1788 struct snd_emu10k1_midi midi2; /* for audigy */
1da177e4
LT
1789
1790 unsigned int efx_voices_mask[2];
1791 unsigned int next_free_voice;
09668b44 1792
b209c4df 1793 const struct firmware *firmware;
e08b34e8 1794 const struct firmware *dock_fw;
b209c4df 1795
c7561cd8 1796#ifdef CONFIG_PM_SLEEP
09668b44
TI
1797 unsigned int *saved_ptr;
1798 unsigned int *saved_gpr;
1799 unsigned int *tram_val_saved;
1800 unsigned int *tram_addr_saved;
1801 unsigned int *saved_icode;
1802 unsigned int *p16v_saved;
1803 unsigned int saved_a_iocfg, saved_hcfg;
4f86f120 1804 bool suspend;
09668b44
TI
1805#endif
1806
1da177e4
LT
1807};
1808
eb4698f3 1809int snd_emu10k1_create(struct snd_card *card,
1da177e4
LT
1810 struct pci_dev *pci,
1811 unsigned short extin_mask,
1812 unsigned short extout_mask,
1813 long max_cache_bytes,
1814 int enable_ir,
e66bc8b2 1815 uint subsystem,
eb4698f3
TI
1816 struct snd_emu10k1 ** remu);
1817
1818int snd_emu10k1_pcm(struct snd_emu10k1 * emu, int device, struct snd_pcm ** rpcm);
1819int snd_emu10k1_pcm_mic(struct snd_emu10k1 * emu, int device, struct snd_pcm ** rpcm);
1820int snd_emu10k1_pcm_efx(struct snd_emu10k1 * emu, int device, struct snd_pcm ** rpcm);
1821int snd_p16v_pcm(struct snd_emu10k1 * emu, int device, struct snd_pcm ** rpcm);
1822int snd_p16v_free(struct snd_emu10k1 * emu);
1823int snd_p16v_mixer(struct snd_emu10k1 * emu);
1824int snd_emu10k1_pcm_multi(struct snd_emu10k1 * emu, int device, struct snd_pcm ** rpcm);
1825int snd_emu10k1_fx8010_pcm(struct snd_emu10k1 * emu, int device, struct snd_pcm ** rpcm);
1826int snd_emu10k1_mixer(struct snd_emu10k1 * emu, int pcm_device, int multi_device);
1827int snd_emu10k1_timer(struct snd_emu10k1 * emu, int device);
1828int snd_emu10k1_fx8010_new(struct snd_emu10k1 *emu, int device, struct snd_hwdep ** rhwdep);
1da177e4 1829
7d12e780 1830irqreturn_t snd_emu10k1_interrupt(int irq, void *dev_id);
1da177e4 1831
eb4698f3
TI
1832void snd_emu10k1_voice_init(struct snd_emu10k1 * emu, int voice);
1833int snd_emu10k1_init_efx(struct snd_emu10k1 *emu);
1834void snd_emu10k1_free_efx(struct snd_emu10k1 *emu);
1835int snd_emu10k1_fx8010_tram_setup(struct snd_emu10k1 *emu, u32 size);
09668b44 1836int snd_emu10k1_done(struct snd_emu10k1 * emu);
1da177e4
LT
1837
1838/* I/O functions */
eb4698f3
TI
1839unsigned int snd_emu10k1_ptr_read(struct snd_emu10k1 * emu, unsigned int reg, unsigned int chn);
1840void snd_emu10k1_ptr_write(struct snd_emu10k1 *emu, unsigned int reg, unsigned int chn, unsigned int data);
1841unsigned int snd_emu10k1_ptr20_read(struct snd_emu10k1 * emu, unsigned int reg, unsigned int chn);
1842void snd_emu10k1_ptr20_write(struct snd_emu10k1 *emu, unsigned int reg, unsigned int chn, unsigned int data);
27fe864e 1843int snd_emu10k1_spi_write(struct snd_emu10k1 * emu, unsigned int data);
184c1e2c 1844int snd_emu10k1_i2c_write(struct snd_emu10k1 *emu, u32 reg, u32 value);
f93abe51
JCD
1845int snd_emu1010_fpga_write(struct snd_emu10k1 * emu, u32 reg, u32 value);
1846int snd_emu1010_fpga_read(struct snd_emu10k1 * emu, u32 reg, u32 *value);
1847int snd_emu1010_fpga_link_dst_src_write(struct snd_emu10k1 * emu, u32 dst, u32 src);
eb4698f3
TI
1848unsigned int snd_emu10k1_efx_read(struct snd_emu10k1 *emu, unsigned int pc);
1849void snd_emu10k1_intr_enable(struct snd_emu10k1 *emu, unsigned int intrenb);
1850void snd_emu10k1_intr_disable(struct snd_emu10k1 *emu, unsigned int intrenb);
1851void snd_emu10k1_voice_intr_enable(struct snd_emu10k1 *emu, unsigned int voicenum);
1852void snd_emu10k1_voice_intr_disable(struct snd_emu10k1 *emu, unsigned int voicenum);
1853void snd_emu10k1_voice_intr_ack(struct snd_emu10k1 *emu, unsigned int voicenum);
1854void snd_emu10k1_voice_half_loop_intr_enable(struct snd_emu10k1 *emu, unsigned int voicenum);
1855void snd_emu10k1_voice_half_loop_intr_disable(struct snd_emu10k1 *emu, unsigned int voicenum);
1856void snd_emu10k1_voice_half_loop_intr_ack(struct snd_emu10k1 *emu, unsigned int voicenum);
1857void snd_emu10k1_voice_set_loop_stop(struct snd_emu10k1 *emu, unsigned int voicenum);
1858void snd_emu10k1_voice_clear_loop_stop(struct snd_emu10k1 *emu, unsigned int voicenum);
1859void snd_emu10k1_wait(struct snd_emu10k1 *emu, unsigned int wait);
1860static inline unsigned int snd_emu10k1_wc(struct snd_emu10k1 *emu) { return (inl(emu->port + WC) >> 6) & 0xfffff; }
1861unsigned short snd_emu10k1_ac97_read(struct snd_ac97 *ac97, unsigned short reg);
1862void snd_emu10k1_ac97_write(struct snd_ac97 *ac97, unsigned short reg, unsigned short data);
1da177e4
LT
1863unsigned int snd_emu10k1_rate_to_pitch(unsigned int rate);
1864
c7561cd8 1865#ifdef CONFIG_PM_SLEEP
09668b44
TI
1866void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu);
1867void snd_emu10k1_resume_init(struct snd_emu10k1 *emu);
1868void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu);
1869int snd_emu10k1_efx_alloc_pm_buffer(struct snd_emu10k1 *emu);
1870void snd_emu10k1_efx_free_pm_buffer(struct snd_emu10k1 *emu);
1871void snd_emu10k1_efx_suspend(struct snd_emu10k1 *emu);
1872void snd_emu10k1_efx_resume(struct snd_emu10k1 *emu);
1873int snd_p16v_alloc_pm_buffer(struct snd_emu10k1 *emu);
1874void snd_p16v_free_pm_buffer(struct snd_emu10k1 *emu);
1875void snd_p16v_suspend(struct snd_emu10k1 *emu);
1876void snd_p16v_resume(struct snd_emu10k1 *emu);
1877#endif
1878
1da177e4 1879/* memory allocation */
eb4698f3
TI
1880struct snd_util_memblk *snd_emu10k1_alloc_pages(struct snd_emu10k1 *emu, struct snd_pcm_substream *substream);
1881int snd_emu10k1_free_pages(struct snd_emu10k1 *emu, struct snd_util_memblk *blk);
1882struct snd_util_memblk *snd_emu10k1_synth_alloc(struct snd_emu10k1 *emu, unsigned int size);
1883int snd_emu10k1_synth_free(struct snd_emu10k1 *emu, struct snd_util_memblk *blk);
1884int snd_emu10k1_synth_bzero(struct snd_emu10k1 *emu, struct snd_util_memblk *blk, int offset, int size);
1885int snd_emu10k1_synth_copy_from_user(struct snd_emu10k1 *emu, struct snd_util_memblk *blk, int offset, const char __user *data, int size);
1886int snd_emu10k1_memblk_map(struct snd_emu10k1 *emu, struct snd_emu10k1_memblk *blk);
1da177e4
LT
1887
1888/* voice allocation */
eb4698f3
TI
1889int snd_emu10k1_voice_alloc(struct snd_emu10k1 *emu, int type, int pair, struct snd_emu10k1_voice **rvoice);
1890int snd_emu10k1_voice_free(struct snd_emu10k1 *emu, struct snd_emu10k1_voice *pvoice);
1da177e4
LT
1891
1892/* MIDI uart */
eb4698f3
TI
1893int snd_emu10k1_midi(struct snd_emu10k1 * emu);
1894int snd_emu10k1_audigy_midi(struct snd_emu10k1 * emu);
1da177e4
LT
1895
1896/* proc interface */
eb4698f3 1897int snd_emu10k1_proc_init(struct snd_emu10k1 * emu);
1da177e4
LT
1898
1899/* fx8010 irq handler */
eb4698f3 1900int snd_emu10k1_fx8010_register_irq_handler(struct snd_emu10k1 *emu,
1da177e4
LT
1901 snd_fx8010_irq_handler_t *handler,
1902 unsigned char gpr_running,
1903 void *private_data,
eb4698f3
TI
1904 struct snd_emu10k1_fx8010_irq **r_irq);
1905int snd_emu10k1_fx8010_unregister_irq_handler(struct snd_emu10k1 *emu,
1906 struct snd_emu10k1_fx8010_irq *irq);
1da177e4 1907
1da177e4 1908#endif /* __SOUND_EMU10K1_H */