drivers: power: report battery voltage in AOSP compatible format
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / include / linux / dmaengine.h
CommitLineData
c13c8260
CL
1/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
d2ebfb33
RKAL
21#ifndef LINUX_DMAENGINE_H
22#define LINUX_DMAENGINE_H
1c0f16e5 23
c13c8260
CL
24#include <linux/device.h>
25#include <linux/uio.h>
187f1882 26#include <linux/bug.h>
90b44f8f 27#include <linux/scatterlist.h>
a8efa9d6 28#include <linux/bitmap.h>
dcc043dc 29#include <linux/types.h>
a8efa9d6 30#include <asm/page.h>
b7f080cf 31
c13c8260 32/**
fe4ada2d 33 * typedef dma_cookie_t - an opaque DMA cookie
c13c8260
CL
34 *
35 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
36 */
37typedef s32 dma_cookie_t;
76bd061f
SM
38#define DMA_MIN_COOKIE 1
39#define DMA_MAX_COOKIE INT_MAX
c13c8260
CL
40
41#define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
42
43/**
44 * enum dma_status - DMA transaction status
45 * @DMA_SUCCESS: transaction completed successfully
46 * @DMA_IN_PROGRESS: transaction not yet processed
07934481 47 * @DMA_PAUSED: transaction is paused
c13c8260
CL
48 * @DMA_ERROR: transaction failed
49 */
50enum dma_status {
51 DMA_SUCCESS,
52 DMA_IN_PROGRESS,
07934481 53 DMA_PAUSED,
c13c8260
CL
54 DMA_ERROR,
55};
56
7405f74b
DW
57/**
58 * enum dma_transaction_type - DMA transaction types/indexes
138f4c35
DW
59 *
60 * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
61 * automatically set as dma devices are registered.
7405f74b
DW
62 */
63enum dma_transaction_type {
64 DMA_MEMCPY,
65 DMA_XOR,
b2f46fd8 66 DMA_PQ,
099f53cb
DW
67 DMA_XOR_VAL,
68 DMA_PQ_VAL,
7405f74b 69 DMA_MEMSET,
7405f74b 70 DMA_INTERRUPT,
a86ee03c 71 DMA_SG,
59b5ec21 72 DMA_PRIVATE,
138f4c35 73 DMA_ASYNC_TX,
dc0ee643 74 DMA_SLAVE,
782bc950 75 DMA_CYCLIC,
b14dab79 76 DMA_INTERLEAVE,
7405f74b 77/* last transaction type for creation of the capabilities mask */
b14dab79
JB
78 DMA_TX_TYPE_END,
79};
dc0ee643 80
49920bc6
VK
81/**
82 * enum dma_transfer_direction - dma transfer mode and direction indicator
83 * @DMA_MEM_TO_MEM: Async/Memcpy mode
84 * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
85 * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
86 * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
87 */
88enum dma_transfer_direction {
89 DMA_MEM_TO_MEM,
90 DMA_MEM_TO_DEV,
91 DMA_DEV_TO_MEM,
92 DMA_DEV_TO_DEV,
62268ce9 93 DMA_TRANS_NONE,
49920bc6 94};
7405f74b 95
b14dab79
JB
96/**
97 * Interleaved Transfer Request
98 * ----------------------------
99 * A chunk is collection of contiguous bytes to be transfered.
100 * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
101 * ICGs may or maynot change between chunks.
102 * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
103 * that when repeated an integral number of times, specifies the transfer.
104 * A transfer template is specification of a Frame, the number of times
105 * it is to be repeated and other per-transfer attributes.
106 *
107 * Practically, a client driver would have ready a template for each
108 * type of transfer it is going to need during its lifetime and
109 * set only 'src_start' and 'dst_start' before submitting the requests.
110 *
111 *
112 * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
113 * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
114 *
115 * == Chunk size
116 * ... ICG
117 */
118
119/**
120 * struct data_chunk - Element of scatter-gather list that makes a frame.
121 * @size: Number of bytes to read from source.
122 * size_dst := fn(op, size_src), so doesn't mean much for destination.
123 * @icg: Number of bytes to jump after last src/dst address of this
124 * chunk and before first src/dst address for next chunk.
125 * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
126 * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
127 */
128struct data_chunk {
129 size_t size;
130 size_t icg;
131};
132
133/**
134 * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
135 * and attributes.
136 * @src_start: Bus address of source for the first chunk.
137 * @dst_start: Bus address of destination for the first chunk.
138 * @dir: Specifies the type of Source and Destination.
139 * @src_inc: If the source address increments after reading from it.
140 * @dst_inc: If the destination address increments after writing to it.
141 * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
142 * Otherwise, source is read contiguously (icg ignored).
143 * Ignored if src_inc is false.
144 * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
145 * Otherwise, destination is filled contiguously (icg ignored).
146 * Ignored if dst_inc is false.
147 * @numf: Number of frames in this template.
148 * @frame_size: Number of chunks in a frame i.e, size of sgl[].
149 * @sgl: Array of {chunk,icg} pairs that make up a frame.
150 */
151struct dma_interleaved_template {
152 dma_addr_t src_start;
153 dma_addr_t dst_start;
154 enum dma_transfer_direction dir;
155 bool src_inc;
156 bool dst_inc;
157 bool src_sgl;
158 bool dst_sgl;
159 size_t numf;
160 size_t frame_size;
161 struct data_chunk sgl[0];
162};
163
d4c56f97 164/**
636bdeaa 165 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
b2f46fd8 166 * control completion, and communicate status.
d4c56f97 167 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
b2f46fd8 168 * this transaction
a88f6667 169 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
b2f46fd8
DW
170 * acknowledges receipt, i.e. has has a chance to establish any dependency
171 * chains
e1d181ef
DW
172 * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
173 * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
4f005dbe
MS
174 * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
175 * (if not set, do the source dma-unmapping as page)
176 * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
177 * (if not set, do the destination dma-unmapping as page)
b2f46fd8
DW
178 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
179 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
180 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
181 * sources that were the result of a previous operation, in the case of a PQ
182 * operation it continues the calculation with new sources
0403e382
DW
183 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
184 * on the result of this operation
d4c56f97 185 */
636bdeaa 186enum dma_ctrl_flags {
d4c56f97 187 DMA_PREP_INTERRUPT = (1 << 0),
636bdeaa 188 DMA_CTRL_ACK = (1 << 1),
e1d181ef
DW
189 DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
190 DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
4f005dbe
MS
191 DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
192 DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
f9dd2134
DW
193 DMA_PREP_PQ_DISABLE_P = (1 << 6),
194 DMA_PREP_PQ_DISABLE_Q = (1 << 7),
195 DMA_PREP_CONTINUE = (1 << 8),
0403e382 196 DMA_PREP_FENCE = (1 << 9),
d4c56f97
DW
197};
198
c3635c78
LW
199/**
200 * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
201 * on a running channel.
202 * @DMA_TERMINATE_ALL: terminate all ongoing transfers
203 * @DMA_PAUSE: pause ongoing transfers
204 * @DMA_RESUME: resume paused transfer
c156d0a5
LW
205 * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
206 * that need to runtime reconfigure the slave channels (as opposed to passing
207 * configuration data in statically from the platform). An additional
208 * argument of struct dma_slave_config must be passed in with this
209 * command.
968f19ae
IS
210 * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
211 * into external start mode.
c3635c78
LW
212 */
213enum dma_ctrl_cmd {
214 DMA_TERMINATE_ALL,
215 DMA_PAUSE,
216 DMA_RESUME,
c156d0a5 217 DMA_SLAVE_CONFIG,
968f19ae 218 FSLDMA_EXTERNAL_START,
c3635c78
LW
219};
220
ad283ea4
DW
221/**
222 * enum sum_check_bits - bit position of pq_check_flags
223 */
224enum sum_check_bits {
225 SUM_CHECK_P = 0,
226 SUM_CHECK_Q = 1,
227};
228
229/**
230 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
231 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
232 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
233 */
234enum sum_check_flags {
235 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
236 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
237};
238
239
7405f74b
DW
240/**
241 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
242 * See linux/cpumask.h
243 */
244typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
245
c13c8260
CL
246/**
247 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
c13c8260
CL
248 * @memcpy_count: transaction counter
249 * @bytes_transferred: byte counter
250 */
251
252struct dma_chan_percpu {
c13c8260
CL
253 /* stats */
254 unsigned long memcpy_count;
255 unsigned long bytes_transferred;
256};
257
258/**
259 * struct dma_chan - devices supply DMA channels, clients use them
fe4ada2d 260 * @device: ptr to the dma device who supplies this channel, always !%NULL
c13c8260 261 * @cookie: last cookie value returned to client
4d4e58de 262 * @completed_cookie: last completed cookie for this channel
fe4ada2d 263 * @chan_id: channel ID for sysfs
41d5e59c 264 * @dev: class device for sysfs
c13c8260
CL
265 * @device_node: used to add this to the device chan list
266 * @local: per-cpu pointer to a struct dma_chan_percpu
7cc5bf9a 267 * @client-count: how many clients are using this channel
bec08513 268 * @table_count: number of appearances in the mem-to-mem allocation table
287d8592 269 * @private: private data for certain client-channel associations
c13c8260
CL
270 */
271struct dma_chan {
c13c8260
CL
272 struct dma_device *device;
273 dma_cookie_t cookie;
4d4e58de 274 dma_cookie_t completed_cookie;
c13c8260
CL
275
276 /* sysfs */
277 int chan_id;
41d5e59c 278 struct dma_chan_dev *dev;
c13c8260 279
c13c8260 280 struct list_head device_node;
a29d8b8e 281 struct dma_chan_percpu __percpu *local;
7cc5bf9a 282 int client_count;
bec08513 283 int table_count;
287d8592 284 void *private;
c13c8260
CL
285};
286
41d5e59c
DW
287/**
288 * struct dma_chan_dev - relate sysfs device node to backing channel device
289 * @chan - driver channel device
290 * @device - sysfs device
864498aa
DW
291 * @dev_id - parent dma_device dev_id
292 * @idr_ref - reference count to gate release of dma_device dev_id
41d5e59c
DW
293 */
294struct dma_chan_dev {
295 struct dma_chan *chan;
296 struct device device;
864498aa
DW
297 int dev_id;
298 atomic_t *idr_ref;
41d5e59c
DW
299};
300
c156d0a5
LW
301/**
302 * enum dma_slave_buswidth - defines bus with of the DMA slave
303 * device, source or target buses
304 */
305enum dma_slave_buswidth {
306 DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
307 DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
308 DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
309 DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
310 DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
311};
312
313/**
314 * struct dma_slave_config - dma slave channel runtime config
315 * @direction: whether the data shall go in or out on this slave
316 * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
317 * legal values, DMA_BIDIRECTIONAL is not acceptable since we
318 * need to differentiate source and target addresses.
319 * @src_addr: this is the physical address where DMA slave data
320 * should be read (RX), if the source is memory this argument is
321 * ignored.
322 * @dst_addr: this is the physical address where DMA slave data
323 * should be written (TX), if the source is memory this argument
324 * is ignored.
325 * @src_addr_width: this is the width in bytes of the source (RX)
326 * register where DMA data shall be read. If the source
327 * is memory this may be ignored depending on architecture.
328 * Legal values: 1, 2, 4, 8.
329 * @dst_addr_width: same as src_addr_width but for destination
330 * target (TX) mutatis mutandis.
331 * @src_maxburst: the maximum number of words (note: words, as in
332 * units of the src_addr_width member, not bytes) that can be sent
333 * in one burst to the device. Typically something like half the
334 * FIFO depth on I/O peripherals so you don't overflow it. This
335 * may or may not be applicable on memory sources.
336 * @dst_maxburst: same as src_maxburst but for destination target
337 * mutatis mutandis.
dcc043dc
VK
338 * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
339 * with 'true' if peripheral should be flow controller. Direction will be
340 * selected at Runtime.
4fd1e324
LD
341 * @slave_id: Slave requester id. Only valid for slave channels. The dma
342 * slave peripheral will have unique id as dma requester which need to be
343 * pass as slave config.
c156d0a5
LW
344 *
345 * This struct is passed in as configuration data to a DMA engine
346 * in order to set up a certain channel for DMA transport at runtime.
347 * The DMA device/engine has to provide support for an additional
348 * command in the channel config interface, DMA_SLAVE_CONFIG
349 * and this struct will then be passed in as an argument to the
350 * DMA engine device_control() function.
351 *
352 * The rationale for adding configuration information to this struct
353 * is as follows: if it is likely that most DMA slave controllers in
354 * the world will support the configuration option, then make it
355 * generic. If not: if it is fixed so that it be sent in static from
356 * the platform data, then prefer to do that. Else, if it is neither
357 * fixed at runtime, nor generic enough (such as bus mastership on
358 * some CPU family and whatnot) then create a custom slave config
359 * struct and pass that, then make this config a member of that
360 * struct, if applicable.
361 */
362struct dma_slave_config {
49920bc6 363 enum dma_transfer_direction direction;
c156d0a5
LW
364 dma_addr_t src_addr;
365 dma_addr_t dst_addr;
366 enum dma_slave_buswidth src_addr_width;
367 enum dma_slave_buswidth dst_addr_width;
368 u32 src_maxburst;
369 u32 dst_maxburst;
dcc043dc 370 bool device_fc;
4fd1e324 371 unsigned int slave_id;
c156d0a5
LW
372};
373
41d5e59c
DW
374static inline const char *dma_chan_name(struct dma_chan *chan)
375{
376 return dev_name(&chan->dev->device);
377}
d379b01e 378
c13c8260
CL
379void dma_chan_cleanup(struct kref *kref);
380
59b5ec21
DW
381/**
382 * typedef dma_filter_fn - callback filter for dma_request_channel
383 * @chan: channel to be reviewed
384 * @filter_param: opaque parameter passed through dma_request_channel
385 *
386 * When this optional parameter is specified in a call to dma_request_channel a
387 * suitable channel is passed to this routine for further dispositioning before
388 * being returned. Where 'suitable' indicates a non-busy channel that
7dd60251
DW
389 * satisfies the given capability mask. It returns 'true' to indicate that the
390 * channel is suitable.
59b5ec21 391 */
7dd60251 392typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
59b5ec21 393
7405f74b
DW
394typedef void (*dma_async_tx_callback)(void *dma_async_param);
395/**
396 * struct dma_async_tx_descriptor - async transaction descriptor
397 * ---dma generic offload fields---
398 * @cookie: tracking cookie for this transaction, set to -EBUSY if
399 * this tx is sitting on a dependency list
636bdeaa
DW
400 * @flags: flags to augment operation preparation, control completion, and
401 * communicate status
7405f74b 402 * @phys: physical address of the descriptor
7405f74b
DW
403 * @chan: target channel for this operation
404 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
7405f74b
DW
405 * @callback: routine to call after this operation is complete
406 * @callback_param: general parameter to pass to the callback routine
407 * ---async_tx api specific fields---
19242d72 408 * @next: at completion submit this descriptor
7405f74b 409 * @parent: pointer to the next level up in the dependency chain
19242d72 410 * @lock: protect the parent and next pointers
7405f74b
DW
411 */
412struct dma_async_tx_descriptor {
413 dma_cookie_t cookie;
636bdeaa 414 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
7405f74b 415 dma_addr_t phys;
7405f74b
DW
416 struct dma_chan *chan;
417 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
7405f74b
DW
418 dma_async_tx_callback callback;
419 void *callback_param;
5fc6d897 420#ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
19242d72 421 struct dma_async_tx_descriptor *next;
7405f74b
DW
422 struct dma_async_tx_descriptor *parent;
423 spinlock_t lock;
caa20d97 424#endif
7405f74b
DW
425};
426
5fc6d897 427#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
caa20d97
DW
428static inline void txd_lock(struct dma_async_tx_descriptor *txd)
429{
430}
431static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
432{
433}
434static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
435{
436 BUG();
437}
438static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
439{
440}
441static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
442{
443}
444static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
445{
446 return NULL;
447}
448static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
449{
450 return NULL;
451}
452
453#else
454static inline void txd_lock(struct dma_async_tx_descriptor *txd)
455{
456 spin_lock_bh(&txd->lock);
457}
458static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
459{
460 spin_unlock_bh(&txd->lock);
461}
462static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
463{
464 txd->next = next;
465 next->parent = txd;
466}
467static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
468{
469 txd->parent = NULL;
470}
471static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
472{
473 txd->next = NULL;
474}
475static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
476{
477 return txd->parent;
478}
479static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
480{
481 return txd->next;
482}
483#endif
484
07934481
LW
485/**
486 * struct dma_tx_state - filled in to report the status of
487 * a transfer.
488 * @last: last completed DMA cookie
489 * @used: last issued DMA cookie (i.e. the one in progress)
490 * @residue: the remaining number of bytes left to transmit
491 * on the selected transfer for states DMA_IN_PROGRESS and
492 * DMA_PAUSED if this is implemented in the driver, else 0
493 */
494struct dma_tx_state {
495 dma_cookie_t last;
496 dma_cookie_t used;
497 u32 residue;
498};
499
c13c8260
CL
500/**
501 * struct dma_device - info on the entity supplying DMA services
502 * @chancnt: how many DMA channels are supported
0f571515 503 * @privatecnt: how many DMA channels are requested by dma_request_channel
c13c8260
CL
504 * @channels: the list of struct dma_chan
505 * @global_node: list_head for global dma_device_list
7405f74b
DW
506 * @cap_mask: one or more dma_capability flags
507 * @max_xor: maximum number of xor sources, 0 if no capability
b2f46fd8 508 * @max_pq: maximum number of PQ sources and PQ-continue capability
83544ae9
DW
509 * @copy_align: alignment shift for memcpy operations
510 * @xor_align: alignment shift for xor operations
511 * @pq_align: alignment shift for pq operations
512 * @fill_align: alignment shift for memset operations
fe4ada2d 513 * @dev_id: unique device ID
7405f74b 514 * @dev: struct device reference for dma mapping api
fe4ada2d
RD
515 * @device_alloc_chan_resources: allocate resources and return the
516 * number of allocated descriptors
517 * @device_free_chan_resources: release DMA channel's resources
7405f74b
DW
518 * @device_prep_dma_memcpy: prepares a memcpy operation
519 * @device_prep_dma_xor: prepares a xor operation
099f53cb 520 * @device_prep_dma_xor_val: prepares a xor validation operation
b2f46fd8
DW
521 * @device_prep_dma_pq: prepares a pq operation
522 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
7405f74b
DW
523 * @device_prep_dma_memset: prepares a memset operation
524 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
dc0ee643 525 * @device_prep_slave_sg: prepares a slave dma operation
782bc950
SH
526 * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
527 * The function takes a buffer of size buf_len. The callback function will
528 * be called after period_len bytes have been transferred.
b14dab79 529 * @device_prep_interleaved_dma: Transfer expression in a generic way.
c3635c78
LW
530 * @device_control: manipulate all pending operations on a channel, returns
531 * zero or error code
07934481
LW
532 * @device_tx_status: poll for transaction completion, the optional
533 * txstate parameter can be supplied with a pointer to get a
25985edc 534 * struct with auxiliary transfer status information, otherwise the call
07934481 535 * will just return a simple status code
7405f74b 536 * @device_issue_pending: push pending transactions to hardware
c13c8260
CL
537 */
538struct dma_device {
539
540 unsigned int chancnt;
0f571515 541 unsigned int privatecnt;
c13c8260
CL
542 struct list_head channels;
543 struct list_head global_node;
7405f74b 544 dma_cap_mask_t cap_mask;
b2f46fd8
DW
545 unsigned short max_xor;
546 unsigned short max_pq;
83544ae9
DW
547 u8 copy_align;
548 u8 xor_align;
549 u8 pq_align;
550 u8 fill_align;
b2f46fd8 551 #define DMA_HAS_PQ_CONTINUE (1 << 15)
c13c8260 552
c13c8260 553 int dev_id;
7405f74b 554 struct device *dev;
c13c8260 555
aa1e6f1a 556 int (*device_alloc_chan_resources)(struct dma_chan *chan);
c13c8260 557 void (*device_free_chan_resources)(struct dma_chan *chan);
7405f74b
DW
558
559 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
0036731c 560 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
d4c56f97 561 size_t len, unsigned long flags);
7405f74b 562 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
0036731c 563 struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
d4c56f97 564 unsigned int src_cnt, size_t len, unsigned long flags);
099f53cb 565 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
0036731c 566 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
ad283ea4 567 size_t len, enum sum_check_flags *result, unsigned long flags);
b2f46fd8
DW
568 struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
569 struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
570 unsigned int src_cnt, const unsigned char *scf,
571 size_t len, unsigned long flags);
572 struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
573 struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
574 unsigned int src_cnt, const unsigned char *scf, size_t len,
575 enum sum_check_flags *pqres, unsigned long flags);
7405f74b 576 struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
0036731c 577 struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
d4c56f97 578 unsigned long flags);
7405f74b 579 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
636bdeaa 580 struct dma_chan *chan, unsigned long flags);
a86ee03c
IS
581 struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
582 struct dma_chan *chan,
583 struct scatterlist *dst_sg, unsigned int dst_nents,
584 struct scatterlist *src_sg, unsigned int src_nents,
585 unsigned long flags);
7405f74b 586
dc0ee643
HS
587 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
588 struct dma_chan *chan, struct scatterlist *sgl,
49920bc6 589 unsigned int sg_len, enum dma_transfer_direction direction,
185ecb5f 590 unsigned long flags, void *context);
782bc950
SH
591 struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
592 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
185ecb5f 593 size_t period_len, enum dma_transfer_direction direction,
ec8b5e48 594 unsigned long flags, void *context);
b14dab79
JB
595 struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
596 struct dma_chan *chan, struct dma_interleaved_template *xt,
597 unsigned long flags);
05827630
LW
598 int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
599 unsigned long arg);
dc0ee643 600
07934481
LW
601 enum dma_status (*device_tx_status)(struct dma_chan *chan,
602 dma_cookie_t cookie,
603 struct dma_tx_state *txstate);
7405f74b 604 void (*device_issue_pending)(struct dma_chan *chan);
c13c8260
CL
605};
606
6e3ecaf0
SH
607static inline int dmaengine_device_control(struct dma_chan *chan,
608 enum dma_ctrl_cmd cmd,
609 unsigned long arg)
610{
944ea4dd
JM
611 if (chan->device->device_control)
612 return chan->device->device_control(chan, cmd, arg);
978c4172
AS
613
614 return -ENOSYS;
6e3ecaf0
SH
615}
616
617static inline int dmaengine_slave_config(struct dma_chan *chan,
618 struct dma_slave_config *config)
619{
620 return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
621 (unsigned long)config);
622}
623
61cc13a5
AS
624static inline bool is_slave_direction(enum dma_transfer_direction direction)
625{
626 return (direction == DMA_MEM_TO_DEV) || (direction == DMA_DEV_TO_MEM);
627}
628
90b44f8f 629static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
922ee08b 630 struct dma_chan *chan, dma_addr_t buf, size_t len,
49920bc6 631 enum dma_transfer_direction dir, unsigned long flags)
90b44f8f
VK
632{
633 struct scatterlist sg;
922ee08b
KM
634 sg_init_table(&sg, 1);
635 sg_dma_address(&sg) = buf;
636 sg_dma_len(&sg) = len;
90b44f8f 637
185ecb5f
AB
638 return chan->device->device_prep_slave_sg(chan, &sg, 1,
639 dir, flags, NULL);
90b44f8f
VK
640}
641
16052827
AB
642static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
643 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
644 enum dma_transfer_direction dir, unsigned long flags)
645{
646 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
185ecb5f 647 dir, flags, NULL);
16052827
AB
648}
649
e42d98eb
AB
650#ifdef CONFIG_RAPIDIO_DMA_ENGINE
651struct rio_dma_ext;
652static inline struct dma_async_tx_descriptor *dmaengine_prep_rio_sg(
653 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
654 enum dma_transfer_direction dir, unsigned long flags,
655 struct rio_dma_ext *rio_ext)
656{
657 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
658 dir, flags, rio_ext);
659}
660#endif
661
16052827
AB
662static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
663 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
e7736cde
PU
664 size_t period_len, enum dma_transfer_direction dir,
665 unsigned long flags)
16052827
AB
666{
667 return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
ec8b5e48 668 period_len, dir, flags, NULL);
a14acb4a
BS
669}
670
671static inline struct dma_async_tx_descriptor *dmaengine_prep_interleaved_dma(
672 struct dma_chan *chan, struct dma_interleaved_template *xt,
673 unsigned long flags)
674{
675 return chan->device->device_prep_interleaved_dma(chan, xt, flags);
90b44f8f
VK
676}
677
6e3ecaf0
SH
678static inline int dmaengine_terminate_all(struct dma_chan *chan)
679{
680 return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
681}
682
683static inline int dmaengine_pause(struct dma_chan *chan)
684{
685 return dmaengine_device_control(chan, DMA_PAUSE, 0);
686}
687
688static inline int dmaengine_resume(struct dma_chan *chan)
689{
690 return dmaengine_device_control(chan, DMA_RESUME, 0);
691}
692
3052cc2c
LPC
693static inline enum dma_status dmaengine_tx_status(struct dma_chan *chan,
694 dma_cookie_t cookie, struct dma_tx_state *state)
695{
696 return chan->device->device_tx_status(chan, cookie, state);
697}
698
98d530fe 699static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
6e3ecaf0
SH
700{
701 return desc->tx_submit(desc);
702}
703
83544ae9
DW
704static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
705{
706 size_t mask;
707
708 if (!align)
709 return true;
710 mask = (1 << align) - 1;
711 if (mask & (off1 | off2 | len))
712 return false;
713 return true;
714}
715
716static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
717 size_t off2, size_t len)
718{
719 return dmaengine_check_align(dev->copy_align, off1, off2, len);
720}
721
722static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
723 size_t off2, size_t len)
724{
725 return dmaengine_check_align(dev->xor_align, off1, off2, len);
726}
727
728static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
729 size_t off2, size_t len)
730{
731 return dmaengine_check_align(dev->pq_align, off1, off2, len);
732}
733
734static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
735 size_t off2, size_t len)
736{
737 return dmaengine_check_align(dev->fill_align, off1, off2, len);
738}
739
b2f46fd8
DW
740static inline void
741dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
742{
743 dma->max_pq = maxpq;
744 if (has_pq_continue)
745 dma->max_pq |= DMA_HAS_PQ_CONTINUE;
746}
747
748static inline bool dmaf_continue(enum dma_ctrl_flags flags)
749{
750 return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
751}
752
753static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
754{
755 enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
756
757 return (flags & mask) == mask;
758}
759
760static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
761{
762 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
763}
764
d3f3cf85 765static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
b2f46fd8
DW
766{
767 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
768}
769
770/* dma_maxpq - reduce maxpq in the face of continued operations
771 * @dma - dma device with PQ capability
772 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
773 *
774 * When an engine does not support native continuation we need 3 extra
775 * source slots to reuse P and Q with the following coefficients:
776 * 1/ {00} * P : remove P from Q', but use it as a source for P'
777 * 2/ {01} * Q : use Q to continue Q' calculation
778 * 3/ {00} * Q : subtract Q from P' to cancel (2)
779 *
780 * In the case where P is disabled we only need 1 extra source:
781 * 1/ {01} * Q : use Q to continue Q' calculation
782 */
783static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
784{
785 if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
786 return dma_dev_to_maxpq(dma);
787 else if (dmaf_p_disabled_continue(flags))
788 return dma_dev_to_maxpq(dma) - 1;
789 else if (dmaf_continue(flags))
790 return dma_dev_to_maxpq(dma) - 3;
791 BUG();
792}
793
c13c8260
CL
794/* --- public DMA engine API --- */
795
649274d9 796#ifdef CONFIG_DMA_ENGINE
209b84a8
DW
797void dmaengine_get(void);
798void dmaengine_put(void);
649274d9
DW
799#else
800static inline void dmaengine_get(void)
801{
802}
803static inline void dmaengine_put(void)
804{
805}
806#endif
807
b4bd07c2
DM
808#ifdef CONFIG_NET_DMA
809#define net_dmaengine_get() dmaengine_get()
810#define net_dmaengine_put() dmaengine_put()
811#else
812static inline void net_dmaengine_get(void)
813{
814}
815static inline void net_dmaengine_put(void)
816{
817}
818#endif
819
729b5d1b
DW
820#ifdef CONFIG_ASYNC_TX_DMA
821#define async_dmaengine_get() dmaengine_get()
822#define async_dmaengine_put() dmaengine_put()
5fc6d897 823#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
138f4c35
DW
824#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
825#else
729b5d1b 826#define async_dma_find_channel(type) dma_find_channel(type)
5fc6d897 827#endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
729b5d1b
DW
828#else
829static inline void async_dmaengine_get(void)
830{
831}
832static inline void async_dmaengine_put(void)
833{
834}
835static inline struct dma_chan *
836async_dma_find_channel(enum dma_transaction_type type)
837{
838 return NULL;
839}
138f4c35 840#endif /* CONFIG_ASYNC_TX_DMA */
729b5d1b 841
7405f74b
DW
842dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
843 void *dest, void *src, size_t len);
844dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
845 struct page *page, unsigned int offset, void *kdata, size_t len);
846dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
847 struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
848 unsigned int src_off, size_t len);
849void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
850 struct dma_chan *chan);
c13c8260 851
0839875e 852static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
7405f74b 853{
636bdeaa
DW
854 tx->flags |= DMA_CTRL_ACK;
855}
856
ef560682
GL
857static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
858{
859 tx->flags &= ~DMA_CTRL_ACK;
860}
861
0839875e 862static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
636bdeaa 863{
0839875e 864 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
c13c8260
CL
865}
866
7405f74b
DW
867#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
868static inline void
869__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
c13c8260 870{
7405f74b
DW
871 set_bit(tx_type, dstp->bits);
872}
c13c8260 873
0f571515
AN
874#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
875static inline void
876__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
877{
878 clear_bit(tx_type, dstp->bits);
879}
880
33df8ca0
DW
881#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
882static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
883{
884 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
885}
886
7405f74b
DW
887#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
888static inline int
889__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
890{
891 return test_bit(tx_type, srcp->bits);
c13c8260
CL
892}
893
7405f74b 894#define for_each_dma_cap_mask(cap, mask) \
e5a087fd 895 for_each_set_bit(cap, mask.bits, DMA_TX_TYPE_END)
7405f74b 896
c13c8260 897/**
7405f74b 898 * dma_async_issue_pending - flush pending transactions to HW
fe4ada2d 899 * @chan: target DMA channel
c13c8260
CL
900 *
901 * This allows drivers to push copies to HW in batches,
902 * reducing MMIO writes where possible.
903 */
7405f74b 904static inline void dma_async_issue_pending(struct dma_chan *chan)
c13c8260 905{
ec8670f1 906 chan->device->device_issue_pending(chan);
c13c8260
CL
907}
908
909/**
7405f74b 910 * dma_async_is_tx_complete - poll for transaction completion
c13c8260
CL
911 * @chan: DMA channel
912 * @cookie: transaction identifier to check status of
913 * @last: returns last completed cookie, can be NULL
914 * @used: returns last issued cookie, can be NULL
915 *
916 * If @last and @used are passed in, upon return they reflect the driver
917 * internal state and can be used with dma_async_is_complete() to check
918 * the status of multiple cookies without re-checking hardware state.
919 */
7405f74b 920static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
c13c8260
CL
921 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
922{
07934481
LW
923 struct dma_tx_state state;
924 enum dma_status status;
925
926 status = chan->device->device_tx_status(chan, cookie, &state);
927 if (last)
928 *last = state.last;
929 if (used)
930 *used = state.used;
931 return status;
c13c8260
CL
932}
933
934/**
935 * dma_async_is_complete - test a cookie against chan state
936 * @cookie: transaction identifier to test status of
937 * @last_complete: last know completed transaction
938 * @last_used: last cookie value handed out
939 *
e239345f 940 * dma_async_is_complete() is used in dma_async_is_tx_complete()
8a5703f8 941 * the test logic is separated for lightweight testing of multiple cookies
c13c8260
CL
942 */
943static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
944 dma_cookie_t last_complete, dma_cookie_t last_used)
945{
946 if (last_complete <= last_used) {
947 if ((cookie <= last_complete) || (cookie > last_used))
948 return DMA_SUCCESS;
949 } else {
950 if ((cookie <= last_complete) && (cookie > last_used))
951 return DMA_SUCCESS;
952 }
953 return DMA_IN_PROGRESS;
954}
955
bca34692
DW
956static inline void
957dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
958{
959 if (st) {
960 st->last = last;
961 st->used = used;
962 st->residue = residue;
963 }
964}
965
7405f74b 966enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
07f2211e
DW
967#ifdef CONFIG_DMA_ENGINE
968enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
c50331e8 969void dma_issue_pending_all(void);
a53e28da
LPC
970struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
971 dma_filter_fn fn, void *fn_param);
bef29ec5 972struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name);
8f33d527 973void dma_release_channel(struct dma_chan *chan);
07f2211e
DW
974#else
975static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
976{
977 return DMA_SUCCESS;
978}
c50331e8
DW
979static inline void dma_issue_pending_all(void)
980{
8f33d527 981}
a53e28da 982static inline struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
8f33d527
GL
983 dma_filter_fn fn, void *fn_param)
984{
985 return NULL;
986}
9a6cecc8 987static inline struct dma_chan *dma_request_slave_channel(struct device *dev,
bef29ec5 988 const char *name)
9a6cecc8 989{
d18d5f59 990 return NULL;
9a6cecc8 991}
8f33d527
GL
992static inline void dma_release_channel(struct dma_chan *chan)
993{
c50331e8 994}
07f2211e 995#endif
c13c8260
CL
996
997/* --- DMA device --- */
998
999int dma_async_device_register(struct dma_device *device);
1000void dma_async_device_unregister(struct dma_device *device);
07f2211e 1001void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
bec08513 1002struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
a2bd1140 1003struct dma_chan *net_dma_find_channel(void);
59b5ec21 1004#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
864ef69b
MP
1005#define dma_request_slave_channel_compat(mask, x, y, dev, name) \
1006 __dma_request_slave_channel_compat(&(mask), x, y, dev, name)
1007
1008static inline struct dma_chan
a53e28da
LPC
1009*__dma_request_slave_channel_compat(const dma_cap_mask_t *mask,
1010 dma_filter_fn fn, void *fn_param,
1011 struct device *dev, char *name)
864ef69b
MP
1012{
1013 struct dma_chan *chan;
1014
1015 chan = dma_request_slave_channel(dev, name);
1016 if (chan)
1017 return chan;
1018
1019 return __dma_request_channel(mask, fn, fn_param);
1020}
c13c8260 1021
de5506e1
CL
1022/* --- Helper iov-locking functions --- */
1023
1024struct dma_page_list {
b2ddb901 1025 char __user *base_address;
de5506e1
CL
1026 int nr_pages;
1027 struct page **pages;
1028};
1029
1030struct dma_pinned_list {
1031 int nr_iovecs;
1032 struct dma_page_list page_list[0];
1033};
1034
1035struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
1036void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
1037
1038dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
1039 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
1040dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
1041 struct dma_pinned_list *pinned_list, struct page *page,
1042 unsigned int offset, size_t len);
1043
c13c8260 1044#endif /* DMAENGINE_H */