ACPI: Try harder to resolve _ADR collisions for bridges
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / pci / setup-bus.c
CommitLineData
1da177e4
LT
1/*
2 * drivers/pci/setup-bus.c
3 *
4 * Extruded from code written by
5 * Dave Rusling (david.rusling@reo.mts.dec.com)
6 * David Mosberger (davidm@cs.arizona.edu)
7 * David Miller (davem@redhat.com)
8 *
9 * Support routines for initializing a PCI subsystem.
10 */
11
12/*
13 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
14 * PCI-PCI bridges cleanup, sorted resource allocation.
15 * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
16 * Converted to allocation in 3 passes, which gives
17 * tighter packing. Prefetchable range support.
18 */
19
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/module.h>
23#include <linux/pci.h>
24#include <linux/errno.h>
25#include <linux/ioport.h>
26#include <linux/cache.h>
27#include <linux/slab.h>
47087700 28#include <asm-generic/pci-bridge.h>
6faf17f6 29#include "pci.h"
1da177e4 30
844393f4 31unsigned int pci_flags;
47087700 32
bdc4abec
YL
33struct pci_dev_resource {
34 struct list_head list;
2934a0de
YL
35 struct resource *res;
36 struct pci_dev *dev;
568ddef8
YL
37 resource_size_t start;
38 resource_size_t end;
c8adf9a3 39 resource_size_t add_size;
2bbc6942 40 resource_size_t min_align;
568ddef8
YL
41 unsigned long flags;
42};
43
bffc56d4
YL
44static void free_list(struct list_head *head)
45{
46 struct pci_dev_resource *dev_res, *tmp;
47
48 list_for_each_entry_safe(dev_res, tmp, head, list) {
49 list_del(&dev_res->list);
50 kfree(dev_res);
51 }
52}
094732a5 53
c8adf9a3
RP
54/**
55 * add_to_list() - add a new resource tracker to the list
56 * @head: Head of the list
57 * @dev: device corresponding to which the resource
58 * belongs
59 * @res: The resource to be tracked
60 * @add_size: additional size to be optionally added
61 * to the resource
62 */
bdc4abec 63static int add_to_list(struct list_head *head,
c8adf9a3 64 struct pci_dev *dev, struct resource *res,
2bbc6942 65 resource_size_t add_size, resource_size_t min_align)
568ddef8 66{
764242a0 67 struct pci_dev_resource *tmp;
568ddef8 68
bdc4abec 69 tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
568ddef8 70 if (!tmp) {
c8adf9a3 71 pr_warning("add_to_list: kmalloc() failed!\n");
ef62dfef 72 return -ENOMEM;
568ddef8
YL
73 }
74
568ddef8
YL
75 tmp->res = res;
76 tmp->dev = dev;
77 tmp->start = res->start;
78 tmp->end = res->end;
79 tmp->flags = res->flags;
c8adf9a3 80 tmp->add_size = add_size;
2bbc6942 81 tmp->min_align = min_align;
bdc4abec
YL
82
83 list_add(&tmp->list, head);
ef62dfef
YL
84
85 return 0;
568ddef8
YL
86}
87
b9b0bba9 88static void remove_from_list(struct list_head *head,
3e6e0d80
YL
89 struct resource *res)
90{
b9b0bba9 91 struct pci_dev_resource *dev_res, *tmp;
3e6e0d80 92
b9b0bba9
YL
93 list_for_each_entry_safe(dev_res, tmp, head, list) {
94 if (dev_res->res == res) {
95 list_del(&dev_res->list);
96 kfree(dev_res);
bdc4abec 97 break;
3e6e0d80 98 }
3e6e0d80
YL
99 }
100}
101
b9b0bba9 102static resource_size_t get_res_add_size(struct list_head *head,
1c372353
YL
103 struct resource *res)
104{
b9b0bba9 105 struct pci_dev_resource *dev_res;
bdc4abec 106
b9b0bba9
YL
107 list_for_each_entry(dev_res, head, list) {
108 if (dev_res->res == res) {
b592443d
YL
109 int idx = res - &dev_res->dev->resource[0];
110
b9b0bba9 111 dev_printk(KERN_DEBUG, &dev_res->dev->dev,
b592443d
YL
112 "res[%d]=%pR get_res_add_size add_size %llx\n",
113 idx, dev_res->res,
b9b0bba9 114 (unsigned long long)dev_res->add_size);
b592443d 115
b9b0bba9 116 return dev_res->add_size;
bdc4abec 117 }
3e6e0d80 118 }
1c372353
YL
119
120 return 0;
121}
122
78c3b329 123/* Sort resources by alignment */
bdc4abec 124static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head)
78c3b329
YL
125{
126 int i;
127
128 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
129 struct resource *r;
bdc4abec 130 struct pci_dev_resource *dev_res, *tmp;
78c3b329 131 resource_size_t r_align;
bdc4abec 132 struct list_head *n;
78c3b329
YL
133
134 r = &dev->resource[i];
135
136 if (r->flags & IORESOURCE_PCI_FIXED)
137 continue;
138
139 if (!(r->flags) || r->parent)
140 continue;
141
142 r_align = pci_resource_alignment(dev, r);
143 if (!r_align) {
144 dev_warn(&dev->dev, "BAR %d: %pR has bogus alignment\n",
145 i, r);
146 continue;
147 }
78c3b329 148
bdc4abec
YL
149 tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
150 if (!tmp)
151 panic("pdev_sort_resources(): "
152 "kmalloc() failed!\n");
153 tmp->res = r;
154 tmp->dev = dev;
155
156 /* fallback is smallest one or list is empty*/
157 n = head;
158 list_for_each_entry(dev_res, head, list) {
159 resource_size_t align;
160
161 align = pci_resource_alignment(dev_res->dev,
162 dev_res->res);
78c3b329
YL
163
164 if (r_align > align) {
bdc4abec 165 n = &dev_res->list;
78c3b329
YL
166 break;
167 }
168 }
bdc4abec
YL
169 /* Insert it just before n*/
170 list_add_tail(&tmp->list, n);
78c3b329
YL
171 }
172}
173
6841ec68 174static void __dev_sort_resources(struct pci_dev *dev,
bdc4abec 175 struct list_head *head)
1da177e4 176{
6841ec68 177 u16 class = dev->class >> 8;
1da177e4 178
6841ec68
YL
179 /* Don't touch classless devices or host bridges or ioapics. */
180 if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
181 return;
1da177e4 182
6841ec68
YL
183 /* Don't touch ioapic devices already enabled by firmware */
184 if (class == PCI_CLASS_SYSTEM_PIC) {
185 u16 command;
186 pci_read_config_word(dev, PCI_COMMAND, &command);
187 if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
188 return;
189 }
1da177e4 190
6841ec68
YL
191 pdev_sort_resources(dev, head);
192}
23186279 193
fc075e1d
RP
194static inline void reset_resource(struct resource *res)
195{
196 res->start = 0;
197 res->end = 0;
198 res->flags = 0;
199}
200
c8adf9a3 201/**
9e8bf93a 202 * reassign_resources_sorted() - satisfy any additional resource requests
c8adf9a3 203 *
9e8bf93a 204 * @realloc_head : head of the list tracking requests requiring additional
c8adf9a3
RP
205 * resources
206 * @head : head of the list tracking requests with allocated
207 * resources
208 *
9e8bf93a 209 * Walk through each element of the realloc_head and try to procure
c8adf9a3
RP
210 * additional resources for the element, provided the element
211 * is in the head list.
212 */
bdc4abec
YL
213static void reassign_resources_sorted(struct list_head *realloc_head,
214 struct list_head *head)
6841ec68
YL
215{
216 struct resource *res;
b9b0bba9 217 struct pci_dev_resource *add_res, *tmp;
bdc4abec 218 struct pci_dev_resource *dev_res;
c8adf9a3 219 resource_size_t add_size;
6841ec68 220 int idx;
1da177e4 221
b9b0bba9 222 list_for_each_entry_safe(add_res, tmp, realloc_head, list) {
bdc4abec
YL
223 bool found_match = false;
224
b9b0bba9 225 res = add_res->res;
c8adf9a3
RP
226 /* skip resource that has been reset */
227 if (!res->flags)
228 goto out;
229
230 /* skip this resource if not found in head list */
bdc4abec
YL
231 list_for_each_entry(dev_res, head, list) {
232 if (dev_res->res == res) {
233 found_match = true;
234 break;
235 }
c8adf9a3 236 }
bdc4abec
YL
237 if (!found_match)/* just skip */
238 continue;
c8adf9a3 239
b9b0bba9
YL
240 idx = res - &add_res->dev->resource[0];
241 add_size = add_res->add_size;
2bbc6942 242 if (!resource_size(res)) {
b9b0bba9 243 res->start = add_res->start;
2bbc6942 244 res->end = res->start + add_size - 1;
b9b0bba9 245 if (pci_assign_resource(add_res->dev, idx))
c8adf9a3 246 reset_resource(res);
2bbc6942 247 } else {
b9b0bba9
YL
248 resource_size_t align = add_res->min_align;
249 res->flags |= add_res->flags &
bdc4abec 250 (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
b9b0bba9 251 if (pci_reassign_resource(add_res->dev, idx,
bdc4abec 252 add_size, align))
b9b0bba9 253 dev_printk(KERN_DEBUG, &add_res->dev->dev,
b592443d
YL
254 "failed to add %llx res[%d]=%pR\n",
255 (unsigned long long)add_size,
256 idx, res);
c8adf9a3
RP
257 }
258out:
b9b0bba9
YL
259 list_del(&add_res->list);
260 kfree(add_res);
c8adf9a3
RP
261 }
262}
263
264/**
265 * assign_requested_resources_sorted() - satisfy resource requests
266 *
267 * @head : head of the list tracking requests for resources
8356aad4 268 * @fail_head : head of the list tracking requests that could
c8adf9a3
RP
269 * not be allocated
270 *
271 * Satisfy resource requests of each element in the list. Add
272 * requests that could not satisfied to the failed_list.
273 */
bdc4abec
YL
274static void assign_requested_resources_sorted(struct list_head *head,
275 struct list_head *fail_head)
c8adf9a3
RP
276{
277 struct resource *res;
bdc4abec 278 struct pci_dev_resource *dev_res;
c8adf9a3 279 int idx;
9a928660 280
bdc4abec
YL
281 list_for_each_entry(dev_res, head, list) {
282 res = dev_res->res;
283 idx = res - &dev_res->dev->resource[0];
284 if (resource_size(res) &&
285 pci_assign_resource(dev_res->dev, idx)) {
a3cb999d 286 if (fail_head) {
9a928660
YL
287 /*
288 * if the failed res is for ROM BAR, and it will
289 * be enabled later, don't add it to the list
290 */
291 if (!((idx == PCI_ROM_RESOURCE) &&
292 (!(res->flags & IORESOURCE_ROM_ENABLE))))
67cc7e26
YL
293 add_to_list(fail_head,
294 dev_res->dev, res,
295 0 /* dont care */,
296 0 /* dont care */);
9a928660 297 }
fc075e1d 298 reset_resource(res);
542df5de 299 }
1da177e4
LT
300 }
301}
302
5f84f715
YL
303static unsigned long pci_fail_res_type_mask(struct list_head *fail_head)
304{
305 struct pci_dev_resource *fail_res;
306 unsigned long mask = 0;
307
308 /* check failed type */
309 list_for_each_entry(fail_res, fail_head, list)
310 mask |= fail_res->flags;
311
312 /*
313 * one pref failed resource will set IORESOURCE_MEM,
314 * as we can allocate pref in non-pref range.
315 * Will release all assigned non-pref sibling resources
316 * according to that bit.
317 */
318 return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH);
319}
320
321static bool pci_need_to_release(unsigned long mask, struct resource *res)
322{
323 if (res->flags & IORESOURCE_IO)
324 return !!(mask & IORESOURCE_IO);
325
326 /* check pref at first */
327 if (res->flags & IORESOURCE_PREFETCH) {
328 if (mask & IORESOURCE_PREFETCH)
329 return true;
330 /* count pref if its parent is non-pref */
331 else if ((mask & IORESOURCE_MEM) &&
332 !(res->parent->flags & IORESOURCE_PREFETCH))
333 return true;
334 else
335 return false;
336 }
337
338 if (res->flags & IORESOURCE_MEM)
339 return !!(mask & IORESOURCE_MEM);
340
341 return false; /* should not get here */
342}
343
bdc4abec
YL
344static void __assign_resources_sorted(struct list_head *head,
345 struct list_head *realloc_head,
346 struct list_head *fail_head)
c8adf9a3 347{
3e6e0d80
YL
348 /*
349 * Should not assign requested resources at first.
350 * they could be adjacent, so later reassign can not reallocate
351 * them one by one in parent resource window.
367fa982 352 * Try to assign requested + add_size at beginning
3e6e0d80
YL
353 * if could do that, could get out early.
354 * if could not do that, we still try to assign requested at first,
355 * then try to reassign add_size for some resources.
5f84f715
YL
356 *
357 * Separate three resource type checking if we need to release
358 * assigned resource after requested + add_size try.
359 * 1. if there is io port assign fail, will release assigned
360 * io port.
361 * 2. if there is pref mmio assign fail, release assigned
362 * pref mmio.
363 * if assigned pref mmio's parent is non-pref mmio and there
364 * is non-pref mmio assign fail, will release that assigned
365 * pref mmio.
366 * 3. if there is non-pref mmio assign fail or pref mmio
367 * assigned fail, will release assigned non-pref mmio.
3e6e0d80 368 */
bdc4abec
YL
369 LIST_HEAD(save_head);
370 LIST_HEAD(local_fail_head);
b9b0bba9 371 struct pci_dev_resource *save_res;
5f84f715
YL
372 struct pci_dev_resource *dev_res, *tmp_res;
373 unsigned long fail_type;
3e6e0d80
YL
374
375 /* Check if optional add_size is there */
bdc4abec 376 if (!realloc_head || list_empty(realloc_head))
3e6e0d80
YL
377 goto requested_and_reassign;
378
379 /* Save original start, end, flags etc at first */
bdc4abec
YL
380 list_for_each_entry(dev_res, head, list) {
381 if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) {
bffc56d4 382 free_list(&save_head);
3e6e0d80
YL
383 goto requested_and_reassign;
384 }
bdc4abec 385 }
3e6e0d80
YL
386
387 /* Update res in head list with add_size in realloc_head list */
bdc4abec
YL
388 list_for_each_entry(dev_res, head, list)
389 dev_res->res->end += get_res_add_size(realloc_head,
390 dev_res->res);
3e6e0d80
YL
391
392 /* Try updated head list with add_size added */
3e6e0d80
YL
393 assign_requested_resources_sorted(head, &local_fail_head);
394
395 /* all assigned with add_size ? */
bdc4abec 396 if (list_empty(&local_fail_head)) {
3e6e0d80 397 /* Remove head list from realloc_head list */
bdc4abec
YL
398 list_for_each_entry(dev_res, head, list)
399 remove_from_list(realloc_head, dev_res->res);
bffc56d4
YL
400 free_list(&save_head);
401 free_list(head);
3e6e0d80
YL
402 return;
403 }
404
5f84f715
YL
405 /* check failed type */
406 fail_type = pci_fail_res_type_mask(&local_fail_head);
407 /* remove not need to be released assigned res from head list etc */
408 list_for_each_entry_safe(dev_res, tmp_res, head, list)
409 if (dev_res->res->parent &&
410 !pci_need_to_release(fail_type, dev_res->res)) {
411 /* remove it from realloc_head list */
412 remove_from_list(realloc_head, dev_res->res);
413 remove_from_list(&save_head, dev_res->res);
414 list_del(&dev_res->list);
415 kfree(dev_res);
416 }
417
bffc56d4 418 free_list(&local_fail_head);
3e6e0d80 419 /* Release assigned resource */
bdc4abec
YL
420 list_for_each_entry(dev_res, head, list)
421 if (dev_res->res->parent)
422 release_resource(dev_res->res);
3e6e0d80 423 /* Restore start/end/flags from saved list */
b9b0bba9
YL
424 list_for_each_entry(save_res, &save_head, list) {
425 struct resource *res = save_res->res;
3e6e0d80 426
b9b0bba9
YL
427 res->start = save_res->start;
428 res->end = save_res->end;
429 res->flags = save_res->flags;
3e6e0d80 430 }
bffc56d4 431 free_list(&save_head);
3e6e0d80
YL
432
433requested_and_reassign:
c8adf9a3
RP
434 /* Satisfy the must-have resource requests */
435 assign_requested_resources_sorted(head, fail_head);
436
0a2daa1c 437 /* Try to satisfy any additional optional resource
c8adf9a3 438 requests */
9e8bf93a
RP
439 if (realloc_head)
440 reassign_resources_sorted(realloc_head, head);
bffc56d4 441 free_list(head);
c8adf9a3
RP
442}
443
6841ec68 444static void pdev_assign_resources_sorted(struct pci_dev *dev,
bdc4abec
YL
445 struct list_head *add_head,
446 struct list_head *fail_head)
6841ec68 447{
bdc4abec 448 LIST_HEAD(head);
6841ec68 449
6841ec68 450 __dev_sort_resources(dev, &head);
8424d759 451 __assign_resources_sorted(&head, add_head, fail_head);
6841ec68
YL
452
453}
454
455static void pbus_assign_resources_sorted(const struct pci_bus *bus,
bdc4abec
YL
456 struct list_head *realloc_head,
457 struct list_head *fail_head)
6841ec68
YL
458{
459 struct pci_dev *dev;
bdc4abec 460 LIST_HEAD(head);
6841ec68 461
6841ec68
YL
462 list_for_each_entry(dev, &bus->devices, bus_list)
463 __dev_sort_resources(dev, &head);
464
9e8bf93a 465 __assign_resources_sorted(&head, realloc_head, fail_head);
6841ec68
YL
466}
467
b3743fa4 468void pci_setup_cardbus(struct pci_bus *bus)
1da177e4
LT
469{
470 struct pci_dev *bridge = bus->self;
c7dabef8 471 struct resource *res;
1da177e4
LT
472 struct pci_bus_region region;
473
b918c62e
YL
474 dev_info(&bridge->dev, "CardBus bridge to %pR\n",
475 &bus->busn_res);
1da177e4 476
c7dabef8
BH
477 res = bus->resource[0];
478 pcibios_resource_to_bus(bridge, &region, res);
479 if (res->flags & IORESOURCE_IO) {
1da177e4
LT
480 /*
481 * The IO resource is allocated a range twice as large as it
482 * would normally need. This allows us to set both IO regs.
483 */
c7dabef8 484 dev_info(&bridge->dev, " bridge window %pR\n", res);
1da177e4
LT
485 pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
486 region.start);
487 pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
488 region.end);
489 }
490
c7dabef8
BH
491 res = bus->resource[1];
492 pcibios_resource_to_bus(bridge, &region, res);
493 if (res->flags & IORESOURCE_IO) {
494 dev_info(&bridge->dev, " bridge window %pR\n", res);
1da177e4
LT
495 pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
496 region.start);
497 pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
498 region.end);
499 }
500
c7dabef8
BH
501 res = bus->resource[2];
502 pcibios_resource_to_bus(bridge, &region, res);
503 if (res->flags & IORESOURCE_MEM) {
504 dev_info(&bridge->dev, " bridge window %pR\n", res);
1da177e4
LT
505 pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
506 region.start);
507 pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
508 region.end);
509 }
510
c7dabef8
BH
511 res = bus->resource[3];
512 pcibios_resource_to_bus(bridge, &region, res);
513 if (res->flags & IORESOURCE_MEM) {
514 dev_info(&bridge->dev, " bridge window %pR\n", res);
1da177e4
LT
515 pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
516 region.start);
517 pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
518 region.end);
519 }
520}
b3743fa4 521EXPORT_SYMBOL(pci_setup_cardbus);
1da177e4
LT
522
523/* Initialize bridges with base/limit values we have collected.
524 PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
525 requires that if there is no I/O ports or memory behind the
526 bridge, corresponding range must be turned off by writing base
527 value greater than limit to the bridge's base/limit registers.
528
529 Note: care must be taken when updating I/O base/limit registers
530 of bridges which support 32-bit I/O. This update requires two
531 config space writes, so it's quite possible that an I/O window of
532 the bridge will have some undesirable address (e.g. 0) after the
533 first write. Ditto 64-bit prefetchable MMIO. */
7cc5997d 534static void pci_setup_bridge_io(struct pci_bus *bus)
1da177e4
LT
535{
536 struct pci_dev *bridge = bus->self;
c7dabef8 537 struct resource *res;
1da177e4 538 struct pci_bus_region region;
2b28ae19
BH
539 unsigned long io_mask;
540 u8 io_base_lo, io_limit_lo;
7cc5997d 541 u32 l, io_upper16;
1da177e4 542
2b28ae19
BH
543 io_mask = PCI_IO_RANGE_MASK;
544 if (bridge->io_window_1k)
545 io_mask = PCI_IO_1K_RANGE_MASK;
546
1da177e4 547 /* Set up the top and bottom of the PCI I/O segment for this bus. */
c7dabef8
BH
548 res = bus->resource[0];
549 pcibios_resource_to_bus(bridge, &region, res);
550 if (res->flags & IORESOURCE_IO) {
1da177e4
LT
551 pci_read_config_dword(bridge, PCI_IO_BASE, &l);
552 l &= 0xffff0000;
2b28ae19
BH
553 io_base_lo = (region.start >> 8) & io_mask;
554 io_limit_lo = (region.end >> 8) & io_mask;
555 l |= ((u32) io_limit_lo << 8) | io_base_lo;
1da177e4
LT
556 /* Set up upper 16 bits of I/O base/limit. */
557 io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
c7dabef8 558 dev_info(&bridge->dev, " bridge window %pR\n", res);
7cc5997d 559 } else {
1da177e4
LT
560 /* Clear upper 16 bits of I/O base/limit. */
561 io_upper16 = 0;
562 l = 0x00f0;
1da177e4
LT
563 }
564 /* Temporarily disable the I/O range before updating PCI_IO_BASE. */
565 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
566 /* Update lower 16 bits of I/O base/limit. */
567 pci_write_config_dword(bridge, PCI_IO_BASE, l);
568 /* Update upper 16 bits of I/O base/limit. */
569 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
7cc5997d
YL
570}
571
572static void pci_setup_bridge_mmio(struct pci_bus *bus)
573{
574 struct pci_dev *bridge = bus->self;
575 struct resource *res;
576 struct pci_bus_region region;
577 u32 l;
1da177e4 578
7cc5997d 579 /* Set up the top and bottom of the PCI Memory segment for this bus. */
c7dabef8
BH
580 res = bus->resource[1];
581 pcibios_resource_to_bus(bridge, &region, res);
582 if (res->flags & IORESOURCE_MEM) {
1da177e4
LT
583 l = (region.start >> 16) & 0xfff0;
584 l |= region.end & 0xfff00000;
c7dabef8 585 dev_info(&bridge->dev, " bridge window %pR\n", res);
7cc5997d 586 } else {
1da177e4 587 l = 0x0000fff0;
1da177e4
LT
588 }
589 pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
7cc5997d
YL
590}
591
592static void pci_setup_bridge_mmio_pref(struct pci_bus *bus)
593{
594 struct pci_dev *bridge = bus->self;
595 struct resource *res;
596 struct pci_bus_region region;
597 u32 l, bu, lu;
1da177e4
LT
598
599 /* Clear out the upper 32 bits of PREF limit.
600 If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
601 disables PREF range, which is ok. */
602 pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
603
604 /* Set up PREF base/limit. */
c40a22e0 605 bu = lu = 0;
c7dabef8
BH
606 res = bus->resource[2];
607 pcibios_resource_to_bus(bridge, &region, res);
608 if (res->flags & IORESOURCE_PREFETCH) {
1da177e4
LT
609 l = (region.start >> 16) & 0xfff0;
610 l |= region.end & 0xfff00000;
c7dabef8 611 if (res->flags & IORESOURCE_MEM_64) {
1f82de10
YL
612 bu = upper_32_bits(region.start);
613 lu = upper_32_bits(region.end);
1f82de10 614 }
c7dabef8 615 dev_info(&bridge->dev, " bridge window %pR\n", res);
7cc5997d 616 } else {
1da177e4 617 l = 0x0000fff0;
1da177e4
LT
618 }
619 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
620
59353ea3
AW
621 /* Set the upper 32 bits of PREF base & limit. */
622 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
623 pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
7cc5997d
YL
624}
625
626static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
627{
628 struct pci_dev *bridge = bus->self;
629
b918c62e
YL
630 dev_info(&bridge->dev, "PCI bridge to %pR\n",
631 &bus->busn_res);
7cc5997d
YL
632
633 if (type & IORESOURCE_IO)
634 pci_setup_bridge_io(bus);
635
636 if (type & IORESOURCE_MEM)
637 pci_setup_bridge_mmio(bus);
638
639 if (type & IORESOURCE_PREFETCH)
640 pci_setup_bridge_mmio_pref(bus);
1da177e4
LT
641
642 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
643}
644
e2444273 645void pci_setup_bridge(struct pci_bus *bus)
7cc5997d
YL
646{
647 unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
648 IORESOURCE_PREFETCH;
649
650 __pci_setup_bridge(bus, type);
651}
652
1da177e4
LT
653/* Check whether the bridge supports optional I/O and
654 prefetchable memory ranges. If not, the respective
655 base/limit registers must be read-only and read as 0. */
96bde06a 656static void pci_bridge_check_ranges(struct pci_bus *bus)
1da177e4
LT
657{
658 u16 io;
659 u32 pmem;
660 struct pci_dev *bridge = bus->self;
661 struct resource *b_res;
662
663 b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
664 b_res[1].flags |= IORESOURCE_MEM;
665
666 pci_read_config_word(bridge, PCI_IO_BASE, &io);
667 if (!io) {
668 pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0);
669 pci_read_config_word(bridge, PCI_IO_BASE, &io);
670 pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
671 }
672 if (io)
673 b_res[0].flags |= IORESOURCE_IO;
674 /* DECchip 21050 pass 2 errata: the bridge may miss an address
675 disconnect boundary by one PCI data phase.
676 Workaround: do not use prefetching on this device. */
677 if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
678 return;
679 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
680 if (!pmem) {
681 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
682 0xfff0fff0);
683 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
684 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
685 }
1f82de10 686 if (pmem) {
1da177e4 687 b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
99586105
YL
688 if ((pmem & PCI_PREF_RANGE_TYPE_MASK) ==
689 PCI_PREF_RANGE_TYPE_64) {
1f82de10 690 b_res[2].flags |= IORESOURCE_MEM_64;
99586105
YL
691 b_res[2].flags |= PCI_PREF_RANGE_TYPE_64;
692 }
1f82de10
YL
693 }
694
695 /* double check if bridge does support 64 bit pref */
696 if (b_res[2].flags & IORESOURCE_MEM_64) {
697 u32 mem_base_hi, tmp;
698 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32,
699 &mem_base_hi);
700 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
701 0xffffffff);
702 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
703 if (!tmp)
704 b_res[2].flags &= ~IORESOURCE_MEM_64;
705 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
706 mem_base_hi);
707 }
1da177e4
LT
708}
709
710/* Helper function for sizing routines: find first available
711 bus resource of a given type. Note: we intentionally skip
712 the bus resources which have already been assigned (that is,
713 have non-NULL parent resource). */
96bde06a 714static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type)
1da177e4
LT
715{
716 int i;
717 struct resource *r;
718 unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
719 IORESOURCE_PREFETCH;
720
89a74ecc 721 pci_bus_for_each_resource(bus, r, i) {
299de034
IK
722 if (r == &ioport_resource || r == &iomem_resource)
723 continue;
55a10984
JB
724 if (r && (r->flags & type_mask) == type && !r->parent)
725 return r;
1da177e4
LT
726 }
727 return NULL;
728}
729
13583b16
RP
730static resource_size_t calculate_iosize(resource_size_t size,
731 resource_size_t min_size,
732 resource_size_t size1,
733 resource_size_t old_size,
734 resource_size_t align)
735{
736 if (size < min_size)
737 size = min_size;
738 if (old_size == 1 )
739 old_size = 0;
740 /* To be fixed in 2.5: we should have sort of HAVE_ISA
741 flag in the struct pci_bus. */
742#if defined(CONFIG_ISA) || defined(CONFIG_EISA)
743 size = (size & 0xff) + ((size & ~0xffUL) << 2);
744#endif
745 size = ALIGN(size + size1, align);
746 if (size < old_size)
747 size = old_size;
748 return size;
749}
750
751static resource_size_t calculate_memsize(resource_size_t size,
752 resource_size_t min_size,
753 resource_size_t size1,
754 resource_size_t old_size,
755 resource_size_t align)
756{
757 if (size < min_size)
758 size = min_size;
759 if (old_size == 1 )
760 old_size = 0;
761 if (size < old_size)
762 size = old_size;
763 size = ALIGN(size + size1, align);
764 return size;
765}
766
ac5ad93e
GS
767resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus,
768 unsigned long type)
769{
770 return 1;
771}
772
773#define PCI_P2P_DEFAULT_MEM_ALIGN 0x100000 /* 1MiB */
774#define PCI_P2P_DEFAULT_IO_ALIGN 0x1000 /* 4KiB */
775#define PCI_P2P_DEFAULT_IO_ALIGN_1K 0x400 /* 1KiB */
776
777static resource_size_t window_alignment(struct pci_bus *bus,
778 unsigned long type)
779{
780 resource_size_t align = 1, arch_align;
781
782 if (type & IORESOURCE_MEM)
783 align = PCI_P2P_DEFAULT_MEM_ALIGN;
784 else if (type & IORESOURCE_IO) {
785 /*
786 * Per spec, I/O windows are 4K-aligned, but some
787 * bridges have an extension to support 1K alignment.
788 */
789 if (bus->self->io_window_1k)
790 align = PCI_P2P_DEFAULT_IO_ALIGN_1K;
791 else
792 align = PCI_P2P_DEFAULT_IO_ALIGN;
793 }
794
795 arch_align = pcibios_window_alignment(bus, type);
796 return max(align, arch_align);
797}
798
c8adf9a3
RP
799/**
800 * pbus_size_io() - size the io window of a given bus
801 *
802 * @bus : the bus
803 * @min_size : the minimum io window that must to be allocated
804 * @add_size : additional optional io window
9e8bf93a 805 * @realloc_head : track the additional io window on this list
c8adf9a3
RP
806 *
807 * Sizing the IO windows of the PCI-PCI bridge is trivial,
fd591341 808 * since these windows have 1K or 4K granularity and the IO ranges
c8adf9a3
RP
809 * of non-bridge PCI devices are limited to 256 bytes.
810 * We must be careful with the ISA aliasing though.
811 */
812static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
bdc4abec 813 resource_size_t add_size, struct list_head *realloc_head)
1da177e4
LT
814{
815 struct pci_dev *dev;
816 struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO);
c8adf9a3 817 unsigned long size = 0, size0 = 0, size1 = 0;
be768912 818 resource_size_t children_add_size = 0;
462d9303 819 resource_size_t min_align, io_align, align;
1da177e4
LT
820
821 if (!b_res)
822 return;
823
462d9303 824 io_align = min_align = window_alignment(bus, IORESOURCE_IO);
1da177e4
LT
825 list_for_each_entry(dev, &bus->devices, bus_list) {
826 int i;
827
828 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
829 struct resource *r = &dev->resource[i];
830 unsigned long r_size;
831
832 if (r->parent || !(r->flags & IORESOURCE_IO))
833 continue;
022edd86 834 r_size = resource_size(r);
1da177e4
LT
835
836 if (r_size < 0x400)
837 /* Might be re-aligned for ISA */
838 size += r_size;
839 else
840 size1 += r_size;
be768912 841
fd591341
YL
842 align = pci_resource_alignment(dev, r);
843 if (align > min_align)
844 min_align = align;
845
9e8bf93a
RP
846 if (realloc_head)
847 children_add_size += get_res_add_size(realloc_head, r);
1da177e4
LT
848 }
849 }
fd591341 850
462d9303
GS
851 if (min_align > io_align)
852 min_align = io_align;
fd591341 853
c8adf9a3 854 size0 = calculate_iosize(size, min_size, size1,
fd591341 855 resource_size(b_res), min_align);
be768912
YL
856 if (children_add_size > add_size)
857 add_size = children_add_size;
9e8bf93a 858 size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
a4ac9fea 859 calculate_iosize(size, min_size, add_size + size1,
fd591341 860 resource_size(b_res), min_align);
c8adf9a3 861 if (!size0 && !size1) {
865df576
BH
862 if (b_res->start || b_res->end)
863 dev_info(&bus->self->dev, "disabling bridge window "
b918c62e
YL
864 "%pR to %pR (unused)\n", b_res,
865 &bus->busn_res);
1da177e4
LT
866 b_res->flags = 0;
867 return;
868 }
fd591341
YL
869
870 b_res->start = min_align;
c8adf9a3 871 b_res->end = b_res->start + size0 - 1;
88452565 872 b_res->flags |= IORESOURCE_STARTALIGN;
b592443d 873 if (size1 > size0 && realloc_head) {
fd591341
YL
874 add_to_list(realloc_head, bus->self, b_res, size1-size0,
875 min_align);
b592443d 876 dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window "
b918c62e
YL
877 "%pR to %pR add_size %lx\n", b_res,
878 &bus->busn_res, size1-size0);
b592443d 879 }
1da177e4
LT
880}
881
c121504e
GS
882static inline resource_size_t calculate_mem_align(resource_size_t *aligns,
883 int max_order)
884{
885 resource_size_t align = 0;
886 resource_size_t min_align = 0;
887 int order;
888
889 for (order = 0; order <= max_order; order++) {
890 resource_size_t align1 = 1;
891
892 align1 <<= (order + 20);
893
894 if (!align)
895 min_align = align1;
896 else if (ALIGN(align + min_align, min_align) < align1)
897 min_align = align1 >> 1;
898 align += aligns[order];
899 }
900
901 return min_align;
902}
903
c8adf9a3
RP
904/**
905 * pbus_size_mem() - size the memory window of a given bus
906 *
907 * @bus : the bus
908 * @min_size : the minimum memory window that must to be allocated
909 * @add_size : additional optional memory window
9e8bf93a 910 * @realloc_head : track the additional memory window on this list
c8adf9a3
RP
911 *
912 * Calculate the size of the bus and minimal alignment which
913 * guarantees that all child resources fit in this size.
914 */
28760489 915static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
c8adf9a3
RP
916 unsigned long type, resource_size_t min_size,
917 resource_size_t add_size,
bdc4abec 918 struct list_head *realloc_head)
1da177e4
LT
919{
920 struct pci_dev *dev;
c8adf9a3 921 resource_size_t min_align, align, size, size0, size1;
c40a22e0 922 resource_size_t aligns[12]; /* Alignments from 1Mb to 2Gb */
1da177e4
LT
923 int order, max_order;
924 struct resource *b_res = find_free_bus_resource(bus, type);
1f82de10 925 unsigned int mem64_mask = 0;
be768912 926 resource_size_t children_add_size = 0;
1da177e4
LT
927
928 if (!b_res)
929 return 0;
930
931 memset(aligns, 0, sizeof(aligns));
932 max_order = 0;
933 size = 0;
934
1f82de10
YL
935 mem64_mask = b_res->flags & IORESOURCE_MEM_64;
936 b_res->flags &= ~IORESOURCE_MEM_64;
937
1da177e4
LT
938 list_for_each_entry(dev, &bus->devices, bus_list) {
939 int i;
1f82de10 940
1da177e4
LT
941 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
942 struct resource *r = &dev->resource[i];
c40a22e0 943 resource_size_t r_size;
1da177e4
LT
944
945 if (r->parent || (r->flags & mask) != type)
946 continue;
022edd86 947 r_size = resource_size(r);
2aceefcb
YL
948#ifdef CONFIG_PCI_IOV
949 /* put SRIOV requested res to the optional list */
9e8bf93a 950 if (realloc_head && i >= PCI_IOV_RESOURCES &&
2aceefcb
YL
951 i <= PCI_IOV_RESOURCE_END) {
952 r->end = r->start - 1;
9e8bf93a 953 add_to_list(realloc_head, dev, r, r_size, 0/* dont' care */);
2aceefcb
YL
954 children_add_size += r_size;
955 continue;
956 }
957#endif
1da177e4 958 /* For bridges size != alignment */
6faf17f6 959 align = pci_resource_alignment(dev, r);
1da177e4
LT
960 order = __ffs(align) - 20;
961 if (order > 11) {
865df576
BH
962 dev_warn(&dev->dev, "disabling BAR %d: %pR "
963 "(bad alignment %#llx)\n", i, r,
964 (unsigned long long) align);
1da177e4
LT
965 r->flags = 0;
966 continue;
967 }
968 size += r_size;
969 if (order < 0)
970 order = 0;
971 /* Exclude ranges with size > align from
972 calculation of the alignment. */
973 if (r_size == align)
974 aligns[order] += align;
975 if (order > max_order)
976 max_order = order;
1f82de10 977 mem64_mask &= r->flags & IORESOURCE_MEM_64;
be768912 978
9e8bf93a
RP
979 if (realloc_head)
980 children_add_size += get_res_add_size(realloc_head, r);
1da177e4
LT
981 }
982 }
462d9303 983
c121504e 984 min_align = calculate_mem_align(aligns, max_order);
462d9303 985 min_align = max(min_align, window_alignment(bus, b_res->flags & mask));
b42282e5 986 size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align);
be768912
YL
987 if (children_add_size > add_size)
988 add_size = children_add_size;
9e8bf93a 989 size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
a4ac9fea 990 calculate_memsize(size, min_size, add_size,
b42282e5 991 resource_size(b_res), min_align);
c8adf9a3 992 if (!size0 && !size1) {
865df576
BH
993 if (b_res->start || b_res->end)
994 dev_info(&bus->self->dev, "disabling bridge window "
b918c62e
YL
995 "%pR to %pR (unused)\n", b_res,
996 &bus->busn_res);
1da177e4
LT
997 b_res->flags = 0;
998 return 1;
999 }
1000 b_res->start = min_align;
c8adf9a3
RP
1001 b_res->end = size0 + min_align - 1;
1002 b_res->flags |= IORESOURCE_STARTALIGN | mem64_mask;
b592443d 1003 if (size1 > size0 && realloc_head) {
9e8bf93a 1004 add_to_list(realloc_head, bus->self, b_res, size1-size0, min_align);
b592443d 1005 dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window "
b918c62e
YL
1006 "%pR to %pR add_size %llx\n", b_res,
1007 &bus->busn_res, (unsigned long long)size1-size0);
b592443d 1008 }
1da177e4
LT
1009 return 1;
1010}
1011
0a2daa1c
RP
1012unsigned long pci_cardbus_resource_alignment(struct resource *res)
1013{
1014 if (res->flags & IORESOURCE_IO)
1015 return pci_cardbus_io_size;
1016 if (res->flags & IORESOURCE_MEM)
1017 return pci_cardbus_mem_size;
1018 return 0;
1019}
1020
1021static void pci_bus_size_cardbus(struct pci_bus *bus,
bdc4abec 1022 struct list_head *realloc_head)
1da177e4
LT
1023{
1024 struct pci_dev *bridge = bus->self;
1025 struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
11848934 1026 resource_size_t b_res_3_size = pci_cardbus_mem_size * 2;
1da177e4
LT
1027 u16 ctrl;
1028
3796f1e2
YL
1029 if (b_res[0].parent)
1030 goto handle_b_res_1;
1da177e4
LT
1031 /*
1032 * Reserve some resources for CardBus. We reserve
1033 * a fixed amount of bus space for CardBus bridges.
1034 */
11848934
YL
1035 b_res[0].start = pci_cardbus_io_size;
1036 b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1;
1037 b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1038 if (realloc_head) {
1039 b_res[0].end -= pci_cardbus_io_size;
1040 add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
1041 pci_cardbus_io_size);
1042 }
1da177e4 1043
3796f1e2
YL
1044handle_b_res_1:
1045 if (b_res[1].parent)
1046 goto handle_b_res_2;
11848934
YL
1047 b_res[1].start = pci_cardbus_io_size;
1048 b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1;
1049 b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1050 if (realloc_head) {
1051 b_res[1].end -= pci_cardbus_io_size;
1052 add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size,
1053 pci_cardbus_io_size);
1054 }
1da177e4 1055
3796f1e2 1056handle_b_res_2:
dcef0d06
YL
1057 /* MEM1 must not be pref mmio */
1058 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1059 if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) {
1060 ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1;
1061 pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1062 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1063 }
1064
1da177e4
LT
1065 /*
1066 * Check whether prefetchable memory is supported
1067 * by this bridge.
1068 */
1069 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1070 if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
1071 ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
1072 pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1073 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1074 }
1075
3796f1e2
YL
1076 if (b_res[2].parent)
1077 goto handle_b_res_3;
1da177e4
LT
1078 /*
1079 * If we have prefetchable memory support, allocate
1080 * two regions. Otherwise, allocate one region of
1081 * twice the size.
1082 */
1083 if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
11848934
YL
1084 b_res[2].start = pci_cardbus_mem_size;
1085 b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1;
1086 b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH |
1087 IORESOURCE_STARTALIGN;
1088 if (realloc_head) {
1089 b_res[2].end -= pci_cardbus_mem_size;
1090 add_to_list(realloc_head, bridge, b_res+2,
1091 pci_cardbus_mem_size, pci_cardbus_mem_size);
1092 }
1093
1094 /* reduce that to half */
1095 b_res_3_size = pci_cardbus_mem_size;
1096 }
1097
3796f1e2
YL
1098handle_b_res_3:
1099 if (b_res[3].parent)
1100 goto handle_done;
11848934
YL
1101 b_res[3].start = pci_cardbus_mem_size;
1102 b_res[3].end = b_res[3].start + b_res_3_size - 1;
1103 b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN;
1104 if (realloc_head) {
1105 b_res[3].end -= b_res_3_size;
1106 add_to_list(realloc_head, bridge, b_res+3, b_res_3_size,
1107 pci_cardbus_mem_size);
1108 }
3796f1e2
YL
1109
1110handle_done:
1111 ;
1da177e4
LT
1112}
1113
d66ecb72 1114void __ref __pci_bus_size_bridges(struct pci_bus *bus,
bdc4abec 1115 struct list_head *realloc_head)
1da177e4
LT
1116{
1117 struct pci_dev *dev;
1118 unsigned long mask, prefmask;
c8adf9a3 1119 resource_size_t additional_mem_size = 0, additional_io_size = 0;
1da177e4
LT
1120
1121 list_for_each_entry(dev, &bus->devices, bus_list) {
1122 struct pci_bus *b = dev->subordinate;
1123 if (!b)
1124 continue;
1125
1126 switch (dev->class >> 8) {
1127 case PCI_CLASS_BRIDGE_CARDBUS:
9e8bf93a 1128 pci_bus_size_cardbus(b, realloc_head);
1da177e4
LT
1129 break;
1130
1131 case PCI_CLASS_BRIDGE_PCI:
1132 default:
9e8bf93a 1133 __pci_bus_size_bridges(b, realloc_head);
1da177e4
LT
1134 break;
1135 }
1136 }
1137
1138 /* The root bus? */
1139 if (!bus->self)
1140 return;
1141
1142 switch (bus->self->class >> 8) {
1143 case PCI_CLASS_BRIDGE_CARDBUS:
1144 /* don't size cardbuses yet. */
1145 break;
1146
1147 case PCI_CLASS_BRIDGE_PCI:
1148 pci_bridge_check_ranges(bus);
28760489 1149 if (bus->self->is_hotplug_bridge) {
c8adf9a3
RP
1150 additional_io_size = pci_hotplug_io_size;
1151 additional_mem_size = pci_hotplug_mem_size;
28760489 1152 }
c8adf9a3
RP
1153 /*
1154 * Follow thru
1155 */
1da177e4 1156 default:
19aa7ee4
YL
1157 pbus_size_io(bus, realloc_head ? 0 : additional_io_size,
1158 additional_io_size, realloc_head);
1da177e4
LT
1159 /* If the bridge supports prefetchable range, size it
1160 separately. If it doesn't, or its prefetchable window
1161 has already been allocated by arch code, try
1162 non-prefetchable range for both types of PCI memory
1163 resources. */
1164 mask = IORESOURCE_MEM;
1165 prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
19aa7ee4
YL
1166 if (pbus_size_mem(bus, prefmask, prefmask,
1167 realloc_head ? 0 : additional_mem_size,
1168 additional_mem_size, realloc_head))
1da177e4 1169 mask = prefmask; /* Success, size non-prefetch only. */
28760489 1170 else
c8adf9a3 1171 additional_mem_size += additional_mem_size;
19aa7ee4
YL
1172 pbus_size_mem(bus, mask, IORESOURCE_MEM,
1173 realloc_head ? 0 : additional_mem_size,
1174 additional_mem_size, realloc_head);
1da177e4
LT
1175 break;
1176 }
1177}
c8adf9a3
RP
1178
1179void __ref pci_bus_size_bridges(struct pci_bus *bus)
1180{
1181 __pci_bus_size_bridges(bus, NULL);
1182}
1da177e4
LT
1183EXPORT_SYMBOL(pci_bus_size_bridges);
1184
d66ecb72
JL
1185void __ref __pci_bus_assign_resources(const struct pci_bus *bus,
1186 struct list_head *realloc_head,
1187 struct list_head *fail_head)
1da177e4
LT
1188{
1189 struct pci_bus *b;
1190 struct pci_dev *dev;
1191
9e8bf93a 1192 pbus_assign_resources_sorted(bus, realloc_head, fail_head);
1da177e4 1193
1da177e4
LT
1194 list_for_each_entry(dev, &bus->devices, bus_list) {
1195 b = dev->subordinate;
1196 if (!b)
1197 continue;
1198
9e8bf93a 1199 __pci_bus_assign_resources(b, realloc_head, fail_head);
1da177e4
LT
1200
1201 switch (dev->class >> 8) {
1202 case PCI_CLASS_BRIDGE_PCI:
6841ec68
YL
1203 if (!pci_is_enabled(dev))
1204 pci_setup_bridge(b);
1da177e4
LT
1205 break;
1206
1207 case PCI_CLASS_BRIDGE_CARDBUS:
1208 pci_setup_cardbus(b);
1209 break;
1210
1211 default:
80ccba11
BH
1212 dev_info(&dev->dev, "not setting up bridge for bus "
1213 "%04x:%02x\n", pci_domain_nr(b), b->number);
1da177e4
LT
1214 break;
1215 }
1216 }
1217}
568ddef8
YL
1218
1219void __ref pci_bus_assign_resources(const struct pci_bus *bus)
1220{
c8adf9a3 1221 __pci_bus_assign_resources(bus, NULL, NULL);
568ddef8 1222}
1da177e4
LT
1223EXPORT_SYMBOL(pci_bus_assign_resources);
1224
6841ec68 1225static void __ref __pci_bridge_assign_resources(const struct pci_dev *bridge,
bdc4abec
YL
1226 struct list_head *add_head,
1227 struct list_head *fail_head)
6841ec68
YL
1228{
1229 struct pci_bus *b;
1230
8424d759
YL
1231 pdev_assign_resources_sorted((struct pci_dev *)bridge,
1232 add_head, fail_head);
6841ec68
YL
1233
1234 b = bridge->subordinate;
1235 if (!b)
1236 return;
1237
8424d759 1238 __pci_bus_assign_resources(b, add_head, fail_head);
6841ec68
YL
1239
1240 switch (bridge->class >> 8) {
1241 case PCI_CLASS_BRIDGE_PCI:
1242 pci_setup_bridge(b);
1243 break;
1244
1245 case PCI_CLASS_BRIDGE_CARDBUS:
1246 pci_setup_cardbus(b);
1247 break;
1248
1249 default:
1250 dev_info(&bridge->dev, "not setting up bridge for bus "
1251 "%04x:%02x\n", pci_domain_nr(b), b->number);
1252 break;
1253 }
1254}
5009b460
YL
1255static void pci_bridge_release_resources(struct pci_bus *bus,
1256 unsigned long type)
1257{
1258 int idx;
1259 bool changed = false;
1260 struct pci_dev *dev;
1261 struct resource *r;
1262 unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
1263 IORESOURCE_PREFETCH;
1264
1265 dev = bus->self;
1266 for (idx = PCI_BRIDGE_RESOURCES; idx <= PCI_BRIDGE_RESOURCE_END;
1267 idx++) {
1268 r = &dev->resource[idx];
1269 if ((r->flags & type_mask) != type)
1270 continue;
1271 if (!r->parent)
1272 continue;
1273 /*
1274 * if there are children under that, we should release them
1275 * all
1276 */
1277 release_child_resources(r);
1278 if (!release_resource(r)) {
1279 dev_printk(KERN_DEBUG, &dev->dev,
1280 "resource %d %pR released\n", idx, r);
1281 /* keep the old size */
1282 r->end = resource_size(r) - 1;
1283 r->start = 0;
1284 r->flags = 0;
1285 changed = true;
1286 }
1287 }
1288
1289 if (changed) {
1290 /* avoiding touch the one without PREF */
1291 if (type & IORESOURCE_PREFETCH)
1292 type = IORESOURCE_PREFETCH;
1293 __pci_setup_bridge(bus, type);
1294 }
1295}
1296
1297enum release_type {
1298 leaf_only,
1299 whole_subtree,
1300};
1301/*
1302 * try to release pci bridge resources that is from leaf bridge,
1303 * so we can allocate big new one later
1304 */
1305static void __ref pci_bus_release_bridge_resources(struct pci_bus *bus,
1306 unsigned long type,
1307 enum release_type rel_type)
1308{
1309 struct pci_dev *dev;
1310 bool is_leaf_bridge = true;
1311
1312 list_for_each_entry(dev, &bus->devices, bus_list) {
1313 struct pci_bus *b = dev->subordinate;
1314 if (!b)
1315 continue;
1316
1317 is_leaf_bridge = false;
1318
1319 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1320 continue;
1321
1322 if (rel_type == whole_subtree)
1323 pci_bus_release_bridge_resources(b, type,
1324 whole_subtree);
1325 }
1326
1327 if (pci_is_root_bus(bus))
1328 return;
1329
1330 if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1331 return;
1332
1333 if ((rel_type == whole_subtree) || is_leaf_bridge)
1334 pci_bridge_release_resources(bus, type);
1335}
1336
76fbc263
YL
1337static void pci_bus_dump_res(struct pci_bus *bus)
1338{
89a74ecc
BH
1339 struct resource *res;
1340 int i;
7c9342b8 1341
89a74ecc 1342 pci_bus_for_each_resource(bus, res, i) {
7c9342b8 1343 if (!res || !res->end || !res->flags)
76fbc263
YL
1344 continue;
1345
c7dabef8 1346 dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res);
76fbc263
YL
1347 }
1348}
1349
1350static void pci_bus_dump_resources(struct pci_bus *bus)
1351{
1352 struct pci_bus *b;
1353 struct pci_dev *dev;
1354
1355
1356 pci_bus_dump_res(bus);
1357
1358 list_for_each_entry(dev, &bus->devices, bus_list) {
1359 b = dev->subordinate;
1360 if (!b)
1361 continue;
1362
1363 pci_bus_dump_resources(b);
1364 }
1365}
1366
da7822e5
YL
1367static int __init pci_bus_get_depth(struct pci_bus *bus)
1368{
1369 int depth = 0;
1370 struct pci_dev *dev;
1371
1372 list_for_each_entry(dev, &bus->devices, bus_list) {
1373 int ret;
1374 struct pci_bus *b = dev->subordinate;
1375 if (!b)
1376 continue;
1377
1378 ret = pci_bus_get_depth(b);
1379 if (ret + 1 > depth)
1380 depth = ret + 1;
1381 }
1382
1383 return depth;
1384}
1385static int __init pci_get_max_depth(void)
1386{
1387 int depth = 0;
1388 struct pci_bus *bus;
1389
1390 list_for_each_entry(bus, &pci_root_buses, node) {
1391 int ret;
1392
1393 ret = pci_bus_get_depth(bus);
1394 if (ret > depth)
1395 depth = ret;
1396 }
1397
1398 return depth;
1399}
1400
b55438fd
YL
1401/*
1402 * -1: undefined, will auto detect later
1403 * 0: disabled by user
1404 * 1: disabled by auto detect
1405 * 2: enabled by user
1406 * 3: enabled by auto detect
1407 */
1408enum enable_type {
1409 undefined = -1,
1410 user_disabled,
1411 auto_disabled,
1412 user_enabled,
1413 auto_enabled,
1414};
1415
1416static enum enable_type pci_realloc_enable __initdata = undefined;
1417void __init pci_realloc_get_opt(char *str)
1418{
1419 if (!strncmp(str, "off", 3))
1420 pci_realloc_enable = user_disabled;
1421 else if (!strncmp(str, "on", 2))
1422 pci_realloc_enable = user_enabled;
1423}
1424static bool __init pci_realloc_enabled(void)
1425{
1426 return pci_realloc_enable >= user_enabled;
1427}
f483d392 1428
b07f2ebc
YL
1429static void __init pci_realloc_detect(void)
1430{
1431#if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO)
1432 struct pci_dev *dev = NULL;
1433
1434 if (pci_realloc_enable != undefined)
1435 return;
1436
1437 for_each_pci_dev(dev) {
1438 int i;
1439
1440 for (i = PCI_IOV_RESOURCES; i <= PCI_IOV_RESOURCE_END; i++) {
1441 struct resource *r = &dev->resource[i];
1442
1443 /* Not assigned, or rejected by kernel ? */
1444 if (r->flags && !r->start) {
1445 pci_realloc_enable = auto_enabled;
1446
1447 return;
1448 }
1449 }
1450 }
1451#endif
1452}
1453
da7822e5
YL
1454/*
1455 * first try will not touch pci bridge res
1456 * second and later try will clear small leaf bridge res
1457 * will stop till to the max deepth if can not find good one
1458 */
1da177e4
LT
1459void __init
1460pci_assign_unassigned_resources(void)
1461{
1462 struct pci_bus *bus;
bdc4abec 1463 LIST_HEAD(realloc_head); /* list of resources that
c8adf9a3 1464 want additional resources */
bdc4abec 1465 struct list_head *add_list = NULL;
da7822e5
YL
1466 int tried_times = 0;
1467 enum release_type rel_type = leaf_only;
bdc4abec 1468 LIST_HEAD(fail_head);
b9b0bba9 1469 struct pci_dev_resource *fail_res;
da7822e5
YL
1470 unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
1471 IORESOURCE_PREFETCH;
19aa7ee4 1472 int pci_try_num = 1;
da7822e5 1473
19aa7ee4 1474 /* don't realloc if asked to do so */
b07f2ebc 1475 pci_realloc_detect();
19aa7ee4
YL
1476 if (pci_realloc_enabled()) {
1477 int max_depth = pci_get_max_depth();
1478
1479 pci_try_num = max_depth + 1;
1480 printk(KERN_DEBUG "PCI: max bus depth: %d pci_try_num: %d\n",
1481 max_depth, pci_try_num);
1482 }
da7822e5
YL
1483
1484again:
19aa7ee4
YL
1485 /*
1486 * last try will use add_list, otherwise will try good to have as
1487 * must have, so can realloc parent bridge resource
1488 */
1489 if (tried_times + 1 == pci_try_num)
bdc4abec 1490 add_list = &realloc_head;
1da177e4
LT
1491 /* Depth first, calculate sizes and alignments of all
1492 subordinate buses. */
da7822e5 1493 list_for_each_entry(bus, &pci_root_buses, node)
19aa7ee4 1494 __pci_bus_size_bridges(bus, add_list);
c8adf9a3 1495
1da177e4 1496 /* Depth last, allocate resources and update the hardware. */
da7822e5 1497 list_for_each_entry(bus, &pci_root_buses, node)
bdc4abec 1498 __pci_bus_assign_resources(bus, add_list, &fail_head);
19aa7ee4 1499 if (add_list)
bdc4abec 1500 BUG_ON(!list_empty(add_list));
da7822e5
YL
1501 tried_times++;
1502
1503 /* any device complain? */
bdc4abec 1504 if (list_empty(&fail_head))
da7822e5 1505 goto enable_and_dump;
f483d392 1506
0c5be0cb 1507 if (tried_times >= pci_try_num) {
eb572e7c
YL
1508 if (pci_realloc_enable == undefined)
1509 printk(KERN_INFO "Some PCI device resources are unassigned, try booting with pci=realloc\n");
b07f2ebc
YL
1510 else if (pci_realloc_enable == auto_enabled)
1511 printk(KERN_INFO "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n");
eb572e7c 1512
bffc56d4 1513 free_list(&fail_head);
da7822e5
YL
1514 goto enable_and_dump;
1515 }
1516
1517 printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
1518 tried_times + 1);
1519
1520 /* third times and later will not check if it is leaf */
1521 if ((tried_times + 1) > 2)
1522 rel_type = whole_subtree;
1523
1524 /*
1525 * Try to release leaf bridge's resources that doesn't fit resource of
1526 * child device under that bridge
1527 */
b9b0bba9
YL
1528 list_for_each_entry(fail_res, &fail_head, list) {
1529 bus = fail_res->dev->bus;
bdc4abec 1530 pci_bus_release_bridge_resources(bus,
b9b0bba9 1531 fail_res->flags & type_mask,
bdc4abec 1532 rel_type);
da7822e5
YL
1533 }
1534 /* restore size and flags */
b9b0bba9
YL
1535 list_for_each_entry(fail_res, &fail_head, list) {
1536 struct resource *res = fail_res->res;
da7822e5 1537
b9b0bba9
YL
1538 res->start = fail_res->start;
1539 res->end = fail_res->end;
1540 res->flags = fail_res->flags;
1541 if (fail_res->dev->subordinate)
da7822e5 1542 res->flags = 0;
da7822e5 1543 }
bffc56d4 1544 free_list(&fail_head);
da7822e5
YL
1545
1546 goto again;
1547
1548enable_and_dump:
1549 /* Depth last, update the hardware. */
1550 list_for_each_entry(bus, &pci_root_buses, node)
1551 pci_enable_bridges(bus);
76fbc263
YL
1552
1553 /* dump the resource on buses */
da7822e5 1554 list_for_each_entry(bus, &pci_root_buses, node)
76fbc263 1555 pci_bus_dump_resources(bus);
1da177e4 1556}
6841ec68
YL
1557
1558void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
1559{
1560 struct pci_bus *parent = bridge->subordinate;
bdc4abec 1561 LIST_HEAD(add_list); /* list of resources that
8424d759 1562 want additional resources */
32180e40 1563 int tried_times = 0;
bdc4abec 1564 LIST_HEAD(fail_head);
b9b0bba9 1565 struct pci_dev_resource *fail_res;
6841ec68 1566 int retval;
32180e40
YL
1567 unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
1568 IORESOURCE_PREFETCH;
1569
32180e40 1570again:
8424d759 1571 __pci_bus_size_bridges(parent, &add_list);
bdc4abec
YL
1572 __pci_bridge_assign_resources(bridge, &add_list, &fail_head);
1573 BUG_ON(!list_empty(&add_list));
32180e40
YL
1574 tried_times++;
1575
bdc4abec 1576 if (list_empty(&fail_head))
3f579c34 1577 goto enable_all;
32180e40
YL
1578
1579 if (tried_times >= 2) {
1580 /* still fail, don't need to try more */
bffc56d4 1581 free_list(&fail_head);
3f579c34 1582 goto enable_all;
32180e40
YL
1583 }
1584
1585 printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
1586 tried_times + 1);
1587
1588 /*
1589 * Try to release leaf bridge's resources that doesn't fit resource of
1590 * child device under that bridge
1591 */
b9b0bba9
YL
1592 list_for_each_entry(fail_res, &fail_head, list) {
1593 struct pci_bus *bus = fail_res->dev->bus;
1594 unsigned long flags = fail_res->flags;
32180e40
YL
1595
1596 pci_bus_release_bridge_resources(bus, flags & type_mask,
1597 whole_subtree);
32180e40
YL
1598 }
1599 /* restore size and flags */
b9b0bba9
YL
1600 list_for_each_entry(fail_res, &fail_head, list) {
1601 struct resource *res = fail_res->res;
32180e40 1602
b9b0bba9
YL
1603 res->start = fail_res->start;
1604 res->end = fail_res->end;
1605 res->flags = fail_res->flags;
1606 if (fail_res->dev->subordinate)
32180e40 1607 res->flags = 0;
32180e40 1608 }
bffc56d4 1609 free_list(&fail_head);
32180e40
YL
1610
1611 goto again;
3f579c34
YL
1612
1613enable_all:
1614 retval = pci_reenable_device(bridge);
9fc9eea0
BH
1615 if (retval)
1616 dev_err(&bridge->dev, "Error reenabling bridge (%d)\n", retval);
3f579c34
YL
1617 pci_set_master(bridge);
1618 pci_enable_bridges(parent);
6841ec68
YL
1619}
1620EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);
9b03088f 1621
17787940 1622void pci_assign_unassigned_bus_resources(struct pci_bus *bus)
9b03088f 1623{
9b03088f 1624 struct pci_dev *dev;
bdc4abec 1625 LIST_HEAD(add_list); /* list of resources that
9b03088f
YL
1626 want additional resources */
1627
9b03088f
YL
1628 down_read(&pci_bus_sem);
1629 list_for_each_entry(dev, &bus->devices, bus_list)
1630 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1631 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1632 if (dev->subordinate)
1633 __pci_bus_size_bridges(dev->subordinate,
1634 &add_list);
1635 up_read(&pci_bus_sem);
1636 __pci_bus_assign_resources(bus, &add_list, NULL);
bdc4abec 1637 BUG_ON(!list_empty(&add_list));
17787940 1638}