igb: add support for the 82580 phy
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / igb / e1000_phy.h
CommitLineData
9d5c8243
AK
1/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
86d5d38f 4 Copyright(c) 2007-2009 Intel Corporation.
9d5c8243
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _E1000_PHY_H_
29#define _E1000_PHY_H_
30
31enum e1000_ms_type {
32 e1000_ms_hw_default = 0,
33 e1000_ms_force_master,
34 e1000_ms_force_slave,
35 e1000_ms_auto
36};
37
38enum e1000_smart_speed {
39 e1000_smart_speed_default = 0,
40 e1000_smart_speed_on,
41 e1000_smart_speed_off
42};
43
44s32 igb_check_downshift(struct e1000_hw *hw);
45s32 igb_check_reset_block(struct e1000_hw *hw);
9d5c8243
AK
46s32 igb_copper_link_setup_igp(struct e1000_hw *hw);
47s32 igb_copper_link_setup_m88(struct e1000_hw *hw);
48s32 igb_phy_force_speed_duplex_igp(struct e1000_hw *hw);
49s32 igb_phy_force_speed_duplex_m88(struct e1000_hw *hw);
50s32 igb_get_cable_length_m88(struct e1000_hw *hw);
51s32 igb_get_cable_length_igp_2(struct e1000_hw *hw);
52s32 igb_get_phy_id(struct e1000_hw *hw);
53s32 igb_get_phy_info_igp(struct e1000_hw *hw);
54s32 igb_get_phy_info_m88(struct e1000_hw *hw);
55s32 igb_phy_sw_reset(struct e1000_hw *hw);
56s32 igb_phy_hw_reset(struct e1000_hw *hw);
57s32 igb_read_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 *data);
58s32 igb_set_d3_lplu_state(struct e1000_hw *hw, bool active);
81fadd81 59s32 igb_setup_copper_link(struct e1000_hw *hw);
9d5c8243
AK
60s32 igb_write_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 data);
61s32 igb_phy_has_link(struct e1000_hw *hw, u32 iterations,
62 u32 usec_interval, bool *success);
63s32 igb_phy_init_script_igp3(struct e1000_hw *hw);
bf6f7a92
AD
64s32 igb_read_phy_reg_i2c(struct e1000_hw *hw, u32 offset, u16 *data);
65s32 igb_write_phy_reg_i2c(struct e1000_hw *hw, u32 offset, u16 data);
2909c3f7
AD
66s32 igb_copper_link_setup_82580(struct e1000_hw *hw);
67s32 igb_check_polarity_82580(struct e1000_hw *hw);
68s32 igb_get_phy_info_82580(struct e1000_hw *hw);
69s32 igb_phy_force_speed_duplex_82580(struct e1000_hw *hw);
70s32 igb_get_cable_length_82580(struct e1000_hw *hw);
9d5c8243
AK
71
72/* IGP01E1000 Specific Registers */
73#define IGP01E1000_PHY_PORT_CONFIG 0x10 /* Port Config */
74#define IGP01E1000_PHY_PORT_STATUS 0x11 /* Status */
75#define IGP01E1000_PHY_PORT_CTRL 0x12 /* Control */
76#define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health */
77#define IGP02E1000_PHY_POWER_MGMT 0x19 /* Power Management */
78#define IGP01E1000_PHY_PAGE_SELECT 0x1F /* Page Select */
79#define IGP01E1000_PHY_PCS_INIT_REG 0x00B4
80#define IGP01E1000_PHY_POLARITY_MASK 0x0078
81#define IGP01E1000_PSCR_AUTO_MDIX 0x1000
82#define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0=MDI, 1=MDIX */
83#define IGP01E1000_PSCFR_SMART_SPEED 0x0080
84
2909c3f7
AD
85#define I82580_ADDR_REG 16
86#define I82580_CFG_REG 22
87#define I82580_CFG_ASSERT_CRS_ON_TX (1 << 15)
88#define I82580_CFG_ENABLE_DOWNSHIFT (3 << 10) /* auto downshift 100/10 */
89#define I82580_CTRL_REG 23
90#define I82580_CTRL_DOWNSHIFT_MASK (7 << 10)
91
92/* 82580 specific PHY registers */
93#define I82580_PHY_CTRL_2 18
94#define I82580_PHY_LBK_CTRL 19
95#define I82580_PHY_STATUS_2 26
96#define I82580_PHY_DIAG_STATUS 31
97
98/* I82580 PHY Status 2 */
99#define I82580_PHY_STATUS2_REV_POLARITY 0x0400
100#define I82580_PHY_STATUS2_MDIX 0x0800
101#define I82580_PHY_STATUS2_SPEED_MASK 0x0300
102#define I82580_PHY_STATUS2_SPEED_1000MBPS 0x0200
103#define I82580_PHY_STATUS2_SPEED_100MBPS 0x0100
104
105/* I82580 PHY Control 2 */
106#define I82580_PHY_CTRL2_AUTO_MDIX 0x0400
107#define I82580_PHY_CTRL2_FORCE_MDI_MDIX 0x0200
108
109/* I82580 PHY Diagnostics Status */
110#define I82580_DSTATUS_CABLE_LENGTH 0x03FC
111#define I82580_DSTATUS_CABLE_LENGTH_SHIFT 2
9d5c8243
AK
112/* Enable flexible speed on link-up */
113#define IGP02E1000_PM_D0_LPLU 0x0002 /* For D0a states */
114#define IGP02E1000_PM_D3_LPLU 0x0004 /* For all other states */
115#define IGP01E1000_PLHR_SS_DOWNGRADE 0x8000
116#define IGP01E1000_PSSR_POLARITY_REVERSED 0x0002
cbe7a81a 117#define IGP01E1000_PSSR_MDIX 0x0800
9d5c8243
AK
118#define IGP01E1000_PSSR_SPEED_MASK 0xC000
119#define IGP01E1000_PSSR_SPEED_1000MBPS 0xC000
120#define IGP02E1000_PHY_CHANNEL_NUM 4
121#define IGP02E1000_PHY_AGC_A 0x11B1
122#define IGP02E1000_PHY_AGC_B 0x12B1
123#define IGP02E1000_PHY_AGC_C 0x14B1
124#define IGP02E1000_PHY_AGC_D 0x18B1
125#define IGP02E1000_AGC_LENGTH_SHIFT 9 /* Course - 15:13, Fine - 12:9 */
126#define IGP02E1000_AGC_LENGTH_MASK 0x7F
127#define IGP02E1000_AGC_RANGE 15
128
129#define E1000_CABLE_LENGTH_UNDEFINED 0xFF
130
131#endif