be2net: remove LANCER A0 workaround
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / ethernet / emulex / benet / be.h
CommitLineData
6b7c5b94 1/*
d2145cde 2 * Copyright (C) 2005 - 2011 Emulex
6b7c5b94
SP
3 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
d2145cde 11 * linux-drivers@emulex.com
6b7c5b94 12 *
d2145cde
AK
13 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
6b7c5b94
SP
16 */
17
18#ifndef BE_H
19#define BE_H
20
21#include <linux/pci.h>
22#include <linux/etherdevice.h>
6b7c5b94
SP
23#include <linux/delay.h>
24#include <net/tcp.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27#include <linux/if_vlan.h>
28#include <linux/workqueue.h>
29#include <linux/interrupt.h>
84517482 30#include <linux/firmware.h>
5a0e3ad6 31#include <linux/slab.h>
ab1594e9 32#include <linux/u64_stats_sync.h>
6b7c5b94
SP
33
34#include "be_hw.h"
045508a8 35#include "be_roce.h"
6b7c5b94 36
47c1b7b9 37#define DRV_VER "4.4.161.0u"
6b7c5b94
SP
38#define DRV_NAME "be2net"
39#define BE_NAME "ServerEngines BladeEngine2 10Gbps NIC"
12d7ea2c 40#define BE3_NAME "ServerEngines BladeEngine3 10Gbps NIC"
c4ca2374 41#define OC_NAME "Emulex OneConnect 10Gbps NIC"
fe6d2a38
SP
42#define OC_NAME_BE OC_NAME "(be3)"
43#define OC_NAME_LANCER OC_NAME "(Lancer)"
ecedb6ae 44#define OC_NAME_SH OC_NAME "(Skyhawk)"
35ecf03c 45#define DRV_DESC "ServerEngines BladeEngine 10Gbps NIC Driver"
6b7c5b94 46
c4ca2374 47#define BE_VENDOR_ID 0x19a2
fe6d2a38 48#define EMULEX_VENDOR_ID 0x10df
c4ca2374 49#define BE_DEVICE_ID1 0x211
12d7ea2c 50#define BE_DEVICE_ID2 0x221
fe6d2a38
SP
51#define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
52#define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
53#define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
12f4d0a8 54#define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */
ecedb6ae 55#define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */
76b73530 56#define OC_DEVICE_ID6 0x728 /* Device id for VF in SkyHawk */
4762f6ce
AK
57#define OC_SUBSYS_DEVICE_ID1 0xE602
58#define OC_SUBSYS_DEVICE_ID2 0xE642
59#define OC_SUBSYS_DEVICE_ID3 0xE612
60#define OC_SUBSYS_DEVICE_ID4 0xE652
c4ca2374
AK
61
62static inline char *nic_name(struct pci_dev *pdev)
63{
12d7ea2c
AK
64 switch (pdev->device) {
65 case OC_DEVICE_ID1:
c4ca2374 66 return OC_NAME;
e254f6ec 67 case OC_DEVICE_ID2:
fe6d2a38
SP
68 return OC_NAME_BE;
69 case OC_DEVICE_ID3:
12f4d0a8 70 case OC_DEVICE_ID4:
fe6d2a38 71 return OC_NAME_LANCER;
12d7ea2c
AK
72 case BE_DEVICE_ID2:
73 return BE3_NAME;
ecedb6ae 74 case OC_DEVICE_ID5:
76b73530 75 case OC_DEVICE_ID6:
ecedb6ae 76 return OC_NAME_SH;
12d7ea2c 77 default:
c4ca2374 78 return BE_NAME;
12d7ea2c 79 }
c4ca2374
AK
80}
81
6b7c5b94 82/* Number of bytes of an RX frame that are copied to skb->data */
2e588f84 83#define BE_HDR_LEN ((u16) 64)
bb349bb4
ED
84/* allocate extra space to allow tunneling decapsulation without head reallocation */
85#define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64)
86
6b7c5b94
SP
87#define BE_MAX_JUMBO_FRAME_SIZE 9018
88#define BE_MIN_MTU 256
89
90#define BE_NUM_VLANS_SUPPORTED 64
10ef9ab4 91#define BE_MAX_EQD 96u
6b7c5b94
SP
92#define BE_MAX_TX_FRAG_COUNT 30
93
94#define EVNT_Q_LEN 1024
95#define TX_Q_LEN 2048
96#define TX_CQ_LEN 1024
97#define RX_Q_LEN 1024 /* Does not support any other value */
98#define RX_CQ_LEN 1024
5fb379ee 99#define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
6b7c5b94
SP
100#define MCC_CQ_LEN 256
101
10ef9ab4
SP
102#define BE3_MAX_RSS_QS 8
103#define BE2_MAX_RSS_QS 4
104#define MAX_RSS_QS BE3_MAX_RSS_QS
ac6a0c4a 105#define MAX_RX_QS (MAX_RSS_QS + 1) /* RSS qs + 1 def Rx */
10ef9ab4 106
3c8def97 107#define MAX_TX_QS 8
045508a8
PP
108#define MAX_ROCE_EQS 5
109#define MAX_MSIX_VECTORS (MAX_RSS_QS + MAX_ROCE_EQS) /* RSS qs + RoCE */
10ef9ab4 110#define BE_TX_BUDGET 256
6b7c5b94 111#define BE_NAPI_WEIGHT 64
10ef9ab4 112#define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
6b7c5b94
SP
113#define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
114
7c5a5242 115#define MAX_VFS 30 /* Max VFs supported by BE3 FW */
8788fdc2
SP
116#define FW_VER_LEN 32
117
6b7c5b94
SP
118struct be_dma_mem {
119 void *va;
120 dma_addr_t dma;
121 u32 size;
122};
123
124struct be_queue_info {
125 struct be_dma_mem dma_mem;
126 u16 len;
127 u16 entry_size; /* Size of an element in the queue */
128 u16 id;
129 u16 tail, head;
130 bool created;
131 atomic_t used; /* Number of valid elements in the queue */
132};
133
5fb379ee
SP
134static inline u32 MODULO(u16 val, u16 limit)
135{
136 BUG_ON(limit & (limit - 1));
137 return val & (limit - 1);
138}
139
140static inline void index_adv(u16 *index, u16 val, u16 limit)
141{
142 *index = MODULO((*index + val), limit);
143}
144
145static inline void index_inc(u16 *index, u16 limit)
146{
147 *index = MODULO((*index + 1), limit);
148}
149
150static inline void *queue_head_node(struct be_queue_info *q)
151{
152 return q->dma_mem.va + q->head * q->entry_size;
153}
154
155static inline void *queue_tail_node(struct be_queue_info *q)
156{
157 return q->dma_mem.va + q->tail * q->entry_size;
158}
159
3de09455
SK
160static inline void *queue_index_node(struct be_queue_info *q, u16 index)
161{
162 return q->dma_mem.va + index * q->entry_size;
163}
164
5fb379ee
SP
165static inline void queue_head_inc(struct be_queue_info *q)
166{
167 index_inc(&q->head, q->len);
168}
169
652bf646
PR
170static inline void index_dec(u16 *index, u16 limit)
171{
172 *index = MODULO((*index - 1), limit);
173}
174
5fb379ee
SP
175static inline void queue_tail_inc(struct be_queue_info *q)
176{
177 index_inc(&q->tail, q->len);
178}
179
5fb379ee
SP
180struct be_eq_obj {
181 struct be_queue_info q;
182 char desc[32];
183
184 /* Adaptive interrupt coalescing (AIC) info */
185 bool enable_aic;
10ef9ab4
SP
186 u32 min_eqd; /* in usecs */
187 u32 max_eqd; /* in usecs */
188 u32 eqd; /* configured val when aic is off */
189 u32 cur_eqd; /* in usecs */
5fb379ee 190
10ef9ab4
SP
191 u8 idx; /* array index */
192 u16 tx_budget;
5fb379ee 193 struct napi_struct napi;
10ef9ab4
SP
194 struct be_adapter *adapter;
195} ____cacheline_aligned_in_smp;
5fb379ee
SP
196
197struct be_mcc_obj {
198 struct be_queue_info q;
199 struct be_queue_info cq;
7a1e9b20 200 bool rearm_cq;
5fb379ee
SP
201};
202
3abcdeda 203struct be_tx_stats {
ac124ff9
SP
204 u64 tx_bytes;
205 u64 tx_pkts;
206 u64 tx_reqs;
207 u64 tx_wrbs;
208 u64 tx_compl;
209 ulong tx_jiffies;
210 u32 tx_stops;
ab1594e9
SP
211 struct u64_stats_sync sync;
212 struct u64_stats_sync sync_compl;
6b7c5b94
SP
213};
214
6b7c5b94
SP
215struct be_tx_obj {
216 struct be_queue_info q;
217 struct be_queue_info cq;
218 /* Remember the skbs that were transmitted */
219 struct sk_buff *sent_skb_list[TX_Q_LEN];
3c8def97 220 struct be_tx_stats stats;
10ef9ab4 221} ____cacheline_aligned_in_smp;
6b7c5b94
SP
222
223/* Struct to remember the pages posted for rx frags */
224struct be_rx_page_info {
225 struct page *page;
fac6da5b 226 DEFINE_DMA_UNMAP_ADDR(bus);
6b7c5b94
SP
227 u16 page_offset;
228 bool last_page_user;
229};
230
3abcdeda 231struct be_rx_stats {
3abcdeda 232 u64 rx_bytes;
3abcdeda 233 u64 rx_pkts;
ac124ff9
SP
234 u64 rx_pkts_prev;
235 ulong rx_jiffies;
236 u32 rx_drops_no_skbs; /* skb allocation errors */
237 u32 rx_drops_no_frags; /* HW has no fetched frags */
238 u32 rx_post_fail; /* page post alloc failures */
ac124ff9 239 u32 rx_compl;
3abcdeda 240 u32 rx_mcast_pkts;
ac124ff9
SP
241 u32 rx_compl_err; /* completions with err set */
242 u32 rx_pps; /* pkts per second */
ab1594e9 243 struct u64_stats_sync sync;
3abcdeda
SP
244};
245
2e588f84
SP
246struct be_rx_compl_info {
247 u32 rss_hash;
6709d952 248 u16 vlan_tag;
2e588f84
SP
249 u16 pkt_size;
250 u16 rxq_idx;
12004ae9 251 u16 port;
2e588f84
SP
252 u8 vlanf;
253 u8 num_rcvd;
254 u8 err;
255 u8 ipf;
256 u8 tcpf;
257 u8 udpf;
258 u8 ip_csum;
259 u8 l4_csum;
260 u8 ipv6;
261 u8 vtm;
262 u8 pkt_type;
263};
264
6b7c5b94 265struct be_rx_obj {
3abcdeda 266 struct be_adapter *adapter;
6b7c5b94
SP
267 struct be_queue_info q;
268 struct be_queue_info cq;
2e588f84 269 struct be_rx_compl_info rxcp;
6b7c5b94 270 struct be_rx_page_info page_info_tbl[RX_Q_LEN];
3abcdeda
SP
271 struct be_rx_stats stats;
272 u8 rss_id;
273 bool rx_post_starved; /* Zero rx frags have been posted to BE */
10ef9ab4 274} ____cacheline_aligned_in_smp;
6b7c5b94 275
609ff3bb 276struct be_drv_stats {
9ae081c6 277 u32 be_on_die_temperature;
ac124ff9
SP
278 u32 eth_red_drops;
279 u32 rx_drops_no_pbuf;
280 u32 rx_drops_no_txpb;
281 u32 rx_drops_no_erx_descr;
282 u32 rx_drops_no_tpre_descr;
283 u32 rx_drops_too_many_frags;
ac124ff9
SP
284 u32 forwarded_packets;
285 u32 rx_drops_mtu;
286 u32 rx_crc_errors;
287 u32 rx_alignment_symbol_errors;
288 u32 rx_pause_frames;
289 u32 rx_priority_pause_frames;
290 u32 rx_control_frames;
291 u32 rx_in_range_errors;
292 u32 rx_out_range_errors;
293 u32 rx_frame_too_long;
d45b9d39 294 u32 rx_address_mismatch_drops;
ac124ff9
SP
295 u32 rx_dropped_too_small;
296 u32 rx_dropped_too_short;
297 u32 rx_dropped_header_too_small;
298 u32 rx_dropped_tcp_length;
299 u32 rx_dropped_runt;
300 u32 rx_ip_checksum_errs;
301 u32 rx_tcp_checksum_errs;
302 u32 rx_udp_checksum_errs;
303 u32 tx_pauseframes;
304 u32 tx_priority_pauseframes;
305 u32 tx_controlframes;
306 u32 rxpp_fifo_overflow_drop;
307 u32 rx_input_fifo_overflow_drop;
308 u32 pmem_fifo_overflow_drop;
309 u32 jabber_events;
609ff3bb
AK
310};
311
64600ea5 312struct be_vf_cfg {
11ac75ed
SP
313 unsigned char mac_addr[ETH_ALEN];
314 int if_handle;
315 int pmac_id;
f1f3ee1b 316 u16 def_vid;
11ac75ed
SP
317 u16 vlan_tag;
318 u32 tx_rate;
64600ea5
AK
319};
320
39f1d94d
SP
321enum vf_state {
322 ENABLED = 0,
323 ASSIGNED = 1
324};
325
b236916a 326#define BE_FLAGS_LINK_STATUS_INIT 1
191eb756 327#define BE_FLAGS_WORKER_SCHEDULED (1 << 3)
fbc13f01
AK
328#define BE_UC_PMAC_COUNT 30
329#define BE_VF_UC_PMAC_COUNT 2
b236916a 330
42f11cf2
AK
331struct phy_info {
332 u8 transceiver;
333 u8 autoneg;
334 u8 fc_autoneg;
335 u8 port_type;
336 u16 phy_type;
337 u16 interface_type;
338 u32 misc_params;
339 u16 auto_speeds_supported;
340 u16 fixed_speeds_supported;
341 int link_speed;
42f11cf2
AK
342 u32 dac_cable_len;
343 u32 advertising;
344 u32 supported;
345};
346
6b7c5b94
SP
347struct be_adapter {
348 struct pci_dev *pdev;
349 struct net_device *netdev;
350
8788fdc2
SP
351 u8 __iomem *csr;
352 u8 __iomem *db; /* Door Bell */
8788fdc2 353
2984961c 354 struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
8788fdc2
SP
355 struct be_dma_mem mbox_mem;
356 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
357 * is stored for freeing purpose */
358 struct be_dma_mem mbox_mem_alloced;
359
360 struct be_mcc_obj mcc_obj;
361 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
362 spinlock_t mcc_cq_lock;
6b7c5b94 363
ac6a0c4a 364 u32 num_msix_vec;
10ef9ab4
SP
365 u32 num_evt_qs;
366 struct be_eq_obj eq_obj[MAX_MSIX_VECTORS];
367 struct msix_entry msix_entries[MAX_MSIX_VECTORS];
6b7c5b94
SP
368 bool isr_registered;
369
370 /* TX Rings */
10ef9ab4 371 u32 num_tx_qs;
3c8def97 372 struct be_tx_obj tx_obj[MAX_TX_QS];
6b7c5b94
SP
373
374 /* Rx rings */
3abcdeda 375 u32 num_rx_qs;
10ef9ab4 376 struct be_rx_obj rx_obj[MAX_RX_QS];
6b7c5b94
SP
377 u32 big_page_size; /* Compounded page size shared by rx wrbs */
378
ecd62107 379 u8 eq_next_idx;
609ff3bb 380 struct be_drv_stats drv_stats;
fe6d2a38 381
82903e4b 382 u16 vlans_added;
b738127d 383 u8 vlan_tag[VLAN_N_VID];
cc4ce020
SK
384 u8 vlan_prio_bmap; /* Available Priority BitMap */
385 u16 recommended_prio; /* Recommended Priority */
5b8821b7 386 struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */
6b7c5b94 387
3abcdeda 388 struct be_dma_mem stats_cmd;
6b7c5b94
SP
389 /* Work queue used to perform periodic tasks like getting statistics */
390 struct delayed_work work;
609ff3bb 391 u16 work_counter;
6b7c5b94 392
f67ef7ba 393 struct delayed_work func_recovery_work;
b236916a 394 u32 flags;
f25b119c 395 u32 cmd_privileges;
6b7c5b94 396 /* Ethtool knobs and info */
6b7c5b94 397 char fw_ver[FW_VER_LEN];
30128031 398 int if_handle; /* Used to configure filtering */
fbc13f01 399 u32 *pmac_id; /* MAC addr handle used by BE card */
1a642469 400 u32 beacon_state; /* for set_phys_id */
6b7c5b94 401
f67ef7ba 402 bool eeh_error;
6589ade0 403 bool fw_timeout;
f67ef7ba
PR
404 bool hw_error;
405
6b7c5b94 406 u32 port_num;
24307eef 407 bool promiscuous;
3486be29 408 u32 function_mode;
3abcdeda 409 u32 function_caps;
9e90c961
AK
410 u32 rx_fc; /* Rx flow control */
411 u32 tx_fc; /* Tx flow control */
b2aebe6d 412 bool stats_cmd_sent;
7b139c83 413 u8 generation; /* BladeEngine ASIC generation */
045508a8
PP
414 u32 if_type;
415 struct {
416 u8 __iomem *base; /* Door Bell */
417 u32 size;
418 u32 total_size;
419 u64 io_addr;
420 } roce_db;
421 u32 num_msix_roce_vec;
422 struct ocrdma_dev *ocrdma_dev;
423 struct list_head entry;
424
dd131e76
SB
425 u32 flash_status;
426 struct completion flash_compl;
ba343c77 427
39f1d94d
SP
428 u32 num_vfs; /* Number of VFs provisioned by PF driver */
429 u32 dev_num_vfs; /* Number of VFs supported by HW */
430 u8 virtfn;
11ac75ed
SP
431 struct be_vf_cfg *vf_cfg;
432 bool be3_native;
fe6d2a38 433 u32 sli_family;
9e1453c5 434 u8 hba_port_num;
3968fa1e 435 u16 pvid;
42f11cf2 436 struct phy_info phy;
4762f6ce
AK
437 u8 wol_cap;
438 bool wol;
fbc13f01 439 u32 uc_macs; /* Count of secondary UC MAC programmed */
941a77d5 440 u32 msg_enable;
7aeb2156 441 int be_get_temp_freq;
abb93951
PR
442 u16 max_mcast_mac;
443 u16 max_tx_queues;
444 u16 max_rss_queues;
445 u16 max_rx_queues;
446 u16 max_pmac_cnt;
447 u16 max_vlans;
448 u16 max_event_queues;
449 u32 if_cap_flags;
d5c18473 450 u8 pf_number;
6b7c5b94
SP
451};
452
39f1d94d 453#define be_physfn(adapter) (!adapter->virtfn)
11ac75ed 454#define sriov_enabled(adapter) (adapter->num_vfs > 0)
39f1d94d
SP
455#define sriov_want(adapter) (adapter->dev_num_vfs && num_vfs && \
456 be_physfn(adapter))
11ac75ed
SP
457#define for_all_vfs(adapter, vf_cfg, i) \
458 for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \
459 i++, vf_cfg++)
ba343c77 460
7b139c83
AK
461/* BladeEngine Generation numbers */
462#define BE_GEN2 2
463#define BE_GEN3 3
773a2d7c 464#define SH_HW 4
7b139c83 465
5b8821b7
SP
466#define ON 1
467#define OFF 0
12f4d0a8
ME
468#define lancer_chip(adapter) ((adapter->pdev->device == OC_DEVICE_ID3) || \
469 (adapter->pdev->device == OC_DEVICE_ID4))
fe6d2a38 470
76b73530
PR
471#define skyhawk_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID5 || \
472 adapter->pdev->device == OC_DEVICE_ID6)
d3bd3a5e
PR
473
474
045508a8
PP
475#define be_roce_supported(adapter) ((adapter->if_type == SLI_INTF_TYPE_3 || \
476 adapter->sli_family == SKYHAWK_SLI_FAMILY) && \
477 (adapter->function_mode & RDMA_ENABLED))
478
0fc0b732 479extern const struct ethtool_ops be_ethtool_ops;
6b7c5b94 480
ac6a0c4a 481#define msix_enabled(adapter) (adapter->num_msix_vec > 0)
10ef9ab4
SP
482#define num_irqs(adapter) (msix_enabled(adapter) ? \
483 adapter->num_msix_vec : 1)
484#define tx_stats(txo) (&(txo)->stats)
485#define rx_stats(rxo) (&(rxo)->stats)
6b7c5b94 486
10ef9ab4
SP
487/* The default RXQ is the last RXQ */
488#define default_rxo(adpt) (&adpt->rx_obj[adpt->num_rx_qs - 1])
6b7c5b94 489
3abcdeda
SP
490#define for_all_rx_queues(adapter, rxo, i) \
491 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
492 i++, rxo++)
493
10ef9ab4 494/* Skip the default non-rss queue (last one)*/
3abcdeda 495#define for_all_rss_queues(adapter, rxo, i) \
10ef9ab4 496 for (i = 0, rxo = &adapter->rx_obj[i]; i < (adapter->num_rx_qs - 1);\
3abcdeda
SP
497 i++, rxo++)
498
3c8def97
SP
499#define for_all_tx_queues(adapter, txo, i) \
500 for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \
501 i++, txo++)
502
10ef9ab4
SP
503#define for_all_evt_queues(adapter, eqo, i) \
504 for (i = 0, eqo = &adapter->eq_obj[i]; i < adapter->num_evt_qs; \
505 i++, eqo++)
506
507#define is_mcc_eqo(eqo) (eqo->idx == 0)
508#define mcc_eqo(adapter) (&adapter->eq_obj[0])
509
6b7c5b94
SP
510#define PAGE_SHIFT_4K 12
511#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
512
513/* Returns number of pages spanned by the data starting at the given addr */
514#define PAGES_4K_SPANNED(_address, size) \
515 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
516 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
517
6b7c5b94
SP
518/* Returns bit offset within a DWORD of a bitfield */
519#define AMAP_BIT_OFFSET(_struct, field) \
520 (((size_t)&(((_struct *)0)->field))%32)
521
522/* Returns the bit mask of the field that is NOT shifted into location. */
523static inline u32 amap_mask(u32 bitsize)
524{
525 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
526}
527
528static inline void
529amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
530{
531 u32 *dw = (u32 *) ptr + dw_offset;
532 *dw &= ~(mask << offset);
533 *dw |= (mask & value) << offset;
534}
535
536#define AMAP_SET_BITS(_struct, field, ptr, val) \
537 amap_set(ptr, \
538 offsetof(_struct, field)/32, \
539 amap_mask(sizeof(((_struct *)0)->field)), \
540 AMAP_BIT_OFFSET(_struct, field), \
541 val)
542
543static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
544{
545 u32 *dw = (u32 *) ptr;
546 return mask & (*(dw + dw_offset) >> offset);
547}
548
549#define AMAP_GET_BITS(_struct, field, ptr) \
550 amap_get(ptr, \
551 offsetof(_struct, field)/32, \
552 amap_mask(sizeof(((_struct *)0)->field)), \
553 AMAP_BIT_OFFSET(_struct, field))
554
555#define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
556#define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
557static inline void swap_dws(void *wrb, int len)
558{
559#ifdef __BIG_ENDIAN
560 u32 *dw = wrb;
561 BUG_ON(len % 4);
562 do {
563 *dw = cpu_to_le32(*dw);
564 dw++;
565 len -= 4;
566 } while (len);
567#endif /* __BIG_ENDIAN */
568}
569
570static inline u8 is_tcp_pkt(struct sk_buff *skb)
571{
572 u8 val = 0;
573
574 if (ip_hdr(skb)->version == 4)
575 val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
576 else if (ip_hdr(skb)->version == 6)
577 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
578
579 return val;
580}
581
582static inline u8 is_udp_pkt(struct sk_buff *skb)
583{
584 u8 val = 0;
585
586 if (ip_hdr(skb)->version == 4)
587 val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
588 else if (ip_hdr(skb)->version == 6)
589 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
590
591 return val;
592}
593
93040ae5
SK
594static inline bool is_ipv4_pkt(struct sk_buff *skb)
595{
e8efcec5 596 return skb->protocol == htons(ETH_P_IP) && ip_hdr(skb)->version == 4;
93040ae5
SK
597}
598
6d87f5c3
AK
599static inline void be_vf_eth_addr_generate(struct be_adapter *adapter, u8 *mac)
600{
601 u32 addr;
602
603 addr = jhash(adapter->netdev->dev_addr, ETH_ALEN, 0);
604
605 mac[5] = (u8)(addr & 0xFF);
606 mac[4] = (u8)((addr >> 8) & 0xFF);
607 mac[3] = (u8)((addr >> 16) & 0xFF);
7a2414a5
AK
608 /* Use the OUI from the current MAC address */
609 memcpy(mac, adapter->netdev->dev_addr, 3);
6d87f5c3
AK
610}
611
4b972914
AK
612static inline bool be_multi_rxq(const struct be_adapter *adapter)
613{
614 return adapter->num_rx_qs > 1;
615}
616
6589ade0
SP
617static inline bool be_error(struct be_adapter *adapter)
618{
f67ef7ba
PR
619 return adapter->eeh_error || adapter->hw_error || adapter->fw_timeout;
620}
621
622static inline bool be_crit_error(struct be_adapter *adapter)
623{
624 return adapter->eeh_error || adapter->hw_error;
625}
626
627static inline void be_clear_all_error(struct be_adapter *adapter)
628{
629 adapter->eeh_error = false;
630 adapter->hw_error = false;
631 adapter->fw_timeout = false;
6589ade0
SP
632}
633
4762f6ce
AK
634static inline bool be_is_wol_excluded(struct be_adapter *adapter)
635{
636 struct pci_dev *pdev = adapter->pdev;
637
638 if (!be_physfn(adapter))
639 return true;
640
641 switch (pdev->subsystem_device) {
642 case OC_SUBSYS_DEVICE_ID1:
643 case OC_SUBSYS_DEVICE_ID2:
644 case OC_SUBSYS_DEVICE_ID3:
645 case OC_SUBSYS_DEVICE_ID4:
646 return true;
647 default:
648 return false;
649 }
650}
651
045508a8
PP
652static inline bool be_type_2_3(struct be_adapter *adapter)
653{
654 return (adapter->if_type == SLI_INTF_TYPE_2 ||
655 adapter->if_type == SLI_INTF_TYPE_3) ? true : false;
656}
657
8788fdc2 658extern void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
5fb379ee 659 u16 num_popped);
b236916a 660extern void be_link_status_update(struct be_adapter *adapter, u8 link_status);
89a88ab8 661extern void be_parse_stats(struct be_adapter *adapter);
84517482 662extern int be_load_fw(struct be_adapter *adapter, u8 *func);
4762f6ce 663extern bool be_is_wol_supported(struct be_adapter *adapter);
42f11cf2 664extern bool be_pause_supported(struct be_adapter *adapter);
941a77d5
SK
665extern u32 be_get_fw_log_level(struct be_adapter *adapter);
666
045508a8
PP
667/*
668 * internal function to initialize-cleanup roce device.
669 */
670extern void be_roce_dev_add(struct be_adapter *);
671extern void be_roce_dev_remove(struct be_adapter *);
672
673/*
674 * internal function to open-close roce device during ifup-ifdown.
675 */
676extern void be_roce_dev_open(struct be_adapter *);
677extern void be_roce_dev_close(struct be_adapter *);
678
6b7c5b94 679#endif /* BE_H */