disable some mediatekl custom warnings
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / mtd / nand / ndfc.c
CommitLineData
ce4c61f1
TG
1/*
2 * drivers/mtd/ndfc.c
3 *
4 * Overview:
a808ad3b 5 * Platform independent driver for NDFC (NanD Flash Controller)
ce4c61f1
TG
6 * integrated into EP440 cores
7 *
a808ad3b
SM
8 * Ported to an OF platform driver by Sean MacLennan
9 *
10 * The NDFC supports multiple chips, but this driver only supports a
11 * single chip since I do not have access to any boards with
12 * multiple chips.
13 *
ce4c61f1
TG
14 * Author: Thomas Gleixner
15 *
16 * Copyright 2006 IBM
a808ad3b
SM
17 * Copyright 2008 PIKA Technologies
18 * Sean MacLennan <smaclennan@pikatech.com>
ce4c61f1
TG
19 *
20 * This program is free software; you can redistribute it and/or modify it
21 * under the terms of the GNU General Public License as published by the
22 * Free Software Foundation; either version 2 of the License, or (at your
23 * option) any later version.
24 *
25 */
26#include <linux/module.h>
27#include <linux/mtd/nand.h>
28#include <linux/mtd/nand_ecc.h>
29#include <linux/mtd/partitions.h>
30#include <linux/mtd/ndfc.h>
5a0e3ad6 31#include <linux/slab.h>
ce4c61f1 32#include <linux/mtd/mtd.h>
a808ad3b 33#include <linux/of_platform.h>
ce4c61f1 34#include <asm/io.h>
ce4c61f1 35
410fe2f0 36#define NDFC_MAX_CS 4
ce4c61f1
TG
37
38struct ndfc_controller {
2dc11581 39 struct platform_device *ofdev;
a808ad3b
SM
40 void __iomem *ndfcbase;
41 struct mtd_info mtd;
42 struct nand_chip chip;
43 int chip_select;
44 struct nand_hw_control ndfc_control;
ce4c61f1
TG
45};
46
410fe2f0 47static struct ndfc_controller ndfc_ctrl[NDFC_MAX_CS];
ce4c61f1
TG
48
49static void ndfc_select_chip(struct mtd_info *mtd, int chip)
50{
51 uint32_t ccr;
410fe2f0
FR
52 struct nand_chip *nchip = mtd->priv;
53 struct ndfc_controller *ndfc = nchip->priv;
ce4c61f1 54
a808ad3b 55 ccr = in_be32(ndfc->ndfcbase + NDFC_CCR);
ce4c61f1
TG
56 if (chip >= 0) {
57 ccr &= ~NDFC_CCR_BS_MASK;
a808ad3b 58 ccr |= NDFC_CCR_BS(chip + ndfc->chip_select);
ce4c61f1
TG
59 } else
60 ccr |= NDFC_CCR_RESET_CE;
a808ad3b 61 out_be32(ndfc->ndfcbase + NDFC_CCR, ccr);
ce4c61f1
TG
62}
63
7abd3ef9 64static void ndfc_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)
ce4c61f1 65{
410fe2f0
FR
66 struct nand_chip *chip = mtd->priv;
67 struct ndfc_controller *ndfc = chip->priv;
ce4c61f1 68
7abd3ef9
TG
69 if (cmd == NAND_CMD_NONE)
70 return;
71
72 if (ctrl & NAND_CLE)
1794c130 73 writel(cmd & 0xFF, ndfc->ndfcbase + NDFC_CMD);
7abd3ef9 74 else
1794c130 75 writel(cmd & 0xFF, ndfc->ndfcbase + NDFC_ALE);
ce4c61f1
TG
76}
77
78static int ndfc_ready(struct mtd_info *mtd)
79{
410fe2f0
FR
80 struct nand_chip *chip = mtd->priv;
81 struct ndfc_controller *ndfc = chip->priv;
ce4c61f1 82
a808ad3b 83 return in_be32(ndfc->ndfcbase + NDFC_STAT) & NDFC_STAT_IS_READY;
ce4c61f1
TG
84}
85
86static void ndfc_enable_hwecc(struct mtd_info *mtd, int mode)
87{
88 uint32_t ccr;
410fe2f0
FR
89 struct nand_chip *chip = mtd->priv;
90 struct ndfc_controller *ndfc = chip->priv;
ce4c61f1 91
a808ad3b 92 ccr = in_be32(ndfc->ndfcbase + NDFC_CCR);
ce4c61f1 93 ccr |= NDFC_CCR_RESET_ECC;
a808ad3b 94 out_be32(ndfc->ndfcbase + NDFC_CCR, ccr);
ce4c61f1
TG
95 wmb();
96}
97
98static int ndfc_calculate_ecc(struct mtd_info *mtd,
99 const u_char *dat, u_char *ecc_code)
100{
410fe2f0
FR
101 struct nand_chip *chip = mtd->priv;
102 struct ndfc_controller *ndfc = chip->priv;
ce4c61f1
TG
103 uint32_t ecc;
104 uint8_t *p = (uint8_t *)&ecc;
105
106 wmb();
a808ad3b
SM
107 ecc = in_be32(ndfc->ndfcbase + NDFC_ECC);
108 /* The NDFC uses Smart Media (SMC) bytes order */
76c23c32
FK
109 ecc_code[0] = p[1];
110 ecc_code[1] = p[2];
ce4c61f1
TG
111 ecc_code[2] = p[3];
112
113 return 0;
114}
115
116/*
117 * Speedups for buffer read/write/verify
118 *
119 * NDFC allows 32bit read/write of data. So we can speed up the buffer
120 * functions. No further checking, as nand_base will always read/write
121 * page aligned.
122 */
123static void ndfc_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
124{
410fe2f0
FR
125 struct nand_chip *chip = mtd->priv;
126 struct ndfc_controller *ndfc = chip->priv;
ce4c61f1
TG
127 uint32_t *p = (uint32_t *) buf;
128
129 for(;len > 0; len -= 4)
a808ad3b 130 *p++ = in_be32(ndfc->ndfcbase + NDFC_DATA);
ce4c61f1
TG
131}
132
133static void ndfc_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
134{
410fe2f0
FR
135 struct nand_chip *chip = mtd->priv;
136 struct ndfc_controller *ndfc = chip->priv;
ce4c61f1
TG
137 uint32_t *p = (uint32_t *) buf;
138
139 for(;len > 0; len -= 4)
a808ad3b 140 out_be32(ndfc->ndfcbase + NDFC_DATA, *p++);
ce4c61f1
TG
141}
142
ce4c61f1
TG
143/*
144 * Initialize chip structure
145 */
a808ad3b
SM
146static int ndfc_chip_init(struct ndfc_controller *ndfc,
147 struct device_node *node)
ce4c61f1 148{
a808ad3b
SM
149 struct device_node *flash_np;
150 struct nand_chip *chip = &ndfc->chip;
9d7948c5 151 struct mtd_part_parser_data ppdata;
a808ad3b 152 int ret;
ce4c61f1
TG
153
154 chip->IO_ADDR_R = ndfc->ndfcbase + NDFC_DATA;
155 chip->IO_ADDR_W = ndfc->ndfcbase + NDFC_DATA;
7abd3ef9 156 chip->cmd_ctrl = ndfc_hwcontrol;
ce4c61f1
TG
157 chip->dev_ready = ndfc_ready;
158 chip->select_chip = ndfc_select_chip;
159 chip->chip_delay = 50;
ce4c61f1
TG
160 chip->controller = &ndfc->ndfc_control;
161 chip->read_buf = ndfc_read_buf;
162 chip->write_buf = ndfc_write_buf;
6dfc6d25
TG
163 chip->ecc.correct = nand_correct_data;
164 chip->ecc.hwctl = ndfc_enable_hwecc;
165 chip->ecc.calculate = ndfc_calculate_ecc;
166 chip->ecc.mode = NAND_ECC_HW;
167 chip->ecc.size = 256;
168 chip->ecc.bytes = 3;
6a918bad 169 chip->ecc.strength = 1;
410fe2f0 170 chip->priv = ndfc;
ce4c61f1 171
a808ad3b
SM
172 ndfc->mtd.priv = chip;
173 ndfc->mtd.owner = THIS_MODULE;
ce4c61f1 174
a808ad3b
SM
175 flash_np = of_get_next_child(node, NULL);
176 if (!flash_np)
ce4c61f1 177 return -ENODEV;
a808ad3b 178
629be5f2 179 ppdata.of_node = flash_np;
a808ad3b 180 ndfc->mtd.name = kasprintf(GFP_KERNEL, "%s.%s",
c36f1e33 181 dev_name(&ndfc->ofdev->dev), flash_np->name);
a808ad3b
SM
182 if (!ndfc->mtd.name) {
183 ret = -ENOMEM;
184 goto err;
ce4c61f1
TG
185 }
186
a808ad3b
SM
187 ret = nand_scan(&ndfc->mtd, 1);
188 if (ret)
189 goto err;
ce4c61f1 190
a9106497 191 ret = mtd_device_parse_register(&ndfc->mtd, NULL, &ppdata, NULL, 0);
ce4c61f1 192
a808ad3b
SM
193err:
194 of_node_put(flash_np);
195 if (ret)
196 kfree(ndfc->mtd.name);
197 return ret;
ce4c61f1
TG
198}
199
06f25510 200static int ndfc_probe(struct platform_device *ofdev)
ce4c61f1 201{
410fe2f0 202 struct ndfc_controller *ndfc;
766f271a 203 const __be32 *reg;
a808ad3b 204 u32 ccr;
410fe2f0 205 int err, len, cs;
a808ad3b
SM
206
207 /* Read the reg property to get the chip select */
61c7a080 208 reg = of_get_property(ofdev->dev.of_node, "reg", &len);
a808ad3b
SM
209 if (reg == NULL || len != 12) {
210 dev_err(&ofdev->dev, "unable read reg property (%d)\n", len);
211 return -ENOENT;
212 }
410fe2f0
FR
213
214 cs = be32_to_cpu(reg[0]);
215 if (cs >= NDFC_MAX_CS) {
216 dev_err(&ofdev->dev, "invalid CS number (%d)\n", cs);
217 return -EINVAL;
218 }
219
220 ndfc = &ndfc_ctrl[cs];
221 ndfc->chip_select = cs;
222
223 spin_lock_init(&ndfc->ndfc_control.lock);
224 init_waitqueue_head(&ndfc->ndfc_control.wq);
225 ndfc->ofdev = ofdev;
226 dev_set_drvdata(&ofdev->dev, ndfc);
a808ad3b 227
61c7a080 228 ndfc->ndfcbase = of_iomap(ofdev->dev.of_node, 0);
ce4c61f1 229 if (!ndfc->ndfcbase) {
a808ad3b 230 dev_err(&ofdev->dev, "failed to get memory\n");
ce4c61f1
TG
231 return -EIO;
232 }
233
a808ad3b 234 ccr = NDFC_CCR_BS(ndfc->chip_select);
ce4c61f1 235
a808ad3b 236 /* It is ok if ccr does not exist - just default to 0 */
61c7a080 237 reg = of_get_property(ofdev->dev.of_node, "ccr", NULL);
a808ad3b 238 if (reg)
766f271a 239 ccr |= be32_to_cpup(reg);
ce4c61f1 240
a808ad3b 241 out_be32(ndfc->ndfcbase + NDFC_CCR, ccr);
ce4c61f1 242
a808ad3b 243 /* Set the bank settings if given */
61c7a080 244 reg = of_get_property(ofdev->dev.of_node, "bank-settings", NULL);
a808ad3b
SM
245 if (reg) {
246 int offset = NDFC_BCFG0 + (ndfc->chip_select << 2);
766f271a 247 out_be32(ndfc->ndfcbase + offset, be32_to_cpup(reg));
a808ad3b
SM
248 }
249
61c7a080 250 err = ndfc_chip_init(ndfc, ofdev->dev.of_node);
a808ad3b
SM
251 if (err) {
252 iounmap(ndfc->ndfcbase);
253 return err;
254 }
ce4c61f1
TG
255
256 return 0;
257}
258
810b7e06 259static int ndfc_remove(struct platform_device *ofdev)
ce4c61f1 260{
a808ad3b 261 struct ndfc_controller *ndfc = dev_get_drvdata(&ofdev->dev);
ce4c61f1 262
a808ad3b 263 nand_release(&ndfc->mtd);
96166056 264 kfree(ndfc->mtd.name);
ce4c61f1 265
ce4c61f1
TG
266 return 0;
267}
268
a808ad3b
SM
269static const struct of_device_id ndfc_match[] = {
270 { .compatible = "ibm,ndfc", },
271 {}
ce4c61f1 272};
a808ad3b 273MODULE_DEVICE_TABLE(of, ndfc_match);
ce4c61f1 274
1c48a5c9 275static struct platform_driver ndfc_driver = {
a808ad3b 276 .driver = {
4018294b
GL
277 .name = "ndfc",
278 .owner = THIS_MODULE,
279 .of_match_table = ndfc_match,
ce4c61f1 280 },
a808ad3b 281 .probe = ndfc_probe,
5153b88c 282 .remove = ndfc_remove,
ce4c61f1
TG
283};
284
f99640de 285module_platform_driver(ndfc_driver);
ce4c61f1
TG
286
287MODULE_LICENSE("GPL");
288MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
a808ad3b 289MODULE_DESCRIPTION("OF Platform driver for NDFC");