pvrusb2: reduce stack usage pvr2_eeprom_analyze()
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / irqchip / irq-vt8500.c
CommitLineData
21f47fbc
AC
1/*
2 * arch/arm/mach-vt8500/irq.c
3 *
e9a91de7 4 * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
21f47fbc
AC
5 * Copyright (C) 2010 Alexey Charkov <alchark@gmail.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21
e9a91de7
TP
22/*
23 * This file is copied and modified from the original irq.c provided by
24 * Alexey Charkov. Minor changes have been made for Device Tree Support.
25 */
26
27#include <linux/slab.h>
21f47fbc
AC
28#include <linux/io.h>
29#include <linux/irq.h>
e9a91de7 30#include <linux/irqdomain.h>
21f47fbc 31#include <linux/interrupt.h>
e9a91de7
TP
32#include <linux/bitops.h>
33
34#include <linux/of.h>
35#include <linux/of_irq.h>
36#include <linux/of_address.h>
21f47fbc
AC
37
38#include <asm/irq.h>
0c464d58 39#include <asm/exception.h>
06ff14c0
TP
40#include <asm/mach/irq.h>
41
42#include "irqchip.h"
21f47fbc 43
e9a91de7
TP
44#define VT8500_ICPC_IRQ 0x20
45#define VT8500_ICPC_FIQ 0x24
46#define VT8500_ICDC 0x40 /* Destination Control 64*u32 */
47#define VT8500_ICIS 0x80 /* Interrupt status, 16*u32 */
48
49/* ICPC */
50#define ICPC_MASK 0x3F
51#define ICPC_ROTATE BIT(6)
52
53/* IC_DCTR */
54#define ICDC_IRQ 0x00
55#define ICDC_FIQ 0x01
56#define ICDC_DSS0 0x02
57#define ICDC_DSS1 0x03
58#define ICDC_DSS2 0x04
59#define ICDC_DSS3 0x05
60#define ICDC_DSS4 0x06
61#define ICDC_DSS5 0x07
62
63#define VT8500_INT_DISABLE 0
64#define VT8500_INT_ENABLE BIT(3)
65
66#define VT8500_TRIGGER_HIGH 0
67#define VT8500_TRIGGER_RISING BIT(5)
68#define VT8500_TRIGGER_FALLING BIT(6)
21f47fbc
AC
69#define VT8500_EDGE ( VT8500_TRIGGER_RISING \
70 | VT8500_TRIGGER_FALLING)
21f47fbc 71
0c464d58
TP
72/* vt8500 has 1 intc, wm8505 and wm8650 have 2 */
73#define VT8500_INTC_MAX 2
e9a91de7 74
0c464d58
TP
75struct vt8500_irq_data {
76 void __iomem *base; /* IO Memory base address */
77 struct irq_domain *domain; /* Domain for this controller */
e9a91de7 78};
21f47fbc 79
0c464d58
TP
80/* Global variable for accessing io-mem addresses */
81static struct vt8500_irq_data intc[VT8500_INTC_MAX];
82static u32 active_cnt = 0;
83
2eb5af44 84static void vt8500_irq_mask(struct irq_data *d)
21f47fbc 85{
0c464d58 86 struct vt8500_irq_data *priv = d->domain->host_data;
e9a91de7 87 void __iomem *base = priv->base;
0c464d58
TP
88 void __iomem *stat_reg = base + VT8500_ICIS + (d->hwirq < 32 ? 0 : 4);
89 u8 edge, dctr;
90 u32 status;
21f47fbc 91
e9a91de7 92 edge = readb(base + VT8500_ICDC + d->hwirq) & VT8500_EDGE;
21f47fbc 93 if (edge) {
0c464d58 94 status = readl(stat_reg);
21f47fbc 95
e9a91de7 96 status |= (1 << (d->hwirq & 0x1f));
21f47fbc
AC
97 writel(status, stat_reg);
98 } else {
0c464d58 99 dctr = readb(base + VT8500_ICDC + d->hwirq);
21f47fbc 100 dctr &= ~VT8500_INT_ENABLE;
e9a91de7 101 writeb(dctr, base + VT8500_ICDC + d->hwirq);
21f47fbc
AC
102 }
103}
104
2eb5af44 105static void vt8500_irq_unmask(struct irq_data *d)
21f47fbc 106{
0c464d58 107 struct vt8500_irq_data *priv = d->domain->host_data;
e9a91de7 108 void __iomem *base = priv->base;
21f47fbc
AC
109 u8 dctr;
110
e9a91de7 111 dctr = readb(base + VT8500_ICDC + d->hwirq);
21f47fbc 112 dctr |= VT8500_INT_ENABLE;
e9a91de7 113 writeb(dctr, base + VT8500_ICDC + d->hwirq);
21f47fbc
AC
114}
115
2eb5af44 116static int vt8500_irq_set_type(struct irq_data *d, unsigned int flow_type)
21f47fbc 117{
0c464d58 118 struct vt8500_irq_data *priv = d->domain->host_data;
e9a91de7 119 void __iomem *base = priv->base;
21f47fbc
AC
120 u8 dctr;
121
e9a91de7 122 dctr = readb(base + VT8500_ICDC + d->hwirq);
21f47fbc
AC
123 dctr &= ~VT8500_EDGE;
124
125 switch (flow_type) {
126 case IRQF_TRIGGER_LOW:
127 return -EINVAL;
128 case IRQF_TRIGGER_HIGH:
129 dctr |= VT8500_TRIGGER_HIGH;
e9a91de7 130 __irq_set_handler_locked(d->irq, handle_level_irq);
21f47fbc
AC
131 break;
132 case IRQF_TRIGGER_FALLING:
133 dctr |= VT8500_TRIGGER_FALLING;
e9a91de7 134 __irq_set_handler_locked(d->irq, handle_edge_irq);
21f47fbc
AC
135 break;
136 case IRQF_TRIGGER_RISING:
137 dctr |= VT8500_TRIGGER_RISING;
e9a91de7 138 __irq_set_handler_locked(d->irq, handle_edge_irq);
21f47fbc
AC
139 break;
140 }
e9a91de7 141 writeb(dctr, base + VT8500_ICDC + d->hwirq);
21f47fbc
AC
142
143 return 0;
144}
145
146static struct irq_chip vt8500_irq_chip = {
2eb5af44
WS
147 .name = "vt8500",
148 .irq_ack = vt8500_irq_mask,
149 .irq_mask = vt8500_irq_mask,
150 .irq_unmask = vt8500_irq_unmask,
151 .irq_set_type = vt8500_irq_set_type,
21f47fbc
AC
152};
153
e9a91de7 154static void __init vt8500_init_irq_hw(void __iomem *base)
21f47fbc 155{
0c464d58 156 u32 i;
21f47fbc 157
e9a91de7
TP
158 /* Enable rotating priority for IRQ */
159 writel(ICPC_ROTATE, base + VT8500_ICPC_IRQ);
160 writel(0x00, base + VT8500_ICPC_FIQ);
21f47fbc 161
0c464d58
TP
162 /* Disable all interrupts and route them to IRQ */
163 for (i = 0; i < 64; i++)
164 writeb(VT8500_INT_DISABLE | ICDC_IRQ, base + VT8500_ICDC + i);
e9a91de7 165}
21f47fbc 166
e9a91de7
TP
167static int vt8500_irq_map(struct irq_domain *h, unsigned int virq,
168 irq_hw_number_t hw)
169{
170 irq_set_chip_and_handler(virq, &vt8500_irq_chip, handle_level_irq);
171 set_irq_flags(virq, IRQF_VALID);
21f47fbc 172
e9a91de7 173 return 0;
21f47fbc
AC
174}
175
e9a91de7
TP
176static struct irq_domain_ops vt8500_irq_domain_ops = {
177 .map = vt8500_irq_map,
178 .xlate = irq_domain_xlate_onecell,
179};
180
0c464d58
TP
181asmlinkage void __exception_irq_entry vt8500_handle_irq(struct pt_regs *regs)
182{
183 u32 stat, i;
184 int irqnr, virq;
185 void __iomem *base;
186
187 /* Loop through each active controller */
188 for (i=0; i<active_cnt; i++) {
189 base = intc[i].base;
190 irqnr = readl_relaxed(base) & 0x3F;
191 /*
192 Highest Priority register default = 63, so check that this
193 is a real interrupt by checking the status register
194 */
195 if (irqnr == 63) {
196 stat = readl_relaxed(base + VT8500_ICIS + 4);
197 if (!(stat & BIT(31)))
198 continue;
199 }
200
201 virq = irq_find_mapping(intc[i].domain, irqnr);
202 handle_IRQ(virq, regs);
203 }
204}
205
e9a91de7 206int __init vt8500_irq_init(struct device_node *node, struct device_node *parent)
21f47fbc 207{
e9a91de7
TP
208 int irq, i;
209 struct device_node *np = node;
210
0c464d58
TP
211 if (active_cnt == VT8500_INTC_MAX) {
212 pr_err("%s: Interrupt controllers > VT8500_INTC_MAX\n",
213 __func__);
214 goto out;
215 }
216
217 intc[active_cnt].base = of_iomap(np, 0);
218 intc[active_cnt].domain = irq_domain_add_linear(node, 64,
219 &vt8500_irq_domain_ops, &intc[active_cnt]);
e9a91de7 220
0c464d58
TP
221 if (!intc[active_cnt].base) {
222 pr_err("%s: Unable to map IO memory\n", __func__);
223 goto out;
224 }
225
226 if (!intc[active_cnt].domain) {
227 pr_err("%s: Unable to add irq domain!\n", __func__);
228 goto out;
229 }
e9a91de7 230
06ff14c0
TP
231 set_handle_irq(vt8500_handle_irq);
232
0c464d58 233 vt8500_init_irq_hw(intc[active_cnt].base);
e9a91de7 234
0c464d58 235 pr_info("vt8500-irq: Added interrupt controller\n");
21f47fbc 236
0c464d58 237 active_cnt++;
e9a91de7
TP
238
239 /* check if this is a slaved controller */
240 if (of_irq_count(np) != 0) {
241 /* check that we have the correct number of interrupts */
242 if (of_irq_count(np) != 8) {
0c464d58 243 pr_err("%s: Incorrect IRQ map for slaved controller\n",
e9a91de7
TP
244 __func__);
245 return -EINVAL;
21f47fbc 246 }
e9a91de7
TP
247
248 for (i = 0; i < 8; i++) {
249 irq = irq_of_parse_and_map(np, i);
250 enable_irq(irq);
251 }
252
253 pr_info("vt8500-irq: Enabled slave->parent interrupts\n");
21f47fbc 254 }
0c464d58 255out:
e9a91de7 256 return 0;
21f47fbc 257}
e9a91de7 258
06ff14c0 259IRQCHIP_DECLARE(vt8500_irq, "via,vt8500-intc", vt8500_irq_init);