pvrusb2: reduce stack usage pvr2_eeprom_analyze()
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / irqchip / irq-mxs.c
CommitLineData
289569f9
SG
1/*
2 * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License along
15 * with this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
17 */
18
19#include <linux/kernel.h>
20#include <linux/init.h>
21#include <linux/irq.h>
83a84efc 22#include <linux/irqdomain.h>
289569f9 23#include <linux/io.h>
83a84efc 24#include <linux/of.h>
8256aa71 25#include <linux/of_address.h>
83a84efc 26#include <linux/of_irq.h>
cec6bae8 27#include <linux/stmp_device.h>
4e0a1b8c 28#include <asm/exception.h>
289569f9 29
6a8e95b0
SG
30#include "irqchip.h"
31
289569f9
SG
32#define HW_ICOLL_VECTOR 0x0000
33#define HW_ICOLL_LEVELACK 0x0010
34#define HW_ICOLL_CTRL 0x0020
4e0a1b8c 35#define HW_ICOLL_STAT_OFFSET 0x0070
289569f9
SG
36#define HW_ICOLL_INTERRUPTn_SET(n) (0x0124 + (n) * 0x10)
37#define HW_ICOLL_INTERRUPTn_CLR(n) (0x0128 + (n) * 0x10)
38#define BM_ICOLL_INTERRUPTn_ENABLE 0x00000004
39#define BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0 0x1
40
83a84efc
SG
41#define ICOLL_NUM_IRQS 128
42
8256aa71 43static void __iomem *icoll_base;
83a84efc 44static struct irq_domain *icoll_domain;
289569f9 45
bf0c1118 46static void icoll_ack_irq(struct irq_data *d)
289569f9
SG
47{
48 /*
49 * The Interrupt Collector is able to prioritize irqs.
50 * Currently only level 0 is used. So acking can use
51 * BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0 unconditionally.
52 */
53 __raw_writel(BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0,
54 icoll_base + HW_ICOLL_LEVELACK);
55}
56
bf0c1118 57static void icoll_mask_irq(struct irq_data *d)
289569f9
SG
58{
59 __raw_writel(BM_ICOLL_INTERRUPTn_ENABLE,
83a84efc 60 icoll_base + HW_ICOLL_INTERRUPTn_CLR(d->hwirq));
289569f9
SG
61}
62
bf0c1118 63static void icoll_unmask_irq(struct irq_data *d)
289569f9
SG
64{
65 __raw_writel(BM_ICOLL_INTERRUPTn_ENABLE,
83a84efc 66 icoll_base + HW_ICOLL_INTERRUPTn_SET(d->hwirq));
289569f9
SG
67}
68
69static struct irq_chip mxs_icoll_chip = {
bf0c1118
UKK
70 .irq_ack = icoll_ack_irq,
71 .irq_mask = icoll_mask_irq,
72 .irq_unmask = icoll_unmask_irq,
289569f9
SG
73};
74
4e0a1b8c
SG
75asmlinkage void __exception_irq_entry icoll_handle_irq(struct pt_regs *regs)
76{
77 u32 irqnr;
78
b5f83e9b
MP
79 irqnr = __raw_readl(icoll_base + HW_ICOLL_STAT_OFFSET);
80 __raw_writel(irqnr, icoll_base + HW_ICOLL_VECTOR);
81 irqnr = irq_find_mapping(icoll_domain, irqnr);
82 handle_IRQ(irqnr, regs);
4e0a1b8c
SG
83}
84
83a84efc
SG
85static int icoll_irq_domain_map(struct irq_domain *d, unsigned int virq,
86 irq_hw_number_t hw)
289569f9 87{
83a84efc
SG
88 irq_set_chip_and_handler(virq, &mxs_icoll_chip, handle_level_irq);
89 set_irq_flags(virq, IRQF_VALID);
90
91 return 0;
92}
289569f9 93
83a84efc
SG
94static struct irq_domain_ops icoll_irq_domain_ops = {
95 .map = icoll_irq_domain_map,
96 .xlate = irq_domain_xlate_onecell,
97};
98
f26b016e 99static void __init icoll_of_init(struct device_node *np,
83a84efc
SG
100 struct device_node *interrupt_parent)
101{
8256aa71
SG
102 icoll_base = of_iomap(np, 0);
103 WARN_ON(!icoll_base);
104
289569f9
SG
105 /*
106 * Interrupt Collector reset, which initializes the priority
107 * for each irq to level 0.
108 */
cec6bae8 109 stmp_reset_block(icoll_base + HW_ICOLL_CTRL);
289569f9 110
83a84efc
SG
111 icoll_domain = irq_domain_add_linear(np, ICOLL_NUM_IRQS,
112 &icoll_irq_domain_ops, NULL);
113 WARN_ON(!icoll_domain);
114}
6a8e95b0 115IRQCHIP_DECLARE(mxs, "fsl,icoll", icoll_of_init);