Merge branches 'devel-stable', 'entry', 'fixes', 'mach-types', 'misc' and 'smp-hotplu...
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / irqchip / irq-gic.c
CommitLineData
f27ecacc
RK
1/*
2 * linux/arch/arm/common/gic.c
3 *
4 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Interrupt architecture for the GIC:
11 *
12 * o There is one Interrupt Distributor, which receives interrupts
13 * from system devices and sends them to the Interrupt Controllers.
14 *
15 * o There is one CPU Interface per CPU, which sends interrupts sent
16 * by the Distributor, and interrupts generated locally, to the
b3a1bde4
CM
17 * associated CPU. The base address of the CPU interface is usually
18 * aliased so that the same address points to different chips depending
19 * on the CPU it is accessed from.
f27ecacc
RK
20 *
21 * Note that IRQs 0-31 are special - they are local to each CPU.
22 * As such, the enable set/clear, pending set/clear and active bit
23 * registers are banked per-cpu for these sources.
24 */
25#include <linux/init.h>
26#include <linux/kernel.h>
f37a53cc 27#include <linux/err.h>
7e1efcf5 28#include <linux/module.h>
f27ecacc
RK
29#include <linux/list.h>
30#include <linux/smp.h>
254056f3 31#include <linux/cpu_pm.h>
dcb86e8c 32#include <linux/cpumask.h>
fced80c7 33#include <linux/io.h>
b3f7ed03
RH
34#include <linux/of.h>
35#include <linux/of_address.h>
36#include <linux/of_irq.h>
4294f8ba 37#include <linux/irqdomain.h>
292b293c
MZ
38#include <linux/interrupt.h>
39#include <linux/percpu.h>
40#include <linux/slab.h>
520f7bd7 41#include <linux/irqchip/arm-gic.h>
f27ecacc
RK
42
43#include <asm/irq.h>
562e0027 44#include <asm/exception.h>
eb50439b 45#include <asm/smp_plat.h>
f27ecacc 46#include <asm/mach/irq.h>
f27ecacc 47
81243e44 48#include "irqchip.h"
f27ecacc 49
db0d4db2
MZ
50union gic_base {
51 void __iomem *common_base;
52 void __percpu __iomem **percpu_base;
53};
54
55struct gic_chip_data {
db0d4db2
MZ
56 union gic_base dist_base;
57 union gic_base cpu_base;
58#ifdef CONFIG_CPU_PM
59 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
60 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
61 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
62 u32 __percpu *saved_ppi_enable;
63 u32 __percpu *saved_ppi_conf;
64#endif
75294957 65 struct irq_domain *domain;
db0d4db2
MZ
66 unsigned int gic_irqs;
67#ifdef CONFIG_GIC_NON_BANKED
68 void __iomem *(*get_base)(union gic_base *);
69#endif
70};
71
bd31b859 72static DEFINE_RAW_SPINLOCK(irq_controller_lock);
f27ecacc 73
384a2902
NP
74/*
75 * The GIC mapping of CPU interfaces does not necessarily match
76 * the logical CPU numbering. Let's use a mapping as returned
77 * by the GIC itself.
78 */
79#define NR_GIC_CPU_IF 8
80static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
81
d7ed36a4
SS
82/*
83 * Supported arch specific GIC irq extension.
84 * Default make them NULL.
85 */
86struct irq_chip gic_arch_extn = {
1a01753e 87 .irq_eoi = NULL,
d7ed36a4
SS
88 .irq_mask = NULL,
89 .irq_unmask = NULL,
90 .irq_retrigger = NULL,
91 .irq_set_type = NULL,
92 .irq_set_wake = NULL,
93};
94
b3a1bde4
CM
95#ifndef MAX_GIC_NR
96#define MAX_GIC_NR 1
97#endif
98
bef8f9ee 99static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
b3a1bde4 100
db0d4db2
MZ
101#ifdef CONFIG_GIC_NON_BANKED
102static void __iomem *gic_get_percpu_base(union gic_base *base)
103{
104 return *__this_cpu_ptr(base->percpu_base);
105}
106
107static void __iomem *gic_get_common_base(union gic_base *base)
108{
109 return base->common_base;
110}
111
112static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
113{
114 return data->get_base(&data->dist_base);
115}
116
117static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
118{
119 return data->get_base(&data->cpu_base);
120}
121
122static inline void gic_set_base_accessor(struct gic_chip_data *data,
123 void __iomem *(*f)(union gic_base *))
124{
125 data->get_base = f;
126}
127#else
128#define gic_data_dist_base(d) ((d)->dist_base.common_base)
129#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
130#define gic_set_base_accessor(d,f)
131#endif
132
7d1f4288 133static inline void __iomem *gic_dist_base(struct irq_data *d)
b3a1bde4 134{
7d1f4288 135 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
db0d4db2 136 return gic_data_dist_base(gic_data);
b3a1bde4
CM
137}
138
7d1f4288 139static inline void __iomem *gic_cpu_base(struct irq_data *d)
b3a1bde4 140{
7d1f4288 141 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
db0d4db2 142 return gic_data_cpu_base(gic_data);
b3a1bde4
CM
143}
144
7d1f4288 145static inline unsigned int gic_irq(struct irq_data *d)
b3a1bde4 146{
4294f8ba 147 return d->hwirq;
b3a1bde4
CM
148}
149
f27ecacc
RK
150/*
151 * Routines to acknowledge, disable and enable interrupts
f27ecacc 152 */
7d1f4288 153static void gic_mask_irq(struct irq_data *d)
f27ecacc 154{
4294f8ba 155 u32 mask = 1 << (gic_irq(d) % 32);
c4bfa28a 156
bd31b859 157 raw_spin_lock(&irq_controller_lock);
6ac77e46 158 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
d7ed36a4
SS
159 if (gic_arch_extn.irq_mask)
160 gic_arch_extn.irq_mask(d);
bd31b859 161 raw_spin_unlock(&irq_controller_lock);
f27ecacc
RK
162}
163
7d1f4288 164static void gic_unmask_irq(struct irq_data *d)
f27ecacc 165{
4294f8ba 166 u32 mask = 1 << (gic_irq(d) % 32);
c4bfa28a 167
bd31b859 168 raw_spin_lock(&irq_controller_lock);
d7ed36a4
SS
169 if (gic_arch_extn.irq_unmask)
170 gic_arch_extn.irq_unmask(d);
6ac77e46 171 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
bd31b859 172 raw_spin_unlock(&irq_controller_lock);
f27ecacc
RK
173}
174
1a01753e
WD
175static void gic_eoi_irq(struct irq_data *d)
176{
177 if (gic_arch_extn.irq_eoi) {
bd31b859 178 raw_spin_lock(&irq_controller_lock);
1a01753e 179 gic_arch_extn.irq_eoi(d);
bd31b859 180 raw_spin_unlock(&irq_controller_lock);
1a01753e
WD
181 }
182
6ac77e46 183 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
1a01753e
WD
184}
185
7d1f4288 186static int gic_set_type(struct irq_data *d, unsigned int type)
5c0c1f08 187{
7d1f4288
LB
188 void __iomem *base = gic_dist_base(d);
189 unsigned int gicirq = gic_irq(d);
5c0c1f08
RV
190 u32 enablemask = 1 << (gicirq % 32);
191 u32 enableoff = (gicirq / 32) * 4;
192 u32 confmask = 0x2 << ((gicirq % 16) * 2);
193 u32 confoff = (gicirq / 16) * 4;
194 bool enabled = false;
195 u32 val;
196
197 /* Interrupt configuration for SGIs can't be changed */
198 if (gicirq < 16)
199 return -EINVAL;
200
201 if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
202 return -EINVAL;
203
bd31b859 204 raw_spin_lock(&irq_controller_lock);
5c0c1f08 205
d7ed36a4
SS
206 if (gic_arch_extn.irq_set_type)
207 gic_arch_extn.irq_set_type(d, type);
208
6ac77e46 209 val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
5c0c1f08
RV
210 if (type == IRQ_TYPE_LEVEL_HIGH)
211 val &= ~confmask;
212 else if (type == IRQ_TYPE_EDGE_RISING)
213 val |= confmask;
214
215 /*
216 * As recommended by the spec, disable the interrupt before changing
217 * the configuration
218 */
6ac77e46
SS
219 if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
220 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
5c0c1f08
RV
221 enabled = true;
222 }
223
6ac77e46 224 writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
5c0c1f08
RV
225
226 if (enabled)
6ac77e46 227 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
5c0c1f08 228
bd31b859 229 raw_spin_unlock(&irq_controller_lock);
5c0c1f08
RV
230
231 return 0;
232}
233
d7ed36a4
SS
234static int gic_retrigger(struct irq_data *d)
235{
236 if (gic_arch_extn.irq_retrigger)
237 return gic_arch_extn.irq_retrigger(d);
238
bad9a43a
AD
239 /* the genirq layer expects 0 if we can't retrigger in hardware */
240 return 0;
d7ed36a4
SS
241}
242
a06f5466 243#ifdef CONFIG_SMP
c191789c
RK
244static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
245 bool force)
f27ecacc 246{
7d1f4288 247 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
4294f8ba 248 unsigned int shift = (gic_irq(d) % 4) * 8;
5dfc54e0 249 unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
c191789c 250 u32 val, mask, bit;
f27ecacc 251
384a2902 252 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
87507500 253 return -EINVAL;
c191789c
RK
254
255 mask = 0xff << shift;
384a2902 256 bit = gic_cpu_map[cpu] << shift;
c191789c 257
bd31b859 258 raw_spin_lock(&irq_controller_lock);
6ac77e46
SS
259 val = readl_relaxed(reg) & ~mask;
260 writel_relaxed(val | bit, reg);
bd31b859 261 raw_spin_unlock(&irq_controller_lock);
d5dedd45 262
5dfc54e0 263 return IRQ_SET_MASK_OK;
f27ecacc 264}
a06f5466 265#endif
f27ecacc 266
d7ed36a4
SS
267#ifdef CONFIG_PM
268static int gic_set_wake(struct irq_data *d, unsigned int on)
269{
270 int ret = -ENXIO;
271
272 if (gic_arch_extn.irq_set_wake)
273 ret = gic_arch_extn.irq_set_wake(d, on);
274
275 return ret;
276}
277
278#else
279#define gic_set_wake NULL
280#endif
281
1d5cc604 282static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
562e0027
MZ
283{
284 u32 irqstat, irqnr;
285 struct gic_chip_data *gic = &gic_data[0];
286 void __iomem *cpu_base = gic_data_cpu_base(gic);
287
288 do {
289 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
290 irqnr = irqstat & ~0x1c00;
291
292 if (likely(irqnr > 15 && irqnr < 1021)) {
75294957 293 irqnr = irq_find_mapping(gic->domain, irqnr);
562e0027
MZ
294 handle_IRQ(irqnr, regs);
295 continue;
296 }
297 if (irqnr < 16) {
298 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
299#ifdef CONFIG_SMP
300 handle_IPI(irqnr, regs);
301#endif
302 continue;
303 }
304 break;
305 } while (1);
306}
307
0f347bb9 308static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
b3a1bde4 309{
6845664a
TG
310 struct gic_chip_data *chip_data = irq_get_handler_data(irq);
311 struct irq_chip *chip = irq_get_chip(irq);
0f347bb9 312 unsigned int cascade_irq, gic_irq;
b3a1bde4
CM
313 unsigned long status;
314
1a01753e 315 chained_irq_enter(chip, desc);
b3a1bde4 316
bd31b859 317 raw_spin_lock(&irq_controller_lock);
db0d4db2 318 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
bd31b859 319 raw_spin_unlock(&irq_controller_lock);
b3a1bde4 320
0f347bb9
RK
321 gic_irq = (status & 0x3ff);
322 if (gic_irq == 1023)
b3a1bde4 323 goto out;
b3a1bde4 324
75294957
GL
325 cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
326 if (unlikely(gic_irq < 32 || gic_irq > 1020))
0f347bb9
RK
327 do_bad_IRQ(cascade_irq, desc);
328 else
329 generic_handle_irq(cascade_irq);
b3a1bde4
CM
330
331 out:
1a01753e 332 chained_irq_exit(chip, desc);
b3a1bde4
CM
333}
334
38c677cb 335static struct irq_chip gic_chip = {
7d1f4288 336 .name = "GIC",
7d1f4288
LB
337 .irq_mask = gic_mask_irq,
338 .irq_unmask = gic_unmask_irq,
1a01753e 339 .irq_eoi = gic_eoi_irq,
7d1f4288 340 .irq_set_type = gic_set_type,
d7ed36a4 341 .irq_retrigger = gic_retrigger,
f27ecacc 342#ifdef CONFIG_SMP
c191789c 343 .irq_set_affinity = gic_set_affinity,
f27ecacc 344#endif
d7ed36a4 345 .irq_set_wake = gic_set_wake,
f27ecacc
RK
346};
347
b3a1bde4
CM
348void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
349{
350 if (gic_nr >= MAX_GIC_NR)
351 BUG();
6845664a 352 if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
b3a1bde4 353 BUG();
6845664a 354 irq_set_chained_handler(irq, gic_handle_cascade_irq);
b3a1bde4
CM
355}
356
2bb31351
RK
357static u8 gic_get_cpumask(struct gic_chip_data *gic)
358{
359 void __iomem *base = gic_data_dist_base(gic);
360 u32 mask, i;
361
362 for (i = mask = 0; i < 32; i += 4) {
363 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
364 mask |= mask >> 16;
365 mask |= mask >> 8;
366 if (mask)
367 break;
368 }
369
370 if (!mask)
371 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
372
373 return mask;
374}
375
4294f8ba 376static void __init gic_dist_init(struct gic_chip_data *gic)
f27ecacc 377{
75294957 378 unsigned int i;
267840f3 379 u32 cpumask;
4294f8ba 380 unsigned int gic_irqs = gic->gic_irqs;
db0d4db2 381 void __iomem *base = gic_data_dist_base(gic);
f27ecacc 382
6ac77e46 383 writel_relaxed(0, base + GIC_DIST_CTRL);
f27ecacc 384
f27ecacc
RK
385 /*
386 * Set all global interrupts to be level triggered, active low.
387 */
e6afec9b 388 for (i = 32; i < gic_irqs; i += 16)
6ac77e46 389 writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16);
f27ecacc
RK
390
391 /*
392 * Set all global interrupts to this CPU only.
393 */
2bb31351
RK
394 cpumask = gic_get_cpumask(gic);
395 cpumask |= cpumask << 8;
396 cpumask |= cpumask << 16;
e6afec9b 397 for (i = 32; i < gic_irqs; i += 4)
6ac77e46 398 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
f27ecacc
RK
399
400 /*
9395f6ea 401 * Set priority on all global interrupts.
f27ecacc 402 */
e6afec9b 403 for (i = 32; i < gic_irqs; i += 4)
6ac77e46 404 writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
f27ecacc
RK
405
406 /*
9395f6ea
RK
407 * Disable all interrupts. Leave the PPI and SGIs alone
408 * as these enables are banked registers.
f27ecacc 409 */
e6afec9b 410 for (i = 32; i < gic_irqs; i += 32)
6ac77e46 411 writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
f27ecacc 412
6ac77e46 413 writel_relaxed(1, base + GIC_DIST_CTRL);
f27ecacc
RK
414}
415
bef8f9ee 416static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
f27ecacc 417{
db0d4db2
MZ
418 void __iomem *dist_base = gic_data_dist_base(gic);
419 void __iomem *base = gic_data_cpu_base(gic);
384a2902 420 unsigned int cpu_mask, cpu = smp_processor_id();
9395f6ea
RK
421 int i;
422
384a2902
NP
423 /*
424 * Get what the GIC says our CPU mask is.
425 */
426 BUG_ON(cpu >= NR_GIC_CPU_IF);
2bb31351 427 cpu_mask = gic_get_cpumask(gic);
384a2902
NP
428 gic_cpu_map[cpu] = cpu_mask;
429
430 /*
431 * Clear our mask from the other map entries in case they're
432 * still undefined.
433 */
434 for (i = 0; i < NR_GIC_CPU_IF; i++)
435 if (i != cpu)
436 gic_cpu_map[i] &= ~cpu_mask;
437
9395f6ea
RK
438 /*
439 * Deal with the banked PPI and SGI interrupts - disable all
440 * PPI interrupts, ensure all SGI interrupts are enabled.
441 */
6ac77e46
SS
442 writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
443 writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
9395f6ea
RK
444
445 /*
446 * Set priority on PPI and SGI interrupts
447 */
448 for (i = 0; i < 32; i += 4)
6ac77e46 449 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
9395f6ea 450
6ac77e46
SS
451 writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
452 writel_relaxed(1, base + GIC_CPU_CTRL);
f27ecacc
RK
453}
454
254056f3
CC
455#ifdef CONFIG_CPU_PM
456/*
457 * Saves the GIC distributor registers during suspend or idle. Must be called
458 * with interrupts disabled but before powering down the GIC. After calling
459 * this function, no interrupts will be delivered by the GIC, and another
460 * platform-specific wakeup source must be enabled.
461 */
462static void gic_dist_save(unsigned int gic_nr)
463{
464 unsigned int gic_irqs;
465 void __iomem *dist_base;
466 int i;
467
468 if (gic_nr >= MAX_GIC_NR)
469 BUG();
470
471 gic_irqs = gic_data[gic_nr].gic_irqs;
db0d4db2 472 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
254056f3
CC
473
474 if (!dist_base)
475 return;
476
477 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
478 gic_data[gic_nr].saved_spi_conf[i] =
479 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
480
481 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
482 gic_data[gic_nr].saved_spi_target[i] =
483 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
484
485 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
486 gic_data[gic_nr].saved_spi_enable[i] =
487 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
488}
489
490/*
491 * Restores the GIC distributor registers during resume or when coming out of
492 * idle. Must be called before enabling interrupts. If a level interrupt
493 * that occured while the GIC was suspended is still present, it will be
494 * handled normally, but any edge interrupts that occured will not be seen by
495 * the GIC and need to be handled by the platform-specific wakeup source.
496 */
497static void gic_dist_restore(unsigned int gic_nr)
498{
499 unsigned int gic_irqs;
500 unsigned int i;
501 void __iomem *dist_base;
502
503 if (gic_nr >= MAX_GIC_NR)
504 BUG();
505
506 gic_irqs = gic_data[gic_nr].gic_irqs;
db0d4db2 507 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
254056f3
CC
508
509 if (!dist_base)
510 return;
511
512 writel_relaxed(0, dist_base + GIC_DIST_CTRL);
513
514 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
515 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
516 dist_base + GIC_DIST_CONFIG + i * 4);
517
518 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
519 writel_relaxed(0xa0a0a0a0,
520 dist_base + GIC_DIST_PRI + i * 4);
521
522 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
523 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
524 dist_base + GIC_DIST_TARGET + i * 4);
525
526 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
527 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
528 dist_base + GIC_DIST_ENABLE_SET + i * 4);
529
530 writel_relaxed(1, dist_base + GIC_DIST_CTRL);
531}
532
533static void gic_cpu_save(unsigned int gic_nr)
534{
535 int i;
536 u32 *ptr;
537 void __iomem *dist_base;
538 void __iomem *cpu_base;
539
540 if (gic_nr >= MAX_GIC_NR)
541 BUG();
542
db0d4db2
MZ
543 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
544 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
254056f3
CC
545
546 if (!dist_base || !cpu_base)
547 return;
548
549 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
550 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
551 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
552
553 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
554 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
555 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
556
557}
558
559static void gic_cpu_restore(unsigned int gic_nr)
560{
561 int i;
562 u32 *ptr;
563 void __iomem *dist_base;
564 void __iomem *cpu_base;
565
566 if (gic_nr >= MAX_GIC_NR)
567 BUG();
568
db0d4db2
MZ
569 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
570 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
254056f3
CC
571
572 if (!dist_base || !cpu_base)
573 return;
574
575 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
576 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
577 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
578
579 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
580 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
581 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
582
583 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
584 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4);
585
586 writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
587 writel_relaxed(1, cpu_base + GIC_CPU_CTRL);
588}
589
590static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
591{
592 int i;
593
594 for (i = 0; i < MAX_GIC_NR; i++) {
db0d4db2
MZ
595#ifdef CONFIG_GIC_NON_BANKED
596 /* Skip over unused GICs */
597 if (!gic_data[i].get_base)
598 continue;
599#endif
254056f3
CC
600 switch (cmd) {
601 case CPU_PM_ENTER:
602 gic_cpu_save(i);
603 break;
604 case CPU_PM_ENTER_FAILED:
605 case CPU_PM_EXIT:
606 gic_cpu_restore(i);
607 break;
608 case CPU_CLUSTER_PM_ENTER:
609 gic_dist_save(i);
610 break;
611 case CPU_CLUSTER_PM_ENTER_FAILED:
612 case CPU_CLUSTER_PM_EXIT:
613 gic_dist_restore(i);
614 break;
615 }
616 }
617
618 return NOTIFY_OK;
619}
620
621static struct notifier_block gic_notifier_block = {
622 .notifier_call = gic_notifier,
623};
624
625static void __init gic_pm_init(struct gic_chip_data *gic)
626{
627 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
628 sizeof(u32));
629 BUG_ON(!gic->saved_ppi_enable);
630
631 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
632 sizeof(u32));
633 BUG_ON(!gic->saved_ppi_conf);
634
abdd7b91
MZ
635 if (gic == &gic_data[0])
636 cpu_pm_register_notifier(&gic_notifier_block);
254056f3
CC
637}
638#else
639static void __init gic_pm_init(struct gic_chip_data *gic)
640{
641}
642#endif
643
b1cffebf
RH
644#ifdef CONFIG_SMP
645void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
646{
647 int cpu;
648 unsigned long map = 0;
649
650 /* Convert our logical CPU mask into a physical one. */
651 for_each_cpu(cpu, mask)
91bdf0d0 652 map |= gic_cpu_map[cpu];
b1cffebf
RH
653
654 /*
655 * Ensure that stores to Normal memory are visible to the
656 * other CPUs before issuing the IPI.
657 */
658 dsb();
659
660 /* this always happens on GIC0 */
661 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
662}
663#endif
664
75294957
GL
665static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
666 irq_hw_number_t hw)
667{
668 if (hw < 32) {
669 irq_set_percpu_devid(irq);
670 irq_set_chip_and_handler(irq, &gic_chip,
671 handle_percpu_devid_irq);
672 set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
673 } else {
674 irq_set_chip_and_handler(irq, &gic_chip,
675 handle_fasteoi_irq);
676 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
677 }
678 irq_set_chip_data(irq, d->host_data);
679 return 0;
680}
681
7bb69bad
GL
682static int gic_irq_domain_xlate(struct irq_domain *d,
683 struct device_node *controller,
684 const u32 *intspec, unsigned int intsize,
685 unsigned long *out_hwirq, unsigned int *out_type)
b3f7ed03
RH
686{
687 if (d->of_node != controller)
688 return -EINVAL;
689 if (intsize < 3)
690 return -EINVAL;
691
692 /* Get the interrupt number and add 16 to skip over SGIs */
693 *out_hwirq = intspec[1] + 16;
694
695 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
696 if (!intspec[0])
697 *out_hwirq += 16;
698
699 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
700 return 0;
701}
b3f7ed03 702
15a25980 703const struct irq_domain_ops gic_irq_domain_ops = {
75294957 704 .map = gic_irq_domain_map,
7bb69bad 705 .xlate = gic_irq_domain_xlate,
4294f8ba
RH
706};
707
db0d4db2
MZ
708void __init gic_init_bases(unsigned int gic_nr, int irq_start,
709 void __iomem *dist_base, void __iomem *cpu_base,
75294957 710 u32 percpu_offset, struct device_node *node)
b580b899 711{
75294957 712 irq_hw_number_t hwirq_base;
bef8f9ee 713 struct gic_chip_data *gic;
384a2902 714 int gic_irqs, irq_base, i;
bef8f9ee
RK
715
716 BUG_ON(gic_nr >= MAX_GIC_NR);
717
718 gic = &gic_data[gic_nr];
db0d4db2
MZ
719#ifdef CONFIG_GIC_NON_BANKED
720 if (percpu_offset) { /* Frankein-GIC without banked registers... */
721 unsigned int cpu;
722
723 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
724 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
725 if (WARN_ON(!gic->dist_base.percpu_base ||
726 !gic->cpu_base.percpu_base)) {
727 free_percpu(gic->dist_base.percpu_base);
728 free_percpu(gic->cpu_base.percpu_base);
729 return;
730 }
731
732 for_each_possible_cpu(cpu) {
733 unsigned long offset = percpu_offset * cpu_logical_map(cpu);
734 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
735 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
736 }
737
738 gic_set_base_accessor(gic, gic_get_percpu_base);
739 } else
740#endif
741 { /* Normal, sane GIC... */
742 WARN(percpu_offset,
743 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
744 percpu_offset);
745 gic->dist_base.common_base = dist_base;
746 gic->cpu_base.common_base = cpu_base;
747 gic_set_base_accessor(gic, gic_get_common_base);
748 }
bef8f9ee 749
384a2902
NP
750 /*
751 * Initialize the CPU interface map to all CPUs.
752 * It will be refined as each CPU probes its ID.
753 */
754 for (i = 0; i < NR_GIC_CPU_IF; i++)
755 gic_cpu_map[i] = 0xff;
756
4294f8ba
RH
757 /*
758 * For primary GICs, skip over SGIs.
759 * For secondary GICs, skip over PPIs, too.
760 */
e0b823e9 761 if (gic_nr == 0 && (irq_start & 31) > 0) {
12679a2d 762 hwirq_base = 16;
e0b823e9
WD
763 if (irq_start != -1)
764 irq_start = (irq_start & ~31) + 16;
765 } else {
12679a2d 766 hwirq_base = 32;
fe41db7b 767 }
4294f8ba
RH
768
769 /*
770 * Find out how many interrupts are supported.
771 * The GIC only supports up to 1020 interrupt sources.
772 */
db0d4db2 773 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
4294f8ba
RH
774 gic_irqs = (gic_irqs + 1) * 32;
775 if (gic_irqs > 1020)
776 gic_irqs = 1020;
777 gic->gic_irqs = gic_irqs;
778
75294957
GL
779 gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
780 irq_base = irq_alloc_descs(irq_start, 16, gic_irqs, numa_node_id());
781 if (IS_ERR_VALUE(irq_base)) {
f37a53cc
RH
782 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
783 irq_start);
75294957 784 irq_base = irq_start;
f37a53cc 785 }
75294957
GL
786 gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
787 hwirq_base, &gic_irq_domain_ops, gic);
788 if (WARN_ON(!gic->domain))
789 return;
bef8f9ee 790
b1cffebf
RH
791#ifdef CONFIG_SMP
792 set_smp_cross_call(gic_raise_softirq);
793#endif
cfed7d60
RH
794
795 set_handle_irq(gic_handle_irq);
796
9c12845e 797 gic_chip.flags |= gic_arch_extn.flags;
4294f8ba 798 gic_dist_init(gic);
bef8f9ee 799 gic_cpu_init(gic);
254056f3 800 gic_pm_init(gic);
b580b899
RK
801}
802
38489533
RK
803void __cpuinit gic_secondary_init(unsigned int gic_nr)
804{
bef8f9ee
RK
805 BUG_ON(gic_nr >= MAX_GIC_NR);
806
807 gic_cpu_init(&gic_data[gic_nr]);
38489533
RK
808}
809
b3f7ed03
RH
810#ifdef CONFIG_OF
811static int gic_cnt __initdata = 0;
812
813int __init gic_of_init(struct device_node *node, struct device_node *parent)
814{
815 void __iomem *cpu_base;
816 void __iomem *dist_base;
db0d4db2 817 u32 percpu_offset;
b3f7ed03 818 int irq;
b3f7ed03
RH
819
820 if (WARN_ON(!node))
821 return -ENODEV;
822
823 dist_base = of_iomap(node, 0);
824 WARN(!dist_base, "unable to map gic dist registers\n");
825
826 cpu_base = of_iomap(node, 1);
827 WARN(!cpu_base, "unable to map gic cpu registers\n");
828
db0d4db2
MZ
829 if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
830 percpu_offset = 0;
831
75294957 832 gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
b3f7ed03
RH
833
834 if (parent) {
835 irq = irq_of_parse_and_map(node, 0);
836 gic_cascade_irq(gic_cnt, irq);
837 }
838 gic_cnt++;
839 return 0;
840}
81243e44
RH
841IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
842IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
843IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
844IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
845
b3f7ed03 846#endif