Merge tag 'v3.10.64' into update
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / ide / sis5513.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Copyright (C) 1999-2000 Andre Hedrick <andre@linux-ide.org>
3 * Copyright (C) 2002 Lionel Bouton <Lionel.Bouton@inet6.fr>, Maintainer
4 * Copyright (C) 2003 Vojtech Pavlik <vojtech@suse.cz>
e13ee546 5 * Copyright (C) 2007-2009 Bartlomiej Zolnierkiewicz
6b8cf772 6 *
1da177e4
LT
7 * May be copied or modified under the terms of the GNU General Public License
8 *
9 *
10 * Thanks :
11 *
12 * SiS Taiwan : for direct support and hardware.
13 * Daniela Engert : for initial ATA100 advices and numerous others.
14 * John Fremlin, Manfred Spraul, Dave Morgan, Peter Kjellerstedt :
15 * for checking code correctness, providing patches.
16 *
17 *
18 * Original tests and design on the SiS620 chipset.
19 * ATA100 tests and design on the SiS735 chipset.
20 * ATA16/33 support from specs
21 * ATA133 support for SiS961/962 by L.C. Chang <lcchang@sis.com.tw>
22 * ATA133 961/962/963 fixes by Vojtech Pavlik <vojtech@suse.cz>
23 *
24 * Documentation:
25 * SiS chipset documentation available under NDA to companies only
26 * (not to individuals).
27 */
28
29/*
30 * The original SiS5513 comes from a SiS5511/55112/5513 chipset. The original
31 * SiS5513 was also used in the SiS5596/5513 chipset. Thus if we see a SiS5511
32 * or SiS5596, we can assume we see the first MWDMA-16 capable SiS5513 chip.
33 *
34 * Later SiS chipsets integrated the 5513 functionality into the NorthBridge,
35 * starting with SiS5571 and up to SiS745. The PCI ID didn't change, though. We
36 * can figure out that we have a more modern and more capable 5513 by looking
37 * for the respective NorthBridge IDs.
38 *
39 * Even later (96x family) SiS chipsets use the MuTIOL link and place the 5513
40 * into the SouthBrige. Here we cannot rely on looking up the NorthBridge PCI
41 * ID, while the now ATA-133 capable 5513 still has the same PCI ID.
42 * Fortunately the 5513 can be 'unmasked' by fiddling with some config space
43 * bits, changing its device id to the true one - 5517 for 961 and 5518 for
44 * 962/963.
45 */
46
1da177e4
LT
47#include <linux/types.h>
48#include <linux/module.h>
49#include <linux/kernel.h>
1da177e4
LT
50#include <linux/pci.h>
51#include <linux/init.h>
52#include <linux/ide.h>
53
ced3ec8a
BZ
54#define DRV_NAME "sis5513"
55
25985edc 56/* registers layout and init values are chipset family dependent */
1da177e4
LT
57
58#define ATA_16 0x01
59#define ATA_33 0x02
60#define ATA_66 0x03
1eb3c2ee 61#define ATA_100a 0x04 /* SiS730/SiS550 is ATA100 with ATA66 layout */
1da177e4 62#define ATA_100 0x05
1eb3c2ee
PC
63#define ATA_133a 0x06 /* SiS961b with 133 support */
64#define ATA_133 0x07 /* SiS962/963 */
1da177e4
LT
65
66static u8 chipset_family;
67
68/*
69 * Devices supported
70 */
71static const struct {
72 const char *name;
73 u16 host_id;
74 u8 chipset_family;
75 u8 flags;
76} SiSHostChipInfo[] = {
47d4b906
DW
77 { "SiS968", PCI_DEVICE_ID_SI_968, ATA_133 },
78 { "SiS966", PCI_DEVICE_ID_SI_966, ATA_133 },
14351f8e 79 { "SiS965", PCI_DEVICE_ID_SI_965, ATA_133 },
1da177e4
LT
80 { "SiS745", PCI_DEVICE_ID_SI_745, ATA_100 },
81 { "SiS735", PCI_DEVICE_ID_SI_735, ATA_100 },
82 { "SiS733", PCI_DEVICE_ID_SI_733, ATA_100 },
83 { "SiS635", PCI_DEVICE_ID_SI_635, ATA_100 },
84 { "SiS633", PCI_DEVICE_ID_SI_633, ATA_100 },
85
86 { "SiS730", PCI_DEVICE_ID_SI_730, ATA_100a },
87 { "SiS550", PCI_DEVICE_ID_SI_550, ATA_100a },
88
89 { "SiS640", PCI_DEVICE_ID_SI_640, ATA_66 },
90 { "SiS630", PCI_DEVICE_ID_SI_630, ATA_66 },
91 { "SiS620", PCI_DEVICE_ID_SI_620, ATA_66 },
92 { "SiS540", PCI_DEVICE_ID_SI_540, ATA_66 },
93 { "SiS530", PCI_DEVICE_ID_SI_530, ATA_66 },
94
95 { "SiS5600", PCI_DEVICE_ID_SI_5600, ATA_33 },
96 { "SiS5598", PCI_DEVICE_ID_SI_5598, ATA_33 },
97 { "SiS5597", PCI_DEVICE_ID_SI_5597, ATA_33 },
98 { "SiS5591/2", PCI_DEVICE_ID_SI_5591, ATA_33 },
99 { "SiS5582", PCI_DEVICE_ID_SI_5582, ATA_33 },
100 { "SiS5581", PCI_DEVICE_ID_SI_5581, ATA_33 },
101
102 { "SiS5596", PCI_DEVICE_ID_SI_5596, ATA_16 },
103 { "SiS5571", PCI_DEVICE_ID_SI_5571, ATA_16 },
d266ab88 104 { "SiS5517", PCI_DEVICE_ID_SI_5517, ATA_16 },
1da177e4
LT
105 { "SiS551x", PCI_DEVICE_ID_SI_5511, ATA_16 },
106};
107
108/* Cycle time bits and values vary across chip dma capabilities
109 These three arrays hold the register layout and the values to set.
110 Indexed by chipset_family and (dma_mode - XFER_UDMA_0) */
111
112/* {0, ATA_16, ATA_33, ATA_66, ATA_100a, ATA_100, ATA_133} */
1eb3c2ee
PC
113static u8 cycle_time_offset[] = { 0, 0, 5, 4, 4, 0, 0 };
114static u8 cycle_time_range[] = { 0, 0, 2, 3, 3, 4, 4 };
1da177e4 115static u8 cycle_time_value[][XFER_UDMA_6 - XFER_UDMA_0 + 1] = {
1eb3c2ee
PC
116 { 0, 0, 0, 0, 0, 0, 0 }, /* no UDMA */
117 { 0, 0, 0, 0, 0, 0, 0 }, /* no UDMA */
118 { 3, 2, 1, 0, 0, 0, 0 }, /* ATA_33 */
119 { 7, 5, 3, 2, 1, 0, 0 }, /* ATA_66 */
120 { 7, 5, 3, 2, 1, 0, 0 }, /* ATA_100a (730 specific),
121 different cycle_time range and offset */
122 { 11, 7, 5, 4, 2, 1, 0 }, /* ATA_100 */
123 { 15, 10, 7, 5, 3, 2, 1 }, /* ATA_133a (earliest 691 southbridges) */
124 { 15, 10, 7, 5, 3, 2, 1 }, /* ATA_133 */
1da177e4
LT
125};
126/* CRC Valid Setup Time vary across IDE clock setting 33/66/100/133
127 See SiS962 data sheet for more detail */
128static u8 cvs_time_value[][XFER_UDMA_6 - XFER_UDMA_0 + 1] = {
1eb3c2ee
PC
129 { 0, 0, 0, 0, 0, 0, 0 }, /* no UDMA */
130 { 0, 0, 0, 0, 0, 0, 0 }, /* no UDMA */
131 { 2, 1, 1, 0, 0, 0, 0 },
132 { 4, 3, 2, 1, 0, 0, 0 },
133 { 4, 3, 2, 1, 0, 0, 0 },
134 { 6, 4, 3, 1, 1, 1, 0 },
135 { 9, 6, 4, 2, 2, 2, 2 },
136 { 9, 6, 4, 2, 2, 2, 2 },
1da177e4
LT
137};
138/* Initialize time, Active time, Recovery time vary across
139 IDE clock settings. These 3 arrays hold the register value
140 for PIO0/1/2/3/4 and DMA0/1/2 mode in order */
141static u8 ini_time_value[][8] = {
1eb3c2ee
PC
142 { 0, 0, 0, 0, 0, 0, 0, 0 },
143 { 0, 0, 0, 0, 0, 0, 0, 0 },
144 { 2, 1, 0, 0, 0, 1, 0, 0 },
145 { 4, 3, 1, 1, 1, 3, 1, 1 },
146 { 4, 3, 1, 1, 1, 3, 1, 1 },
147 { 6, 4, 2, 2, 2, 4, 2, 2 },
148 { 9, 6, 3, 3, 3, 6, 3, 3 },
149 { 9, 6, 3, 3, 3, 6, 3, 3 },
1da177e4
LT
150};
151static u8 act_time_value[][8] = {
1eb3c2ee
PC
152 { 0, 0, 0, 0, 0, 0, 0, 0 },
153 { 0, 0, 0, 0, 0, 0, 0, 0 },
154 { 9, 9, 9, 2, 2, 7, 2, 2 },
155 { 19, 19, 19, 5, 4, 14, 5, 4 },
156 { 19, 19, 19, 5, 4, 14, 5, 4 },
157 { 28, 28, 28, 7, 6, 21, 7, 6 },
158 { 38, 38, 38, 10, 9, 28, 10, 9 },
159 { 38, 38, 38, 10, 9, 28, 10, 9 },
1da177e4
LT
160};
161static u8 rco_time_value[][8] = {
1eb3c2ee
PC
162 { 0, 0, 0, 0, 0, 0, 0, 0 },
163 { 0, 0, 0, 0, 0, 0, 0, 0 },
164 { 9, 2, 0, 2, 0, 7, 1, 1 },
165 { 19, 5, 1, 5, 2, 16, 3, 2 },
166 { 19, 5, 1, 5, 2, 16, 3, 2 },
167 { 30, 9, 3, 9, 4, 25, 6, 4 },
168 { 40, 12, 4, 12, 5, 34, 12, 5 },
169 { 40, 12, 4, 12, 5, 34, 12, 5 },
1da177e4
LT
170};
171
172/*
173 * Printing configuration
174 */
175/* Used for chipset type printing at boot time */
1eb3c2ee 176static char *chipset_capability[] = {
1da177e4
LT
177 "ATA", "ATA 16",
178 "ATA 33", "ATA 66",
179 "ATA 100 (1st gen)", "ATA 100 (2nd gen)",
180 "ATA 133 (1st gen)", "ATA 133 (2nd gen)"
181};
182
1da177e4
LT
183/*
184 * Configuration functions
185 */
c77a89cd
BZ
186
187static u8 sis_ata133_get_base(ide_drive_t *drive)
188{
36501650 189 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
c77a89cd
BZ
190 u32 reg54 = 0;
191
192 pci_read_config_dword(dev, 0x54, &reg54);
193
194 return ((reg54 & 0x40000000) ? 0x70 : 0x40) + drive->dn * 4;
195}
196
197static void sis_ata16_program_timings(ide_drive_t *drive, const u8 mode)
198{
36501650 199 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
c77a89cd
BZ
200 u16 t1 = 0;
201 u8 drive_pci = 0x40 + drive->dn * 2;
202
203 const u16 pio_timings[] = { 0x000, 0x607, 0x404, 0x303, 0x301 };
204 const u16 mwdma_timings[] = { 0x008, 0x302, 0x301 };
205
206 pci_read_config_word(dev, drive_pci, &t1);
207
208 /* clear active/recovery timings */
209 t1 &= ~0x070f;
210 if (mode >= XFER_MW_DMA_0) {
211 if (chipset_family > ATA_16)
212 t1 &= ~0x8000; /* disable UDMA */
213 t1 |= mwdma_timings[mode - XFER_MW_DMA_0];
214 } else
215 t1 |= pio_timings[mode - XFER_PIO_0];
216
217 pci_write_config_word(dev, drive_pci, t1);
218}
219
220static void sis_ata100_program_timings(ide_drive_t *drive, const u8 mode)
221{
36501650 222 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
c77a89cd
BZ
223 u8 t1, drive_pci = 0x40 + drive->dn * 2;
224
225 /* timing bits: 7:4 active 3:0 recovery */
226 const u8 pio_timings[] = { 0x00, 0x67, 0x44, 0x33, 0x31 };
227 const u8 mwdma_timings[] = { 0x08, 0x32, 0x31 };
228
229 if (mode >= XFER_MW_DMA_0) {
230 u8 t2 = 0;
231
232 pci_read_config_byte(dev, drive_pci, &t2);
233 t2 &= ~0x80; /* disable UDMA */
234 pci_write_config_byte(dev, drive_pci, t2);
235
236 t1 = mwdma_timings[mode - XFER_MW_DMA_0];
237 } else
238 t1 = pio_timings[mode - XFER_PIO_0];
239
240 pci_write_config_byte(dev, drive_pci + 1, t1);
241}
242
243static void sis_ata133_program_timings(ide_drive_t *drive, const u8 mode)
244{
36501650 245 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
c77a89cd
BZ
246 u32 t1 = 0;
247 u8 drive_pci = sis_ata133_get_base(drive), clk, idx;
248
249 pci_read_config_dword(dev, drive_pci, &t1);
250
251 t1 &= 0xc0c00fff;
252 clk = (t1 & 0x08) ? ATA_133 : ATA_100;
253 if (mode >= XFER_MW_DMA_0) {
254 t1 &= ~0x04; /* disable UDMA */
255 idx = mode - XFER_MW_DMA_0 + 5;
3dfd6433 256 } else
c77a89cd
BZ
257 idx = mode - XFER_PIO_0;
258 t1 |= ini_time_value[clk][idx] << 12;
259 t1 |= act_time_value[clk][idx] << 16;
260 t1 |= rco_time_value[clk][idx] << 24;
261
262 pci_write_config_dword(dev, drive_pci, t1);
263}
264
265static void sis_program_timings(ide_drive_t *drive, const u8 mode)
266{
267 if (chipset_family < ATA_100) /* ATA_16/33/66/100a */
268 sis_ata16_program_timings(drive, mode);
269 else if (chipset_family < ATA_133) /* ATA_100/133a */
270 sis_ata100_program_timings(drive, mode);
271 else /* ATA_133 */
272 sis_ata133_program_timings(drive, mode);
273}
274
1eb3c2ee 275static void config_drive_art_rwp(ide_drive_t *drive)
1da177e4 276{
898ec223 277 ide_hwif_t *hwif = drive->hwif;
36501650 278 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4 279 u8 reg4bh = 0;
d83fca58 280 u8 rw_prefetch = 0;
1da177e4 281
1da177e4
LT
282 pci_read_config_byte(dev, 0x4b, &reg4bh);
283
e13ee546
BZ
284 rw_prefetch = reg4bh & ~(0x11 << drive->dn);
285
d83fca58 286 if (drive->media == ide_disk)
e13ee546 287 rw_prefetch |= 0x11 << drive->dn;
d83fca58 288
e13ee546
BZ
289 if (reg4bh != rw_prefetch)
290 pci_write_config_byte(dev, 0x4b, rw_prefetch);
1da177e4
LT
291}
292
e085b3ca 293static void sis_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
1da177e4 294{
1da177e4 295 config_drive_art_rwp(drive);
e085b3ca 296 sis_program_timings(drive, drive->pio_mode);
1da177e4
LT
297}
298
428c6440 299static void sis_ata133_program_udma_timings(ide_drive_t *drive, const u8 mode)
1da177e4 300{
36501650 301 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
428c6440
BZ
302 u32 regdw = 0;
303 u8 drive_pci = sis_ata133_get_base(drive), clk, idx;
304
305 pci_read_config_dword(dev, drive_pci, &regdw);
306
307 regdw |= 0x04;
308 regdw &= 0xfffff00f;
309 /* check if ATA133 enable */
310 clk = (regdw & 0x08) ? ATA_133 : ATA_100;
311 idx = mode - XFER_UDMA_0;
312 regdw |= cycle_time_value[clk][idx] << 4;
313 regdw |= cvs_time_value[clk][idx] << 8;
314
315 pci_write_config_dword(dev, drive_pci, regdw);
316}
317
318static void sis_ata33_program_udma_timings(ide_drive_t *drive, const u8 mode)
319{
36501650 320 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
428c6440
BZ
321 u8 drive_pci = 0x40 + drive->dn * 2, reg = 0, i = chipset_family;
322
323 pci_read_config_byte(dev, drive_pci + 1, &reg);
324
325 /* force the UDMA bit on if we want to use UDMA */
326 reg |= 0x80;
327 /* clean reg cycle time bits */
328 reg &= ~((0xff >> (8 - cycle_time_range[i])) << cycle_time_offset[i]);
329 /* set reg cycle time bits */
330 reg |= cycle_time_value[i][mode - XFER_UDMA_0] << cycle_time_offset[i];
331
332 pci_write_config_byte(dev, drive_pci + 1, reg);
333}
1da177e4 334
428c6440
BZ
335static void sis_program_udma_timings(ide_drive_t *drive, const u8 mode)
336{
337 if (chipset_family >= ATA_133) /* ATA_133 */
338 sis_ata133_program_udma_timings(drive, mode);
339 else /* ATA_33/66/100a/100/133a */
340 sis_ata33_program_udma_timings(drive, mode);
341}
342
8776168c 343static void sis_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
428c6440 344{
8776168c
BZ
345 const u8 speed = drive->dma_mode;
346
4db90a14
BZ
347 if (speed >= XFER_UDMA_0)
348 sis_program_udma_timings(drive, speed);
349 else
350 sis_program_timings(drive, speed);
1da177e4
LT
351}
352
ac95beed 353static u8 sis_ata133_udma_filter(ide_drive_t *drive)
3160d541 354{
36501650 355 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
c77a89cd
BZ
356 u32 regdw = 0;
357 u8 drive_pci = sis_ata133_get_base(drive);
3160d541 358
3160d541
BZ
359 pci_read_config_dword(dev, drive_pci, &regdw);
360
361 /* if ATA133 disable, we should not set speed above UDMA5 */
362 return (regdw & 0x08) ? ATA_UDMA6 : ATA_UDMA5;
363}
364
fe31edc8 365static int sis_find_family(struct pci_dev *dev)
1da177e4
LT
366{
367 struct pci_dev *host;
368 int i = 0;
369
370 chipset_family = 0;
371
372 for (i = 0; i < ARRAY_SIZE(SiSHostChipInfo) && !chipset_family; i++) {
373
40cddf2c 374 host = pci_get_device(PCI_VENDOR_ID_SI, SiSHostChipInfo[i].host_id, NULL);
1da177e4
LT
375
376 if (!host)
377 continue;
378
379 chipset_family = SiSHostChipInfo[i].chipset_family;
380
381 /* Special case for SiS630 : 630S/ET is ATA_100a */
382 if (SiSHostChipInfo[i].host_id == PCI_DEVICE_ID_SI_630) {
44c10138 383 if (host->revision >= 0x30)
1da177e4
LT
384 chipset_family = ATA_100a;
385 }
40cddf2c 386 pci_dev_put(host);
1eb3c2ee 387
ced3ec8a 388 printk(KERN_INFO DRV_NAME " %s: %s %s controller\n",
28cfd8af
BZ
389 pci_name(dev), SiSHostChipInfo[i].name,
390 chipset_capability[chipset_family]);
1da177e4
LT
391 }
392
393 if (!chipset_family) { /* Belongs to pci-quirks */
394
395 u32 idemisc;
396 u16 trueid;
397
398 /* Disable ID masking and register remapping */
399 pci_read_config_dword(dev, 0x54, &idemisc);
400 pci_write_config_dword(dev, 0x54, (idemisc & 0x7fffffff));
401 pci_read_config_word(dev, PCI_DEVICE_ID, &trueid);
402 pci_write_config_dword(dev, 0x54, idemisc);
403
404 if (trueid == 0x5518) {
ced3ec8a 405 printk(KERN_INFO DRV_NAME " %s: SiS 962/963 MuTIOL IDE UDMA133 controller\n",
28cfd8af 406 pci_name(dev));
1da177e4
LT
407 chipset_family = ATA_133;
408
25985edc 409 /* Check for 5513 compatibility mapping
1da177e4
LT
410 * We must use this, else the port enabled code will fail,
411 * as it expects the enablebits at 0x4a.
412 */
413 if ((idemisc & 0x40000000) == 0) {
414 pci_write_config_dword(dev, 0x54, idemisc | 0x40000000);
ced3ec8a 415 printk(KERN_INFO DRV_NAME " %s: Switching to 5513 register mapping\n",
28cfd8af 416 pci_name(dev));
1da177e4
LT
417 }
418 }
419 }
420
421 if (!chipset_family) { /* Belongs to pci-quirks */
422
423 struct pci_dev *lpc_bridge;
424 u16 trueid;
425 u8 prefctl;
426 u8 idecfg;
1da177e4
LT
427
428 pci_read_config_byte(dev, 0x4a, &idecfg);
429 pci_write_config_byte(dev, 0x4a, idecfg | 0x10);
430 pci_read_config_word(dev, PCI_DEVICE_ID, &trueid);
431 pci_write_config_byte(dev, 0x4a, idecfg);
432
433 if (trueid == 0x5517) { /* SiS 961/961B */
434
b1489009 435 lpc_bridge = pci_get_slot(dev->bus, 0x10); /* Bus 0, Dev 2, Fn 0 */
1da177e4 436 pci_read_config_byte(dev, 0x49, &prefctl);
b1489009 437 pci_dev_put(lpc_bridge);
1da177e4 438
44c10138 439 if (lpc_bridge->revision == 0x10 && (prefctl & 0x80)) {
ced3ec8a 440 printk(KERN_INFO DRV_NAME " %s: SiS 961B MuTIOL IDE UDMA133 controller\n",
28cfd8af 441 pci_name(dev));
1da177e4
LT
442 chipset_family = ATA_133a;
443 } else {
ced3ec8a 444 printk(KERN_INFO DRV_NAME " %s: SiS 961 MuTIOL IDE UDMA100 controller\n",
28cfd8af 445 pci_name(dev));
1da177e4
LT
446 chipset_family = ATA_100;
447 }
448 }
449 }
450
4764b684
BZ
451 return chipset_family;
452}
1da177e4 453
2ed0ef54 454static int init_chipset_sis5513(struct pci_dev *dev)
4764b684 455{
1da177e4
LT
456 /* Make general config ops here
457 1/ tell IDE channels to operate in Compatibility mode only
458 2/ tell old chips to allow per drive IDE timings */
459
1eb3c2ee
PC
460 u8 reg;
461 u16 regw;
462
463 switch (chipset_family) {
464 case ATA_133:
465 /* SiS962 operation mode */
466 pci_read_config_word(dev, 0x50, &regw);
467 if (regw & 0x08)
468 pci_write_config_word(dev, 0x50, regw&0xfff7);
469 pci_read_config_word(dev, 0x52, &regw);
470 if (regw & 0x08)
471 pci_write_config_word(dev, 0x52, regw&0xfff7);
472 break;
473 case ATA_133a:
474 case ATA_100:
475 /* Fixup latency */
476 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x80);
477 /* Set compatibility bit */
478 pci_read_config_byte(dev, 0x49, &reg);
479 if (!(reg & 0x01))
480 pci_write_config_byte(dev, 0x49, reg|0x01);
481 break;
482 case ATA_100a:
483 case ATA_66:
484 /* Fixup latency */
485 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x10);
486
487 /* On ATA_66 chips the bit was elsewhere */
488 pci_read_config_byte(dev, 0x52, &reg);
489 if (!(reg & 0x04))
490 pci_write_config_byte(dev, 0x52, reg|0x04);
491 break;
492 case ATA_33:
493 /* On ATA_33 we didn't have a single bit to set */
494 pci_read_config_byte(dev, 0x09, &reg);
495 if ((reg & 0x0f) != 0x00)
496 pci_write_config_byte(dev, 0x09, reg&0xf0);
497 case ATA_16:
498 /* force per drive recovery and active timings
499 needed on ATA_33 and below chips */
500 pci_read_config_byte(dev, 0x52, &reg);
501 if (!(reg & 0x08))
502 pci_write_config_byte(dev, 0x52, reg|0x08);
503 break;
504 }
1da177e4
LT
505
506 return 0;
507}
508
f2befd9e
BZ
509struct sis_laptop {
510 u16 device;
511 u16 subvendor;
512 u16 subdevice;
513};
514
515static const struct sis_laptop sis_laptop[] = {
516 /* devid, subvendor, subdev */
517 { 0x5513, 0x1043, 0x1107 }, /* ASUS A6K */
1955f681 518 { 0x5513, 0x1734, 0x105f }, /* FSC Amilo A1630 */
a1d85864 519 { 0x5513, 0x1071, 0x8640 }, /* EasyNote K5305 */
f2befd9e
BZ
520 /* end marker */
521 { 0, }
522};
523
f454cbe8 524static u8 sis_cable_detect(ide_hwif_t *hwif)
1da177e4 525{
36501650 526 struct pci_dev *pdev = to_pci_dev(hwif->dev);
f2befd9e 527 const struct sis_laptop *lap = &sis_laptop[0];
1da177e4
LT
528 u8 ata66 = 0;
529
f2befd9e
BZ
530 while (lap->device) {
531 if (lap->device == pdev->device &&
532 lap->subvendor == pdev->subsystem_vendor &&
533 lap->subdevice == pdev->subsystem_device)
534 return ATA_CBL_PATA40_SHORT;
535 lap++;
536 }
537
1da177e4
LT
538 if (chipset_family >= ATA_133) {
539 u16 regw = 0;
540 u16 reg_addr = hwif->channel ? 0x52: 0x50;
36501650 541 pci_read_config_word(pdev, reg_addr, &regw);
1da177e4
LT
542 ata66 = (regw & 0x8000) ? 0 : 1;
543 } else if (chipset_family >= ATA_66) {
544 u8 reg48h = 0;
545 u8 mask = hwif->channel ? 0x20 : 0x10;
36501650 546 pci_read_config_byte(pdev, 0x48, &reg48h);
1da177e4
LT
547 ata66 = (reg48h & mask) ? 0 : 1;
548 }
49521f97
BZ
549
550 return ata66 ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
1da177e4
LT
551}
552
ac95beed
BZ
553static const struct ide_port_ops sis_port_ops = {
554 .set_pio_mode = sis_set_pio_mode,
555 .set_dma_mode = sis_set_dma_mode,
556 .cable_detect = sis_cable_detect,
557};
3160d541 558
ac95beed
BZ
559static const struct ide_port_ops sis_ata133_port_ops = {
560 .set_pio_mode = sis_set_pio_mode,
561 .set_dma_mode = sis_set_dma_mode,
562 .udma_filter = sis_ata133_udma_filter,
563 .cable_detect = sis_cable_detect,
564};
1da177e4 565
fe31edc8 566static const struct ide_port_info sis5513_chipset = {
ced3ec8a 567 .name = DRV_NAME,
1da177e4 568 .init_chipset = init_chipset_sis5513,
1eb3c2ee 569 .enablebits = { {0x4a, 0x02, 0x02}, {0x4a, 0x04, 0x04} },
2467922a 570 .host_flags = IDE_HFLAG_NO_AUTODMA,
4099d143 571 .pio_mask = ATA_PIO4,
5f8b6c34 572 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
573};
574
fe31edc8 575static int sis5513_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1da177e4 576{
4764b684
BZ
577 struct ide_port_info d = sis5513_chipset;
578 u8 udma_rates[] = { 0x00, 0x00, 0x07, 0x1f, 0x3f, 0x3f, 0x7f, 0x7f };
cd18f69f
BZ
579 int rc;
580
581 rc = pci_enable_device(dev);
582 if (rc)
583 return rc;
4764b684
BZ
584
585 if (sis_find_family(dev) == 0)
586 return -ENOTSUPP;
587
ac95beed
BZ
588 if (chipset_family >= ATA_133)
589 d.port_ops = &sis_ata133_port_ops;
590 else
591 d.port_ops = &sis_port_ops;
592
4764b684
BZ
593 d.udma_mask = udma_rates[chipset_family];
594
6cdf6eb3 595 return ide_pci_init_one(dev, &d, NULL);
1da177e4
LT
596}
597
fe31edc8 598static void sis5513_remove(struct pci_dev *dev)
1ceb906b
BZ
599{
600 ide_pci_remove(dev);
601 pci_disable_device(dev);
602}
603
9cbcc5e3
BZ
604static const struct pci_device_id sis5513_pci_tbl[] = {
605 { PCI_VDEVICE(SI, PCI_DEVICE_ID_SI_5513), 0 },
606 { PCI_VDEVICE(SI, PCI_DEVICE_ID_SI_5518), 0 },
607 { PCI_VDEVICE(SI, PCI_DEVICE_ID_SI_1180), 0 },
1da177e4
LT
608 { 0, },
609};
610MODULE_DEVICE_TABLE(pci, sis5513_pci_tbl);
611
a9ab09e2 612static struct pci_driver sis5513_pci_driver = {
1da177e4
LT
613 .name = "SIS_IDE",
614 .id_table = sis5513_pci_tbl,
615 .probe = sis5513_init_one,
fe31edc8 616 .remove = sis5513_remove,
feb22b7f
BZ
617 .suspend = ide_pci_suspend,
618 .resume = ide_pci_resume,
1da177e4
LT
619};
620
82ab1eec 621static int __init sis5513_ide_init(void)
1da177e4 622{
a9ab09e2 623 return ide_pci_register_driver(&sis5513_pci_driver);
1da177e4
LT
624}
625
1ceb906b
BZ
626static void __exit sis5513_ide_exit(void)
627{
a9ab09e2 628 pci_unregister_driver(&sis5513_pci_driver);
1ceb906b
BZ
629}
630
1da177e4 631module_init(sis5513_ide_init);
1ceb906b 632module_exit(sis5513_ide_exit);
1da177e4
LT
633
634MODULE_AUTHOR("Lionel Bouton, L C Chang, Andre Hedrick, Vojtech Pavlik");
635MODULE_DESCRIPTION("PCI driver module for SIS IDE");
636MODULE_LICENSE("GPL");