Merge branch 'for-3.10' of git://linux-nfs.org/~bfields/linux
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / ide / sgiioc4.c
CommitLineData
1da177e4 1/*
0271fc2d 2 * Copyright (c) 2003-2006 Silicon Graphics, Inc. All Rights Reserved.
ccae50bc 3 * Copyright (C) 2008-2009 MontaVista Software, Inc.
1da177e4
LT
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License
7 * as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it would be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
12 *
13 * You should have received a copy of the GNU General Public
14 * License along with this program; if not, write the Free Software
15 * Foundation, Inc., 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
16 *
1da177e4
LT
17 * For further information regarding this notice, see:
18 *
19 * http://oss.sgi.com/projects/GenInfo/NoticeExplan
20 */
21
22#include <linux/module.h>
23#include <linux/types.h>
24#include <linux/pci.h>
25#include <linux/delay.h>
1da177e4
LT
26#include <linux/init.h>
27#include <linux/kernel.h>
1da177e4
LT
28#include <linux/ioport.h>
29#include <linux/blkdev.h>
55c16a70 30#include <linux/scatterlist.h>
22329b51 31#include <linux/ioc4.h>
ccae50bc 32#include <linux/io.h>
1da177e4
LT
33#include <linux/ide.h>
34
ca1997c1
BZ
35#define DRV_NAME "SGIIOC4"
36
1da177e4
LT
37/* IOC4 Specific Definitions */
38#define IOC4_CMD_OFFSET 0x100
39#define IOC4_CTRL_OFFSET 0x120
40#define IOC4_DMA_OFFSET 0x140
41#define IOC4_INTR_OFFSET 0x0
42
43#define IOC4_TIMING 0x00
44#define IOC4_DMA_PTR_L 0x01
45#define IOC4_DMA_PTR_H 0x02
46#define IOC4_DMA_ADDR_L 0x03
47#define IOC4_DMA_ADDR_H 0x04
48#define IOC4_BC_DEV 0x05
49#define IOC4_BC_MEM 0x06
50#define IOC4_DMA_CTRL 0x07
51#define IOC4_DMA_END_ADDR 0x08
52
53/* Bits in the IOC4 Control/Status Register */
54#define IOC4_S_DMA_START 0x01
55#define IOC4_S_DMA_STOP 0x02
56#define IOC4_S_DMA_DIR 0x04
57#define IOC4_S_DMA_ACTIVE 0x08
58#define IOC4_S_DMA_ERROR 0x10
59#define IOC4_ATA_MEMERR 0x02
60
61/* Read/Write Directions */
62#define IOC4_DMA_WRITE 0x04
63#define IOC4_DMA_READ 0x00
64
65/* Interrupt Register Offsets */
66#define IOC4_INTR_REG 0x03
67#define IOC4_INTR_SET 0x05
68#define IOC4_INTR_CLEAR 0x07
69
70#define IOC4_IDE_CACHELINE_SIZE 128
71#define IOC4_CMD_CTL_BLK_SIZE 0x20
72#define IOC4_SUPPORTED_FIRMWARE_REV 46
73
ccae50bc 74struct ioc4_dma_regs {
1da177e4
LT
75 u32 timing_reg0;
76 u32 timing_reg1;
77 u32 low_mem_ptr;
78 u32 high_mem_ptr;
79 u32 low_mem_addr;
80 u32 high_mem_addr;
81 u32 dev_byte_count;
82 u32 mem_byte_count;
83 u32 status;
ccae50bc 84};
1da177e4
LT
85
86/* Each Physical Region Descriptor Entry size is 16 bytes (2 * 64 bits) */
87/* IOC4 has only 1 IDE channel */
ccae50bc
SS
88#define IOC4_PRD_BYTES 16
89#define IOC4_PRD_ENTRIES (PAGE_SIZE / (4 * IOC4_PRD_BYTES))
1da177e4
LT
90
91
ccae50bc
SS
92static void sgiioc4_init_hwif_ports(struct ide_hw *hw,
93 unsigned long data_port,
94 unsigned long ctrl_port,
95 unsigned long irq_port)
1da177e4
LT
96{
97 unsigned long reg = data_port;
98 int i;
99
100 /* Registers are word (32 bit) aligned */
4c3032d8
BZ
101 for (i = 0; i <= 7; i++)
102 hw->io_ports_array[i] = reg + i * 4;
1da177e4 103
8108b882
SS
104 hw->io_ports.ctl_addr = ctrl_port;
105 hw->io_ports.irq_addr = irq_port;
1da177e4
LT
106}
107
ccae50bc 108static int sgiioc4_checkirq(ide_hwif_t *hwif)
1da177e4 109{
ccae50bc 110 unsigned long intr_addr = hwif->io_ports.irq_addr + IOC4_INTR_REG * 4;
1da177e4 111
ccae50bc 112 if (readl((void __iomem *)intr_addr) & 0x03)
1da177e4
LT
113 return 1;
114
115 return 0;
116}
117
b73c7ee2 118static u8 sgiioc4_read_status(ide_hwif_t *);
1da177e4 119
ccae50bc 120static int sgiioc4_clearirq(ide_drive_t *drive)
1da177e4
LT
121{
122 u32 intr_reg;
898ec223 123 ide_hwif_t *hwif = drive->hwif;
4c3032d8
BZ
124 struct ide_io_ports *io_ports = &hwif->io_ports;
125 unsigned long other_ir = io_ports->irq_addr + (IOC4_INTR_REG << 2);
1da177e4
LT
126
127 /* Code to check for PCI error conditions */
0ecdca26 128 intr_reg = readl((void __iomem *)other_ir);
1da177e4
LT
129 if (intr_reg & 0x03) { /* Valid IOC4-IDE interrupt */
130 /*
b73c7ee2
BZ
131 * Using sgiioc4_read_status to read the Status register has a
132 * side effect of clearing the interrupt. The first read should
23579a2a
BZ
133 * clear it if it is set. The second read should return
134 * a "clear" status if it got cleared. If not, then spin
135 * for a bit trying to clear it.
1da177e4 136 */
b73c7ee2 137 u8 stat = sgiioc4_read_status(hwif);
1da177e4 138 int count = 0;
b73c7ee2
BZ
139
140 stat = sgiioc4_read_status(hwif);
aa95f0e7 141 while ((stat & ATA_BUSY) && (count++ < 100)) {
1da177e4 142 udelay(1);
b73c7ee2 143 stat = sgiioc4_read_status(hwif);
1da177e4
LT
144 }
145
146 if (intr_reg & 0x02) {
36501650 147 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4
LT
148 /* Error when transferring DMA data on PCI bus */
149 u32 pci_err_addr_low, pci_err_addr_high,
150 pci_stat_cmd_reg;
151
152 pci_err_addr_low =
4c3032d8 153 readl((void __iomem *)io_ports->irq_addr);
1da177e4 154 pci_err_addr_high =
4c3032d8 155 readl((void __iomem *)(io_ports->irq_addr + 4));
36501650 156 pci_read_config_dword(dev, PCI_COMMAND,
1da177e4 157 &pci_stat_cmd_reg);
ccae50bc
SS
158 printk(KERN_ERR "%s(%s): PCI Bus Error when doing DMA: "
159 "status-cmd reg is 0x%x\n",
eb63963a 160 __func__, drive->name, pci_stat_cmd_reg);
ccae50bc 161 printk(KERN_ERR "%s(%s): PCI Error Address is 0x%x%x\n",
eb63963a 162 __func__, drive->name,
1da177e4
LT
163 pci_err_addr_high, pci_err_addr_low);
164 /* Clear the PCI Error indicator */
36501650 165 pci_write_config_dword(dev, PCI_COMMAND, 0x00000146);
1da177e4
LT
166 }
167
168 /* Clear the Interrupt, Error bits on the IOC4 */
0ecdca26 169 writel(0x03, (void __iomem *)other_ir);
1da177e4 170
0ecdca26 171 intr_reg = readl((void __iomem *)other_ir);
1da177e4
LT
172 }
173
174 return intr_reg & 3;
175}
176
5e37bdc0 177static void sgiioc4_dma_start(ide_drive_t *drive)
1da177e4 178{
898ec223 179 ide_hwif_t *hwif = drive->hwif;
0ecdca26
BZ
180 unsigned long ioc4_dma_addr = hwif->dma_base + IOC4_DMA_CTRL * 4;
181 unsigned int reg = readl((void __iomem *)ioc4_dma_addr);
1da177e4
LT
182 unsigned int temp_reg = reg | IOC4_S_DMA_START;
183
0ecdca26 184 writel(temp_reg, (void __iomem *)ioc4_dma_addr);
1da177e4
LT
185}
186
ccae50bc 187static u32 sgiioc4_ide_dma_stop(ide_hwif_t *hwif, u64 dma_base)
1da177e4 188{
0ecdca26 189 unsigned long ioc4_dma_addr = dma_base + IOC4_DMA_CTRL * 4;
1da177e4
LT
190 u32 ioc4_dma;
191 int count;
192
193 count = 0;
0ecdca26 194 ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
1da177e4
LT
195 while ((ioc4_dma & IOC4_S_DMA_STOP) && (count++ < 200)) {
196 udelay(1);
0ecdca26 197 ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
1da177e4
LT
198 }
199 return ioc4_dma;
200}
201
202/* Stops the IOC4 DMA Engine */
5e37bdc0 203static int sgiioc4_dma_end(ide_drive_t *drive)
1da177e4
LT
204{
205 u32 ioc4_dma, bc_dev, bc_mem, num, valid = 0, cnt = 0;
898ec223 206 ide_hwif_t *hwif = drive->hwif;
0ecdca26 207 unsigned long dma_base = hwif->dma_base;
1da177e4 208 int dma_stat = 0;
3f63c5e8 209 unsigned long *ending_dma = ide_get_hwifdata(hwif);
1da177e4 210
0ecdca26 211 writel(IOC4_S_DMA_STOP, (void __iomem *)(dma_base + IOC4_DMA_CTRL * 4));
1da177e4
LT
212
213 ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
214
215 if (ioc4_dma & IOC4_S_DMA_STOP) {
216 printk(KERN_ERR
217 "%s(%s): IOC4 DMA STOP bit is still 1 :"
218 "ioc4_dma_reg 0x%x\n",
eb63963a 219 __func__, drive->name, ioc4_dma);
1da177e4
LT
220 dma_stat = 1;
221 }
222
223 /*
ccae50bc 224 * The IOC4 will DMA 1's to the ending DMA area to indicate that
1da177e4
LT
225 * previous data DMA is complete. This is necessary because of relaxed
226 * ordering between register reads and DMA writes on the Altix.
227 */
228 while ((cnt++ < 200) && (!valid)) {
229 for (num = 0; num < 16; num++) {
230 if (ending_dma[num]) {
231 valid = 1;
232 break;
233 }
234 }
235 udelay(1);
236 }
237 if (!valid) {
eb63963a 238 printk(KERN_ERR "%s(%s) : DMA incomplete\n", __func__,
1da177e4
LT
239 drive->name);
240 dma_stat = 1;
241 }
242
0ecdca26
BZ
243 bc_dev = readl((void __iomem *)(dma_base + IOC4_BC_DEV * 4));
244 bc_mem = readl((void __iomem *)(dma_base + IOC4_BC_MEM * 4));
1da177e4
LT
245
246 if ((bc_dev & 0x01FF) || (bc_mem & 0x1FF)) {
247 if (bc_dev > bc_mem + 8) {
248 printk(KERN_ERR
249 "%s(%s): WARNING!! byte_count_dev %d "
250 "!= byte_count_mem %d\n",
eb63963a 251 __func__, drive->name, bc_dev, bc_mem);
1da177e4
LT
252 }
253 }
254
1da177e4
LT
255 return dma_stat;
256}
257
8776168c 258static void sgiioc4_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
ca1997c1 259{
ca1997c1
BZ
260}
261
ccae50bc 262/* Returns 1 if DMA IRQ issued, 0 otherwise */
5e37bdc0 263static int sgiioc4_dma_test_irq(ide_drive_t *drive)
1da177e4 264{
898ec223 265 return sgiioc4_checkirq(drive->hwif);
1da177e4
LT
266}
267
15ce926a 268static void sgiioc4_dma_host_set(ide_drive_t *drive, int on)
1da177e4 269{
15ce926a
BZ
270 if (!on)
271 sgiioc4_clearirq(drive);
1da177e4
LT
272}
273
f094d4d8 274static void sgiioc4_resetproc(ide_drive_t *drive)
1da177e4 275{
f094d4d8
BZ
276 struct ide_cmd *cmd = &drive->hwif->cmd;
277
5e37bdc0 278 sgiioc4_dma_end(drive);
f094d4d8 279 ide_dma_unmap_sg(drive, cmd);
1da177e4
LT
280 sgiioc4_clearirq(drive);
281}
282
ccae50bc 283static void sgiioc4_dma_lost_irq(ide_drive_t *drive)
841d2a9b
SS
284{
285 sgiioc4_resetproc(drive);
286
287 ide_dma_lost_irq(drive);
288}
289
b73c7ee2 290static u8 sgiioc4_read_status(ide_hwif_t *hwif)
1da177e4 291{
b73c7ee2 292 unsigned long port = hwif->io_ports.status_addr;
a835fa79 293 u8 reg = (u8) readb((void __iomem *) port);
1da177e4 294
8108b882
SS
295 if (!(reg & ATA_BUSY)) { /* Not busy... check for interrupt */
296 unsigned long other_ir = port - 0x110;
297 unsigned int intr_reg = (u32) readl((void __iomem *) other_ir);
1da177e4 298
8108b882
SS
299 /* Clear the Interrupt, Error bits on the IOC4 */
300 if (intr_reg & 0x03) {
301 writel(0x03, (void __iomem *) other_ir);
302 intr_reg = (u32) readl((void __iomem *) other_ir);
1da177e4
LT
303 }
304 }
305
306 return reg;
307}
308
ccae50bc 309/* Creates a DMA map for the scatter-gather list entries */
fe31edc8 310static int ide_dma_sgiioc4(ide_hwif_t *hwif, const struct ide_port_info *d)
1da177e4 311{
36501650 312 struct pci_dev *dev = to_pci_dev(hwif->dev);
04216fa1 313 unsigned long dma_base = pci_resource_start(dev, 0) + IOC4_DMA_OFFSET;
ccae50bc 314 int num_ports = sizeof(struct ioc4_dma_regs);
3f63c5e8 315 void *pad;
1da177e4 316
9b5a18e1 317 printk(KERN_INFO " %s: MMIO-DMA\n", hwif->name);
1da177e4 318
9b5a18e1
SS
319 if (request_mem_region(dma_base, num_ports, hwif->name) == NULL) {
320 printk(KERN_ERR "%s(%s) -- ERROR: addresses 0x%08lx to 0x%08lx "
321 "already in use\n", __func__, hwif->name,
322 dma_base, dma_base + num_ports - 1);
ca1997c1 323 return -1;
1da177e4
LT
324 }
325
107111d4
SS
326 hwif->dma_base = (unsigned long)hwif->io_ports.irq_addr +
327 IOC4_DMA_OFFSET;
1678df37 328
2bbd57ca 329 hwif->sg_max_nents = IOC4_PRD_ENTRIES;
1da177e4 330
2bbd57ca
BZ
331 hwif->prd_max_nents = IOC4_PRD_ENTRIES;
332 hwif->prd_ent_size = IOC4_PRD_BYTES;
1da177e4 333
2bbd57ca
BZ
334 if (ide_allocate_dma_engine(hwif))
335 goto dma_pci_alloc_failure;
1da177e4 336
36501650 337 pad = pci_alloc_consistent(dev, IOC4_IDE_CACHELINE_SIZE,
912ef6d9 338 (dma_addr_t *)&hwif->extra_base);
3f63c5e8
SS
339 if (pad) {
340 ide_set_hwifdata(hwif, pad);
ca1997c1 341 return 0;
3f63c5e8 342 }
1da177e4 343
2bbd57ca
BZ
344 ide_release_dma_engine(hwif);
345
9b5a18e1 346 printk(KERN_ERR "%s(%s) -- ERROR: Unable to allocate DMA maps\n",
eb63963a 347 __func__, hwif->name);
9b5a18e1 348 printk(KERN_INFO "%s: changing from DMA to PIO mode", hwif->name);
1da177e4 349
1678df37 350dma_pci_alloc_failure:
1678df37
JK
351 release_mem_region(dma_base, num_ports);
352
ca1997c1 353 return -1;
1da177e4
LT
354}
355
356/* Initializes the IOC4 DMA Engine */
ccae50bc 357static void sgiioc4_configure_for_dma(int dma_direction, ide_drive_t *drive)
1da177e4
LT
358{
359 u32 ioc4_dma;
898ec223 360 ide_hwif_t *hwif = drive->hwif;
0ecdca26
BZ
361 unsigned long dma_base = hwif->dma_base;
362 unsigned long ioc4_dma_addr = dma_base + IOC4_DMA_CTRL * 4;
1da177e4
LT
363 u32 dma_addr, ending_dma_addr;
364
0ecdca26 365 ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
1da177e4
LT
366
367 if (ioc4_dma & IOC4_S_DMA_ACTIVE) {
ccae50bc
SS
368 printk(KERN_WARNING "%s(%s): Warning!! DMA from previous "
369 "transfer was still active\n", __func__, drive->name);
0ecdca26 370 writel(IOC4_S_DMA_STOP, (void __iomem *)ioc4_dma_addr);
1da177e4
LT
371 ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
372
373 if (ioc4_dma & IOC4_S_DMA_STOP)
ccae50bc
SS
374 printk(KERN_ERR "%s(%s): IOC4 DMA STOP bit is "
375 "still 1\n", __func__, drive->name);
1da177e4
LT
376 }
377
0ecdca26 378 ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
1da177e4 379 if (ioc4_dma & IOC4_S_DMA_ERROR) {
ccae50bc
SS
380 printk(KERN_WARNING "%s(%s): Warning!! DMA Error during "
381 "previous transfer, status 0x%x\n",
eb63963a 382 __func__, drive->name, ioc4_dma);
0ecdca26 383 writel(IOC4_S_DMA_STOP, (void __iomem *)ioc4_dma_addr);
1da177e4
LT
384 ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
385
386 if (ioc4_dma & IOC4_S_DMA_STOP)
ccae50bc
SS
387 printk(KERN_ERR "%s(%s): IOC4 DMA STOP bit is "
388 "still 1\n", __func__, drive->name);
1da177e4
LT
389 }
390
391 /* Address of the Scatter Gather List */
392 dma_addr = cpu_to_le32(hwif->dmatable_dma);
0ecdca26 393 writel(dma_addr, (void __iomem *)(dma_base + IOC4_DMA_PTR_L * 4));
1da177e4
LT
394
395 /* Address of the Ending DMA */
3f63c5e8 396 memset(ide_get_hwifdata(hwif), 0, IOC4_IDE_CACHELINE_SIZE);
912ef6d9 397 ending_dma_addr = cpu_to_le32(hwif->extra_base);
ccae50bc
SS
398 writel(ending_dma_addr, (void __iomem *)(dma_base +
399 IOC4_DMA_END_ADDR * 4));
1da177e4 400
0ecdca26 401 writel(dma_direction, (void __iomem *)ioc4_dma_addr);
1da177e4
LT
402}
403
ccae50bc 404/* IOC4 Scatter Gather list Format */
1da177e4
LT
405/* 128 Bit entries to support 64 bit addresses in the future */
406/* The Scatter Gather list Entry should be in the BIG-ENDIAN Format */
407/* --------------------------------------------------------------------- */
ccae50bc 408/* | Upper 32 bits - Zero | Lower 32 bits- address | */
1da177e4
LT
409/* --------------------------------------------------------------------- */
410/* | Upper 32 bits - Zero |EOL| 15 unused | 16 Bit Length| */
411/* --------------------------------------------------------------------- */
ccae50bc
SS
412/* Creates the scatter gather list, DMA Table */
413
22981694 414static int sgiioc4_build_dmatable(ide_drive_t *drive, struct ide_cmd *cmd)
1da177e4 415{
898ec223 416 ide_hwif_t *hwif = drive->hwif;
1da177e4 417 unsigned int *table = hwif->dmatable_cpu;
22981694 418 unsigned int count = 0, i = cmd->sg_nents;
e6830a86 419 struct scatterlist *sg = hwif->sg_table;
1da177e4 420
1da177e4
LT
421 while (i && sg_dma_len(sg)) {
422 dma_addr_t cur_addr;
423 int cur_len;
424 cur_addr = sg_dma_address(sg);
425 cur_len = sg_dma_len(sg);
426
427 while (cur_len) {
428 if (count++ >= IOC4_PRD_ENTRIES) {
429 printk(KERN_WARNING
430 "%s: DMA table too small\n",
431 drive->name);
11998b31 432 return 0;
1da177e4 433 } else {
0271fc2d 434 u32 bcount =
1da177e4
LT
435 0x10000 - (cur_addr & 0xffff);
436
437 if (bcount > cur_len)
438 bcount = cur_len;
439
ccae50bc
SS
440 /*
441 * Put the address, length in
442 * the IOC4 dma-table format
443 */
1da177e4
LT
444 *table = 0x0;
445 table++;
446 *table = cpu_to_be32(cur_addr);
447 table++;
448 *table = 0x0;
449 table++;
450
0271fc2d 451 *table = cpu_to_be32(bcount);
1da177e4
LT
452 table++;
453
454 cur_addr += bcount;
455 cur_len -= bcount;
456 }
457 }
458
55c16a70 459 sg = sg_next(sg);
1da177e4
LT
460 i--;
461 }
462
463 if (count) {
464 table--;
465 *table |= cpu_to_be32(0x80000000);
466 return count;
467 }
468
1da177e4
LT
469 return 0; /* revert to PIO for this request */
470}
471
22981694 472static int sgiioc4_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
1da177e4 473{
1da177e4 474 int ddir;
22981694 475 u8 write = !!(cmd->tf_flags & IDE_TFLAG_WRITE);
1da177e4 476
11998b31 477 if (sgiioc4_build_dmatable(drive, cmd) == 0)
1da177e4 478 /* try PIO instead of DMA */
1da177e4 479 return 1;
1da177e4 480
22981694 481 if (write)
1da177e4
LT
482 /* Writes TO the IOC4 FROM Main Memory */
483 ddir = IOC4_DMA_READ;
484 else
485 /* Writes FROM the IOC4 TO Main Memory */
486 ddir = IOC4_DMA_WRITE;
487
488 sgiioc4_configure_for_dma(ddir, drive);
489
490 return 0;
491}
492
374e042c
BZ
493static const struct ide_tp_ops sgiioc4_tp_ops = {
494 .exec_command = ide_exec_command,
495 .read_status = sgiioc4_read_status,
496 .read_altstatus = ide_read_altstatus,
ecf3a31d 497 .write_devctl = ide_write_devctl,
374e042c 498
abb596b2 499 .dev_select = ide_dev_select,
374e042c
BZ
500 .tf_load = ide_tf_load,
501 .tf_read = ide_tf_read,
502
503 .input_data = ide_input_data,
504 .output_data = ide_output_data,
505};
506
ac95beed
BZ
507static const struct ide_port_ops sgiioc4_port_ops = {
508 .set_dma_mode = sgiioc4_set_dma_mode,
509 /* reset DMA engine, clear IRQs */
510 .resetproc = sgiioc4_resetproc,
ac95beed
BZ
511};
512
f37afdac 513static const struct ide_dma_ops sgiioc4_dma_ops = {
5e37bdc0
BZ
514 .dma_host_set = sgiioc4_dma_host_set,
515 .dma_setup = sgiioc4_dma_setup,
516 .dma_start = sgiioc4_dma_start,
517 .dma_end = sgiioc4_dma_end,
518 .dma_test_irq = sgiioc4_dma_test_irq,
519 .dma_lost_irq = sgiioc4_dma_lost_irq,
5e37bdc0
BZ
520};
521
fe31edc8 522static const struct ide_port_info sgiioc4_port_info = {
eb3aff55 523 .name = DRV_NAME,
c413b9b9 524 .chipset = ide_pci,
04216fa1 525 .init_dma = ide_dma_sgiioc4,
374e042c 526 .tp_ops = &sgiioc4_tp_ops,
ac95beed 527 .port_ops = &sgiioc4_port_ops,
5e37bdc0 528 .dma_ops = &sgiioc4_dma_ops,
c5dd43ec 529 .host_flags = IDE_HFLAG_MMIO,
255115fb 530 .irq_flags = IRQF_SHARED,
c413b9b9
BZ
531 .mwdma_mask = ATA_MWDMA2_ONLY,
532};
533
fe31edc8 534static int sgiioc4_ide_setup_pci_device(struct pci_dev *dev)
1da177e4 535{
04216fa1 536 unsigned long cmd_base, irqport;
1678df37
JK
537 unsigned long bar0, cmd_phys_base, ctl;
538 void __iomem *virt_base;
9f36d314 539 struct ide_hw hw, *hws[] = { &hw };
8a69580e 540 int rc;
1da177e4 541
ccae50bc 542 /* Get the CmdBlk and CtrlBlk base registers */
1678df37 543 bar0 = pci_resource_start(dev, 0);
28343562 544 virt_base = pci_ioremap_bar(dev, 0);
1678df37
JK
545 if (virt_base == NULL) {
546 printk(KERN_ERR "%s: Unable to remap BAR 0 address: 0x%lx\n",
ca1997c1 547 DRV_NAME, bar0);
1678df37
JK
548 return -ENOMEM;
549 }
ccae50bc
SS
550 cmd_base = (unsigned long)virt_base + IOC4_CMD_OFFSET;
551 ctl = (unsigned long)virt_base + IOC4_CTRL_OFFSET;
552 irqport = (unsigned long)virt_base + IOC4_INTR_OFFSET;
1da177e4 553
1678df37 554 cmd_phys_base = bar0 + IOC4_CMD_OFFSET;
9b5a18e1
SS
555 if (request_mem_region(cmd_phys_base, IOC4_CMD_CTL_BLK_SIZE,
556 DRV_NAME) == NULL) {
557 printk(KERN_ERR "%s %s -- ERROR: addresses 0x%08lx to 0x%08lx "
558 "already in use\n", DRV_NAME, pci_name(dev),
559 cmd_phys_base, cmd_phys_base + IOC4_CMD_CTL_BLK_SIZE);
3059ef99
SS
560 rc = -EBUSY;
561 goto req_mem_rgn_err;
1da177e4
LT
562 }
563
8f8e8483
BZ
564 /* Initialize the IO registers */
565 memset(&hw, 0, sizeof(hw));
566 sgiioc4_init_hwif_ports(&hw, cmd_base, ctl, irqport);
57c802e8 567 hw.irq = dev->irq;
57c802e8 568 hw.dev = &dev->dev;
ce30e401 569
ccae50bc 570 /* Initialize chipset IRQ registers */
0ecdca26 571 writel(0x03, (void __iomem *)(irqport + IOC4_INTR_SET * 4));
1da177e4 572
dca39830 573 rc = ide_host_add(&sgiioc4_port_info, hws, 1, NULL);
95a84cd1
SS
574 if (!rc)
575 return 0;
1da177e4 576
ce30e401 577 release_mem_region(cmd_phys_base, IOC4_CMD_CTL_BLK_SIZE);
3059ef99 578req_mem_rgn_err:
ce30e401 579 iounmap(virt_base);
8a69580e 580 return rc;
1da177e4
LT
581}
582
fe31edc8 583static unsigned int pci_init_sgiioc4(struct pci_dev *dev)
1da177e4 584{
1da177e4
LT
585 int ret;
586
1da177e4 587 printk(KERN_INFO "%s: IDE controller at PCI slot %s, revision %d\n",
fc212bb1
BZ
588 DRV_NAME, pci_name(dev), dev->revision);
589
590 if (dev->revision < IOC4_SUPPORTED_FIRMWARE_REV) {
1da177e4 591 printk(KERN_ERR "Skipping %s IDE controller in slot %s: "
ca1997c1
BZ
592 "firmware is obsolete - please upgrade to "
593 "revision46 or higher\n",
594 DRV_NAME, pci_name(dev));
1da177e4
LT
595 ret = -EAGAIN;
596 goto out;
597 }
ca1997c1 598 ret = sgiioc4_ide_setup_pci_device(dev);
1da177e4
LT
599out:
600 return ret;
601}
602
fe31edc8 603int ioc4_ide_attach_one(struct ioc4_driver_data *idd)
1da177e4 604{
ccae50bc
SS
605 /*
606 * PCI-RT does not bring out IDE connection.
f5befceb
BC
607 * Do not attach to this particular IOC4.
608 */
609 if (idd->idd_variant == IOC4_VARIANT_PCI_RT)
610 return 0;
611
ca1997c1 612 return pci_init_sgiioc4(idd->idd_pdev);
1da177e4
LT
613}
614
fe31edc8 615static struct ioc4_submodule ioc4_ide_submodule = {
22329b51
BC
616 .is_name = "IOC4_ide",
617 .is_owner = THIS_MODULE,
618 .is_probe = ioc4_ide_attach_one,
22329b51
BC
619};
620
82ab1eec 621static int __init ioc4_ide_init(void)
22329b51
BC
622{
623 return ioc4_register_submodule(&ioc4_ide_submodule);
624}
625
59f14800 626late_initcall(ioc4_ide_init); /* Call only after IDE init is done */
1da177e4 627
a835fa79 628MODULE_AUTHOR("Aniket Malatpure/Jeremy Higdon");
1da177e4
LT
629MODULE_DESCRIPTION("IDE PCI driver module for SGI IOC4 Base-IO Card");
630MODULE_LICENSE("GPL");