include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit...
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / gpu / drm / i830 / i830_dma.c
CommitLineData
1da177e4
LT
1/* i830_dma.c -- DMA support for the I830 -*- linux-c -*-
2 * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
3 *
4 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
5 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
b5e89ed5 14 *
1da177e4
LT
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
b5e89ed5 18 *
1da177e4
LT
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25 * DEALINGS IN THE SOFTWARE.
26 *
27 * Authors: Rickard E. (Rik) Faith <faith@valinux.com>
28 * Jeff Hartmann <jhartmann@valinux.com>
29 * Keith Whitwell <keith@tungstengraphics.com>
30 * Abraham vd Merwe <abraham@2d3d.co.za>
31 *
32 */
33
34#include "drmP.h"
35#include "drm.h"
36#include "i830_drm.h"
37#include "i830_drv.h"
38#include <linux/interrupt.h> /* For task queue support */
21534301 39#include <linux/pagemap.h>
1da177e4 40#include <linux/delay.h>
5a0e3ad6 41#include <linux/slab.h>
1da177e4
LT
42#include <asm/uaccess.h>
43
44#define I830_BUF_FREE 2
45#define I830_BUF_CLIENT 1
bc5f4523 46#define I830_BUF_HARDWARE 0
1da177e4
LT
47
48#define I830_BUF_UNMAPPED 0
49#define I830_BUF_MAPPED 1
50
056219e2 51static struct drm_buf *i830_freelist_get(struct drm_device * dev)
1da177e4 52{
cdd55a29 53 struct drm_device_dma *dma = dev->dma;
b5e89ed5
DA
54 int i;
55 int used;
56
1da177e4
LT
57 /* Linear search might not be the best solution */
58
b5e89ed5 59 for (i = 0; i < dma->buf_count; i++) {
056219e2 60 struct drm_buf *buf = dma->buflist[i];
b5e89ed5 61 drm_i830_buf_priv_t *buf_priv = buf->dev_private;
1da177e4 62 /* In use is already a pointer */
b5e89ed5 63 used = cmpxchg(buf_priv->in_use, I830_BUF_FREE,
1da177e4 64 I830_BUF_CLIENT);
b5e89ed5 65 if (used == I830_BUF_FREE) {
1da177e4
LT
66 return buf;
67 }
68 }
b5e89ed5 69 return NULL;
1da177e4
LT
70}
71
72/* This should only be called if the buffer is not sent to the hardware
73 * yet, the hardware updates in use for us once its on the ring buffer.
74 */
75
056219e2 76static int i830_freelist_put(struct drm_device * dev, struct drm_buf * buf)
1da177e4 77{
b5e89ed5
DA
78 drm_i830_buf_priv_t *buf_priv = buf->dev_private;
79 int used;
80
81 /* In use is already a pointer */
82 used = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT, I830_BUF_FREE);
83 if (used != I830_BUF_CLIENT) {
84 DRM_ERROR("Freeing buffer thats not in use : %d\n", buf->idx);
85 return -EINVAL;
1da177e4 86 }
b5e89ed5
DA
87
88 return 0;
1da177e4
LT
89}
90
c94f7029 91static int i830_mmap_buffers(struct file *filp, struct vm_area_struct *vma)
1da177e4 92{
eddca551
DA
93 struct drm_file *priv = filp->private_data;
94 struct drm_device *dev;
b5e89ed5 95 drm_i830_private_t *dev_priv;
056219e2 96 struct drm_buf *buf;
1da177e4
LT
97 drm_i830_buf_priv_t *buf_priv;
98
99 lock_kernel();
2c14f28b 100 dev = priv->minor->dev;
1da177e4 101 dev_priv = dev->dev_private;
b5e89ed5 102 buf = dev_priv->mmap_buffer;
1da177e4 103 buf_priv = buf->dev_private;
b5e89ed5 104
1da177e4
LT
105 vma->vm_flags |= (VM_IO | VM_DONTCOPY);
106 vma->vm_file = filp;
b5e89ed5
DA
107
108 buf_priv->currently_mapped = I830_BUF_MAPPED;
1da177e4
LT
109 unlock_kernel();
110
111 if (io_remap_pfn_range(vma, vma->vm_start,
3d77461e 112 vma->vm_pgoff,
b5e89ed5
DA
113 vma->vm_end - vma->vm_start, vma->vm_page_prot))
114 return -EAGAIN;
1da177e4
LT
115 return 0;
116}
117
2b8693c0 118static const struct file_operations i830_buffer_fops = {
b5e89ed5 119 .open = drm_open,
c94f7029 120 .release = drm_release,
ed8b6704 121 .unlocked_ioctl = drm_ioctl,
b5e89ed5
DA
122 .mmap = i830_mmap_buffers,
123 .fasync = drm_fasync,
c94f7029
DA
124};
125
6c340eac 126static int i830_map_buffer(struct drm_buf * buf, struct drm_file *file_priv)
1da177e4 127{
2c14f28b 128 struct drm_device *dev = file_priv->minor->dev;
1da177e4 129 drm_i830_buf_priv_t *buf_priv = buf->dev_private;
b5e89ed5 130 drm_i830_private_t *dev_priv = dev->dev_private;
99ac48f5 131 const struct file_operations *old_fops;
1da177e4
LT
132 unsigned long virtual;
133 int retcode = 0;
134
b5e89ed5
DA
135 if (buf_priv->currently_mapped == I830_BUF_MAPPED)
136 return -EINVAL;
1da177e4 137
b5e89ed5 138 down_write(&current->mm->mmap_sem);
6c340eac
EA
139 old_fops = file_priv->filp->f_op;
140 file_priv->filp->f_op = &i830_buffer_fops;
1da177e4 141 dev_priv->mmap_buffer = buf;
6c340eac 142 virtual = do_mmap(file_priv->filp, 0, buf->total, PROT_READ | PROT_WRITE,
b5e89ed5 143 MAP_SHARED, buf->bus_address);
1da177e4 144 dev_priv->mmap_buffer = NULL;
6c340eac 145 file_priv->filp->f_op = old_fops;
b5e89ed5 146 if (IS_ERR((void *)virtual)) { /* ugh */
1da177e4
LT
147 /* Real error */
148 DRM_ERROR("mmap error\n");
c7aed179 149 retcode = PTR_ERR((void *)virtual);
1da177e4
LT
150 buf_priv->virtual = NULL;
151 } else {
152 buf_priv->virtual = (void __user *)virtual;
153 }
b5e89ed5 154 up_write(&current->mm->mmap_sem);
1da177e4
LT
155
156 return retcode;
157}
158
056219e2 159static int i830_unmap_buffer(struct drm_buf * buf)
1da177e4
LT
160{
161 drm_i830_buf_priv_t *buf_priv = buf->dev_private;
162 int retcode = 0;
163
b5e89ed5 164 if (buf_priv->currently_mapped != I830_BUF_MAPPED)
1da177e4
LT
165 return -EINVAL;
166
167 down_write(&current->mm->mmap_sem);
168 retcode = do_munmap(current->mm,
169 (unsigned long)buf_priv->virtual,
170 (size_t) buf->total);
171 up_write(&current->mm->mmap_sem);
172
b5e89ed5
DA
173 buf_priv->currently_mapped = I830_BUF_UNMAPPED;
174 buf_priv->virtual = NULL;
1da177e4
LT
175
176 return retcode;
177}
178
eddca551 179static int i830_dma_get_buffer(struct drm_device * dev, drm_i830_dma_t * d,
6c340eac 180 struct drm_file *file_priv)
1da177e4 181{
056219e2 182 struct drm_buf *buf;
1da177e4
LT
183 drm_i830_buf_priv_t *buf_priv;
184 int retcode = 0;
185
186 buf = i830_freelist_get(dev);
187 if (!buf) {
188 retcode = -ENOMEM;
b5e89ed5 189 DRM_DEBUG("retcode=%d\n", retcode);
1da177e4
LT
190 return retcode;
191 }
b5e89ed5 192
6c340eac 193 retcode = i830_map_buffer(buf, file_priv);
b5e89ed5 194 if (retcode) {
1da177e4 195 i830_freelist_put(dev, buf);
b5e89ed5 196 DRM_ERROR("mapbuf failed, retcode %d\n", retcode);
1da177e4
LT
197 return retcode;
198 }
6c340eac 199 buf->file_priv = file_priv;
b5e89ed5 200 buf_priv = buf->dev_private;
1da177e4 201 d->granted = 1;
b5e89ed5
DA
202 d->request_idx = buf->idx;
203 d->request_size = buf->total;
204 d->virtual = buf_priv->virtual;
1da177e4
LT
205
206 return retcode;
207}
208
eddca551 209static int i830_dma_cleanup(struct drm_device * dev)
1da177e4 210{
cdd55a29 211 struct drm_device_dma *dma = dev->dma;
1da177e4
LT
212
213 /* Make sure interrupts are disabled here because the uninstall ioctl
214 * may not have been called from userspace and after dev_private
215 * is freed, it's too late.
216 */
b5e89ed5
DA
217 if (dev->irq_enabled)
218 drm_irq_uninstall(dev);
1da177e4
LT
219
220 if (dev->dev_private) {
221 int i;
b5e89ed5
DA
222 drm_i830_private_t *dev_priv =
223 (drm_i830_private_t *) dev->dev_private;
224
225 if (dev_priv->ring.virtual_start) {
b9094d3a 226 drm_core_ioremapfree(&dev_priv->ring.map, dev);
1da177e4 227 }
b5e89ed5 228 if (dev_priv->hw_status_page) {
1da177e4
LT
229 pci_free_consistent(dev->pdev, PAGE_SIZE,
230 dev_priv->hw_status_page,
231 dev_priv->dma_status_page);
b5e89ed5
DA
232 /* Need to rewrite hardware status page */
233 I830_WRITE(0x02080, 0x1ffff000);
1da177e4
LT
234 }
235
9a298b2a 236 kfree(dev->dev_private);
b5e89ed5 237 dev->dev_private = NULL;
1da177e4
LT
238
239 for (i = 0; i < dma->buf_count; i++) {
056219e2 240 struct drm_buf *buf = dma->buflist[i];
1da177e4 241 drm_i830_buf_priv_t *buf_priv = buf->dev_private;
b5e89ed5 242 if (buf_priv->kernel_virtual && buf->total)
b9094d3a 243 drm_core_ioremapfree(&buf_priv->map, dev);
1da177e4
LT
244 }
245 }
b5e89ed5 246 return 0;
1da177e4
LT
247}
248
eddca551 249int i830_wait_ring(struct drm_device * dev, int n, const char *caller)
1da177e4 250{
b5e89ed5
DA
251 drm_i830_private_t *dev_priv = dev->dev_private;
252 drm_i830_ring_buffer_t *ring = &(dev_priv->ring);
253 int iters = 0;
254 unsigned long end;
1da177e4
LT
255 unsigned int last_head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
256
b5e89ed5
DA
257 end = jiffies + (HZ * 3);
258 while (ring->space < n) {
259 ring->head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
260 ring->space = ring->head - (ring->tail + 8);
261 if (ring->space < 0)
262 ring->space += ring->Size;
263
1da177e4 264 if (ring->head != last_head) {
b5e89ed5 265 end = jiffies + (HZ * 3);
1da177e4
LT
266 last_head = ring->head;
267 }
b5e89ed5
DA
268
269 iters++;
270 if (time_before(end, jiffies)) {
271 DRM_ERROR("space: %d wanted %d\n", ring->space, n);
272 DRM_ERROR("lockup\n");
273 goto out_wait_ring;
1da177e4
LT
274 }
275 udelay(1);
276 dev_priv->sarea_priv->perf_boxes |= I830_BOX_WAIT;
277 }
278
b5e89ed5
DA
279 out_wait_ring:
280 return iters;
1da177e4
LT
281}
282
eddca551 283static void i830_kernel_lost_context(struct drm_device * dev)
1da177e4 284{
b5e89ed5
DA
285 drm_i830_private_t *dev_priv = dev->dev_private;
286 drm_i830_ring_buffer_t *ring = &(dev_priv->ring);
287
288 ring->head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
289 ring->tail = I830_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
290 ring->space = ring->head - (ring->tail + 8);
291 if (ring->space < 0)
292 ring->space += ring->Size;
1da177e4
LT
293
294 if (ring->head == ring->tail)
295 dev_priv->sarea_priv->perf_boxes |= I830_BOX_RING_EMPTY;
296}
297
eddca551 298static int i830_freelist_init(struct drm_device * dev, drm_i830_private_t * dev_priv)
1da177e4 299{
cdd55a29 300 struct drm_device_dma *dma = dev->dma;
b5e89ed5
DA
301 int my_idx = 36;
302 u32 *hw_status = (u32 *) (dev_priv->hw_status_page + my_idx);
303 int i;
304
305 if (dma->buf_count > 1019) {
306 /* Not enough space in the status page for the freelist */
307 return -EINVAL;
1da177e4
LT
308 }
309
b5e89ed5 310 for (i = 0; i < dma->buf_count; i++) {
056219e2 311 struct drm_buf *buf = dma->buflist[i];
b5e89ed5 312 drm_i830_buf_priv_t *buf_priv = buf->dev_private;
1da177e4 313
b5e89ed5
DA
314 buf_priv->in_use = hw_status++;
315 buf_priv->my_use_idx = my_idx;
316 my_idx += 4;
1da177e4 317
b5e89ed5 318 *buf_priv->in_use = I830_BUF_FREE;
1da177e4 319
b9094d3a
DA
320 buf_priv->map.offset = buf->bus_address;
321 buf_priv->map.size = buf->total;
322 buf_priv->map.type = _DRM_AGP;
323 buf_priv->map.flags = 0;
324 buf_priv->map.mtrr = 0;
325
326 drm_core_ioremap(&buf_priv->map, dev);
327 buf_priv->kernel_virtual = buf_priv->map.handle;
1da177e4
LT
328 }
329 return 0;
330}
331
eddca551 332static int i830_dma_initialize(struct drm_device * dev,
b5e89ed5
DA
333 drm_i830_private_t * dev_priv,
334 drm_i830_init_t * init)
1da177e4 335{
55910517 336 struct drm_map_list *r_list;
1da177e4 337
b5e89ed5 338 memset(dev_priv, 0, sizeof(drm_i830_private_t));
1da177e4 339
bd1b331f 340 list_for_each_entry(r_list, &dev->maplist, head) {
b5e89ed5 341 if (r_list->map &&
1da177e4 342 r_list->map->type == _DRM_SHM &&
b5e89ed5 343 r_list->map->flags & _DRM_CONTAINS_LOCK) {
1da177e4 344 dev_priv->sarea_map = r_list->map;
b5e89ed5
DA
345 break;
346 }
347 }
1da177e4 348
b5e89ed5 349 if (!dev_priv->sarea_map) {
1da177e4
LT
350 dev->dev_private = (void *)dev_priv;
351 i830_dma_cleanup(dev);
352 DRM_ERROR("can not find sarea!\n");
353 return -EINVAL;
354 }
355 dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
b5e89ed5 356 if (!dev_priv->mmio_map) {
1da177e4
LT
357 dev->dev_private = (void *)dev_priv;
358 i830_dma_cleanup(dev);
359 DRM_ERROR("can not find mmio map!\n");
360 return -EINVAL;
361 }
d1f2b55a 362 dev->agp_buffer_token = init->buffers_offset;
1da177e4 363 dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
b5e89ed5 364 if (!dev->agp_buffer_map) {
1da177e4
LT
365 dev->dev_private = (void *)dev_priv;
366 i830_dma_cleanup(dev);
367 DRM_ERROR("can not find dma buffer map!\n");
368 return -EINVAL;
369 }
370
371 dev_priv->sarea_priv = (drm_i830_sarea_t *)
b5e89ed5 372 ((u8 *) dev_priv->sarea_map->handle + init->sarea_priv_offset);
1da177e4 373
b5e89ed5
DA
374 dev_priv->ring.Start = init->ring_start;
375 dev_priv->ring.End = init->ring_end;
376 dev_priv->ring.Size = init->ring_size;
1da177e4 377
b9094d3a
DA
378 dev_priv->ring.map.offset = dev->agp->base + init->ring_start;
379 dev_priv->ring.map.size = init->ring_size;
380 dev_priv->ring.map.type = _DRM_AGP;
381 dev_priv->ring.map.flags = 0;
382 dev_priv->ring.map.mtrr = 0;
383
384 drm_core_ioremap(&dev_priv->ring.map, dev);
1da177e4 385
b9094d3a 386 if (dev_priv->ring.map.handle == NULL) {
b5e89ed5
DA
387 dev->dev_private = (void *)dev_priv;
388 i830_dma_cleanup(dev);
389 DRM_ERROR("can not ioremap virtual address for"
1da177e4 390 " ring buffer\n");
20caafa6 391 return -ENOMEM;
1da177e4
LT
392 }
393
b9094d3a
DA
394 dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
395
b5e89ed5
DA
396 dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
397
1da177e4
LT
398 dev_priv->w = init->w;
399 dev_priv->h = init->h;
400 dev_priv->pitch = init->pitch;
401 dev_priv->back_offset = init->back_offset;
402 dev_priv->depth_offset = init->depth_offset;
403 dev_priv->front_offset = init->front_offset;
404
405 dev_priv->front_di1 = init->front_offset | init->pitch_bits;
406 dev_priv->back_di1 = init->back_offset | init->pitch_bits;
407 dev_priv->zi1 = init->depth_offset | init->pitch_bits;
408
b5e89ed5 409 DRM_DEBUG("front_di1 %x\n", dev_priv->front_di1);
1da177e4 410 DRM_DEBUG("back_offset %x\n", dev_priv->back_offset);
b5e89ed5
DA
411 DRM_DEBUG("back_di1 %x\n", dev_priv->back_di1);
412 DRM_DEBUG("pitch_bits %x\n", init->pitch_bits);
1da177e4
LT
413
414 dev_priv->cpp = init->cpp;
415 /* We are using separate values as placeholders for mechanisms for
416 * private backbuffer/depthbuffer usage.
417 */
418
419 dev_priv->back_pitch = init->back_pitch;
420 dev_priv->depth_pitch = init->depth_pitch;
421 dev_priv->do_boxes = 0;
422 dev_priv->use_mi_batchbuffer_start = 0;
423
b5e89ed5
DA
424 /* Program Hardware Status Page */
425 dev_priv->hw_status_page =
426 pci_alloc_consistent(dev->pdev, PAGE_SIZE,
427 &dev_priv->dma_status_page);
428 if (!dev_priv->hw_status_page) {
1da177e4
LT
429 dev->dev_private = (void *)dev_priv;
430 i830_dma_cleanup(dev);
431 DRM_ERROR("Can not allocate hardware status page\n");
432 return -ENOMEM;
433 }
b5e89ed5 434 memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
1da177e4 435 DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
b5e89ed5
DA
436
437 I830_WRITE(0x02080, dev_priv->dma_status_page);
1da177e4 438 DRM_DEBUG("Enabled hardware status page\n");
b5e89ed5
DA
439
440 /* Now we need to init our freelist */
441 if (i830_freelist_init(dev, dev_priv) != 0) {
1da177e4 442 dev->dev_private = (void *)dev_priv;
b5e89ed5
DA
443 i830_dma_cleanup(dev);
444 DRM_ERROR("Not enough space in the status page for"
1da177e4 445 " the freelist\n");
b5e89ed5 446 return -ENOMEM;
1da177e4
LT
447 }
448 dev->dev_private = (void *)dev_priv;
449
b5e89ed5 450 return 0;
1da177e4
LT
451}
452
c153f45f
EA
453static int i830_dma_init(struct drm_device *dev, void *data,
454 struct drm_file *file_priv)
1da177e4 455{
b5e89ed5 456 drm_i830_private_t *dev_priv;
c153f45f 457 drm_i830_init_t *init = data;
b5e89ed5
DA
458 int retcode = 0;
459
c153f45f 460 switch (init->func) {
b5e89ed5 461 case I830_INIT_DMA:
9a298b2a 462 dev_priv = kmalloc(sizeof(drm_i830_private_t), GFP_KERNEL);
b5e89ed5
DA
463 if (dev_priv == NULL)
464 return -ENOMEM;
c153f45f 465 retcode = i830_dma_initialize(dev, dev_priv, init);
b5e89ed5
DA
466 break;
467 case I830_CLEANUP_DMA:
468 retcode = i830_dma_cleanup(dev);
469 break;
470 default:
471 retcode = -EINVAL;
472 break;
1da177e4 473 }
b5e89ed5
DA
474
475 return retcode;
1da177e4
LT
476}
477
478#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
479#define ST1_ENABLE (1<<16)
480#define ST1_MASK (0xffff)
481
482/* Most efficient way to verify state for the i830 is as it is
483 * emitted. Non-conformant state is silently dropped.
484 */
eddca551 485static void i830EmitContextVerified(struct drm_device * dev, unsigned int *code)
1da177e4 486{
b5e89ed5 487 drm_i830_private_t *dev_priv = dev->dev_private;
1da177e4
LT
488 int i, j = 0;
489 unsigned int tmp;
490 RING_LOCALS;
491
b5e89ed5 492 BEGIN_LP_RING(I830_CTX_SETUP_SIZE + 4);
1da177e4 493
b5e89ed5 494 for (i = 0; i < I830_CTXREG_BLENDCOLR0; i++) {
1da177e4 495 tmp = code[i];
b5e89ed5
DA
496 if ((tmp & (7 << 29)) == CMD_3D &&
497 (tmp & (0x1f << 24)) < (0x1d << 24)) {
498 OUT_RING(tmp);
1da177e4
LT
499 j++;
500 } else {
501 DRM_ERROR("Skipping %d\n", i);
502 }
503 }
504
b5e89ed5
DA
505 OUT_RING(STATE3D_CONST_BLEND_COLOR_CMD);
506 OUT_RING(code[I830_CTXREG_BLENDCOLR]);
1da177e4
LT
507 j += 2;
508
b5e89ed5 509 for (i = I830_CTXREG_VF; i < I830_CTXREG_MCSB0; i++) {
1da177e4 510 tmp = code[i];
b5e89ed5
DA
511 if ((tmp & (7 << 29)) == CMD_3D &&
512 (tmp & (0x1f << 24)) < (0x1d << 24)) {
513 OUT_RING(tmp);
1da177e4
LT
514 j++;
515 } else {
516 DRM_ERROR("Skipping %d\n", i);
517 }
518 }
519
b5e89ed5
DA
520 OUT_RING(STATE3D_MAP_COORD_SETBIND_CMD);
521 OUT_RING(code[I830_CTXREG_MCSB1]);
1da177e4
LT
522 j += 2;
523
b5e89ed5
DA
524 if (j & 1)
525 OUT_RING(0);
1da177e4
LT
526
527 ADVANCE_LP_RING();
528}
529
eddca551 530static void i830EmitTexVerified(struct drm_device * dev, unsigned int *code)
1da177e4 531{
b5e89ed5 532 drm_i830_private_t *dev_priv = dev->dev_private;
1da177e4
LT
533 int i, j = 0;
534 unsigned int tmp;
535 RING_LOCALS;
536
537 if (code[I830_TEXREG_MI0] == GFX_OP_MAP_INFO ||
b5e89ed5
DA
538 (code[I830_TEXREG_MI0] & ~(0xf * LOAD_TEXTURE_MAP0)) ==
539 (STATE3D_LOAD_STATE_IMMEDIATE_2 | 4)) {
540
541 BEGIN_LP_RING(I830_TEX_SETUP_SIZE);
542
543 OUT_RING(code[I830_TEXREG_MI0]); /* TM0LI */
544 OUT_RING(code[I830_TEXREG_MI1]); /* TM0S0 */
545 OUT_RING(code[I830_TEXREG_MI2]); /* TM0S1 */
546 OUT_RING(code[I830_TEXREG_MI3]); /* TM0S2 */
547 OUT_RING(code[I830_TEXREG_MI4]); /* TM0S3 */
548 OUT_RING(code[I830_TEXREG_MI5]); /* TM0S4 */
549
550 for (i = 6; i < I830_TEX_SETUP_SIZE; i++) {
1da177e4 551 tmp = code[i];
b5e89ed5 552 OUT_RING(tmp);
1da177e4 553 j++;
b5e89ed5 554 }
1da177e4 555
b5e89ed5
DA
556 if (j & 1)
557 OUT_RING(0);
1da177e4
LT
558
559 ADVANCE_LP_RING();
b5e89ed5 560 } else
1da177e4
LT
561 printk("rejected packet %x\n", code[0]);
562}
563
eddca551 564static void i830EmitTexBlendVerified(struct drm_device * dev,
b5e89ed5 565 unsigned int *code, unsigned int num)
1da177e4 566{
b5e89ed5 567 drm_i830_private_t *dev_priv = dev->dev_private;
1da177e4
LT
568 int i, j = 0;
569 unsigned int tmp;
570 RING_LOCALS;
571
572 if (!num)
573 return;
574
b5e89ed5 575 BEGIN_LP_RING(num + 1);
1da177e4 576
b5e89ed5 577 for (i = 0; i < num; i++) {
1da177e4 578 tmp = code[i];
b5e89ed5 579 OUT_RING(tmp);
1da177e4
LT
580 j++;
581 }
582
b5e89ed5
DA
583 if (j & 1)
584 OUT_RING(0);
1da177e4
LT
585
586 ADVANCE_LP_RING();
587}
588
eddca551 589static void i830EmitTexPalette(struct drm_device * dev,
b5e89ed5 590 unsigned int *palette, int number, int is_shared)
1da177e4 591{
b5e89ed5 592 drm_i830_private_t *dev_priv = dev->dev_private;
1da177e4
LT
593 int i;
594 RING_LOCALS;
595
596 return;
597
b5e89ed5 598 BEGIN_LP_RING(258);
1da177e4 599
b5e89ed5 600 if (is_shared == 1) {
1da177e4 601 OUT_RING(CMD_OP_MAP_PALETTE_LOAD |
b5e89ed5 602 MAP_PALETTE_NUM(0) | MAP_PALETTE_BOTH);
1da177e4
LT
603 } else {
604 OUT_RING(CMD_OP_MAP_PALETTE_LOAD | MAP_PALETTE_NUM(number));
605 }
b5e89ed5 606 for (i = 0; i < 256; i++) {
1da177e4
LT
607 OUT_RING(palette[i]);
608 }
609 OUT_RING(0);
b5e89ed5 610 /* KW: WHERE IS THE ADVANCE_LP_RING? This is effectively a noop!
1da177e4
LT
611 */
612}
613
614/* Need to do some additional checking when setting the dest buffer.
615 */
eddca551 616static void i830EmitDestVerified(struct drm_device * dev, unsigned int *code)
b5e89ed5
DA
617{
618 drm_i830_private_t *dev_priv = dev->dev_private;
1da177e4
LT
619 unsigned int tmp;
620 RING_LOCALS;
621
b5e89ed5 622 BEGIN_LP_RING(I830_DEST_SETUP_SIZE + 10);
1da177e4
LT
623
624 tmp = code[I830_DESTREG_CBUFADDR];
625 if (tmp == dev_priv->front_di1 || tmp == dev_priv->back_di1) {
626 if (((int)outring) & 8) {
627 OUT_RING(0);
628 OUT_RING(0);
629 }
630
b5e89ed5
DA
631 OUT_RING(CMD_OP_DESTBUFFER_INFO);
632 OUT_RING(BUF_3D_ID_COLOR_BACK |
633 BUF_3D_PITCH(dev_priv->back_pitch * dev_priv->cpp) |
634 BUF_3D_USE_FENCE);
635 OUT_RING(tmp);
636 OUT_RING(0);
637
638 OUT_RING(CMD_OP_DESTBUFFER_INFO);
639 OUT_RING(BUF_3D_ID_DEPTH | BUF_3D_USE_FENCE |
640 BUF_3D_PITCH(dev_priv->depth_pitch * dev_priv->cpp));
641 OUT_RING(dev_priv->zi1);
642 OUT_RING(0);
1da177e4
LT
643 } else {
644 DRM_ERROR("bad di1 %x (allow %x or %x)\n",
645 tmp, dev_priv->front_di1, dev_priv->back_di1);
646 }
647
648 /* invarient:
649 */
650
b5e89ed5
DA
651 OUT_RING(GFX_OP_DESTBUFFER_VARS);
652 OUT_RING(code[I830_DESTREG_DV1]);
1da177e4 653
b5e89ed5
DA
654 OUT_RING(GFX_OP_DRAWRECT_INFO);
655 OUT_RING(code[I830_DESTREG_DR1]);
656 OUT_RING(code[I830_DESTREG_DR2]);
657 OUT_RING(code[I830_DESTREG_DR3]);
658 OUT_RING(code[I830_DESTREG_DR4]);
1da177e4
LT
659
660 /* Need to verify this */
661 tmp = code[I830_DESTREG_SENABLE];
b5e89ed5
DA
662 if ((tmp & ~0x3) == GFX_OP_SCISSOR_ENABLE) {
663 OUT_RING(tmp);
1da177e4
LT
664 } else {
665 DRM_ERROR("bad scissor enable\n");
b5e89ed5 666 OUT_RING(0);
1da177e4
LT
667 }
668
b5e89ed5
DA
669 OUT_RING(GFX_OP_SCISSOR_RECT);
670 OUT_RING(code[I830_DESTREG_SR1]);
671 OUT_RING(code[I830_DESTREG_SR2]);
672 OUT_RING(0);
1da177e4
LT
673
674 ADVANCE_LP_RING();
675}
676
eddca551 677static void i830EmitStippleVerified(struct drm_device * dev, unsigned int *code)
1da177e4 678{
b5e89ed5 679 drm_i830_private_t *dev_priv = dev->dev_private;
1da177e4
LT
680 RING_LOCALS;
681
b5e89ed5
DA
682 BEGIN_LP_RING(2);
683 OUT_RING(GFX_OP_STIPPLE);
684 OUT_RING(code[1]);
685 ADVANCE_LP_RING();
1da177e4
LT
686}
687
eddca551 688static void i830EmitState(struct drm_device * dev)
1da177e4 689{
b5e89ed5
DA
690 drm_i830_private_t *dev_priv = dev->dev_private;
691 drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
1da177e4
LT
692 unsigned int dirty = sarea_priv->dirty;
693
bf9d8929 694 DRM_DEBUG("%s %x\n", __func__, dirty);
1da177e4
LT
695
696 if (dirty & I830_UPLOAD_BUFFERS) {
b5e89ed5 697 i830EmitDestVerified(dev, sarea_priv->BufferState);
1da177e4
LT
698 sarea_priv->dirty &= ~I830_UPLOAD_BUFFERS;
699 }
700
701 if (dirty & I830_UPLOAD_CTX) {
b5e89ed5 702 i830EmitContextVerified(dev, sarea_priv->ContextState);
1da177e4
LT
703 sarea_priv->dirty &= ~I830_UPLOAD_CTX;
704 }
705
706 if (dirty & I830_UPLOAD_TEX0) {
b5e89ed5 707 i830EmitTexVerified(dev, sarea_priv->TexState[0]);
1da177e4
LT
708 sarea_priv->dirty &= ~I830_UPLOAD_TEX0;
709 }
710
711 if (dirty & I830_UPLOAD_TEX1) {
b5e89ed5 712 i830EmitTexVerified(dev, sarea_priv->TexState[1]);
1da177e4
LT
713 sarea_priv->dirty &= ~I830_UPLOAD_TEX1;
714 }
715
716 if (dirty & I830_UPLOAD_TEXBLEND0) {
b5e89ed5
DA
717 i830EmitTexBlendVerified(dev, sarea_priv->TexBlendState[0],
718 sarea_priv->TexBlendStateWordsUsed[0]);
1da177e4
LT
719 sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND0;
720 }
721
722 if (dirty & I830_UPLOAD_TEXBLEND1) {
b5e89ed5
DA
723 i830EmitTexBlendVerified(dev, sarea_priv->TexBlendState[1],
724 sarea_priv->TexBlendStateWordsUsed[1]);
1da177e4
LT
725 sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND1;
726 }
727
728 if (dirty & I830_UPLOAD_TEX_PALETTE_SHARED) {
729 i830EmitTexPalette(dev, sarea_priv->Palette[0], 0, 1);
730 } else {
731 if (dirty & I830_UPLOAD_TEX_PALETTE_N(0)) {
732 i830EmitTexPalette(dev, sarea_priv->Palette[0], 0, 0);
733 sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(0);
734 }
735 if (dirty & I830_UPLOAD_TEX_PALETTE_N(1)) {
736 i830EmitTexPalette(dev, sarea_priv->Palette[1], 1, 0);
737 sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(1);
738 }
739
740 /* 1.3:
741 */
742#if 0
743 if (dirty & I830_UPLOAD_TEX_PALETTE_N(2)) {
744 i830EmitTexPalette(dev, sarea_priv->Palette2[0], 0, 0);
745 sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(2);
746 }
747 if (dirty & I830_UPLOAD_TEX_PALETTE_N(3)) {
748 i830EmitTexPalette(dev, sarea_priv->Palette2[1], 1, 0);
749 sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(2);
750 }
751#endif
752 }
753
754 /* 1.3:
755 */
756 if (dirty & I830_UPLOAD_STIPPLE) {
b5e89ed5 757 i830EmitStippleVerified(dev, sarea_priv->StippleState);
1da177e4
LT
758 sarea_priv->dirty &= ~I830_UPLOAD_STIPPLE;
759 }
760
761 if (dirty & I830_UPLOAD_TEX2) {
b5e89ed5 762 i830EmitTexVerified(dev, sarea_priv->TexState2);
1da177e4
LT
763 sarea_priv->dirty &= ~I830_UPLOAD_TEX2;
764 }
765
766 if (dirty & I830_UPLOAD_TEX3) {
b5e89ed5 767 i830EmitTexVerified(dev, sarea_priv->TexState3);
1da177e4
LT
768 sarea_priv->dirty &= ~I830_UPLOAD_TEX3;
769 }
770
1da177e4 771 if (dirty & I830_UPLOAD_TEXBLEND2) {
b5e89ed5
DA
772 i830EmitTexBlendVerified(dev,
773 sarea_priv->TexBlendState2,
774 sarea_priv->TexBlendStateWordsUsed2);
1da177e4
LT
775
776 sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND2;
777 }
778
779 if (dirty & I830_UPLOAD_TEXBLEND3) {
b5e89ed5
DA
780 i830EmitTexBlendVerified(dev,
781 sarea_priv->TexBlendState3,
782 sarea_priv->TexBlendStateWordsUsed3);
1da177e4
LT
783 sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND3;
784 }
785}
786
787/* ================================================================
788 * Performance monitoring functions
789 */
790
eddca551 791static void i830_fill_box(struct drm_device * dev,
b5e89ed5 792 int x, int y, int w, int h, int r, int g, int b)
1da177e4 793{
b5e89ed5 794 drm_i830_private_t *dev_priv = dev->dev_private;
1da177e4
LT
795 u32 color;
796 unsigned int BR13, CMD;
797 RING_LOCALS;
798
b5e89ed5 799 BR13 = (0xF0 << 16) | (dev_priv->pitch * dev_priv->cpp) | (1 << 24);
1da177e4
LT
800 CMD = XY_COLOR_BLT_CMD;
801 x += dev_priv->sarea_priv->boxes[0].x1;
802 y += dev_priv->sarea_priv->boxes[0].y1;
803
804 if (dev_priv->cpp == 4) {
b5e89ed5 805 BR13 |= (1 << 25);
1da177e4 806 CMD |= (XY_COLOR_BLT_WRITE_ALPHA | XY_COLOR_BLT_WRITE_RGB);
b5e89ed5 807 color = (((0xff) << 24) | (r << 16) | (g << 8) | b);
1da177e4
LT
808 } else {
809 color = (((r & 0xf8) << 8) |
b5e89ed5 810 ((g & 0xfc) << 3) | ((b & 0xf8) >> 3));
1da177e4
LT
811 }
812
b5e89ed5
DA
813 BEGIN_LP_RING(6);
814 OUT_RING(CMD);
815 OUT_RING(BR13);
816 OUT_RING((y << 16) | x);
817 OUT_RING(((y + h) << 16) | (x + w));
1da177e4 818
b5e89ed5
DA
819 if (dev_priv->current_page == 1) {
820 OUT_RING(dev_priv->front_offset);
821 } else {
822 OUT_RING(dev_priv->back_offset);
823 }
1da177e4 824
b5e89ed5 825 OUT_RING(color);
1da177e4
LT
826 ADVANCE_LP_RING();
827}
828
eddca551 829static void i830_cp_performance_boxes(struct drm_device * dev)
1da177e4 830{
b5e89ed5 831 drm_i830_private_t *dev_priv = dev->dev_private;
1da177e4
LT
832
833 /* Purple box for page flipping
834 */
b5e89ed5
DA
835 if (dev_priv->sarea_priv->perf_boxes & I830_BOX_FLIP)
836 i830_fill_box(dev, 4, 4, 8, 8, 255, 0, 255);
1da177e4
LT
837
838 /* Red box if we have to wait for idle at any point
839 */
b5e89ed5
DA
840 if (dev_priv->sarea_priv->perf_boxes & I830_BOX_WAIT)
841 i830_fill_box(dev, 16, 4, 8, 8, 255, 0, 0);
1da177e4
LT
842
843 /* Blue box: lost context?
844 */
b5e89ed5
DA
845 if (dev_priv->sarea_priv->perf_boxes & I830_BOX_LOST_CONTEXT)
846 i830_fill_box(dev, 28, 4, 8, 8, 0, 0, 255);
1da177e4
LT
847
848 /* Yellow box for texture swaps
849 */
b5e89ed5
DA
850 if (dev_priv->sarea_priv->perf_boxes & I830_BOX_TEXTURE_LOAD)
851 i830_fill_box(dev, 40, 4, 8, 8, 255, 255, 0);
1da177e4
LT
852
853 /* Green box if hardware never idles (as far as we can tell)
854 */
b5e89ed5
DA
855 if (!(dev_priv->sarea_priv->perf_boxes & I830_BOX_RING_EMPTY))
856 i830_fill_box(dev, 64, 4, 8, 8, 0, 255, 0);
1da177e4 857
b5e89ed5 858 /* Draw bars indicating number of buffers allocated
1da177e4
LT
859 * (not a great measure, easily confused)
860 */
861 if (dev_priv->dma_used) {
862 int bar = dev_priv->dma_used / 10240;
b5e89ed5
DA
863 if (bar > 100)
864 bar = 100;
865 if (bar < 1)
866 bar = 1;
867 i830_fill_box(dev, 4, 16, bar, 4, 196, 128, 128);
1da177e4
LT
868 dev_priv->dma_used = 0;
869 }
870
871 dev_priv->sarea_priv->perf_boxes = 0;
872}
873
eddca551 874static void i830_dma_dispatch_clear(struct drm_device * dev, int flags,
1da177e4
LT
875 unsigned int clear_color,
876 unsigned int clear_zval,
877 unsigned int clear_depthmask)
878{
b5e89ed5
DA
879 drm_i830_private_t *dev_priv = dev->dev_private;
880 drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
1da177e4 881 int nbox = sarea_priv->nbox;
eddca551 882 struct drm_clip_rect *pbox = sarea_priv->boxes;
1da177e4
LT
883 int pitch = dev_priv->pitch;
884 int cpp = dev_priv->cpp;
885 int i;
886 unsigned int BR13, CMD, D_CMD;
887 RING_LOCALS;
888
b5e89ed5 889 if (dev_priv->current_page == 1) {
1da177e4
LT
890 unsigned int tmp = flags;
891
892 flags &= ~(I830_FRONT | I830_BACK);
b5e89ed5
DA
893 if (tmp & I830_FRONT)
894 flags |= I830_BACK;
895 if (tmp & I830_BACK)
896 flags |= I830_FRONT;
1da177e4
LT
897 }
898
b5e89ed5 899 i830_kernel_lost_context(dev);
1da177e4 900
b5e89ed5
DA
901 switch (cpp) {
902 case 2:
903 BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24);
1da177e4
LT
904 D_CMD = CMD = XY_COLOR_BLT_CMD;
905 break;
906 case 4:
b5e89ed5
DA
907 BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24) | (1 << 25);
908 CMD = (XY_COLOR_BLT_CMD | XY_COLOR_BLT_WRITE_ALPHA |
1da177e4
LT
909 XY_COLOR_BLT_WRITE_RGB);
910 D_CMD = XY_COLOR_BLT_CMD;
b5e89ed5 911 if (clear_depthmask & 0x00ffffff)
1da177e4 912 D_CMD |= XY_COLOR_BLT_WRITE_RGB;
b5e89ed5 913 if (clear_depthmask & 0xff000000)
1da177e4
LT
914 D_CMD |= XY_COLOR_BLT_WRITE_ALPHA;
915 break;
916 default:
b5e89ed5 917 BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24);
1da177e4
LT
918 D_CMD = CMD = XY_COLOR_BLT_CMD;
919 break;
920 }
921
b5e89ed5
DA
922 if (nbox > I830_NR_SAREA_CLIPRECTS)
923 nbox = I830_NR_SAREA_CLIPRECTS;
1da177e4 924
b5e89ed5 925 for (i = 0; i < nbox; i++, pbox++) {
1da177e4
LT
926 if (pbox->x1 > pbox->x2 ||
927 pbox->y1 > pbox->y2 ||
b5e89ed5 928 pbox->x2 > dev_priv->w || pbox->y2 > dev_priv->h)
1da177e4
LT
929 continue;
930
b5e89ed5
DA
931 if (flags & I830_FRONT) {
932 DRM_DEBUG("clear front\n");
933 BEGIN_LP_RING(6);
934 OUT_RING(CMD);
935 OUT_RING(BR13);
936 OUT_RING((pbox->y1 << 16) | pbox->x1);
937 OUT_RING((pbox->y2 << 16) | pbox->x2);
938 OUT_RING(dev_priv->front_offset);
939 OUT_RING(clear_color);
1da177e4
LT
940 ADVANCE_LP_RING();
941 }
942
b5e89ed5 943 if (flags & I830_BACK) {
1da177e4 944 DRM_DEBUG("clear back\n");
b5e89ed5
DA
945 BEGIN_LP_RING(6);
946 OUT_RING(CMD);
947 OUT_RING(BR13);
948 OUT_RING((pbox->y1 << 16) | pbox->x1);
949 OUT_RING((pbox->y2 << 16) | pbox->x2);
950 OUT_RING(dev_priv->back_offset);
951 OUT_RING(clear_color);
1da177e4
LT
952 ADVANCE_LP_RING();
953 }
954
b5e89ed5 955 if (flags & I830_DEPTH) {
1da177e4 956 DRM_DEBUG("clear depth\n");
b5e89ed5
DA
957 BEGIN_LP_RING(6);
958 OUT_RING(D_CMD);
959 OUT_RING(BR13);
960 OUT_RING((pbox->y1 << 16) | pbox->x1);
961 OUT_RING((pbox->y2 << 16) | pbox->x2);
962 OUT_RING(dev_priv->depth_offset);
963 OUT_RING(clear_zval);
1da177e4
LT
964 ADVANCE_LP_RING();
965 }
966 }
967}
968
eddca551 969static void i830_dma_dispatch_swap(struct drm_device * dev)
1da177e4 970{
b5e89ed5
DA
971 drm_i830_private_t *dev_priv = dev->dev_private;
972 drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
1da177e4 973 int nbox = sarea_priv->nbox;
eddca551 974 struct drm_clip_rect *pbox = sarea_priv->boxes;
1da177e4
LT
975 int pitch = dev_priv->pitch;
976 int cpp = dev_priv->cpp;
977 int i;
978 unsigned int CMD, BR13;
979 RING_LOCALS;
980
981 DRM_DEBUG("swapbuffers\n");
982
b5e89ed5 983 i830_kernel_lost_context(dev);
1da177e4
LT
984
985 if (dev_priv->do_boxes)
b5e89ed5 986 i830_cp_performance_boxes(dev);
1da177e4 987
b5e89ed5
DA
988 switch (cpp) {
989 case 2:
990 BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24);
1da177e4
LT
991 CMD = XY_SRC_COPY_BLT_CMD;
992 break;
993 case 4:
b5e89ed5 994 BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24) | (1 << 25);
1da177e4
LT
995 CMD = (XY_SRC_COPY_BLT_CMD | XY_SRC_COPY_BLT_WRITE_ALPHA |
996 XY_SRC_COPY_BLT_WRITE_RGB);
997 break;
998 default:
b5e89ed5 999 BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24);
1da177e4
LT
1000 CMD = XY_SRC_COPY_BLT_CMD;
1001 break;
1002 }
1003
b5e89ed5
DA
1004 if (nbox > I830_NR_SAREA_CLIPRECTS)
1005 nbox = I830_NR_SAREA_CLIPRECTS;
1da177e4 1006
b5e89ed5 1007 for (i = 0; i < nbox; i++, pbox++) {
1da177e4
LT
1008 if (pbox->x1 > pbox->x2 ||
1009 pbox->y1 > pbox->y2 ||
b5e89ed5 1010 pbox->x2 > dev_priv->w || pbox->y2 > dev_priv->h)
1da177e4 1011 continue;
b5e89ed5 1012
1da177e4 1013 DRM_DEBUG("dispatch swap %d,%d-%d,%d!\n",
b5e89ed5 1014 pbox->x1, pbox->y1, pbox->x2, pbox->y2);
1da177e4 1015
b5e89ed5
DA
1016 BEGIN_LP_RING(8);
1017 OUT_RING(CMD);
1018 OUT_RING(BR13);
1019 OUT_RING((pbox->y1 << 16) | pbox->x1);
1020 OUT_RING((pbox->y2 << 16) | pbox->x2);
1da177e4 1021
b5e89ed5
DA
1022 if (dev_priv->current_page == 0)
1023 OUT_RING(dev_priv->front_offset);
1da177e4 1024 else
b5e89ed5 1025 OUT_RING(dev_priv->back_offset);
1da177e4 1026
b5e89ed5
DA
1027 OUT_RING((pbox->y1 << 16) | pbox->x1);
1028 OUT_RING(BR13 & 0xffff);
1da177e4 1029
b5e89ed5
DA
1030 if (dev_priv->current_page == 0)
1031 OUT_RING(dev_priv->back_offset);
1da177e4 1032 else
b5e89ed5 1033 OUT_RING(dev_priv->front_offset);
1da177e4
LT
1034
1035 ADVANCE_LP_RING();
1036 }
1037}
1038
eddca551 1039static void i830_dma_dispatch_flip(struct drm_device * dev)
1da177e4 1040{
b5e89ed5 1041 drm_i830_private_t *dev_priv = dev->dev_private;
1da177e4
LT
1042 RING_LOCALS;
1043
b5e89ed5 1044 DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
bf9d8929 1045 __func__,
b5e89ed5
DA
1046 dev_priv->current_page,
1047 dev_priv->sarea_priv->pf_current_page);
1da177e4 1048
b5e89ed5 1049 i830_kernel_lost_context(dev);
1da177e4
LT
1050
1051 if (dev_priv->do_boxes) {
1052 dev_priv->sarea_priv->perf_boxes |= I830_BOX_FLIP;
b5e89ed5 1053 i830_cp_performance_boxes(dev);
1da177e4
LT
1054 }
1055
b5e89ed5
DA
1056 BEGIN_LP_RING(2);
1057 OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
1058 OUT_RING(0);
1da177e4
LT
1059 ADVANCE_LP_RING();
1060
b5e89ed5
DA
1061 BEGIN_LP_RING(6);
1062 OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
1063 OUT_RING(0);
1064 if (dev_priv->current_page == 0) {
1065 OUT_RING(dev_priv->back_offset);
1da177e4
LT
1066 dev_priv->current_page = 1;
1067 } else {
b5e89ed5 1068 OUT_RING(dev_priv->front_offset);
1da177e4
LT
1069 dev_priv->current_page = 0;
1070 }
1071 OUT_RING(0);
1072 ADVANCE_LP_RING();
1073
b5e89ed5
DA
1074 BEGIN_LP_RING(2);
1075 OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
1076 OUT_RING(0);
1da177e4 1077 ADVANCE_LP_RING();
1da177e4
LT
1078
1079 dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
1080}
1081
eddca551 1082static void i830_dma_dispatch_vertex(struct drm_device * dev,
056219e2 1083 struct drm_buf * buf, int discard, int used)
1da177e4 1084{
b5e89ed5 1085 drm_i830_private_t *dev_priv = dev->dev_private;
1da177e4 1086 drm_i830_buf_priv_t *buf_priv = buf->dev_private;
b5e89ed5 1087 drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
eddca551 1088 struct drm_clip_rect *box = sarea_priv->boxes;
b5e89ed5 1089 int nbox = sarea_priv->nbox;
1da177e4 1090 unsigned long address = (unsigned long)buf->bus_address;
b5e89ed5 1091 unsigned long start = address - dev->agp->base;
1da177e4 1092 int i = 0, u;
b5e89ed5 1093 RING_LOCALS;
1da177e4 1094
b5e89ed5 1095 i830_kernel_lost_context(dev);
1da177e4 1096
b5e89ed5 1097 if (nbox > I830_NR_SAREA_CLIPRECTS)
1da177e4
LT
1098 nbox = I830_NR_SAREA_CLIPRECTS;
1099
1100 if (discard) {
b5e89ed5 1101 u = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
1da177e4 1102 I830_BUF_HARDWARE);
b5e89ed5 1103 if (u != I830_BUF_CLIENT) {
1da177e4
LT
1104 DRM_DEBUG("xxxx 2\n");
1105 }
1106 }
1107
b5e89ed5 1108 if (used > 4 * 1023)
1da177e4
LT
1109 used = 0;
1110
1111 if (sarea_priv->dirty)
b5e89ed5 1112 i830EmitState(dev);
1da177e4 1113
b5e89ed5 1114 DRM_DEBUG("dispatch vertex addr 0x%lx, used 0x%x nbox %d\n",
1da177e4
LT
1115 address, used, nbox);
1116
b5e89ed5
DA
1117 dev_priv->counter++;
1118 DRM_DEBUG("dispatch counter : %ld\n", dev_priv->counter);
1119 DRM_DEBUG("i830_dma_dispatch\n");
1120 DRM_DEBUG("start : %lx\n", start);
1121 DRM_DEBUG("used : %d\n", used);
1122 DRM_DEBUG("start + used - 4 : %ld\n", start + used - 4);
1da177e4
LT
1123
1124 if (buf_priv->currently_mapped == I830_BUF_MAPPED) {
1125 u32 *vp = buf_priv->kernel_virtual;
1126
1127 vp[0] = (GFX_OP_PRIMITIVE |
b5e89ed5 1128 sarea_priv->vertex_prim | ((used / 4) - 2));
1da177e4
LT
1129
1130 if (dev_priv->use_mi_batchbuffer_start) {
b5e89ed5
DA
1131 vp[used / 4] = MI_BATCH_BUFFER_END;
1132 used += 4;
1da177e4 1133 }
b5e89ed5 1134
1da177e4 1135 if (used & 4) {
b5e89ed5 1136 vp[used / 4] = 0;
1da177e4
LT
1137 used += 4;
1138 }
1139
1140 i830_unmap_buffer(buf);
1141 }
b5e89ed5 1142
1da177e4
LT
1143 if (used) {
1144 do {
1145 if (i < nbox) {
1146 BEGIN_LP_RING(6);
b5e89ed5
DA
1147 OUT_RING(GFX_OP_DRAWRECT_INFO);
1148 OUT_RING(sarea_priv->
1149 BufferState[I830_DESTREG_DR1]);
1150 OUT_RING(box[i].x1 | (box[i].y1 << 16));
1151 OUT_RING(box[i].x2 | (box[i].y2 << 16));
1152 OUT_RING(sarea_priv->
1153 BufferState[I830_DESTREG_DR4]);
1154 OUT_RING(0);
1da177e4
LT
1155 ADVANCE_LP_RING();
1156 }
1157
1158 if (dev_priv->use_mi_batchbuffer_start) {
1159 BEGIN_LP_RING(2);
b5e89ed5
DA
1160 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
1161 OUT_RING(start | MI_BATCH_NON_SECURE);
1da177e4 1162 ADVANCE_LP_RING();
b5e89ed5 1163 } else {
1da177e4 1164 BEGIN_LP_RING(4);
b5e89ed5
DA
1165 OUT_RING(MI_BATCH_BUFFER);
1166 OUT_RING(start | MI_BATCH_NON_SECURE);
1167 OUT_RING(start + used - 4);
1168 OUT_RING(0);
1da177e4
LT
1169 ADVANCE_LP_RING();
1170 }
1171
1172 } while (++i < nbox);
1173 }
1174
1175 if (discard) {
1176 dev_priv->counter++;
1177
b5e89ed5
DA
1178 (void)cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
1179 I830_BUF_HARDWARE);
1da177e4
LT
1180
1181 BEGIN_LP_RING(8);
b5e89ed5
DA
1182 OUT_RING(CMD_STORE_DWORD_IDX);
1183 OUT_RING(20);
1184 OUT_RING(dev_priv->counter);
1185 OUT_RING(CMD_STORE_DWORD_IDX);
1186 OUT_RING(buf_priv->my_use_idx);
1187 OUT_RING(I830_BUF_FREE);
1188 OUT_RING(CMD_REPORT_HEAD);
1189 OUT_RING(0);
1da177e4
LT
1190 ADVANCE_LP_RING();
1191 }
1192}
1193
eddca551 1194static void i830_dma_quiescent(struct drm_device * dev)
1da177e4 1195{
b5e89ed5
DA
1196 drm_i830_private_t *dev_priv = dev->dev_private;
1197 RING_LOCALS;
1da177e4 1198
b5e89ed5 1199 i830_kernel_lost_context(dev);
1da177e4 1200
b5e89ed5
DA
1201 BEGIN_LP_RING(4);
1202 OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
1203 OUT_RING(CMD_REPORT_HEAD);
1204 OUT_RING(0);
1205 OUT_RING(0);
1206 ADVANCE_LP_RING();
1da177e4 1207
bf9d8929 1208 i830_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
1da177e4
LT
1209}
1210
eddca551 1211static int i830_flush_queue(struct drm_device * dev)
1da177e4 1212{
b5e89ed5 1213 drm_i830_private_t *dev_priv = dev->dev_private;
cdd55a29 1214 struct drm_device_dma *dma = dev->dma;
b5e89ed5
DA
1215 int i, ret = 0;
1216 RING_LOCALS;
1217
1218 i830_kernel_lost_context(dev);
1219
1220 BEGIN_LP_RING(2);
1221 OUT_RING(CMD_REPORT_HEAD);
1222 OUT_RING(0);
1223 ADVANCE_LP_RING();
1224
bf9d8929 1225 i830_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
b5e89ed5
DA
1226
1227 for (i = 0; i < dma->buf_count; i++) {
056219e2 1228 struct drm_buf *buf = dma->buflist[i];
b5e89ed5
DA
1229 drm_i830_buf_priv_t *buf_priv = buf->dev_private;
1230
1231 int used = cmpxchg(buf_priv->in_use, I830_BUF_HARDWARE,
1da177e4
LT
1232 I830_BUF_FREE);
1233
1234 if (used == I830_BUF_HARDWARE)
1235 DRM_DEBUG("reclaimed from HARDWARE\n");
1236 if (used == I830_BUF_CLIENT)
1237 DRM_DEBUG("still on client\n");
1238 }
1239
b5e89ed5 1240 return ret;
1da177e4
LT
1241}
1242
1243/* Must be called with the lock held */
6c340eac 1244static void i830_reclaim_buffers(struct drm_device * dev, struct drm_file *file_priv)
1da177e4 1245{
cdd55a29 1246 struct drm_device_dma *dma = dev->dma;
b5e89ed5 1247 int i;
1da177e4 1248
b5e89ed5
DA
1249 if (!dma)
1250 return;
1251 if (!dev->dev_private)
1252 return;
1253 if (!dma->buflist)
1254 return;
1da177e4 1255
b5e89ed5 1256 i830_flush_queue(dev);
1da177e4
LT
1257
1258 for (i = 0; i < dma->buf_count; i++) {
056219e2 1259 struct drm_buf *buf = dma->buflist[i];
b5e89ed5
DA
1260 drm_i830_buf_priv_t *buf_priv = buf->dev_private;
1261
6c340eac 1262 if (buf->file_priv == file_priv && buf_priv) {
b5e89ed5 1263 int used = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
1da177e4
LT
1264 I830_BUF_FREE);
1265
1266 if (used == I830_BUF_CLIENT)
1267 DRM_DEBUG("reclaimed from client\n");
b5e89ed5
DA
1268 if (buf_priv->currently_mapped == I830_BUF_MAPPED)
1269 buf_priv->currently_mapped = I830_BUF_UNMAPPED;
1da177e4
LT
1270 }
1271 }
1272}
1273
c153f45f
EA
1274static int i830_flush_ioctl(struct drm_device *dev, void *data,
1275 struct drm_file *file_priv)
1da177e4 1276{
6c340eac 1277 LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 1278
b5e89ed5
DA
1279 i830_flush_queue(dev);
1280 return 0;
1da177e4
LT
1281}
1282
c153f45f
EA
1283static int i830_dma_vertex(struct drm_device *dev, void *data,
1284 struct drm_file *file_priv)
1da177e4 1285{
cdd55a29 1286 struct drm_device_dma *dma = dev->dma;
b5e89ed5
DA
1287 drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
1288 u32 *hw_status = dev_priv->hw_status_page;
1289 drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
1290 dev_priv->sarea_priv;
c153f45f 1291 drm_i830_vertex_t *vertex = data;
1da177e4 1292
6c340eac 1293 LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4
LT
1294
1295 DRM_DEBUG("i830 dma vertex, idx %d used %d discard %d\n",
c153f45f 1296 vertex->idx, vertex->used, vertex->discard);
1da177e4 1297
c153f45f 1298 if (vertex->idx < 0 || vertex->idx > dma->buf_count)
b5e89ed5 1299 return -EINVAL;
1da177e4 1300
b5e89ed5 1301 i830_dma_dispatch_vertex(dev,
c153f45f
EA
1302 dma->buflist[vertex->idx],
1303 vertex->discard, vertex->used);
b5e89ed5
DA
1304
1305 sarea_priv->last_enqueue = dev_priv->counter - 1;
1306 sarea_priv->last_dispatch = (int)hw_status[5];
1da177e4 1307
1da177e4
LT
1308 return 0;
1309}
1310
c153f45f
EA
1311static int i830_clear_bufs(struct drm_device *dev, void *data,
1312 struct drm_file *file_priv)
1da177e4 1313{
c153f45f 1314 drm_i830_clear_t *clear = data;
b5e89ed5 1315
6c340eac 1316 LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4
LT
1317
1318 /* GH: Someone's doing nasty things... */
1319 if (!dev->dev_private) {
1320 return -EINVAL;
1321 }
1322
c153f45f
EA
1323 i830_dma_dispatch_clear(dev, clear->flags,
1324 clear->clear_color,
1325 clear->clear_depth, clear->clear_depthmask);
b5e89ed5 1326 return 0;
1da177e4
LT
1327}
1328
c153f45f
EA
1329static int i830_swap_bufs(struct drm_device *dev, void *data,
1330 struct drm_file *file_priv)
1da177e4 1331{
1da177e4
LT
1332 DRM_DEBUG("i830_swap_bufs\n");
1333
6c340eac 1334 LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 1335
b5e89ed5
DA
1336 i830_dma_dispatch_swap(dev);
1337 return 0;
1da177e4
LT
1338}
1339
1da177e4 1340/* Not sure why this isn't set all the time:
b5e89ed5 1341 */
eddca551 1342static void i830_do_init_pageflip(struct drm_device * dev)
1da177e4
LT
1343{
1344 drm_i830_private_t *dev_priv = dev->dev_private;
1345
bf9d8929 1346 DRM_DEBUG("%s\n", __func__);
1da177e4
LT
1347 dev_priv->page_flipping = 1;
1348 dev_priv->current_page = 0;
1349 dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
1350}
1351
eddca551 1352static int i830_do_cleanup_pageflip(struct drm_device * dev)
1da177e4
LT
1353{
1354 drm_i830_private_t *dev_priv = dev->dev_private;
1355
bf9d8929 1356 DRM_DEBUG("%s\n", __func__);
1da177e4 1357 if (dev_priv->current_page != 0)
b5e89ed5 1358 i830_dma_dispatch_flip(dev);
1da177e4
LT
1359
1360 dev_priv->page_flipping = 0;
1361 return 0;
1362}
1363
c153f45f
EA
1364static int i830_flip_bufs(struct drm_device *dev, void *data,
1365 struct drm_file *file_priv)
1da177e4 1366{
1da177e4
LT
1367 drm_i830_private_t *dev_priv = dev->dev_private;
1368
bf9d8929 1369 DRM_DEBUG("%s\n", __func__);
1da177e4 1370
6c340eac 1371 LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 1372
b5e89ed5
DA
1373 if (!dev_priv->page_flipping)
1374 i830_do_init_pageflip(dev);
1da177e4 1375
b5e89ed5
DA
1376 i830_dma_dispatch_flip(dev);
1377 return 0;
1da177e4
LT
1378}
1379
c153f45f
EA
1380static int i830_getage(struct drm_device *dev, void *data,
1381 struct drm_file *file_priv)
1da177e4 1382{
b5e89ed5
DA
1383 drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
1384 u32 *hw_status = dev_priv->hw_status_page;
1385 drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
1386 dev_priv->sarea_priv;
1387
1388 sarea_priv->last_dispatch = (int)hw_status[5];
1da177e4
LT
1389 return 0;
1390}
1391
c153f45f
EA
1392static int i830_getbuf(struct drm_device *dev, void *data,
1393 struct drm_file *file_priv)
1da177e4 1394{
b5e89ed5 1395 int retcode = 0;
c153f45f 1396 drm_i830_dma_t *d = data;
b5e89ed5
DA
1397 drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
1398 u32 *hw_status = dev_priv->hw_status_page;
1399 drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
1400 dev_priv->sarea_priv;
1da177e4
LT
1401
1402 DRM_DEBUG("getbuf\n");
b5e89ed5 1403
6c340eac 1404 LOCK_TEST_WITH_RETURN(dev, file_priv);
b5e89ed5 1405
c153f45f 1406 d->granted = 0;
1da177e4 1407
c153f45f 1408 retcode = i830_dma_get_buffer(dev, d, file_priv);
1da177e4
LT
1409
1410 DRM_DEBUG("i830_dma: %d returning %d, granted = %d\n",
ba25f9dc 1411 task_pid_nr(current), retcode, d->granted);
1da177e4 1412
b5e89ed5 1413 sarea_priv->last_dispatch = (int)hw_status[5];
1da177e4
LT
1414
1415 return retcode;
1416}
1417
c153f45f
EA
1418static int i830_copybuf(struct drm_device *dev, void *data,
1419 struct drm_file *file_priv)
1da177e4
LT
1420{
1421 /* Never copy - 2.4.x doesn't need it */
1422 return 0;
1423}
1424
c153f45f
EA
1425static int i830_docopy(struct drm_device *dev, void *data,
1426 struct drm_file *file_priv)
1da177e4
LT
1427{
1428 return 0;
1429}
1430
c153f45f
EA
1431static int i830_getparam(struct drm_device *dev, void *data,
1432 struct drm_file *file_priv)
1da177e4 1433{
1da177e4 1434 drm_i830_private_t *dev_priv = dev->dev_private;
c153f45f 1435 drm_i830_getparam_t *param = data;
1da177e4
LT
1436 int value;
1437
b5e89ed5 1438 if (!dev_priv) {
bf9d8929 1439 DRM_ERROR("%s called with no initialization\n", __func__);
1da177e4
LT
1440 return -EINVAL;
1441 }
1442
c153f45f 1443 switch (param->param) {
1da177e4
LT
1444 case I830_PARAM_IRQ_ACTIVE:
1445 value = dev->irq_enabled;
1446 break;
1447 default:
1448 return -EINVAL;
1449 }
1450
c153f45f 1451 if (copy_to_user(param->value, &value, sizeof(int))) {
b5e89ed5 1452 DRM_ERROR("copy_to_user\n");
1da177e4
LT
1453 return -EFAULT;
1454 }
b5e89ed5 1455
1da177e4
LT
1456 return 0;
1457}
1458
c153f45f
EA
1459static int i830_setparam(struct drm_device *dev, void *data,
1460 struct drm_file *file_priv)
1da177e4 1461{
1da177e4 1462 drm_i830_private_t *dev_priv = dev->dev_private;
c153f45f 1463 drm_i830_setparam_t *param = data;
1da177e4 1464
b5e89ed5 1465 if (!dev_priv) {
bf9d8929 1466 DRM_ERROR("%s called with no initialization\n", __func__);
1da177e4
LT
1467 return -EINVAL;
1468 }
1469
c153f45f 1470 switch (param->param) {
1da177e4 1471 case I830_SETPARAM_USE_MI_BATCHBUFFER_START:
c153f45f 1472 dev_priv->use_mi_batchbuffer_start = param->value;
1da177e4
LT
1473 break;
1474 default:
1475 return -EINVAL;
1476 }
1477
1478 return 0;
1479}
1480
eddca551 1481int i830_driver_load(struct drm_device *dev, unsigned long flags)
22eae947
DA
1482{
1483 /* i830 has 4 more counters */
1484 dev->counters += 4;
1485 dev->types[6] = _DRM_STAT_IRQ;
1486 dev->types[7] = _DRM_STAT_PRIMARY;
1487 dev->types[8] = _DRM_STAT_SECONDARY;
1488 dev->types[9] = _DRM_STAT_DMA;
1489
1490 return 0;
1491}
1492
eddca551 1493void i830_driver_lastclose(struct drm_device * dev)
1da177e4 1494{
b5e89ed5 1495 i830_dma_cleanup(dev);
1da177e4
LT
1496}
1497
6c340eac 1498void i830_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
1da177e4
LT
1499{
1500 if (dev->dev_private) {
1501 drm_i830_private_t *dev_priv = dev->dev_private;
1502 if (dev_priv->page_flipping) {
1503 i830_do_cleanup_pageflip(dev);
1504 }
1505 }
1506}
1507
6c340eac 1508void i830_driver_reclaim_buffers_locked(struct drm_device * dev, struct drm_file *file_priv)
1da177e4 1509{
6c340eac 1510 i830_reclaim_buffers(dev, file_priv);
1da177e4
LT
1511}
1512
eddca551 1513int i830_driver_dma_quiescent(struct drm_device * dev)
1da177e4 1514{
b5e89ed5 1515 i830_dma_quiescent(dev);
1da177e4
LT
1516 return 0;
1517}
1518
c153f45f
EA
1519struct drm_ioctl_desc i830_ioctls[] = {
1520 DRM_IOCTL_DEF(DRM_I830_INIT, i830_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1521 DRM_IOCTL_DEF(DRM_I830_VERTEX, i830_dma_vertex, DRM_AUTH),
1522 DRM_IOCTL_DEF(DRM_I830_CLEAR, i830_clear_bufs, DRM_AUTH),
1523 DRM_IOCTL_DEF(DRM_I830_FLUSH, i830_flush_ioctl, DRM_AUTH),
1524 DRM_IOCTL_DEF(DRM_I830_GETAGE, i830_getage, DRM_AUTH),
1525 DRM_IOCTL_DEF(DRM_I830_GETBUF, i830_getbuf, DRM_AUTH),
1526 DRM_IOCTL_DEF(DRM_I830_SWAP, i830_swap_bufs, DRM_AUTH),
1527 DRM_IOCTL_DEF(DRM_I830_COPY, i830_copybuf, DRM_AUTH),
1528 DRM_IOCTL_DEF(DRM_I830_DOCOPY, i830_docopy, DRM_AUTH),
1529 DRM_IOCTL_DEF(DRM_I830_FLIP, i830_flip_bufs, DRM_AUTH),
1530 DRM_IOCTL_DEF(DRM_I830_IRQ_EMIT, i830_irq_emit, DRM_AUTH),
1531 DRM_IOCTL_DEF(DRM_I830_IRQ_WAIT, i830_irq_wait, DRM_AUTH),
1532 DRM_IOCTL_DEF(DRM_I830_GETPARAM, i830_getparam, DRM_AUTH),
1533 DRM_IOCTL_DEF(DRM_I830_SETPARAM, i830_setparam, DRM_AUTH)
1da177e4
LT
1534};
1535
1536int i830_max_ioctl = DRM_ARRAY_SIZE(i830_ioctls);
cda17380
DA
1537
1538/**
1539 * Determine if the device really is AGP or not.
1540 *
1541 * All Intel graphics chipsets are treated as AGP, even if they are really
1542 * PCI-e.
1543 *
1544 * \param dev The device to be tested.
1545 *
1546 * \returns
1547 * A value of 1 is always retured to indictate every i8xx is AGP.
1548 */
eddca551 1549int i830_driver_device_is_agp(struct drm_device * dev)
cda17380
DA
1550{
1551 return 1;
1552}