gpio/nomadik: disable clocks when unused
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / gpio / gpio-nomadik.c
CommitLineData
2ec1d359
AR
1/*
2 * Generic GPIO driver for logic cells found in the Nomadik SoC
3 *
4 * Copyright (C) 2008,2009 STMicroelectronics
5 * Copyright (C) 2009 Alessandro Rubini <rubini@unipv.it>
6 * Rewritten based on work by Prafulla WADASKAR <prafulla.wadaskar@st.com>
33d78647 7 * Copyright (C) 2011 Linus Walleij <linus.walleij@linaro.org>
2ec1d359
AR
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/init.h>
16#include <linux/device.h>
3e3c62ca 17#include <linux/platform_device.h>
2ec1d359 18#include <linux/io.h>
af7dc228
RV
19#include <linux/clk.h>
20#include <linux/err.h>
2ec1d359
AR
21#include <linux/gpio.h>
22#include <linux/spinlock.h>
23#include <linux/interrupt.h>
24#include <linux/irq.h>
5a0e3ad6 25#include <linux/slab.h>
2ec1d359 26
adfed159
WD
27#include <asm/mach/irq.h>
28
378be066 29#include <plat/pincfg.h>
2ec1d359
AR
30#include <mach/hardware.h>
31#include <mach/gpio.h>
32
33/*
34 * The GPIO module in the Nomadik family of Systems-on-Chip is an
35 * AMBA device, managing 32 pins and alternate functions. The logic block
9c66ee6f 36 * is currently used in the Nomadik and ux500.
2ec1d359
AR
37 *
38 * Symbols in this file are called "nmk_gpio" for "nomadik gpio"
39 */
40
01727e61
RV
41#define NMK_GPIO_PER_CHIP 32
42
2ec1d359
AR
43struct nmk_gpio_chip {
44 struct gpio_chip chip;
45 void __iomem *addr;
af7dc228 46 struct clk *clk;
33b744b3 47 unsigned int bank;
2ec1d359 48 unsigned int parent_irq;
2c8bb0eb 49 int secondary_parent_irq;
33b744b3 50 u32 (*get_secondary_status)(unsigned int bank);
01727e61 51 void (*set_ioforce)(bool enable);
c0fcb8db 52 spinlock_t lock;
33d78647 53 bool sleepmode;
2ec1d359
AR
54 /* Keep track of configured edges */
55 u32 edge_rising;
56 u32 edge_falling;
b9df468d
RV
57 u32 real_wake;
58 u32 rwimsc;
59 u32 fwimsc;
60 u32 slpm;
d1118f68 61 u32 enabled;
bc6f5cf6 62 u32 pull_up;
2ec1d359
AR
63};
64
01727e61
RV
65static struct nmk_gpio_chip *
66nmk_gpio_chips[DIV_ROUND_UP(ARCH_NR_GPIOS, NMK_GPIO_PER_CHIP)];
67
68static DEFINE_SPINLOCK(nmk_gpio_slpm_lock);
69
70#define NUM_BANKS ARRAY_SIZE(nmk_gpio_chips)
71
6f9a974c
RV
72static void __nmk_gpio_set_mode(struct nmk_gpio_chip *nmk_chip,
73 unsigned offset, int gpio_mode)
74{
75 u32 bit = 1 << offset;
76 u32 afunc, bfunc;
77
78 afunc = readl(nmk_chip->addr + NMK_GPIO_AFSLA) & ~bit;
79 bfunc = readl(nmk_chip->addr + NMK_GPIO_AFSLB) & ~bit;
80 if (gpio_mode & NMK_GPIO_ALT_A)
81 afunc |= bit;
82 if (gpio_mode & NMK_GPIO_ALT_B)
83 bfunc |= bit;
84 writel(afunc, nmk_chip->addr + NMK_GPIO_AFSLA);
85 writel(bfunc, nmk_chip->addr + NMK_GPIO_AFSLB);
86}
87
81a3c298
RV
88static void __nmk_gpio_set_slpm(struct nmk_gpio_chip *nmk_chip,
89 unsigned offset, enum nmk_gpio_slpm mode)
90{
91 u32 bit = 1 << offset;
92 u32 slpm;
93
94 slpm = readl(nmk_chip->addr + NMK_GPIO_SLPC);
95 if (mode == NMK_GPIO_SLPM_NOCHANGE)
96 slpm |= bit;
97 else
98 slpm &= ~bit;
99 writel(slpm, nmk_chip->addr + NMK_GPIO_SLPC);
100}
101
5b327edf
RV
102static void __nmk_gpio_set_pull(struct nmk_gpio_chip *nmk_chip,
103 unsigned offset, enum nmk_gpio_pull pull)
104{
105 u32 bit = 1 << offset;
106 u32 pdis;
107
108 pdis = readl(nmk_chip->addr + NMK_GPIO_PDIS);
bc6f5cf6 109 if (pull == NMK_GPIO_PULL_NONE) {
5b327edf 110 pdis |= bit;
bc6f5cf6
RA
111 nmk_chip->pull_up &= ~bit;
112 } else {
5b327edf 113 pdis &= ~bit;
bc6f5cf6
RA
114 }
115
5b327edf
RV
116 writel(pdis, nmk_chip->addr + NMK_GPIO_PDIS);
117
bc6f5cf6
RA
118 if (pull == NMK_GPIO_PULL_UP) {
119 nmk_chip->pull_up |= bit;
5b327edf 120 writel(bit, nmk_chip->addr + NMK_GPIO_DATS);
bc6f5cf6
RA
121 } else if (pull == NMK_GPIO_PULL_DOWN) {
122 nmk_chip->pull_up &= ~bit;
5b327edf 123 writel(bit, nmk_chip->addr + NMK_GPIO_DATC);
bc6f5cf6 124 }
5b327edf
RV
125}
126
378be066
RV
127static void __nmk_gpio_make_input(struct nmk_gpio_chip *nmk_chip,
128 unsigned offset)
129{
130 writel(1 << offset, nmk_chip->addr + NMK_GPIO_DIRC);
131}
132
6720db7c
RV
133static void __nmk_gpio_set_output(struct nmk_gpio_chip *nmk_chip,
134 unsigned offset, int val)
135{
136 if (val)
137 writel(1 << offset, nmk_chip->addr + NMK_GPIO_DATS);
138 else
139 writel(1 << offset, nmk_chip->addr + NMK_GPIO_DATC);
140}
141
142static void __nmk_gpio_make_output(struct nmk_gpio_chip *nmk_chip,
143 unsigned offset, int val)
144{
145 writel(1 << offset, nmk_chip->addr + NMK_GPIO_DIRS);
146 __nmk_gpio_set_output(nmk_chip, offset, val);
147}
148
01727e61
RV
149static void __nmk_gpio_set_mode_safe(struct nmk_gpio_chip *nmk_chip,
150 unsigned offset, int gpio_mode,
151 bool glitch)
152{
3c4bee04
LW
153 u32 rwimsc = readl(nmk_chip->addr + NMK_GPIO_RWIMSC);
154 u32 fwimsc = readl(nmk_chip->addr + NMK_GPIO_FWIMSC);
01727e61
RV
155
156 if (glitch && nmk_chip->set_ioforce) {
157 u32 bit = BIT(offset);
158
01727e61
RV
159 /* Prevent spurious wakeups */
160 writel(rwimsc & ~bit, nmk_chip->addr + NMK_GPIO_RWIMSC);
161 writel(fwimsc & ~bit, nmk_chip->addr + NMK_GPIO_FWIMSC);
162
163 nmk_chip->set_ioforce(true);
164 }
165
166 __nmk_gpio_set_mode(nmk_chip, offset, gpio_mode);
167
168 if (glitch && nmk_chip->set_ioforce) {
169 nmk_chip->set_ioforce(false);
170
171 writel(rwimsc, nmk_chip->addr + NMK_GPIO_RWIMSC);
172 writel(fwimsc, nmk_chip->addr + NMK_GPIO_FWIMSC);
173 }
174}
175
378be066 176static void __nmk_config_pin(struct nmk_gpio_chip *nmk_chip, unsigned offset,
01727e61 177 pin_cfg_t cfg, bool sleep, unsigned int *slpmregs)
378be066
RV
178{
179 static const char *afnames[] = {
180 [NMK_GPIO_ALT_GPIO] = "GPIO",
181 [NMK_GPIO_ALT_A] = "A",
182 [NMK_GPIO_ALT_B] = "B",
183 [NMK_GPIO_ALT_C] = "C"
184 };
185 static const char *pullnames[] = {
186 [NMK_GPIO_PULL_NONE] = "none",
187 [NMK_GPIO_PULL_UP] = "up",
188 [NMK_GPIO_PULL_DOWN] = "down",
189 [3] /* illegal */ = "??"
190 };
191 static const char *slpmnames[] = {
7e3f7e59
RV
192 [NMK_GPIO_SLPM_INPUT] = "input/wakeup",
193 [NMK_GPIO_SLPM_NOCHANGE] = "no-change/no-wakeup",
378be066
RV
194 };
195
196 int pin = PIN_NUM(cfg);
197 int pull = PIN_PULL(cfg);
198 int af = PIN_ALT(cfg);
199 int slpm = PIN_SLPM(cfg);
6720db7c
RV
200 int output = PIN_DIR(cfg);
201 int val = PIN_VAL(cfg);
01727e61 202 bool glitch = af == NMK_GPIO_ALT_C;
378be066 203
dacdc96c
RV
204 dev_dbg(nmk_chip->chip.dev, "pin %d [%#lx]: af %s, pull %s, slpm %s (%s%s)\n",
205 pin, cfg, afnames[af], pullnames[pull], slpmnames[slpm],
6720db7c
RV
206 output ? "output " : "input",
207 output ? (val ? "high" : "low") : "");
208
dacdc96c
RV
209 if (sleep) {
210 int slpm_pull = PIN_SLPM_PULL(cfg);
211 int slpm_output = PIN_SLPM_DIR(cfg);
212 int slpm_val = PIN_SLPM_VAL(cfg);
213
3546d15c
RV
214 af = NMK_GPIO_ALT_GPIO;
215
dacdc96c
RV
216 /*
217 * The SLPM_* values are normal values + 1 to allow zero to
218 * mean "same as normal".
219 */
220 if (slpm_pull)
221 pull = slpm_pull - 1;
222 if (slpm_output)
223 output = slpm_output - 1;
224 if (slpm_val)
225 val = slpm_val - 1;
226
227 dev_dbg(nmk_chip->chip.dev, "pin %d: sleep pull %s, dir %s, val %s\n",
228 pin,
229 slpm_pull ? pullnames[pull] : "same",
230 slpm_output ? (output ? "output" : "input") : "same",
231 slpm_val ? (val ? "high" : "low") : "same");
232 }
233
6720db7c
RV
234 if (output)
235 __nmk_gpio_make_output(nmk_chip, offset, val);
236 else {
237 __nmk_gpio_make_input(nmk_chip, offset);
238 __nmk_gpio_set_pull(nmk_chip, offset, pull);
239 }
378be066 240
01727e61
RV
241 /*
242 * If we've backed up the SLPM registers (glitch workaround), modify
243 * the backups since they will be restored.
244 */
245 if (slpmregs) {
246 if (slpm == NMK_GPIO_SLPM_NOCHANGE)
247 slpmregs[nmk_chip->bank] |= BIT(offset);
248 else
249 slpmregs[nmk_chip->bank] &= ~BIT(offset);
250 } else
251 __nmk_gpio_set_slpm(nmk_chip, offset, slpm);
252
253 __nmk_gpio_set_mode_safe(nmk_chip, offset, af, glitch);
254}
255
256/*
257 * Safe sequence used to switch IOs between GPIO and Alternate-C mode:
258 * - Save SLPM registers
259 * - Set SLPM=0 for the IOs you want to switch and others to 1
260 * - Configure the GPIO registers for the IOs that are being switched
261 * - Set IOFORCE=1
262 * - Modify the AFLSA/B registers for the IOs that are being switched
263 * - Set IOFORCE=0
264 * - Restore SLPM registers
265 * - Any spurious wake up event during switch sequence to be ignored and
266 * cleared
267 */
268static void nmk_gpio_glitch_slpm_init(unsigned int *slpm)
269{
270 int i;
271
272 for (i = 0; i < NUM_BANKS; i++) {
273 struct nmk_gpio_chip *chip = nmk_gpio_chips[i];
274 unsigned int temp = slpm[i];
275
276 if (!chip)
277 break;
278
3c0227d2
RV
279 clk_enable(chip->clk);
280
01727e61
RV
281 slpm[i] = readl(chip->addr + NMK_GPIO_SLPC);
282 writel(temp, chip->addr + NMK_GPIO_SLPC);
283 }
284}
285
286static void nmk_gpio_glitch_slpm_restore(unsigned int *slpm)
287{
288 int i;
289
290 for (i = 0; i < NUM_BANKS; i++) {
291 struct nmk_gpio_chip *chip = nmk_gpio_chips[i];
292
293 if (!chip)
294 break;
295
296 writel(slpm[i], chip->addr + NMK_GPIO_SLPC);
3c0227d2
RV
297
298 clk_disable(chip->clk);
01727e61
RV
299 }
300}
301
302static int __nmk_config_pins(pin_cfg_t *cfgs, int num, bool sleep)
303{
304 static unsigned int slpm[NUM_BANKS];
305 unsigned long flags;
306 bool glitch = false;
307 int ret = 0;
308 int i;
309
310 for (i = 0; i < num; i++) {
311 if (PIN_ALT(cfgs[i]) == NMK_GPIO_ALT_C) {
312 glitch = true;
313 break;
314 }
315 }
316
317 spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
318
319 if (glitch) {
320 memset(slpm, 0xff, sizeof(slpm));
321
322 for (i = 0; i < num; i++) {
323 int pin = PIN_NUM(cfgs[i]);
324 int offset = pin % NMK_GPIO_PER_CHIP;
325
326 if (PIN_ALT(cfgs[i]) == NMK_GPIO_ALT_C)
327 slpm[pin / NMK_GPIO_PER_CHIP] &= ~BIT(offset);
328 }
329
330 nmk_gpio_glitch_slpm_init(slpm);
331 }
332
333 for (i = 0; i < num; i++) {
334 struct nmk_gpio_chip *nmk_chip;
335 int pin = PIN_NUM(cfgs[i]);
336
6845664a 337 nmk_chip = irq_get_chip_data(NOMADIK_GPIO_TO_IRQ(pin));
01727e61
RV
338 if (!nmk_chip) {
339 ret = -EINVAL;
340 break;
341 }
342
3c0227d2 343 clk_enable(nmk_chip->clk);
01727e61
RV
344 spin_lock(&nmk_chip->lock);
345 __nmk_config_pin(nmk_chip, pin - nmk_chip->chip.base,
346 cfgs[i], sleep, glitch ? slpm : NULL);
347 spin_unlock(&nmk_chip->lock);
3c0227d2 348 clk_disable(nmk_chip->clk);
01727e61
RV
349 }
350
351 if (glitch)
352 nmk_gpio_glitch_slpm_restore(slpm);
353
354 spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
355
356 return ret;
378be066
RV
357}
358
359/**
360 * nmk_config_pin - configure a pin's mux attributes
361 * @cfg: pin confguration
362 *
363 * Configures a pin's mode (alternate function or GPIO), its pull up status,
364 * and its sleep mode based on the specified configuration. The @cfg is
365 * usually one of the SoC specific macros defined in mach/<soc>-pins.h. These
366 * are constructed using, and can be further enhanced with, the macros in
367 * plat/pincfg.h.
368 *
369 * If a pin's mode is set to GPIO, it is configured as an input to avoid
370 * side-effects. The gpio can be manipulated later using standard GPIO API
371 * calls.
372 */
dacdc96c 373int nmk_config_pin(pin_cfg_t cfg, bool sleep)
378be066 374{
01727e61 375 return __nmk_config_pins(&cfg, 1, sleep);
378be066
RV
376}
377EXPORT_SYMBOL(nmk_config_pin);
378
379/**
380 * nmk_config_pins - configure several pins at once
381 * @cfgs: array of pin configurations
382 * @num: number of elments in the array
383 *
384 * Configures several pins using nmk_config_pin(). Refer to that function for
385 * further information.
386 */
387int nmk_config_pins(pin_cfg_t *cfgs, int num)
388{
01727e61 389 return __nmk_config_pins(cfgs, num, false);
378be066
RV
390}
391EXPORT_SYMBOL(nmk_config_pins);
392
dacdc96c
RV
393int nmk_config_pins_sleep(pin_cfg_t *cfgs, int num)
394{
01727e61 395 return __nmk_config_pins(cfgs, num, true);
dacdc96c
RV
396}
397EXPORT_SYMBOL(nmk_config_pins_sleep);
398
81a3c298
RV
399/**
400 * nmk_gpio_set_slpm() - configure the sleep mode of a pin
401 * @gpio: pin number
402 * @mode: NMK_GPIO_SLPM_INPUT or NMK_GPIO_SLPM_NOCHANGE,
403 *
33d78647
LW
404 * This register is actually in the pinmux layer, not the GPIO block itself.
405 * The GPIO1B_SLPM register defines the GPIO mode when SLEEP/DEEP-SLEEP
406 * mode is entered (i.e. when signal IOFORCE is HIGH by the platform code).
407 * Each GPIO can be configured to be forced into GPIO mode when IOFORCE is
408 * HIGH, overriding the normal setting defined by GPIO_AFSELx registers.
409 * When IOFORCE returns LOW (by software, after SLEEP/DEEP-SLEEP exit),
410 * the GPIOs return to the normal setting defined by GPIO_AFSELx registers.
7e3f7e59 411 *
33d78647
LW
412 * If @mode is NMK_GPIO_SLPM_INPUT, the corresponding GPIO is switched to GPIO
413 * mode when signal IOFORCE is HIGH (i.e. when SLEEP/DEEP-SLEEP mode is
414 * entered) regardless of the altfunction selected. Also wake-up detection is
415 * ENABLED.
416 *
417 * If @mode is NMK_GPIO_SLPM_NOCHANGE, the corresponding GPIO remains
418 * controlled by NMK_GPIO_DATC, NMK_GPIO_DATS, NMK_GPIO_DIR, NMK_GPIO_PDIS
419 * (for altfunction GPIO) or respective on-chip peripherals (for other
420 * altfuncs) when IOFORCE is HIGH. Also wake-up detection DISABLED.
421 *
422 * Note that enable_irq_wake() will automatically enable wakeup detection.
81a3c298
RV
423 */
424int nmk_gpio_set_slpm(int gpio, enum nmk_gpio_slpm mode)
425{
426 struct nmk_gpio_chip *nmk_chip;
427 unsigned long flags;
428
6845664a 429 nmk_chip = irq_get_chip_data(NOMADIK_GPIO_TO_IRQ(gpio));
81a3c298
RV
430 if (!nmk_chip)
431 return -EINVAL;
432
3c0227d2 433 clk_enable(nmk_chip->clk);
01727e61
RV
434 spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
435 spin_lock(&nmk_chip->lock);
436
81a3c298 437 __nmk_gpio_set_slpm(nmk_chip, gpio - nmk_chip->chip.base, mode);
01727e61
RV
438
439 spin_unlock(&nmk_chip->lock);
440 spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
3c0227d2 441 clk_disable(nmk_chip->clk);
81a3c298
RV
442
443 return 0;
444}
445
5b327edf
RV
446/**
447 * nmk_gpio_set_pull() - enable/disable pull up/down on a gpio
448 * @gpio: pin number
449 * @pull: one of NMK_GPIO_PULL_DOWN, NMK_GPIO_PULL_UP, and NMK_GPIO_PULL_NONE
450 *
451 * Enables/disables pull up/down on a specified pin. This only takes effect if
452 * the pin is configured as an input (either explicitly or by the alternate
453 * function).
454 *
455 * NOTE: If enabling the pull up/down, the caller must ensure that the GPIO is
456 * configured as an input. Otherwise, due to the way the controller registers
457 * work, this function will change the value output on the pin.
458 */
459int nmk_gpio_set_pull(int gpio, enum nmk_gpio_pull pull)
460{
461 struct nmk_gpio_chip *nmk_chip;
462 unsigned long flags;
463
6845664a 464 nmk_chip = irq_get_chip_data(NOMADIK_GPIO_TO_IRQ(gpio));
5b327edf
RV
465 if (!nmk_chip)
466 return -EINVAL;
467
3c0227d2 468 clk_enable(nmk_chip->clk);
5b327edf
RV
469 spin_lock_irqsave(&nmk_chip->lock, flags);
470 __nmk_gpio_set_pull(nmk_chip, gpio - nmk_chip->chip.base, pull);
471 spin_unlock_irqrestore(&nmk_chip->lock, flags);
3c0227d2 472 clk_disable(nmk_chip->clk);
5b327edf
RV
473
474 return 0;
475}
476
2ec1d359 477/* Mode functions */
9c66ee6f
JA
478/**
479 * nmk_gpio_set_mode() - set the mux mode of a gpio pin
480 * @gpio: pin number
481 * @gpio_mode: one of NMK_GPIO_ALT_GPIO, NMK_GPIO_ALT_A,
482 * NMK_GPIO_ALT_B, and NMK_GPIO_ALT_C
483 *
484 * Sets the mode of the specified pin to one of the alternate functions or
485 * plain GPIO.
486 */
2ec1d359
AR
487int nmk_gpio_set_mode(int gpio, int gpio_mode)
488{
489 struct nmk_gpio_chip *nmk_chip;
490 unsigned long flags;
2ec1d359 491
6845664a 492 nmk_chip = irq_get_chip_data(NOMADIK_GPIO_TO_IRQ(gpio));
2ec1d359
AR
493 if (!nmk_chip)
494 return -EINVAL;
495
3c0227d2 496 clk_enable(nmk_chip->clk);
2ec1d359 497 spin_lock_irqsave(&nmk_chip->lock, flags);
6f9a974c 498 __nmk_gpio_set_mode(nmk_chip, gpio - nmk_chip->chip.base, gpio_mode);
2ec1d359 499 spin_unlock_irqrestore(&nmk_chip->lock, flags);
3c0227d2 500 clk_disable(nmk_chip->clk);
2ec1d359
AR
501
502 return 0;
503}
504EXPORT_SYMBOL(nmk_gpio_set_mode);
505
506int nmk_gpio_get_mode(int gpio)
507{
508 struct nmk_gpio_chip *nmk_chip;
509 u32 afunc, bfunc, bit;
510
6845664a 511 nmk_chip = irq_get_chip_data(NOMADIK_GPIO_TO_IRQ(gpio));
2ec1d359
AR
512 if (!nmk_chip)
513 return -EINVAL;
514
515 bit = 1 << (gpio - nmk_chip->chip.base);
516
3c0227d2
RV
517 clk_enable(nmk_chip->clk);
518
2ec1d359
AR
519 afunc = readl(nmk_chip->addr + NMK_GPIO_AFSLA) & bit;
520 bfunc = readl(nmk_chip->addr + NMK_GPIO_AFSLB) & bit;
521
3c0227d2
RV
522 clk_disable(nmk_chip->clk);
523
2ec1d359
AR
524 return (afunc ? NMK_GPIO_ALT_A : 0) | (bfunc ? NMK_GPIO_ALT_B : 0);
525}
526EXPORT_SYMBOL(nmk_gpio_get_mode);
527
528
529/* IRQ functions */
530static inline int nmk_gpio_get_bitmask(int gpio)
531{
532 return 1 << (gpio % 32);
533}
534
f272c00e 535static void nmk_gpio_irq_ack(struct irq_data *d)
2ec1d359
AR
536{
537 int gpio;
538 struct nmk_gpio_chip *nmk_chip;
539
f272c00e
LB
540 gpio = NOMADIK_IRQ_TO_GPIO(d->irq);
541 nmk_chip = irq_data_get_irq_chip_data(d);
2ec1d359
AR
542 if (!nmk_chip)
543 return;
3c0227d2
RV
544
545 clk_enable(nmk_chip->clk);
2ec1d359 546 writel(nmk_gpio_get_bitmask(gpio), nmk_chip->addr + NMK_GPIO_IC);
3c0227d2 547 clk_disable(nmk_chip->clk);
2ec1d359
AR
548}
549
4d4e20f7
RV
550enum nmk_gpio_irq_type {
551 NORMAL,
552 WAKE,
553};
554
040e5ecd 555static void __nmk_gpio_irq_modify(struct nmk_gpio_chip *nmk_chip,
4d4e20f7
RV
556 int gpio, enum nmk_gpio_irq_type which,
557 bool enable)
2ec1d359 558{
4d4e20f7
RV
559 u32 rimsc = which == WAKE ? NMK_GPIO_RWIMSC : NMK_GPIO_RIMSC;
560 u32 fimsc = which == WAKE ? NMK_GPIO_FWIMSC : NMK_GPIO_FIMSC;
040e5ecd
RV
561 u32 bitmask = nmk_gpio_get_bitmask(gpio);
562 u32 reg;
2ec1d359 563
040e5ecd 564 /* we must individually set/clear the two edges */
2ec1d359 565 if (nmk_chip->edge_rising & bitmask) {
4d4e20f7 566 reg = readl(nmk_chip->addr + rimsc);
040e5ecd
RV
567 if (enable)
568 reg |= bitmask;
569 else
570 reg &= ~bitmask;
4d4e20f7 571 writel(reg, nmk_chip->addr + rimsc);
2ec1d359
AR
572 }
573 if (nmk_chip->edge_falling & bitmask) {
4d4e20f7 574 reg = readl(nmk_chip->addr + fimsc);
040e5ecd
RV
575 if (enable)
576 reg |= bitmask;
577 else
578 reg &= ~bitmask;
4d4e20f7 579 writel(reg, nmk_chip->addr + fimsc);
2ec1d359 580 }
040e5ecd 581}
2ec1d359 582
b9df468d
RV
583static void __nmk_gpio_set_wake(struct nmk_gpio_chip *nmk_chip,
584 int gpio, bool on)
585{
33d78647
LW
586 if (nmk_chip->sleepmode) {
587 __nmk_gpio_set_slpm(nmk_chip, gpio - nmk_chip->chip.base,
588 on ? NMK_GPIO_SLPM_WAKEUP_ENABLE
589 : NMK_GPIO_SLPM_WAKEUP_DISABLE);
590 }
591
b9df468d
RV
592 __nmk_gpio_irq_modify(nmk_chip, gpio, WAKE, on);
593}
594
595static int nmk_gpio_irq_maskunmask(struct irq_data *d, bool enable)
2ec1d359
AR
596{
597 int gpio;
598 struct nmk_gpio_chip *nmk_chip;
599 unsigned long flags;
040e5ecd 600 u32 bitmask;
2ec1d359 601
f272c00e
LB
602 gpio = NOMADIK_IRQ_TO_GPIO(d->irq);
603 nmk_chip = irq_data_get_irq_chip_data(d);
2ec1d359
AR
604 bitmask = nmk_gpio_get_bitmask(gpio);
605 if (!nmk_chip)
4d4e20f7 606 return -EINVAL;
2ec1d359 607
d1118f68
TG
608 if (enable)
609 nmk_chip->enabled |= bitmask;
610 else
611 nmk_chip->enabled &= ~bitmask;
612
3c0227d2 613 clk_enable(nmk_chip->clk);
b9df468d
RV
614 spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
615 spin_lock(&nmk_chip->lock);
616
617 __nmk_gpio_irq_modify(nmk_chip, gpio, NORMAL, enable);
618
619 if (!(nmk_chip->real_wake & bitmask))
620 __nmk_gpio_set_wake(nmk_chip, gpio, enable);
621
622 spin_unlock(&nmk_chip->lock);
623 spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
3c0227d2 624 clk_disable(nmk_chip->clk);
4d4e20f7
RV
625
626 return 0;
2ec1d359
AR
627}
628
f272c00e 629static void nmk_gpio_irq_mask(struct irq_data *d)
040e5ecd 630{
b9df468d 631 nmk_gpio_irq_maskunmask(d, false);
4d4e20f7 632}
040e5ecd 633
f272c00e 634static void nmk_gpio_irq_unmask(struct irq_data *d)
040e5ecd 635{
b9df468d 636 nmk_gpio_irq_maskunmask(d, true);
4d4e20f7
RV
637}
638
f272c00e 639static int nmk_gpio_irq_set_wake(struct irq_data *d, unsigned int on)
4d4e20f7 640{
7e3f7e59
RV
641 struct nmk_gpio_chip *nmk_chip;
642 unsigned long flags;
b9df468d 643 u32 bitmask;
7e3f7e59
RV
644 int gpio;
645
f272c00e
LB
646 gpio = NOMADIK_IRQ_TO_GPIO(d->irq);
647 nmk_chip = irq_data_get_irq_chip_data(d);
7e3f7e59
RV
648 if (!nmk_chip)
649 return -EINVAL;
b9df468d 650 bitmask = nmk_gpio_get_bitmask(gpio);
7e3f7e59 651
3c0227d2 652 clk_enable(nmk_chip->clk);
01727e61
RV
653 spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
654 spin_lock(&nmk_chip->lock);
655
d1118f68 656 if (!(nmk_chip->enabled & bitmask))
b9df468d
RV
657 __nmk_gpio_set_wake(nmk_chip, gpio, on);
658
659 if (on)
660 nmk_chip->real_wake |= bitmask;
661 else
662 nmk_chip->real_wake &= ~bitmask;
01727e61
RV
663
664 spin_unlock(&nmk_chip->lock);
665 spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
3c0227d2 666 clk_disable(nmk_chip->clk);
7e3f7e59
RV
667
668 return 0;
040e5ecd
RV
669}
670
f272c00e 671static int nmk_gpio_irq_set_type(struct irq_data *d, unsigned int type)
2ec1d359 672{
3c0227d2
RV
673 bool enabled;
674 bool wake = irqd_is_wakeup_set(d);
2ec1d359
AR
675 int gpio;
676 struct nmk_gpio_chip *nmk_chip;
677 unsigned long flags;
678 u32 bitmask;
679
f272c00e
LB
680 gpio = NOMADIK_IRQ_TO_GPIO(d->irq);
681 nmk_chip = irq_data_get_irq_chip_data(d);
2ec1d359
AR
682 bitmask = nmk_gpio_get_bitmask(gpio);
683 if (!nmk_chip)
684 return -EINVAL;
685
686 if (type & IRQ_TYPE_LEVEL_HIGH)
687 return -EINVAL;
688 if (type & IRQ_TYPE_LEVEL_LOW)
689 return -EINVAL;
690
3c0227d2 691 clk_enable(nmk_chip->clk);
2ec1d359
AR
692 spin_lock_irqsave(&nmk_chip->lock, flags);
693
3c0227d2 694 enabled = !!(nmk_chip->enabled & bitmask);
7a852d80 695 if (enabled)
4d4e20f7
RV
696 __nmk_gpio_irq_modify(nmk_chip, gpio, NORMAL, false);
697
b9df468d 698 if (enabled || wake)
4d4e20f7 699 __nmk_gpio_irq_modify(nmk_chip, gpio, WAKE, false);
7a852d80 700
2ec1d359
AR
701 nmk_chip->edge_rising &= ~bitmask;
702 if (type & IRQ_TYPE_EDGE_RISING)
703 nmk_chip->edge_rising |= bitmask;
2ec1d359
AR
704
705 nmk_chip->edge_falling &= ~bitmask;
706 if (type & IRQ_TYPE_EDGE_FALLING)
707 nmk_chip->edge_falling |= bitmask;
2ec1d359 708
7a852d80 709 if (enabled)
4d4e20f7
RV
710 __nmk_gpio_irq_modify(nmk_chip, gpio, NORMAL, true);
711
b9df468d 712 if (enabled || wake)
4d4e20f7 713 __nmk_gpio_irq_modify(nmk_chip, gpio, WAKE, true);
2ec1d359 714
7a852d80 715 spin_unlock_irqrestore(&nmk_chip->lock, flags);
3c0227d2
RV
716 clk_disable(nmk_chip->clk);
717
718 return 0;
719}
720
721static unsigned int nmk_gpio_irq_startup(struct irq_data *d)
722{
723 struct nmk_gpio_chip *nmk_chip = irq_data_get_irq_chip_data(d);
2ec1d359 724
3c0227d2
RV
725 clk_enable(nmk_chip->clk);
726 nmk_gpio_irq_unmask(d);
2ec1d359
AR
727 return 0;
728}
729
3c0227d2
RV
730static void nmk_gpio_irq_shutdown(struct irq_data *d)
731{
732 struct nmk_gpio_chip *nmk_chip = irq_data_get_irq_chip_data(d);
733
734 nmk_gpio_irq_mask(d);
735 clk_disable(nmk_chip->clk);
736}
737
2ec1d359
AR
738static struct irq_chip nmk_gpio_irq_chip = {
739 .name = "Nomadik-GPIO",
f272c00e
LB
740 .irq_ack = nmk_gpio_irq_ack,
741 .irq_mask = nmk_gpio_irq_mask,
742 .irq_unmask = nmk_gpio_irq_unmask,
743 .irq_set_type = nmk_gpio_irq_set_type,
744 .irq_set_wake = nmk_gpio_irq_set_wake,
3c0227d2
RV
745 .irq_startup = nmk_gpio_irq_startup,
746 .irq_shutdown = nmk_gpio_irq_shutdown,
2ec1d359
AR
747};
748
33b744b3
RV
749static void __nmk_gpio_irq_handler(unsigned int irq, struct irq_desc *desc,
750 u32 status)
2ec1d359
AR
751{
752 struct nmk_gpio_chip *nmk_chip;
6845664a 753 struct irq_chip *host_chip = irq_get_chip(irq);
2ec1d359
AR
754 unsigned int first_irq;
755
adfed159 756 chained_irq_enter(host_chip, desc);
aaedaa2b 757
6845664a 758 nmk_chip = irq_get_handler_data(irq);
2ec1d359 759 first_irq = NOMADIK_GPIO_TO_IRQ(nmk_chip->chip.base);
33b744b3
RV
760 while (status) {
761 int bit = __ffs(status);
762
763 generic_handle_irq(first_irq + bit);
764 status &= ~BIT(bit);
2ec1d359 765 }
aaedaa2b 766
adfed159 767 chained_irq_exit(host_chip, desc);
2ec1d359
AR
768}
769
33b744b3
RV
770static void nmk_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
771{
6845664a 772 struct nmk_gpio_chip *nmk_chip = irq_get_handler_data(irq);
3c0227d2
RV
773 u32 status;
774
775 clk_enable(nmk_chip->clk);
776 status = readl(nmk_chip->addr + NMK_GPIO_IS);
777 clk_disable(nmk_chip->clk);
33b744b3
RV
778
779 __nmk_gpio_irq_handler(irq, desc, status);
780}
781
782static void nmk_gpio_secondary_irq_handler(unsigned int irq,
783 struct irq_desc *desc)
784{
6845664a 785 struct nmk_gpio_chip *nmk_chip = irq_get_handler_data(irq);
33b744b3
RV
786 u32 status = nmk_chip->get_secondary_status(nmk_chip->bank);
787
788 __nmk_gpio_irq_handler(irq, desc, status);
789}
790
2ec1d359
AR
791static int nmk_gpio_init_irq(struct nmk_gpio_chip *nmk_chip)
792{
793 unsigned int first_irq;
794 int i;
795
796 first_irq = NOMADIK_GPIO_TO_IRQ(nmk_chip->chip.base);
e493e06f 797 for (i = first_irq; i < first_irq + nmk_chip->chip.ngpio; i++) {
f38c02f3
TG
798 irq_set_chip_and_handler(i, &nmk_gpio_irq_chip,
799 handle_edge_irq);
2ec1d359 800 set_irq_flags(i, IRQF_VALID);
6845664a
TG
801 irq_set_chip_data(i, nmk_chip);
802 irq_set_irq_type(i, IRQ_TYPE_EDGE_FALLING);
2ec1d359 803 }
33b744b3 804
6845664a
TG
805 irq_set_chained_handler(nmk_chip->parent_irq, nmk_gpio_irq_handler);
806 irq_set_handler_data(nmk_chip->parent_irq, nmk_chip);
33b744b3
RV
807
808 if (nmk_chip->secondary_parent_irq >= 0) {
6845664a 809 irq_set_chained_handler(nmk_chip->secondary_parent_irq,
33b744b3 810 nmk_gpio_secondary_irq_handler);
6845664a 811 irq_set_handler_data(nmk_chip->secondary_parent_irq, nmk_chip);
33b744b3
RV
812 }
813
2ec1d359
AR
814 return 0;
815}
816
817/* I/O Functions */
818static int nmk_gpio_make_input(struct gpio_chip *chip, unsigned offset)
819{
820 struct nmk_gpio_chip *nmk_chip =
821 container_of(chip, struct nmk_gpio_chip, chip);
822
3c0227d2
RV
823 clk_enable(nmk_chip->clk);
824
2ec1d359 825 writel(1 << offset, nmk_chip->addr + NMK_GPIO_DIRC);
3c0227d2
RV
826
827 clk_disable(nmk_chip->clk);
828
2ec1d359
AR
829 return 0;
830}
831
2ec1d359
AR
832static int nmk_gpio_get_input(struct gpio_chip *chip, unsigned offset)
833{
834 struct nmk_gpio_chip *nmk_chip =
835 container_of(chip, struct nmk_gpio_chip, chip);
836 u32 bit = 1 << offset;
3c0227d2
RV
837 int value;
838
839 clk_enable(nmk_chip->clk);
840
841 value = (readl(nmk_chip->addr + NMK_GPIO_DAT) & bit) != 0;
2ec1d359 842
3c0227d2
RV
843 clk_disable(nmk_chip->clk);
844
845 return value;
2ec1d359
AR
846}
847
848static void nmk_gpio_set_output(struct gpio_chip *chip, unsigned offset,
849 int val)
850{
851 struct nmk_gpio_chip *nmk_chip =
852 container_of(chip, struct nmk_gpio_chip, chip);
2ec1d359 853
3c0227d2
RV
854 clk_enable(nmk_chip->clk);
855
6720db7c 856 __nmk_gpio_set_output(nmk_chip, offset, val);
3c0227d2
RV
857
858 clk_disable(nmk_chip->clk);
2ec1d359
AR
859}
860
6647c6c0
RV
861static int nmk_gpio_make_output(struct gpio_chip *chip, unsigned offset,
862 int val)
863{
864 struct nmk_gpio_chip *nmk_chip =
865 container_of(chip, struct nmk_gpio_chip, chip);
866
3c0227d2
RV
867 clk_enable(nmk_chip->clk);
868
6720db7c 869 __nmk_gpio_make_output(nmk_chip, offset, val);
6647c6c0 870
3c0227d2
RV
871 clk_disable(nmk_chip->clk);
872
6647c6c0
RV
873 return 0;
874}
875
0d2aec9c
RV
876static int nmk_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
877{
878 struct nmk_gpio_chip *nmk_chip =
879 container_of(chip, struct nmk_gpio_chip, chip);
880
881 return NOMADIK_GPIO_TO_IRQ(nmk_chip->chip.base) + offset;
882}
883
d0b543c7
RV
884#ifdef CONFIG_DEBUG_FS
885
886#include <linux/seq_file.h>
887
888static void nmk_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
889{
890 int mode;
891 unsigned i;
892 unsigned gpio = chip->base;
893 int is_out;
894 struct nmk_gpio_chip *nmk_chip =
895 container_of(chip, struct nmk_gpio_chip, chip);
896 const char *modes[] = {
897 [NMK_GPIO_ALT_GPIO] = "gpio",
898 [NMK_GPIO_ALT_A] = "altA",
899 [NMK_GPIO_ALT_B] = "altB",
900 [NMK_GPIO_ALT_C] = "altC",
901 };
902
3c0227d2
RV
903 clk_enable(nmk_chip->clk);
904
d0b543c7
RV
905 for (i = 0; i < chip->ngpio; i++, gpio++) {
906 const char *label = gpiochip_is_requested(chip, i);
907 bool pull;
908 u32 bit = 1 << i;
909
d0b543c7
RV
910 is_out = readl(nmk_chip->addr + NMK_GPIO_DIR) & bit;
911 pull = !(readl(nmk_chip->addr + NMK_GPIO_PDIS) & bit);
912 mode = nmk_gpio_get_mode(gpio);
913 seq_printf(s, " gpio-%-3d (%-20.20s) %s %s %s %s",
8ea72a30 914 gpio, label ?: "(none)",
d0b543c7
RV
915 is_out ? "out" : "in ",
916 chip->get
917 ? (chip->get(chip, i) ? "hi" : "lo")
918 : "? ",
919 (mode < 0) ? "unknown" : modes[mode],
920 pull ? "pull" : "none");
8ea72a30
RV
921
922 if (label && !is_out) {
923 int irq = gpio_to_irq(gpio);
924 struct irq_desc *desc = irq_to_desc(irq);
925
926 /* This races with request_irq(), set_irq_type(),
927 * and set_irq_wake() ... but those are "rare".
928 */
929 if (irq >= 0 && desc->action) {
930 char *trigger;
931 u32 bitmask = nmk_gpio_get_bitmask(gpio);
932
933 if (nmk_chip->edge_rising & bitmask)
934 trigger = "edge-rising";
935 else if (nmk_chip->edge_falling & bitmask)
936 trigger = "edge-falling";
937 else
938 trigger = "edge-undefined";
939
940 seq_printf(s, " irq-%d %s%s",
941 irq, trigger,
942 irqd_is_wakeup_set(&desc->irq_data)
943 ? " wakeup" : "");
944 }
945 }
946
d0b543c7
RV
947 seq_printf(s, "\n");
948 }
3c0227d2
RV
949
950 clk_disable(nmk_chip->clk);
d0b543c7
RV
951}
952
953#else
954#define nmk_gpio_dbg_show NULL
955#endif
956
2ec1d359
AR
957/* This structure is replicated for each GPIO block allocated at probe time */
958static struct gpio_chip nmk_gpio_template = {
959 .direction_input = nmk_gpio_make_input,
960 .get = nmk_gpio_get_input,
961 .direction_output = nmk_gpio_make_output,
962 .set = nmk_gpio_set_output,
0d2aec9c 963 .to_irq = nmk_gpio_to_irq,
d0b543c7 964 .dbg_show = nmk_gpio_dbg_show,
2ec1d359
AR
965 .can_sleep = 0,
966};
967
3c0227d2
RV
968void nmk_gpio_clocks_enable(void)
969{
970 int i;
971
972 for (i = 0; i < NUM_BANKS; i++) {
973 struct nmk_gpio_chip *chip = nmk_gpio_chips[i];
974
975 if (!chip)
976 continue;
977
978 clk_enable(chip->clk);
979 }
980}
981
982void nmk_gpio_clocks_disable(void)
983{
984 int i;
985
986 for (i = 0; i < NUM_BANKS; i++) {
987 struct nmk_gpio_chip *chip = nmk_gpio_chips[i];
988
989 if (!chip)
990 continue;
991
992 clk_disable(chip->clk);
993 }
994}
995
b9df468d
RV
996/*
997 * Called from the suspend/resume path to only keep the real wakeup interrupts
998 * (those that have had set_irq_wake() called on them) as wakeup interrupts,
999 * and not the rest of the interrupts which we needed to have as wakeups for
1000 * cpuidle.
1001 *
1002 * PM ops are not used since this needs to be done at the end, after all the
1003 * other drivers are done with their suspend callbacks.
1004 */
1005void nmk_gpio_wakeups_suspend(void)
1006{
1007 int i;
1008
1009 for (i = 0; i < NUM_BANKS; i++) {
1010 struct nmk_gpio_chip *chip = nmk_gpio_chips[i];
1011
1012 if (!chip)
1013 break;
1014
3c0227d2
RV
1015 clk_enable(chip->clk);
1016
b9df468d
RV
1017 chip->rwimsc = readl(chip->addr + NMK_GPIO_RWIMSC);
1018 chip->fwimsc = readl(chip->addr + NMK_GPIO_FWIMSC);
1019
1020 writel(chip->rwimsc & chip->real_wake,
1021 chip->addr + NMK_GPIO_RWIMSC);
1022 writel(chip->fwimsc & chip->real_wake,
1023 chip->addr + NMK_GPIO_FWIMSC);
1024
33d78647 1025 if (chip->sleepmode) {
b9df468d
RV
1026 chip->slpm = readl(chip->addr + NMK_GPIO_SLPC);
1027
1028 /* 0 -> wakeup enable */
1029 writel(~chip->real_wake, chip->addr + NMK_GPIO_SLPC);
1030 }
3c0227d2
RV
1031
1032 clk_disable(chip->clk);
b9df468d
RV
1033 }
1034}
1035
1036void nmk_gpio_wakeups_resume(void)
1037{
1038 int i;
1039
1040 for (i = 0; i < NUM_BANKS; i++) {
1041 struct nmk_gpio_chip *chip = nmk_gpio_chips[i];
1042
1043 if (!chip)
1044 break;
1045
3c0227d2
RV
1046 clk_enable(chip->clk);
1047
b9df468d
RV
1048 writel(chip->rwimsc, chip->addr + NMK_GPIO_RWIMSC);
1049 writel(chip->fwimsc, chip->addr + NMK_GPIO_FWIMSC);
1050
33d78647 1051 if (chip->sleepmode)
b9df468d 1052 writel(chip->slpm, chip->addr + NMK_GPIO_SLPC);
3c0227d2
RV
1053
1054 clk_disable(chip->clk);
b9df468d
RV
1055 }
1056}
1057
bc6f5cf6
RA
1058/*
1059 * Read the pull up/pull down status.
1060 * A bit set in 'pull_up' means that pull up
1061 * is selected if pull is enabled in PDIS register.
1062 * Note: only pull up/down set via this driver can
1063 * be detected due to HW limitations.
1064 */
1065void nmk_gpio_read_pull(int gpio_bank, u32 *pull_up)
1066{
1067 if (gpio_bank < NUM_BANKS) {
1068 struct nmk_gpio_chip *chip = nmk_gpio_chips[gpio_bank];
1069
1070 if (!chip)
1071 return;
1072
1073 *pull_up = chip->pull_up;
1074 }
1075}
1076
fd0d67d6 1077static int __devinit nmk_gpio_probe(struct platform_device *dev)
2ec1d359 1078{
3e3c62ca 1079 struct nmk_gpio_platform_data *pdata = dev->dev.platform_data;
2ec1d359
AR
1080 struct nmk_gpio_chip *nmk_chip;
1081 struct gpio_chip *chip;
3e3c62ca 1082 struct resource *res;
af7dc228 1083 struct clk *clk;
33b744b3 1084 int secondary_irq;
3e3c62ca 1085 int irq;
2ec1d359
AR
1086 int ret;
1087
3e3c62ca
RV
1088 if (!pdata)
1089 return -ENODEV;
1090
1091 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
1092 if (!res) {
1093 ret = -ENOENT;
1094 goto out;
1095 }
1096
1097 irq = platform_get_irq(dev, 0);
1098 if (irq < 0) {
1099 ret = irq;
1100 goto out;
1101 }
1102
33b744b3
RV
1103 secondary_irq = platform_get_irq(dev, 1);
1104 if (secondary_irq >= 0 && !pdata->get_secondary_status) {
1105 ret = -EINVAL;
1106 goto out;
1107 }
1108
3e3c62ca
RV
1109 if (request_mem_region(res->start, resource_size(res),
1110 dev_name(&dev->dev)) == NULL) {
1111 ret = -EBUSY;
1112 goto out;
1113 }
2ec1d359 1114
af7dc228
RV
1115 clk = clk_get(&dev->dev, NULL);
1116 if (IS_ERR(clk)) {
1117 ret = PTR_ERR(clk);
1118 goto out_release;
1119 }
1120
2ec1d359
AR
1121 nmk_chip = kzalloc(sizeof(*nmk_chip), GFP_KERNEL);
1122 if (!nmk_chip) {
1123 ret = -ENOMEM;
af7dc228 1124 goto out_clk;
2ec1d359
AR
1125 }
1126 /*
1127 * The virt address in nmk_chip->addr is in the nomadik register space,
1128 * so we can simply convert the resource address, without remapping
1129 */
33b744b3 1130 nmk_chip->bank = dev->id;
af7dc228 1131 nmk_chip->clk = clk;
3e3c62ca 1132 nmk_chip->addr = io_p2v(res->start);
2ec1d359 1133 nmk_chip->chip = nmk_gpio_template;
3e3c62ca 1134 nmk_chip->parent_irq = irq;
33b744b3
RV
1135 nmk_chip->secondary_parent_irq = secondary_irq;
1136 nmk_chip->get_secondary_status = pdata->get_secondary_status;
01727e61 1137 nmk_chip->set_ioforce = pdata->set_ioforce;
33d78647 1138 nmk_chip->sleepmode = pdata->supports_sleepmode;
c0fcb8db 1139 spin_lock_init(&nmk_chip->lock);
2ec1d359
AR
1140
1141 chip = &nmk_chip->chip;
1142 chip->base = pdata->first_gpio;
e493e06f 1143 chip->ngpio = pdata->num_gpio;
8d568ae5 1144 chip->label = pdata->name ?: dev_name(&dev->dev);
2ec1d359
AR
1145 chip->dev = &dev->dev;
1146 chip->owner = THIS_MODULE;
1147
1148 ret = gpiochip_add(&nmk_chip->chip);
1149 if (ret)
1150 goto out_free;
1151
01727e61
RV
1152 BUG_ON(nmk_chip->bank >= ARRAY_SIZE(nmk_gpio_chips));
1153
1154 nmk_gpio_chips[nmk_chip->bank] = nmk_chip;
3e3c62ca 1155 platform_set_drvdata(dev, nmk_chip);
2ec1d359
AR
1156
1157 nmk_gpio_init_irq(nmk_chip);
1158
1159 dev_info(&dev->dev, "Bits %i-%i at address %p\n",
1160 nmk_chip->chip.base, nmk_chip->chip.base+31, nmk_chip->addr);
1161 return 0;
1162
3e3c62ca 1163out_free:
2ec1d359 1164 kfree(nmk_chip);
af7dc228
RV
1165out_clk:
1166 clk_disable(clk);
1167 clk_put(clk);
3e3c62ca
RV
1168out_release:
1169 release_mem_region(res->start, resource_size(res));
1170out:
2ec1d359
AR
1171 dev_err(&dev->dev, "Failure %i for GPIO %i-%i\n", ret,
1172 pdata->first_gpio, pdata->first_gpio+31);
1173 return ret;
1174}
1175
3e3c62ca
RV
1176static struct platform_driver nmk_gpio_driver = {
1177 .driver = {
2ec1d359
AR
1178 .owner = THIS_MODULE,
1179 .name = "gpio",
5317e4d1 1180 },
2ec1d359 1181 .probe = nmk_gpio_probe,
2ec1d359
AR
1182};
1183
1184static int __init nmk_gpio_init(void)
1185{
3e3c62ca 1186 return platform_driver_register(&nmk_gpio_driver);
2ec1d359
AR
1187}
1188
33f45ea9 1189core_initcall(nmk_gpio_init);
2ec1d359
AR
1190
1191MODULE_AUTHOR("Prafulla WADASKAR and Alessandro Rubini");
1192MODULE_DESCRIPTION("Nomadik GPIO Driver");
1193MODULE_LICENSE("GPL");