md/bitmap: disable bitmap_resize for file-backed bitmaps.
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / gpio / gpio-generic.c
CommitLineData
aeec56e3 1/*
c103de24 2 * Generic driver for memory-mapped GPIO controllers.
aeec56e3
AV
3 *
4 * Copyright 2008 MontaVista Software, Inc.
5 * Copyright 2008,2010 Anton Vorontsov <cbouatmailru@gmail.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 *
12 * ....``.```~~~~````.`.`.`.`.```````'',,,.........`````......`.......
13 * ...`` ```````..
14 * ..The simplest form of a GPIO controller that the driver supports is``
15 * `.just a single "data" register, where GPIO state can be read and/or `
16 * `,..written. ,,..``~~~~ .....``.`.`.~~.```.`.........``````.```````
17 * `````````
18 ___
19_/~~|___/~| . ```~~~~~~ ___/___\___ ,~.`.`.`.`````.~~...,,,,...
20__________|~$@~~~ %~ /o*o*o*o*o*o\ .. Implementing such a GPIO .
21o ` ~~~~\___/~~~~ ` controller in FPGA is ,.`
22 `....trivial..'~`.```.```
23 * ```````
24 * .```````~~~~`..`.``.``.
25 * . The driver supports `... ,..```.`~~~```````````````....````.``,,
26 * . big-endian notation, just`. .. A bit more sophisticated controllers ,
27 * . register the device with -be`. .with a pair of set/clear-bit registers ,
28 * `.. suffix. ```~~`````....`.` . affecting the data register and the .`
29 * ``.`.``...``` ```.. output pins are also supported.`
30 * ^^ `````.`````````.,``~``~``~~``````
31 * . ^^
32 * ,..`.`.`...````````````......`.`.`.`.`.`..`.`.`..
33 * .. The expectation is that in at least some cases . ,-~~~-,
34 * .this will be used with roll-your-own ASIC/FPGA .` \ /
35 * .logic in Verilog or VHDL. ~~~`````````..`````~~` \ /
36 * ..````````......``````````` \o_
37 * |
38 * ^^ / \
39 *
40 * ...`````~~`.....``.`..........``````.`.``.```........``.
41 * ` 8, 16, 32 and 64 bits registers are supported, and``.
42 * . the number of GPIOs is determined by the width of ~
43 * .. the registers. ,............```.`.`..`.`.~~~.`.`.`~
44 * `.......````.```
45 */
46
47#include <linux/init.h>
280df6b3 48#include <linux/err.h>
aeec56e3
AV
49#include <linux/bug.h>
50#include <linux/kernel.h>
51#include <linux/module.h>
52#include <linux/spinlock.h>
53#include <linux/compiler.h>
54#include <linux/types.h>
55#include <linux/errno.h>
56#include <linux/log2.h>
57#include <linux/ioport.h>
58#include <linux/io.h>
59#include <linux/gpio.h>
60#include <linux/slab.h>
61#include <linux/platform_device.h>
62#include <linux/mod_devicetable.h>
63#include <linux/basic_mmio_gpio.h>
64
8467afec 65static void bgpio_write8(void __iomem *reg, unsigned long data)
aeec56e3 66{
fd996235 67 writeb(data, reg);
aeec56e3
AV
68}
69
8467afec 70static unsigned long bgpio_read8(void __iomem *reg)
aeec56e3 71{
fd996235 72 return readb(reg);
8467afec
JI
73}
74
75static void bgpio_write16(void __iomem *reg, unsigned long data)
76{
fd996235 77 writew(data, reg);
8467afec
JI
78}
79
80static unsigned long bgpio_read16(void __iomem *reg)
81{
fd996235 82 return readw(reg);
8467afec
JI
83}
84
85static void bgpio_write32(void __iomem *reg, unsigned long data)
86{
fd996235 87 writel(data, reg);
8467afec
JI
88}
89
90static unsigned long bgpio_read32(void __iomem *reg)
91{
fd996235 92 return readl(reg);
8467afec
JI
93}
94
aeec56e3 95#if BITS_PER_LONG >= 64
8467afec
JI
96static void bgpio_write64(void __iomem *reg, unsigned long data)
97{
fd996235 98 writeq(data, reg);
8467afec
JI
99}
100
101static unsigned long bgpio_read64(void __iomem *reg)
102{
fd996235 103 return readq(reg);
aeec56e3 104}
8467afec 105#endif /* BITS_PER_LONG >= 64 */
aeec56e3 106
2b78f1e1
AL
107static void bgpio_write16be(void __iomem *reg, unsigned long data)
108{
109 iowrite16be(data, reg);
110}
111
112static unsigned long bgpio_read16be(void __iomem *reg)
113{
114 return ioread16be(reg);
115}
116
117static void bgpio_write32be(void __iomem *reg, unsigned long data)
118{
119 iowrite32be(data, reg);
120}
121
122static unsigned long bgpio_read32be(void __iomem *reg)
123{
124 return ioread32be(reg);
125}
126
aeec56e3
AV
127static unsigned long bgpio_pin2mask(struct bgpio_chip *bgc, unsigned int pin)
128{
8467afec
JI
129 return 1 << pin;
130}
131
132static unsigned long bgpio_pin2mask_be(struct bgpio_chip *bgc,
133 unsigned int pin)
134{
135 return 1 << (bgc->bits - 1 - pin);
aeec56e3
AV
136}
137
138static int bgpio_get(struct gpio_chip *gc, unsigned int gpio)
139{
140 struct bgpio_chip *bgc = to_bgpio_chip(gc);
141
8467afec 142 return bgc->read_reg(bgc->reg_dat) & bgc->pin2mask(bgc, gpio);
aeec56e3
AV
143}
144
145static void bgpio_set(struct gpio_chip *gc, unsigned int gpio, int val)
146{
147 struct bgpio_chip *bgc = to_bgpio_chip(gc);
8467afec 148 unsigned long mask = bgc->pin2mask(bgc, gpio);
aeec56e3
AV
149 unsigned long flags;
150
aeec56e3
AV
151 spin_lock_irqsave(&bgc->lock, flags);
152
153 if (val)
154 bgc->data |= mask;
155 else
156 bgc->data &= ~mask;
157
8467afec 158 bgc->write_reg(bgc->reg_dat, bgc->data);
aeec56e3
AV
159
160 spin_unlock_irqrestore(&bgc->lock, flags);
161}
162
e027d6f9
JI
163static void bgpio_set_with_clear(struct gpio_chip *gc, unsigned int gpio,
164 int val)
165{
166 struct bgpio_chip *bgc = to_bgpio_chip(gc);
167 unsigned long mask = bgc->pin2mask(bgc, gpio);
168
169 if (val)
170 bgc->write_reg(bgc->reg_set, mask);
171 else
172 bgc->write_reg(bgc->reg_clr, mask);
173}
174
dd86a0cc
JI
175static void bgpio_set_set(struct gpio_chip *gc, unsigned int gpio, int val)
176{
177 struct bgpio_chip *bgc = to_bgpio_chip(gc);
178 unsigned long mask = bgc->pin2mask(bgc, gpio);
179 unsigned long flags;
180
181 spin_lock_irqsave(&bgc->lock, flags);
182
183 if (val)
184 bgc->data |= mask;
185 else
186 bgc->data &= ~mask;
187
188 bgc->write_reg(bgc->reg_set, bgc->data);
189
190 spin_unlock_irqrestore(&bgc->lock, flags);
191}
192
31029116
JI
193static int bgpio_simple_dir_in(struct gpio_chip *gc, unsigned int gpio)
194{
195 return 0;
196}
197
198static int bgpio_simple_dir_out(struct gpio_chip *gc, unsigned int gpio,
199 int val)
200{
201 gc->set(gc, gpio, val);
202
203 return 0;
204}
205
aeec56e3
AV
206static int bgpio_dir_in(struct gpio_chip *gc, unsigned int gpio)
207{
31029116
JI
208 struct bgpio_chip *bgc = to_bgpio_chip(gc);
209 unsigned long flags;
210
211 spin_lock_irqsave(&bgc->lock, flags);
212
213 bgc->dir &= ~bgc->pin2mask(bgc, gpio);
214 bgc->write_reg(bgc->reg_dir, bgc->dir);
215
216 spin_unlock_irqrestore(&bgc->lock, flags);
217
aeec56e3
AV
218 return 0;
219}
220
221static int bgpio_dir_out(struct gpio_chip *gc, unsigned int gpio, int val)
222{
31029116
JI
223 struct bgpio_chip *bgc = to_bgpio_chip(gc);
224 unsigned long flags;
225
226 gc->set(gc, gpio, val);
227
228 spin_lock_irqsave(&bgc->lock, flags);
229
230 bgc->dir |= bgc->pin2mask(bgc, gpio);
231 bgc->write_reg(bgc->reg_dir, bgc->dir);
232
233 spin_unlock_irqrestore(&bgc->lock, flags);
234
235 return 0;
236}
237
238static int bgpio_dir_in_inv(struct gpio_chip *gc, unsigned int gpio)
239{
240 struct bgpio_chip *bgc = to_bgpio_chip(gc);
241 unsigned long flags;
242
243 spin_lock_irqsave(&bgc->lock, flags);
244
245 bgc->dir |= bgc->pin2mask(bgc, gpio);
246 bgc->write_reg(bgc->reg_dir, bgc->dir);
247
248 spin_unlock_irqrestore(&bgc->lock, flags);
249
250 return 0;
251}
252
253static int bgpio_dir_out_inv(struct gpio_chip *gc, unsigned int gpio, int val)
254{
255 struct bgpio_chip *bgc = to_bgpio_chip(gc);
256 unsigned long flags;
257
e027d6f9
JI
258 gc->set(gc, gpio, val);
259
31029116
JI
260 spin_lock_irqsave(&bgc->lock, flags);
261
262 bgc->dir &= ~bgc->pin2mask(bgc, gpio);
263 bgc->write_reg(bgc->reg_dir, bgc->dir);
264
265 spin_unlock_irqrestore(&bgc->lock, flags);
266
aeec56e3
AV
267 return 0;
268}
269
280df6b3
JI
270static int bgpio_setup_accessors(struct device *dev,
271 struct bgpio_chip *bgc,
2b78f1e1
AL
272 bool bit_be,
273 bool byte_be)
aeec56e3 274{
8467afec
JI
275
276 switch (bgc->bits) {
277 case 8:
278 bgc->read_reg = bgpio_read8;
279 bgc->write_reg = bgpio_write8;
280 break;
281 case 16:
2b78f1e1
AL
282 if (byte_be) {
283 bgc->read_reg = bgpio_read16be;
284 bgc->write_reg = bgpio_write16be;
285 } else {
286 bgc->read_reg = bgpio_read16;
287 bgc->write_reg = bgpio_write16;
288 }
8467afec
JI
289 break;
290 case 32:
2b78f1e1
AL
291 if (byte_be) {
292 bgc->read_reg = bgpio_read32be;
293 bgc->write_reg = bgpio_write32be;
294 } else {
295 bgc->read_reg = bgpio_read32;
296 bgc->write_reg = bgpio_write32;
297 }
8467afec
JI
298 break;
299#if BITS_PER_LONG >= 64
300 case 64:
2b78f1e1
AL
301 if (byte_be) {
302 dev_err(dev,
303 "64 bit big endian byte order unsupported\n");
304 return -EINVAL;
305 } else {
306 bgc->read_reg = bgpio_read64;
307 bgc->write_reg = bgpio_write64;
308 }
8467afec
JI
309 break;
310#endif /* BITS_PER_LONG >= 64 */
311 default:
280df6b3 312 dev_err(dev, "unsupported data width %u bits\n", bgc->bits);
8467afec
JI
313 return -EINVAL;
314 }
315
2b78f1e1 316 bgc->pin2mask = bit_be ? bgpio_pin2mask_be : bgpio_pin2mask;
8467afec
JI
317
318 return 0;
319}
320
e027d6f9
JI
321/*
322 * Create the device and allocate the resources. For setting GPIO's there are
dd86a0cc 323 * three supported configurations:
e027d6f9 324 *
dd86a0cc 325 * - single input/output register resource (named "dat").
e027d6f9 326 * - set/clear pair (named "set" and "clr").
dd86a0cc
JI
327 * - single output register resource and single input resource ("set" and
328 * dat").
e027d6f9
JI
329 *
330 * For the single output register, this drives a 1 by setting a bit and a zero
331 * by clearing a bit. For the set clr pair, this drives a 1 by setting a bit
332 * in the set register and clears it by setting a bit in the clear register.
333 * The configuration is detected by which resources are present.
31029116
JI
334 *
335 * For setting the GPIO direction, there are three supported configurations:
336 *
337 * - simple bidirection GPIO that requires no configuration.
338 * - an output direction register (named "dirout") where a 1 bit
339 * indicates the GPIO is an output.
340 * - an input direction register (named "dirin") where a 1 bit indicates
341 * the GPIO is an input.
e027d6f9 342 */
280df6b3
JI
343static int bgpio_setup_io(struct bgpio_chip *bgc,
344 void __iomem *dat,
345 void __iomem *set,
346 void __iomem *clr)
8467afec 347{
aeec56e3 348
280df6b3 349 bgc->reg_dat = dat;
aeec56e3 350 if (!bgc->reg_dat)
280df6b3 351 return -EINVAL;
e027d6f9 352
280df6b3
JI
353 if (set && clr) {
354 bgc->reg_set = set;
355 bgc->reg_clr = clr;
e027d6f9 356 bgc->gc.set = bgpio_set_with_clear;
280df6b3
JI
357 } else if (set && !clr) {
358 bgc->reg_set = set;
dd86a0cc 359 bgc->gc.set = bgpio_set_set;
e027d6f9
JI
360 } else {
361 bgc->gc.set = bgpio_set;
aeec56e3
AV
362 }
363
dd86a0cc
JI
364 bgc->gc.get = bgpio_get;
365
e027d6f9
JI
366 return 0;
367}
368
280df6b3
JI
369static int bgpio_setup_direction(struct bgpio_chip *bgc,
370 void __iomem *dirout,
371 void __iomem *dirin)
31029116 372{
280df6b3 373 if (dirout && dirin) {
31029116 374 return -EINVAL;
280df6b3
JI
375 } else if (dirout) {
376 bgc->reg_dir = dirout;
31029116
JI
377 bgc->gc.direction_output = bgpio_dir_out;
378 bgc->gc.direction_input = bgpio_dir_in;
280df6b3
JI
379 } else if (dirin) {
380 bgc->reg_dir = dirin;
31029116
JI
381 bgc->gc.direction_output = bgpio_dir_out_inv;
382 bgc->gc.direction_input = bgpio_dir_in_inv;
383 } else {
384 bgc->gc.direction_output = bgpio_simple_dir_out;
385 bgc->gc.direction_input = bgpio_simple_dir_in;
386 }
387
388 return 0;
389}
390
4f5b0480 391int bgpio_remove(struct bgpio_chip *bgc)
280df6b3 392{
2ce7c62d 393 return gpiochip_remove(&bgc->gc);
280df6b3
JI
394}
395EXPORT_SYMBOL_GPL(bgpio_remove);
396
4f5b0480
RK
397int bgpio_init(struct bgpio_chip *bgc, struct device *dev,
398 unsigned long sz, void __iomem *dat, void __iomem *set,
399 void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
3e11f7b8 400 unsigned long flags)
e027d6f9 401{
e027d6f9 402 int ret;
e027d6f9 403
280df6b3
JI
404 if (!is_power_of_2(sz))
405 return -EINVAL;
e027d6f9 406
280df6b3
JI
407 bgc->bits = sz * 8;
408 if (bgc->bits > BITS_PER_LONG)
409 return -EINVAL;
410
411 spin_lock_init(&bgc->lock);
412 bgc->gc.dev = dev;
413 bgc->gc.label = dev_name(dev);
414 bgc->gc.base = -1;
415 bgc->gc.ngpio = bgc->bits;
416
417 ret = bgpio_setup_io(bgc, dat, set, clr);
e027d6f9
JI
418 if (ret)
419 return ret;
aeec56e3 420
2b78f1e1
AL
421 ret = bgpio_setup_accessors(dev, bgc, flags & BGPIOF_BIG_ENDIAN,
422 flags & BGPIOF_BIG_ENDIAN_BYTE_ORDER);
8467afec
JI
423 if (ret)
424 return ret;
aeec56e3 425
280df6b3 426 ret = bgpio_setup_direction(bgc, dirout, dirin);
31029116
JI
427 if (ret)
428 return ret;
429
8467afec 430 bgc->data = bgc->read_reg(bgc->reg_dat);
3e11f7b8
SG
431 if (bgc->gc.set == bgpio_set_set &&
432 !(flags & BGPIOF_UNREADABLE_REG_SET))
433 bgc->data = bgc->read_reg(bgc->reg_set);
434 if (bgc->reg_dir && !(flags & BGPIOF_UNREADABLE_REG_DIR))
435 bgc->dir = bgc->read_reg(bgc->reg_dir);
924e7a9f 436
280df6b3
JI
437 return ret;
438}
439EXPORT_SYMBOL_GPL(bgpio_init);
aeec56e3 440
c103de24 441#ifdef CONFIG_GPIO_GENERIC_PLATFORM
aeec56e3 442
280df6b3
JI
443static void __iomem *bgpio_map(struct platform_device *pdev,
444 const char *name,
445 resource_size_t sane_sz,
446 int *err)
447{
448 struct device *dev = &pdev->dev;
449 struct resource *r;
450 resource_size_t start;
451 resource_size_t sz;
452 void __iomem *ret;
453
454 *err = 0;
455
456 r = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
457 if (!r)
458 return NULL;
459
460 sz = resource_size(r);
461 if (sz != sane_sz) {
462 *err = -EINVAL;
463 return NULL;
464 }
465
466 start = r->start;
467 if (!devm_request_mem_region(dev, start, sz, r->name)) {
468 *err = -EBUSY;
469 return NULL;
470 }
471
472 ret = devm_ioremap(dev, start, sz);
473 if (!ret) {
474 *err = -ENOMEM;
475 return NULL;
476 }
aeec56e3
AV
477
478 return ret;
479}
480
3836309d 481static int bgpio_pdev_probe(struct platform_device *pdev)
280df6b3
JI
482{
483 struct device *dev = &pdev->dev;
484 struct resource *r;
485 void __iomem *dat;
486 void __iomem *set;
487 void __iomem *clr;
488 void __iomem *dirout;
489 void __iomem *dirin;
490 unsigned long sz;
3e11f7b8 491 unsigned long flags = 0;
280df6b3
JI
492 int err;
493 struct bgpio_chip *bgc;
494 struct bgpio_pdata *pdata = dev_get_platdata(dev);
495
496 r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
497 if (!r)
498 return -EINVAL;
499
500 sz = resource_size(r);
501
502 dat = bgpio_map(pdev, "dat", sz, &err);
503 if (!dat)
504 return err ? err : -EINVAL;
505
506 set = bgpio_map(pdev, "set", sz, &err);
507 if (err)
508 return err;
509
510 clr = bgpio_map(pdev, "clr", sz, &err);
511 if (err)
512 return err;
513
514 dirout = bgpio_map(pdev, "dirout", sz, &err);
515 if (err)
516 return err;
517
518 dirin = bgpio_map(pdev, "dirin", sz, &err);
519 if (err)
520 return err;
521
3e11f7b8
SG
522 if (!strcmp(platform_get_device_id(pdev)->name, "basic-mmio-gpio-be"))
523 flags |= BGPIOF_BIG_ENDIAN;
280df6b3
JI
524
525 bgc = devm_kzalloc(&pdev->dev, sizeof(*bgc), GFP_KERNEL);
526 if (!bgc)
527 return -ENOMEM;
528
3e11f7b8 529 err = bgpio_init(bgc, dev, sz, dat, set, clr, dirout, dirin, flags);
280df6b3
JI
530 if (err)
531 return err;
532
533 if (pdata) {
534 bgc->gc.base = pdata->base;
535 if (pdata->ngpio > 0)
536 bgc->gc.ngpio = pdata->ngpio;
537 }
538
539 platform_set_drvdata(pdev, bgc);
540
541 return gpiochip_add(&bgc->gc);
542}
543
206210ce 544static int bgpio_pdev_remove(struct platform_device *pdev)
aeec56e3 545{
4ddb8ae2 546 struct bgpio_chip *bgc = platform_get_drvdata(pdev);
aeec56e3 547
280df6b3 548 return bgpio_remove(bgc);
aeec56e3
AV
549}
550
551static const struct platform_device_id bgpio_id_table[] = {
552 { "basic-mmio-gpio", },
553 { "basic-mmio-gpio-be", },
554 {},
555};
556MODULE_DEVICE_TABLE(platform, bgpio_id_table);
557
558static struct platform_driver bgpio_driver = {
559 .driver = {
560 .name = "basic-mmio-gpio",
561 },
562 .id_table = bgpio_id_table,
280df6b3 563 .probe = bgpio_pdev_probe,
8283c4ff 564 .remove = bgpio_pdev_remove,
aeec56e3
AV
565};
566
6f61415e 567module_platform_driver(bgpio_driver);
280df6b3 568
c103de24 569#endif /* CONFIG_GPIO_GENERIC_PLATFORM */
aeec56e3
AV
570
571MODULE_DESCRIPTION("Driver for basic memory-mapped GPIO controllers");
572MODULE_AUTHOR("Anton Vorontsov <cbouatmailru@gmail.com>");
573MODULE_LICENSE("GPL");