Merge tag 'v3.10.108' into update
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / cpufreq / p4-clockmod.c
CommitLineData
1da177e4
LT
1/*
2 * Pentium 4/Xeon CPU on demand clock modulation/speed scaling
3 * (C) 2002 - 2003 Dominik Brodowski <linux@brodo.de>
4 * (C) 2002 Zwane Mwaikambo <zwane@commfireservices.com>
5 * (C) 2002 Arjan van de Ven <arjanv@redhat.com>
6 * (C) 2002 Tora T. Engstad
7 * All Rights Reserved
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 *
14 * The author(s) of this software shall not be held liable for damages
15 * of any nature resulting due to the use of this software. This
16 * software is provided AS-IS with no warranties.
32ee8c3e 17 *
1da177e4
LT
18 * Date Errata Description
19 * 20020525 N44, O17 12.5% or 25% DC causes lockup
20 *
21 */
22
1da177e4 23#include <linux/kernel.h>
32ee8c3e 24#include <linux/module.h>
1da177e4
LT
25#include <linux/init.h>
26#include <linux/smp.h>
27#include <linux/cpufreq.h>
1da177e4 28#include <linux/cpumask.h>
bbfebd66 29#include <linux/timex.h>
1da177e4 30
32ee8c3e 31#include <asm/processor.h>
1da177e4 32#include <asm/msr.h>
199785ea 33#include <asm/timer.h>
fa8031ae 34#include <asm/cpu_device_id.h>
1da177e4
LT
35
36#include "speedstep-lib.h"
37
38#define PFX "p4-clockmod: "
1da177e4
LT
39
40/*
41 * Duty Cycle (3bits), note DC_DISABLE is not specified in
42 * intel docs i just use it to mean disable
43 */
44enum {
45 DC_RESV, DC_DFLT, DC_25PT, DC_38PT, DC_50PT,
46 DC_64PT, DC_75PT, DC_88PT, DC_DISABLE
47};
48
49#define DC_ENTRIES 8
50
51
52static int has_N44_O17_errata[NR_CPUS];
53static unsigned int stock_freq;
54static struct cpufreq_driver p4clockmod_driver;
55static unsigned int cpufreq_p4_get(unsigned int cpu);
56
57static int cpufreq_p4_setdc(unsigned int cpu, unsigned int newstate)
58{
59 u32 l, h;
60
e9f51837 61 if ((newstate > DC_DISABLE) || (newstate == DC_RESV))
1da177e4
LT
62 return -EINVAL;
63
551948bc 64 rdmsr_on_cpu(cpu, MSR_IA32_THERM_STATUS, &l, &h);
1da177e4
LT
65
66 if (l & 0x01)
2d06d8c4 67 pr_debug("CPU#%d currently thermal throttled\n", cpu);
1da177e4 68
bbfebd66
DJ
69 if (has_N44_O17_errata[cpu] &&
70 (newstate == DC_25PT || newstate == DC_DFLT))
1da177e4
LT
71 newstate = DC_38PT;
72
551948bc 73 rdmsr_on_cpu(cpu, MSR_IA32_THERM_CONTROL, &l, &h);
1da177e4 74 if (newstate == DC_DISABLE) {
2d06d8c4 75 pr_debug("CPU#%d disabling modulation\n", cpu);
551948bc 76 wrmsr_on_cpu(cpu, MSR_IA32_THERM_CONTROL, l & ~(1<<4), h);
1da177e4 77 } else {
2d06d8c4 78 pr_debug("CPU#%d setting duty cycle to %d%%\n",
1da177e4 79 cpu, ((125 * newstate) / 10));
32ee8c3e 80 /* bits 63 - 5 : reserved
1da177e4
LT
81 * bit 4 : enable/disable
82 * bits 3-1 : duty cycle
83 * bit 0 : reserved
84 */
85 l = (l & ~14);
86 l = l | (1<<4) | ((newstate & 0x7)<<1);
551948bc 87 wrmsr_on_cpu(cpu, MSR_IA32_THERM_CONTROL, l, h);
1da177e4
LT
88 }
89
90 return 0;
91}
92
93
94static struct cpufreq_frequency_table p4clockmod_table[] = {
95 {DC_RESV, CPUFREQ_ENTRY_INVALID},
96 {DC_DFLT, 0},
97 {DC_25PT, 0},
98 {DC_38PT, 0},
99 {DC_50PT, 0},
100 {DC_64PT, 0},
101 {DC_75PT, 0},
102 {DC_88PT, 0},
103 {DC_DISABLE, 0},
104 {DC_RESV, CPUFREQ_TABLE_END},
105};
106
107
108static int cpufreq_p4_target(struct cpufreq_policy *policy,
109 unsigned int target_freq,
110 unsigned int relation)
111{
112 unsigned int newstate = DC_RESV;
113 struct cpufreq_freqs freqs;
1da177e4
LT
114 int i;
115
bbfebd66
DJ
116 if (cpufreq_frequency_table_target(policy, &p4clockmod_table[0],
117 target_freq, relation, &newstate))
1da177e4
LT
118 return -EINVAL;
119
120 freqs.old = cpufreq_p4_get(policy->cpu);
121 freqs.new = stock_freq * p4clockmod_table[newstate].index / 8;
122
123 if (freqs.new == freqs.old)
124 return 0;
125
126 /* notifiers */
b43a7ffb 127 cpufreq_notify_transition(policy, &freqs, CPUFREQ_PRECHANGE);
1da177e4 128
bbfebd66
DJ
129 /* run on each logical CPU,
130 * see section 13.15.3 of IA32 Intel Architecture Software
32ee8c3e 131 * Developer's Manual, Volume 3
1da177e4 132 */
835481d9 133 for_each_cpu(i, policy->cpus)
1da177e4 134 cpufreq_p4_setdc(i, p4clockmod_table[newstate].index);
1da177e4
LT
135
136 /* notifiers */
b43a7ffb 137 cpufreq_notify_transition(policy, &freqs, CPUFREQ_POSTCHANGE);
1da177e4
LT
138
139 return 0;
140}
141
142
143static int cpufreq_p4_verify(struct cpufreq_policy *policy)
144{
145 return cpufreq_frequency_table_verify(policy, &p4clockmod_table[0]);
146}
147
148
149static unsigned int cpufreq_p4_get_frequency(struct cpuinfo_x86 *c)
150{
4e74663c
DB
151 if (c->x86 == 0x06) {
152 if (cpu_has(c, X86_FEATURE_EST))
853cee26
NC
153 printk_once(KERN_WARNING PFX "Warning: EST-capable "
154 "CPU detected. The acpi-cpufreq module offers "
155 "voltage scaling in addition to frequency "
bbfebd66
DJ
156 "scaling. You should use that instead of "
157 "p4-clockmod, if possible.\n");
4e74663c
DB
158 switch (c->x86_model) {
159 case 0x0E: /* Core */
160 case 0x0F: /* Core Duo */
8529154e 161 case 0x16: /* Celeron Core */
43195037 162 case 0x1C: /* Atom */
4e74663c 163 p4clockmod_driver.flags |= CPUFREQ_CONST_LOOPS;
bbfebd66 164 return speedstep_get_frequency(SPEEDSTEP_CPU_PCORE);
4e74663c
DB
165 case 0x0D: /* Pentium M (Dothan) */
166 p4clockmod_driver.flags |= CPUFREQ_CONST_LOOPS;
167 /* fall through */
168 case 0x09: /* Pentium M (Banias) */
bbfebd66 169 return speedstep_get_frequency(SPEEDSTEP_CPU_PM);
4e74663c 170 }
1da177e4
LT
171 }
172
9d1f44ee 173 if (c->x86 != 0xF)
1da177e4 174 return 0;
1da177e4
LT
175
176 /* on P-4s, the TSC runs with constant frequency independent whether
177 * throttling is active or not. */
178 p4clockmod_driver.flags |= CPUFREQ_CONST_LOOPS;
179
bbfebd66 180 if (speedstep_detect_processor() == SPEEDSTEP_CPU_P4M) {
1da177e4
LT
181 printk(KERN_WARNING PFX "Warning: Pentium 4-M detected. "
182 "The speedstep-ich or acpi cpufreq modules offer "
183 "voltage scaling in addition of frequency scaling. "
184 "You should use either one instead of p4-clockmod, "
185 "if possible.\n");
bbfebd66 186 return speedstep_get_frequency(SPEEDSTEP_CPU_P4M);
1da177e4
LT
187 }
188
bbfebd66 189 return speedstep_get_frequency(SPEEDSTEP_CPU_P4D);
1da177e4
LT
190}
191
32ee8c3e 192
1da177e4
LT
193
194static int cpufreq_p4_cpu_init(struct cpufreq_policy *policy)
195{
92cb7612 196 struct cpuinfo_x86 *c = &cpu_data(policy->cpu);
1da177e4
LT
197 int cpuid = 0;
198 unsigned int i;
199
200#ifdef CONFIG_SMP
7ad728f9 201 cpumask_copy(policy->cpus, cpu_sibling_mask(policy->cpu));
1da177e4
LT
202#endif
203
204 /* Errata workaround */
205 cpuid = (c->x86 << 8) | (c->x86_model << 4) | c->x86_mask;
206 switch (cpuid) {
207 case 0x0f07:
208 case 0x0f0a:
209 case 0x0f11:
210 case 0x0f12:
211 has_N44_O17_errata[policy->cpu] = 1;
2d06d8c4 212 pr_debug("has errata -- disabling low frequencies\n");
1da177e4 213 }
32ee8c3e 214
199785ea
MCO
215 if (speedstep_detect_processor() == SPEEDSTEP_CPU_P4D &&
216 c->x86_model < 2) {
217 /* switch to maximum frequency and measure result */
218 cpufreq_p4_setdc(policy->cpu, DC_DISABLE);
219 recalibrate_cpu_khz();
220 }
1da177e4
LT
221 /* get max frequency */
222 stock_freq = cpufreq_p4_get_frequency(c);
223 if (!stock_freq)
224 return -EINVAL;
225
226 /* table init */
bbfebd66
DJ
227 for (i = 1; (p4clockmod_table[i].frequency != CPUFREQ_TABLE_END); i++) {
228 if ((i < 2) && (has_N44_O17_errata[policy->cpu]))
1da177e4
LT
229 p4clockmod_table[i].frequency = CPUFREQ_ENTRY_INVALID;
230 else
231 p4clockmod_table[i].frequency = (stock_freq * i)/8;
232 }
233 cpufreq_frequency_table_get_attr(p4clockmod_table, policy->cpu);
32ee8c3e 234
1da177e4 235 /* cpuinfo and default policy values */
36e8abf3
DJ
236
237 /* the transition latency is set to be 1 higher than the maximum
238 * transition latency of the ondemand governor */
239 policy->cpuinfo.transition_latency = 10000001;
1da177e4
LT
240 policy->cur = stock_freq;
241
242 return cpufreq_frequency_table_cpuinfo(policy, &p4clockmod_table[0]);
243}
244
245
246static int cpufreq_p4_cpu_exit(struct cpufreq_policy *policy)
247{
32ee8c3e 248 cpufreq_frequency_table_put_attr(policy->cpu);
1da177e4
LT
249 return 0;
250}
251
252static unsigned int cpufreq_p4_get(unsigned int cpu)
253{
1da177e4
LT
254 u32 l, h;
255
551948bc 256 rdmsr_on_cpu(cpu, MSR_IA32_THERM_CONTROL, &l, &h);
1da177e4
LT
257
258 if (l & 0x10) {
259 l = l >> 1;
260 l &= 0x7;
261 } else
262 l = DC_DISABLE;
263
264 if (l != DC_DISABLE)
bbfebd66 265 return stock_freq * l / 8;
1da177e4
LT
266
267 return stock_freq;
268}
269
bbfebd66 270static struct freq_attr *p4clockmod_attr[] = {
1da177e4
LT
271 &cpufreq_freq_attr_scaling_available_freqs,
272 NULL,
273};
274
275static struct cpufreq_driver p4clockmod_driver = {
32ee8c3e 276 .verify = cpufreq_p4_verify,
1da177e4
LT
277 .target = cpufreq_p4_target,
278 .init = cpufreq_p4_cpu_init,
279 .exit = cpufreq_p4_cpu_exit,
280 .get = cpufreq_p4_get,
281 .name = "p4-clockmod",
282 .owner = THIS_MODULE,
283 .attr = p4clockmod_attr,
284};
285
fa8031ae
AK
286static const struct x86_cpu_id cpufreq_p4_id[] = {
287 { X86_VENDOR_INTEL, X86_FAMILY_ANY, X86_MODEL_ANY, X86_FEATURE_ACC },
288 {}
289};
290
291/*
292 * Intentionally no MODULE_DEVICE_TABLE here: this driver should not
293 * be auto loaded. Please don't add one.
294 */
1da177e4
LT
295
296static int __init cpufreq_p4_init(void)
32ee8c3e 297{
1da177e4
LT
298 int ret;
299
300 /*
32ee8c3e 301 * THERM_CONTROL is architectural for IA32 now, so
1da177e4
LT
302 * we can rely on the capability checks
303 */
fa8031ae 304 if (!x86_match_cpu(cpufreq_p4_id) || !boot_cpu_has(X86_FEATURE_ACPI))
1da177e4
LT
305 return -ENODEV;
306
307 ret = cpufreq_register_driver(&p4clockmod_driver);
308 if (!ret)
bbfebd66
DJ
309 printk(KERN_INFO PFX "P4/Xeon(TM) CPU On-Demand Clock "
310 "Modulation available\n");
1da177e4 311
bbfebd66 312 return ret;
1da177e4
LT
313}
314
315
316static void __exit cpufreq_p4_exit(void)
317{
318 cpufreq_unregister_driver(&p4clockmod_driver);
319}
320
321
bbfebd66
DJ
322MODULE_AUTHOR("Zwane Mwaikambo <zwane@commfireservices.com>");
323MODULE_DESCRIPTION("cpufreq driver for Pentium(TM) 4/Xeon(TM)");
324MODULE_LICENSE("GPL");
1da177e4
LT
325
326late_initcall(cpufreq_p4_init);
327module_exit(cpufreq_p4_exit);